intel_engine_cs.c 49.0 KB
Newer Older
C
Chris Wilson 已提交
1
// SPDX-License-Identifier: MIT
2 3 4 5
/*
 * Copyright © 2016 Intel Corporation
 */

6 7
#include <drm/drm_print.h>

8 9
#include "gem/i915_gem_context.h"

10
#include "i915_drv.h"
11

12
#include "intel_breadcrumbs.h"
13
#include "intel_context.h"
14
#include "intel_engine.h"
15
#include "intel_engine_pm.h"
16
#include "intel_engine_user.h"
17
#include "intel_execlists_submission.h"
18 19
#include "intel_gt.h"
#include "intel_gt_requests.h"
20
#include "intel_gt_pm.h"
21
#include "intel_lrc_reg.h"
22
#include "intel_reset.h"
23
#include "intel_ring.h"
24
#include "uc/intel_guc_submission.h"
25

26 27 28 29 30 31 32 33 34
/* Haswell does have the CXT_SIZE register however it does not appear to be
 * valid. Now, docs explain in dwords what is in the context object. The full
 * size is 70720 bytes, however, the power context and execlist context will
 * never be saved (power context is stored elsewhere, and execlists don't work
 * on HSW) - so the final size, including the extra state required for the
 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
 */
#define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)

35
#define DEFAULT_LR_CONTEXT_RENDER_SIZE	(22 * PAGE_SIZE)
36 37
#define GEN8_LR_CONTEXT_RENDER_SIZE	(20 * PAGE_SIZE)
#define GEN9_LR_CONTEXT_RENDER_SIZE	(22 * PAGE_SIZE)
38
#define GEN10_LR_CONTEXT_RENDER_SIZE	(18 * PAGE_SIZE)
39
#define GEN11_LR_CONTEXT_RENDER_SIZE	(14 * PAGE_SIZE)
40 41 42

#define GEN8_LR_CONTEXT_OTHER_SIZE	( 2 * PAGE_SIZE)

43
#define MAX_MMIO_BASES 3
44
struct engine_info {
45 46
	u8 class;
	u8 instance;
47
	/* mmio bases table *must* be sorted in reverse graphics_ver order */
48
	struct engine_mmio_base {
49
		u32 graphics_ver : 8;
50 51
		u32 base : 24;
	} mmio_bases[MAX_MMIO_BASES];
52 53 54
};

static const struct engine_info intel_engines[] = {
55
	[RCS0] = {
56 57
		.class = RENDER_CLASS,
		.instance = 0,
58
		.mmio_bases = {
59
			{ .graphics_ver = 1, .base = RENDER_RING_BASE }
60
		},
61
	},
62
	[BCS0] = {
63 64
		.class = COPY_ENGINE_CLASS,
		.instance = 0,
65
		.mmio_bases = {
66
			{ .graphics_ver = 6, .base = BLT_RING_BASE }
67
		},
68
	},
69
	[VCS0] = {
70 71
		.class = VIDEO_DECODE_CLASS,
		.instance = 0,
72
		.mmio_bases = {
73 74 75
			{ .graphics_ver = 11, .base = GEN11_BSD_RING_BASE },
			{ .graphics_ver = 6, .base = GEN6_BSD_RING_BASE },
			{ .graphics_ver = 4, .base = BSD_RING_BASE }
76
		},
77
	},
78
	[VCS1] = {
79 80
		.class = VIDEO_DECODE_CLASS,
		.instance = 1,
81
		.mmio_bases = {
82 83
			{ .graphics_ver = 11, .base = GEN11_BSD2_RING_BASE },
			{ .graphics_ver = 8, .base = GEN8_BSD2_RING_BASE }
84
		},
85
	},
86
	[VCS2] = {
87 88
		.class = VIDEO_DECODE_CLASS,
		.instance = 2,
89
		.mmio_bases = {
90
			{ .graphics_ver = 11, .base = GEN11_BSD3_RING_BASE }
91
		},
92
	},
93
	[VCS3] = {
94 95
		.class = VIDEO_DECODE_CLASS,
		.instance = 3,
96
		.mmio_bases = {
97
			{ .graphics_ver = 11, .base = GEN11_BSD4_RING_BASE }
98
		},
99
	},
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
	[VCS4] = {
		.class = VIDEO_DECODE_CLASS,
		.instance = 4,
		.mmio_bases = {
			{ .graphics_ver = 12, .base = XEHP_BSD5_RING_BASE }
		},
	},
	[VCS5] = {
		.class = VIDEO_DECODE_CLASS,
		.instance = 5,
		.mmio_bases = {
			{ .graphics_ver = 12, .base = XEHP_BSD6_RING_BASE }
		},
	},
	[VCS6] = {
		.class = VIDEO_DECODE_CLASS,
		.instance = 6,
		.mmio_bases = {
			{ .graphics_ver = 12, .base = XEHP_BSD7_RING_BASE }
		},
	},
	[VCS7] = {
		.class = VIDEO_DECODE_CLASS,
		.instance = 7,
		.mmio_bases = {
			{ .graphics_ver = 12, .base = XEHP_BSD8_RING_BASE }
		},
	},
128
	[VECS0] = {
129 130
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 0,
131
		.mmio_bases = {
132 133
			{ .graphics_ver = 11, .base = GEN11_VEBOX_RING_BASE },
			{ .graphics_ver = 7, .base = VEBOX_RING_BASE }
134
		},
135
	},
136
	[VECS1] = {
137 138
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 1,
139
		.mmio_bases = {
140
			{ .graphics_ver = 11, .base = GEN11_VEBOX2_RING_BASE }
141
		},
142
	},
143 144 145 146 147 148 149 150 151 152 153 154 155 156
	[VECS2] = {
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 2,
		.mmio_bases = {
			{ .graphics_ver = 12, .base = XEHP_VEBOX3_RING_BASE }
		},
	},
	[VECS3] = {
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 3,
		.mmio_bases = {
			{ .graphics_ver = 12, .base = XEHP_VEBOX4_RING_BASE }
		},
	},
157 158
};

159
/**
160
 * intel_engine_context_size() - return the size of the context for an engine
161
 * @gt: the gt
162 163 164 165 166 167 168 169 170 171 172
 * @class: engine class
 *
 * Each engine class may require a different amount of space for a context
 * image.
 *
 * Return: size (in bytes) of an engine class specific context image
 *
 * Note: this size includes the HWSP, which is part of the context image
 * in LRC mode, but does not include the "shared data page" used with
 * GuC submission. The caller should account for this if using the GuC.
 */
173
u32 intel_engine_context_size(struct intel_gt *gt, u8 class)
174
{
175
	struct intel_uncore *uncore = gt->uncore;
176 177 178 179 180 181
	u32 cxt_size;

	BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);

	switch (class) {
	case RENDER_CLASS:
182
		switch (GRAPHICS_VER(gt->i915)) {
183
		default:
184
			MISSING_CASE(GRAPHICS_VER(gt->i915));
185
			return DEFAULT_LR_CONTEXT_RENDER_SIZE;
186
		case 12:
187 188
		case 11:
			return GEN11_LR_CONTEXT_RENDER_SIZE;
189
		case 10:
O
Oscar Mateo 已提交
190
			return GEN10_LR_CONTEXT_RENDER_SIZE;
191 192 193
		case 9:
			return GEN9_LR_CONTEXT_RENDER_SIZE;
		case 8:
194
			return GEN8_LR_CONTEXT_RENDER_SIZE;
195
		case 7:
196
			if (IS_HASWELL(gt->i915))
197 198
				return HSW_CXT_TOTAL_SIZE;

199
			cxt_size = intel_uncore_read(uncore, GEN7_CXT_SIZE);
200 201 202
			return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
					PAGE_SIZE);
		case 6:
203
			cxt_size = intel_uncore_read(uncore, CXT_SIZE);
204 205 206
			return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
					PAGE_SIZE);
		case 5:
207
		case 4:
208 209 210 211 212 213 214 215 216 217
			/*
			 * There is a discrepancy here between the size reported
			 * by the register and the size of the context layout
			 * in the docs. Both are described as authorative!
			 *
			 * The discrepancy is on the order of a few cachelines,
			 * but the total is under one page (4k), which is our
			 * minimum allocation anyway so it should all come
			 * out in the wash.
			 */
218
			cxt_size = intel_uncore_read(uncore, CXT_SIZE) + 1;
219
			drm_dbg(&gt->i915->drm,
220 221
				"graphics_ver = %d CXT_SIZE = %d bytes [0x%08x]\n",
				GRAPHICS_VER(gt->i915), cxt_size * 64,
222
				cxt_size - 1);
223
			return round_up(cxt_size * 64, PAGE_SIZE);
224 225 226 227 228 229 230 231 232
		case 3:
		case 2:
		/* For the special day when i810 gets merged. */
		case 1:
			return 0;
		}
		break;
	default:
		MISSING_CASE(class);
233
		fallthrough;
234 235 236
	case VIDEO_DECODE_CLASS:
	case VIDEO_ENHANCEMENT_CLASS:
	case COPY_ENGINE_CLASS:
237
		if (GRAPHICS_VER(gt->i915) < 8)
238 239 240 241 242
			return 0;
		return GEN8_LR_CONTEXT_OTHER_SIZE;
	}
}

243 244 245 246 247 248
static u32 __engine_mmio_base(struct drm_i915_private *i915,
			      const struct engine_mmio_base *bases)
{
	int i;

	for (i = 0; i < MAX_MMIO_BASES; i++)
249
		if (GRAPHICS_VER(i915) >= bases[i].graphics_ver)
250 251 252 253 254 255 256 257
			break;

	GEM_BUG_ON(i == MAX_MMIO_BASES);
	GEM_BUG_ON(!bases[i].base);

	return bases[i].base;
}

258
static void __sprint_engine_name(struct intel_engine_cs *engine)
259
{
260 261 262 263 264 265 266 267
	/*
	 * Before we know what the uABI name for this engine will be,
	 * we still would like to keep track of this engine in the debug logs.
	 * We throw in a ' here as a reminder that this isn't its final name.
	 */
	GEM_WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s'%u",
			     intel_engine_class_repr(engine->class),
			     engine->instance) >= sizeof(engine->name));
268 269
}

270 271 272 273 274 275
void intel_engine_set_hwsp_writemask(struct intel_engine_cs *engine, u32 mask)
{
	/*
	 * Though they added more rings on g4x/ilk, they did not add
	 * per-engine HWSTAM until gen6.
	 */
276
	if (GRAPHICS_VER(engine->i915) < 6 && engine->class != RENDER_CLASS)
277 278
		return;

279
	if (GRAPHICS_VER(engine->i915) >= 3)
280
		ENGINE_WRITE(engine, RING_HWSTAM, mask);
281
	else
282
		ENGINE_WRITE16(engine, RING_HWSTAM, mask);
283 284 285 286 287 288 289 290
}

static void intel_engine_sanitize_mmio(struct intel_engine_cs *engine)
{
	/* Mask off all writes into the unknown HWSP */
	intel_engine_set_hwsp_writemask(engine, ~0u);
}

291 292 293 294 295
static void nop_irq_handler(struct intel_engine_cs *engine, u16 iir)
{
	GEM_DEBUG_WARN_ON(iir);
}

296
static int intel_engine_setup(struct intel_gt *gt, enum intel_engine_id id)
297 298
{
	const struct engine_info *info = &intel_engines[id];
299
	struct drm_i915_private *i915 = gt->i915;
300
	struct intel_engine_cs *engine;
301
	u8 guc_class;
302

303 304
	BUILD_BUG_ON(MAX_ENGINE_CLASS >= BIT(GEN11_ENGINE_CLASS_WIDTH));
	BUILD_BUG_ON(MAX_ENGINE_INSTANCE >= BIT(GEN11_ENGINE_INSTANCE_WIDTH));
305 306
	BUILD_BUG_ON(I915_MAX_VCS > (MAX_ENGINE_INSTANCE + 1));
	BUILD_BUG_ON(I915_MAX_VECS > (MAX_ENGINE_INSTANCE + 1));
307

308 309 310
	if (GEM_DEBUG_WARN_ON(id >= ARRAY_SIZE(gt->engine)))
		return -EINVAL;

311
	if (GEM_DEBUG_WARN_ON(info->class > MAX_ENGINE_CLASS))
312 313
		return -EINVAL;

314
	if (GEM_DEBUG_WARN_ON(info->instance > MAX_ENGINE_INSTANCE))
315 316
		return -EINVAL;

317
	if (GEM_DEBUG_WARN_ON(gt->engine_class[info->class][info->instance]))
318 319
		return -EINVAL;

320 321 322
	engine = kzalloc(sizeof(*engine), GFP_KERNEL);
	if (!engine)
		return -ENOMEM;
323

324 325
	BUILD_BUG_ON(BITS_PER_TYPE(engine->mask) < I915_NUM_ENGINES);

326
	engine->id = id;
327
	engine->legacy_idx = INVALID_ENGINE;
328
	engine->mask = BIT(id);
329
	engine->i915 = i915;
330 331
	engine->gt = gt;
	engine->uncore = gt->uncore;
332 333 334
	guc_class = engine_class_to_guc_class(info->class);
	engine->guc_id = MAKE_GUC_ID(guc_class, info->instance);
	engine->mmio_base = __engine_mmio_base(i915, info->mmio_bases);
335

336 337
	engine->irq_handler = nop_irq_handler;

338 339
	engine->class = info->class;
	engine->instance = info->instance;
340
	__sprint_engine_name(engine);
341

342 343
	engine->props.heartbeat_interval_ms =
		CONFIG_DRM_I915_HEARTBEAT_INTERVAL;
344 345
	engine->props.max_busywait_duration_ns =
		CONFIG_DRM_I915_MAX_REQUEST_BUSYWAIT;
346 347
	engine->props.preempt_timeout_ms =
		CONFIG_DRM_I915_PREEMPT_TIMEOUT;
348 349
	engine->props.stop_timeout_ms =
		CONFIG_DRM_I915_STOP_TIMEOUT;
350 351
	engine->props.timeslice_duration_ms =
		CONFIG_DRM_I915_TIMESLICE_DURATION;
352

353
	/* Override to uninterruptible for OpenCL workloads. */
354
	if (GRAPHICS_VER(i915) == 12 && engine->class == RENDER_CLASS)
355 356
		engine->props.preempt_timeout_ms = 0;

357 358
	engine->defaults = engine->props; /* never to change again */

359
	engine->context_size = intel_engine_context_size(gt, engine->class);
360 361
	if (WARN_ON(engine->context_size > BIT(20)))
		engine->context_size = 0;
362
	if (engine->context_size)
363
		DRIVER_CAPS(i915)->has_logical_contexts = true;
364

365
	ewma__engine_latency_init(&engine->latency);
366
	seqcount_init(&engine->stats.lock);
367

368 369
	ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);

370 371 372
	/* Scrub mmio state on takeover */
	intel_engine_sanitize_mmio(engine);

373
	gt->engine_class[info->class][info->instance] = engine;
374
	gt->engine[id] = engine;
375

376
	return 0;
377 378
}

379 380 381 382 383 384 385 386 387
static void __setup_engine_capabilities(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;

	if (engine->class == VIDEO_DECODE_CLASS) {
		/*
		 * HEVC support is present on first engine instance
		 * before Gen11 and on all instances afterwards.
		 */
388 389
		if (GRAPHICS_VER(i915) >= 11 ||
		    (GRAPHICS_VER(i915) >= 9 && engine->instance == 0))
390 391 392 393 394 395 396
			engine->uabi_capabilities |=
				I915_VIDEO_CLASS_CAPABILITY_HEVC;

		/*
		 * SFC block is present only on even logical engine
		 * instances.
		 */
397
		if ((GRAPHICS_VER(i915) >= 11 &&
398 399
		     (engine->gt->info.vdbox_sfc_access &
		      BIT(engine->instance))) ||
400
		    (GRAPHICS_VER(i915) >= 9 && engine->instance == 0))
401 402 403
			engine->uabi_capabilities |=
				I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
	} else if (engine->class == VIDEO_ENHANCEMENT_CLASS) {
404
		if (GRAPHICS_VER(i915) >= 9)
405 406 407 408 409
			engine->uabi_capabilities |=
				I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
	}
}

410
static void intel_setup_engine_capabilities(struct intel_gt *gt)
411 412 413 414
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

415
	for_each_engine(engine, gt, id)
416 417 418
		__setup_engine_capabilities(engine);
}

419
/**
420
 * intel_engines_release() - free the resources allocated for Command Streamers
421
 * @gt: pointer to struct intel_gt
422
 */
423
void intel_engines_release(struct intel_gt *gt)
424 425 426 427
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

428 429 430 431 432 433 434 435 436 437 438 439 440
	/*
	 * Before we release the resources held by engine, we must be certain
	 * that the HW is no longer accessing them -- having the GPU scribble
	 * to or read from a page being used for something else causes no end
	 * of fun.
	 *
	 * The GPU should be reset by this point, but assume the worst just
	 * in case we aborted before completely initialising the engines.
	 */
	GEM_BUG_ON(intel_gt_pm_is_awake(gt));
	if (!INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(gt, ALL_ENGINES);

441
	/* Decouple the backend; but keep the layout for late GPU resets */
442
	for_each_engine(engine, gt, id) {
443 444 445
		if (!engine->release)
			continue;

446 447 448
		intel_wakeref_wait_for_idle(&engine->wakeref);
		GEM_BUG_ON(intel_engine_pm_is_awake(engine));

449 450 451 452
		engine->release(engine);
		engine->release = NULL;

		memset(&engine->reset, 0, sizeof(engine->reset));
453 454 455
	}
}

456 457 458 459 460 461 462 463
void intel_engine_free_request_pool(struct intel_engine_cs *engine)
{
	if (!engine->request_pool)
		return;

	kmem_cache_free(i915_request_slab_cache(), engine->request_pool);
}

464 465 466 467 468
void intel_engines_free(struct intel_gt *gt)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

469 470 471
	/* Free the requests! dma-resv keeps fences around for an eternity */
	rcu_barrier();

472
	for_each_engine(engine, gt, id) {
473
		intel_engine_free_request_pool(engine);
474 475 476 477 478
		kfree(engine);
		gt->engine[id] = NULL;
	}
}

479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
static
bool gen11_vdbox_has_sfc(struct drm_i915_private *i915,
			 unsigned int physical_vdbox,
			 unsigned int logical_vdbox, u16 vdbox_mask)
{
	/*
	 * In Gen11, only even numbered logical VDBOXes are hooked
	 * up to an SFC (Scaler & Format Converter) unit.
	 * In Gen12, Even numbered physical instance always are connected
	 * to an SFC. Odd numbered physical instances have SFC only if
	 * previous even instance is fused off.
	 */
	if (GRAPHICS_VER(i915) == 12)
		return (physical_vdbox % 2 == 0) ||
			!(BIT(physical_vdbox - 1) & vdbox_mask);
	else if (GRAPHICS_VER(i915) == 11)
		return logical_vdbox % 2 == 0;

	MISSING_CASE(GRAPHICS_VER(i915));
	return false;
}

501 502 503 504 505 506 507 508 509 510 511 512 513
/*
 * Determine which engines are fused off in our particular hardware.
 * Note that we have a catch-22 situation where we need to be able to access
 * the blitter forcewake domain to read the engine fuses, but at the same time
 * we need to know which engines are available on the system to know which
 * forcewake domains are present. We solve this by intializing the forcewake
 * domains based on the full engine mask in the platform capabilities before
 * calling this function and pruning the domains for fused-off engines
 * afterwards.
 */
static intel_engine_mask_t init_engine_mask(struct intel_gt *gt)
{
	struct drm_i915_private *i915 = gt->i915;
514
	struct intel_gt_info *info = &gt->info;
515 516 517 518 519 520 521
	struct intel_uncore *uncore = gt->uncore;
	unsigned int logical_vdbox = 0;
	unsigned int i;
	u32 media_fuse;
	u16 vdbox_mask;
	u16 vebox_mask;

522 523
	info->engine_mask = INTEL_INFO(i915)->platform_engine_mask;

524
	if (GRAPHICS_VER(i915) < 11)
525 526
		return info->engine_mask;

527 528 529 530 531 532 533 534
	/*
	 * On newer platforms the fusing register is called 'enable' and has
	 * enable semantics, while on older platforms it is called 'disable'
	 * and bits have disable semantices.
	 */
	media_fuse = intel_uncore_read(uncore, GEN11_GT_VEBOX_VDBOX_DISABLE);
	if (GRAPHICS_VER_FULL(i915) < IP_VER(12, 50))
		media_fuse = ~media_fuse;
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551

	vdbox_mask = media_fuse & GEN11_GT_VDBOX_DISABLE_MASK;
	vebox_mask = (media_fuse & GEN11_GT_VEBOX_DISABLE_MASK) >>
		      GEN11_GT_VEBOX_DISABLE_SHIFT;

	for (i = 0; i < I915_MAX_VCS; i++) {
		if (!HAS_ENGINE(gt, _VCS(i))) {
			vdbox_mask &= ~BIT(i);
			continue;
		}

		if (!(BIT(i) & vdbox_mask)) {
			info->engine_mask &= ~BIT(_VCS(i));
			drm_dbg(&i915->drm, "vcs%u fused off\n", i);
			continue;
		}

552
		if (gen11_vdbox_has_sfc(i915, i, logical_vdbox, vdbox_mask))
553
			gt->info.vdbox_sfc_access |= BIT(i);
554
		logical_vdbox++;
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
	}
	drm_dbg(&i915->drm, "vdbox enable: %04x, instances: %04lx\n",
		vdbox_mask, VDBOX_MASK(gt));
	GEM_BUG_ON(vdbox_mask != VDBOX_MASK(gt));

	for (i = 0; i < I915_MAX_VECS; i++) {
		if (!HAS_ENGINE(gt, _VECS(i))) {
			vebox_mask &= ~BIT(i);
			continue;
		}

		if (!(BIT(i) & vebox_mask)) {
			info->engine_mask &= ~BIT(_VECS(i));
			drm_dbg(&i915->drm, "vecs%u fused off\n", i);
		}
	}
	drm_dbg(&i915->drm, "vebox enable: %04x, instances: %04lx\n",
		vebox_mask, VEBOX_MASK(gt));
	GEM_BUG_ON(vebox_mask != VEBOX_MASK(gt));

	return info->engine_mask;
}

578
/**
579
 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
580
 * @gt: pointer to struct intel_gt
581 582 583
 *
 * Return: non-zero if the initialization failed.
 */
584
int intel_engines_init_mmio(struct intel_gt *gt)
585
{
586
	struct drm_i915_private *i915 = gt->i915;
587
	const unsigned int engine_mask = init_engine_mask(gt);
588
	unsigned int mask = 0;
589
	unsigned int i;
590
	int err;
591

592 593 594
	drm_WARN_ON(&i915->drm, engine_mask == 0);
	drm_WARN_ON(&i915->drm, engine_mask &
		    GENMASK(BITS_PER_TYPE(mask) - 1, I915_NUM_ENGINES));
595

596
	if (i915_inject_probe_failure(i915))
597 598
		return -ENODEV;

599
	for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
600
		if (!HAS_ENGINE(gt, i))
601 602
			continue;

603
		err = intel_engine_setup(gt, i);
604 605 606
		if (err)
			goto cleanup;

607
		mask |= BIT(i);
608 609 610 611 612 613 614
	}

	/*
	 * Catch failures to update intel_engines table when the new engines
	 * are added to the driver by a warning and disabling the forgotten
	 * engines.
	 */
615
	if (drm_WARN_ON(&i915->drm, mask != engine_mask))
616
		gt->info.engine_mask = mask;
617

618
	gt->info.num_engines = hweight32(mask);
619

620
	intel_gt_check_and_clear_faults(gt);
621

622
	intel_setup_engine_capabilities(gt);
623

624 625
	intel_uncore_prune_engine_fw_domains(gt->uncore, gt);

626 627 628
	return 0;

cleanup:
629
	intel_engines_free(gt);
630 631 632
	return err;
}

633
void intel_engine_init_execlists(struct intel_engine_cs *engine)
634 635 636
{
	struct intel_engine_execlists * const execlists = &engine->execlists;

637
	execlists->port_mask = 1;
638
	GEM_BUG_ON(!is_power_of_2(execlists_num_ports(execlists)));
639 640
	GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);

641 642 643
	memset(execlists->pending, 0, sizeof(execlists->pending));
	execlists->active =
		memset(execlists->inflight, 0, sizeof(execlists->inflight));
644 645
}

646
static void cleanup_status_page(struct intel_engine_cs *engine)
647
{
648 649
	struct i915_vma *vma;

650 651 652
	/* Prevent writes into HWSP after returning the page to the system */
	intel_engine_set_hwsp_writemask(engine, ~0u);

653 654 655
	vma = fetch_and_zero(&engine->status_page.vma);
	if (!vma)
		return;
656

657 658 659 660
	if (!HWS_NEEDS_PHYSICAL(engine->i915))
		i915_vma_unpin(vma);

	i915_gem_object_unpin_map(vma->obj);
661
	i915_gem_object_put(vma->obj);
662 663 664
}

static int pin_ggtt_status_page(struct intel_engine_cs *engine,
665
				struct i915_gem_ww_ctx *ww,
666 667 668 669
				struct i915_vma *vma)
{
	unsigned int flags;

670
	if (!HAS_LLC(engine->i915) && i915_ggtt_has_aperture(engine->gt->ggtt))
671 672 673 674 675 676 677 678 679 680 681
		/*
		 * On g33, we cannot place HWS above 256MiB, so
		 * restrict its pinning to the low mappable arena.
		 * Though this restriction is not documented for
		 * gen4, gen5, or byt, they also behave similarly
		 * and hang if the HWS is placed at the top of the
		 * GTT. To generalise, it appears that all !llc
		 * platforms have issues with us placing the HWS
		 * above the mappable region (even though we never
		 * actually map it).
		 */
682
		flags = PIN_MAPPABLE;
683
	else
684
		flags = PIN_HIGH;
685

686
	return i915_ggtt_pin(vma, ww, 0, flags);
687 688 689 690 691
}

static int init_status_page(struct intel_engine_cs *engine)
{
	struct drm_i915_gem_object *obj;
692
	struct i915_gem_ww_ctx ww;
693 694 695 696
	struct i915_vma *vma;
	void *vaddr;
	int ret;

697 698
	INIT_LIST_HEAD(&engine->status_page.timelines);

699 700 701 702 703 704 705
	/*
	 * Though the HWS register does support 36bit addresses, historically
	 * we have had hangs and corruption reported due to wild writes if
	 * the HWS is placed above 4G. We only allow objects to be allocated
	 * in GFP_DMA32 for i965, and no earlier physical address users had
	 * access to more than 4G.
	 */
706 707
	obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
	if (IS_ERR(obj)) {
708 709
		drm_err(&engine->i915->drm,
			"Failed to allocate status page\n");
710 711 712
		return PTR_ERR(obj);
	}

713
	i915_gem_object_set_cache_coherency(obj, I915_CACHE_LLC);
714

715
	vma = i915_vma_instance(obj, &engine->gt->ggtt->vm, NULL);
716 717
	if (IS_ERR(vma)) {
		ret = PTR_ERR(vma);
718
		goto err_put;
719 720
	}

721 722 723 724 725 726 727 728
	i915_gem_ww_ctx_init(&ww, true);
retry:
	ret = i915_gem_object_lock(obj, &ww);
	if (!ret && !HWS_NEEDS_PHYSICAL(engine->i915))
		ret = pin_ggtt_status_page(engine, &ww, vma);
	if (ret)
		goto err;

729 730 731
	vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
	if (IS_ERR(vaddr)) {
		ret = PTR_ERR(vaddr);
732
		goto err_unpin;
733 734
	}

735
	engine->status_page.addr = memset(vaddr, 0, PAGE_SIZE);
736
	engine->status_page.vma = vma;
737

738
err_unpin:
739 740
	if (ret)
		i915_vma_unpin(vma);
741
err:
742 743 744 745 746 747 748 749 750
	if (ret == -EDEADLK) {
		ret = i915_gem_ww_ctx_backoff(&ww);
		if (!ret)
			goto retry;
	}
	i915_gem_ww_ctx_fini(&ww);
err_put:
	if (ret)
		i915_gem_object_put(obj);
751 752 753
	return ret;
}

754
static int engine_setup_common(struct intel_engine_cs *engine)
755 756 757
{
	int err;

758 759
	init_llist_head(&engine->barrier_tasks);

760 761 762 763
	err = init_status_page(engine);
	if (err)
		return err;

764 765 766 767 768 769
	engine->breadcrumbs = intel_breadcrumbs_create(engine);
	if (!engine->breadcrumbs) {
		err = -ENOMEM;
		goto err_status;
	}

770 771 772 773 774
	engine->sched_engine = i915_sched_engine_create(ENGINE_PHYSICAL);
	if (!engine->sched_engine) {
		err = -ENOMEM;
		goto err_sched_engine;
	}
775
	engine->sched_engine->private_data = engine;
776

777 778 779 780
	err = intel_engine_init_cmd_parser(engine);
	if (err)
		goto err_cmd_parser;

781 782
	intel_engine_init_execlists(engine);
	intel_engine_init__pm(engine);
783
	intel_engine_init_retire(engine);
784

785 786
	/* Use the whole device by default */
	engine->sseu =
787
		intel_sseu_from_device_info(&engine->gt->info.sseu);
788

789 790 791 792
	intel_engine_init_workarounds(engine);
	intel_engine_init_whitelist(engine);
	intel_engine_init_ctx_wa(engine);

793
	if (GRAPHICS_VER(engine->i915) >= 12)
794 795
		engine->flags |= I915_ENGINE_HAS_RELATIVE_MMIO;

796
	return 0;
797

798
err_cmd_parser:
799 800
	i915_sched_engine_put(engine->sched_engine);
err_sched_engine:
801
	intel_breadcrumbs_free(engine->breadcrumbs);
802 803 804
err_status:
	cleanup_status_page(engine);
	return err;
805 806
}

807 808 809
struct measure_breadcrumb {
	struct i915_request rq;
	struct intel_ring ring;
810
	u32 cs[2048];
811 812
};

813
static int measure_breadcrumb_dw(struct intel_context *ce)
814
{
815
	struct intel_engine_cs *engine = ce->engine;
816
	struct measure_breadcrumb *frame;
817
	int dw;
818

819
	GEM_BUG_ON(!engine->gt->scratch);
820 821 822 823 824

	frame = kzalloc(sizeof(*frame), GFP_KERNEL);
	if (!frame)
		return -ENOMEM;

825 826 827
	frame->rq.engine = engine;
	frame->rq.context = ce;
	rcu_assign_pointer(frame->rq.timeline, ce->timeline);
828
	frame->rq.hwsp_seqno = ce->timeline->hwsp_seqno;
829

830 831
	frame->ring.vaddr = frame->cs;
	frame->ring.size = sizeof(frame->cs);
832 833
	frame->ring.wrap =
		BITS_PER_TYPE(frame->ring.size) - ilog2(frame->ring.size);
834 835 836
	frame->ring.effective_size = frame->ring.size;
	intel_ring_update_space(&frame->ring);
	frame->rq.ring = &frame->ring;
837

838
	mutex_lock(&ce->timeline->mutex);
839
	spin_lock_irq(&engine->sched_engine->lock);
840

841
	dw = engine->emit_fini_breadcrumb(&frame->rq, frame->cs) - frame->cs;
842

843
	spin_unlock_irq(&engine->sched_engine->lock);
844
	mutex_unlock(&ce->timeline->mutex);
845

846
	GEM_BUG_ON(dw & 1); /* RING_TAIL must be qword aligned */
847

848
	kfree(frame);
849 850 851
	return dw;
}

852 853 854 855 856 857 858
struct intel_context *
intel_engine_create_pinned_context(struct intel_engine_cs *engine,
				   struct i915_address_space *vm,
				   unsigned int ring_size,
				   unsigned int hwsp,
				   struct lock_class_key *key,
				   const char *name)
859 860 861 862
{
	struct intel_context *ce;
	int err;

863
	ce = intel_context_create(engine);
864 865 866
	if (IS_ERR(ce))
		return ce;

867
	__set_bit(CONTEXT_BARRIER_BIT, &ce->flags);
868
	ce->timeline = page_pack_bits(NULL, hwsp);
869 870
	ce->ring = NULL;
	ce->ring_size = ring_size;
871 872 873

	i915_vm_put(ce->vm);
	ce->vm = i915_vm_get(vm);
874

875
	err = intel_context_pin(ce); /* perma-pin so it is always available */
876 877 878 879 880
	if (err) {
		intel_context_put(ce);
		return ERR_PTR(err);
	}

881 882 883 884 885 886
	/*
	 * Give our perma-pinned kernel timelines a separate lockdep class,
	 * so that we can use them from within the normal user timelines
	 * should we need to inject GPU operations during their request
	 * construction.
	 */
887
	lockdep_set_class_and_name(&ce->timeline->mutex, key, name);
888

889 890 891
	return ce;
}

892
void intel_engine_destroy_pinned_context(struct intel_context *ce)
893 894 895 896 897 898 899 900 901 902 903 904 905 906
{
	struct intel_engine_cs *engine = ce->engine;
	struct i915_vma *hwsp = engine->status_page.vma;

	GEM_BUG_ON(ce->timeline->hwsp_ggtt != hwsp);

	mutex_lock(&hwsp->vm->mutex);
	list_del(&ce->timeline->engine_link);
	mutex_unlock(&hwsp->vm->mutex);

	intel_context_unpin(ce);
	intel_context_put(ce);
}

907 908 909 910 911
static struct intel_context *
create_kernel_context(struct intel_engine_cs *engine)
{
	static struct lock_class_key kernel;

912 913 914
	return intel_engine_create_pinned_context(engine, engine->gt->vm, SZ_4K,
						  I915_GEM_HWS_SEQNO_ADDR,
						  &kernel, "kernel_context");
915 916
}

917 918 919 920 921 922 923 924 925 926 927
/**
 * intel_engines_init_common - initialize cengine state which might require hw access
 * @engine: Engine to initialize.
 *
 * Initializes @engine@ structure members shared between legacy and execlists
 * submission modes which do require hardware access.
 *
 * Typcally done at later stages of submission mode specific engine setup.
 *
 * Returns zero on success or an error code on failure.
 */
928
static int engine_init_common(struct intel_engine_cs *engine)
929
{
930
	struct intel_context *ce;
931 932
	int ret;

933 934
	engine->set_default_submission(engine);

935 936
	/*
	 * We may need to do things with the shrinker which
937 938 939 940 941 942
	 * require us to immediately switch back to the default
	 * context. This can cause a problem as pinning the
	 * default context also requires GTT space which may not
	 * be available. To avoid this we always pin the default
	 * context.
	 */
943 944 945 946
	ce = create_kernel_context(engine);
	if (IS_ERR(ce))
		return PTR_ERR(ce);

947 948 949 950 951
	ret = measure_breadcrumb_dw(ce);
	if (ret < 0)
		goto err_context;

	engine->emit_fini_breadcrumb_dw = ret;
952
	engine->kernel_context = ce;
953

954
	return 0;
955 956

err_context:
957
	intel_engine_destroy_pinned_context(ce);
958
	return ret;
959
}
960

961 962 963 964 965 966 967
int intel_engines_init(struct intel_gt *gt)
{
	int (*setup)(struct intel_engine_cs *engine);
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err;

968 969
	if (intel_uc_uses_guc_submission(&gt->uc)) {
		gt->submission_method = INTEL_SUBMISSION_GUC;
970
		setup = intel_guc_submission_setup;
971 972
	} else if (HAS_EXECLISTS(gt->i915)) {
		gt->submission_method = INTEL_SUBMISSION_ELSP;
973
		setup = intel_execlists_submission_setup;
974 975
	} else {
		gt->submission_method = INTEL_SUBMISSION_RING;
976
		setup = intel_ring_submission_setup;
977
	}
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997

	for_each_engine(engine, gt, id) {
		err = engine_setup_common(engine);
		if (err)
			return err;

		err = setup(engine);
		if (err)
			return err;

		err = engine_init_common(engine);
		if (err)
			return err;

		intel_engine_add_user(engine);
	}

	return 0;
}

998 999 1000 1001 1002 1003 1004 1005 1006
/**
 * intel_engines_cleanup_common - cleans up the engine state created by
 *                                the common initiailizers.
 * @engine: Engine to cleanup.
 *
 * This cleans up everything created by the common helpers.
 */
void intel_engine_cleanup_common(struct intel_engine_cs *engine)
{
1007
	GEM_BUG_ON(!list_empty(&engine->sched_engine->requests));
1008

1009
	i915_sched_engine_put(engine->sched_engine);
1010
	intel_breadcrumbs_free(engine->breadcrumbs);
1011

1012
	intel_engine_fini_retire(engine);
1013
	intel_engine_cleanup_cmd_parser(engine);
1014

1015
	if (engine->default_state)
1016
		fput(engine->default_state);
1017

1018
	if (engine->kernel_context)
1019
		intel_engine_destroy_pinned_context(engine->kernel_context);
1020

1021
	GEM_BUG_ON(!llist_empty(&engine->barrier_tasks));
1022
	cleanup_status_page(engine);
1023

1024
	intel_wa_list_free(&engine->ctx_wa_list);
1025
	intel_wa_list_free(&engine->wa_list);
1026
	intel_wa_list_free(&engine->whitelist);
1027
}
1028

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
/**
 * intel_engine_resume - re-initializes the HW state of the engine
 * @engine: Engine to resume.
 *
 * Returns zero on success or an error code on failure.
 */
int intel_engine_resume(struct intel_engine_cs *engine)
{
	intel_engine_apply_workarounds(engine);
	intel_engine_apply_whitelist(engine);

	return engine->resume(engine);
}

1043
u64 intel_engine_get_active_head(const struct intel_engine_cs *engine)
1044
{
1045 1046
	struct drm_i915_private *i915 = engine->i915;

1047 1048
	u64 acthd;

1049
	if (GRAPHICS_VER(i915) >= 8)
1050
		acthd = ENGINE_READ64(engine, RING_ACTHD, RING_ACTHD_UDW);
1051
	else if (GRAPHICS_VER(i915) >= 4)
1052
		acthd = ENGINE_READ(engine, RING_ACTHD);
1053
	else
1054
		acthd = ENGINE_READ(engine, ACTHD);
1055 1056 1057 1058

	return acthd;
}

1059
u64 intel_engine_get_last_batch_head(const struct intel_engine_cs *engine)
1060 1061 1062
{
	u64 bbaddr;

1063
	if (GRAPHICS_VER(engine->i915) >= 8)
1064
		bbaddr = ENGINE_READ64(engine, RING_BBADDR, RING_BBADDR_UDW);
1065
	else
1066
		bbaddr = ENGINE_READ(engine, RING_BBADDR);
1067 1068 1069

	return bbaddr;
}
1070

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static unsigned long stop_timeout(const struct intel_engine_cs *engine)
{
	if (in_atomic() || irqs_disabled()) /* inside atomic preempt-reset? */
		return 0;

	/*
	 * If we are doing a normal GPU reset, we can take our time and allow
	 * the engine to quiesce. We've stopped submission to the engine, and
	 * if we wait long enough an innocent context should complete and
	 * leave the engine idle. So they should not be caught unaware by
	 * the forthcoming GPU reset (which usually follows the stop_cs)!
	 */
	return READ_ONCE(engine->props.stop_timeout_ms);
}

1086 1087 1088
static int __intel_engine_stop_cs(struct intel_engine_cs *engine,
				  int fast_timeout_us,
				  int slow_timeout_ms)
1089
{
1090
	struct intel_uncore *uncore = engine->uncore;
1091
	const i915_reg_t mode = RING_MI_MODE(engine->mmio_base);
1092 1093
	int err;

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	intel_uncore_write_fw(uncore, mode, _MASKED_BIT_ENABLE(STOP_RING));
	err = __intel_wait_for_register_fw(engine->uncore, mode,
					   MODE_IDLE, MODE_IDLE,
					   fast_timeout_us,
					   slow_timeout_ms,
					   NULL);

	/* A final mmio read to let GPU writes be hopefully flushed to memory */
	intel_uncore_posting_read_fw(uncore, mode);
	return err;
}

int intel_engine_stop_cs(struct intel_engine_cs *engine)
{
	int err = 0;

1110
	if (GRAPHICS_VER(engine->i915) < 3)
1111 1112
		return -ENODEV;

1113
	ENGINE_TRACE(engine, "\n");
1114
	if (__intel_engine_stop_cs(engine, 1000, stop_timeout(engine))) {
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
		ENGINE_TRACE(engine,
			     "timed out on STOP_RING -> IDLE; HEAD:%04x, TAIL:%04x\n",
			     ENGINE_READ_FW(engine, RING_HEAD) & HEAD_ADDR,
			     ENGINE_READ_FW(engine, RING_TAIL) & TAIL_ADDR);

		/*
		 * Sometimes we observe that the idle flag is not
		 * set even though the ring is empty. So double
		 * check before giving up.
		 */
		if ((ENGINE_READ_FW(engine, RING_HEAD) & HEAD_ADDR) !=
		    (ENGINE_READ_FW(engine, RING_TAIL) & TAIL_ADDR))
			err = -ETIMEDOUT;
1128 1129 1130 1131 1132
	}

	return err;
}

1133 1134
void intel_engine_cancel_stop_cs(struct intel_engine_cs *engine)
{
1135
	ENGINE_TRACE(engine, "\n");
1136

1137
	ENGINE_WRITE_FW(engine, RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING));
1138 1139
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
{
	switch (type) {
	case I915_CACHE_NONE: return " uncached";
	case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
	case I915_CACHE_L3_LLC: return " L3+LLC";
	case I915_CACHE_WT: return " WT";
	default: return "";
	}
}

1151
static u32
1152 1153
read_subslice_reg(const struct intel_engine_cs *engine,
		  int slice, int subslice, i915_reg_t reg)
1154
{
1155 1156
	return intel_uncore_read_with_mcr_steering(engine->uncore, reg,
						   slice, subslice);
1157 1158 1159
}

/* NB: please notice the memset */
1160
void intel_engine_get_instdone(const struct intel_engine_cs *engine,
1161 1162
			       struct intel_instdone *instdone)
{
1163
	struct drm_i915_private *i915 = engine->i915;
1164
	const struct sseu_dev_info *sseu = &engine->gt->info.sseu;
1165
	struct intel_uncore *uncore = engine->uncore;
1166 1167 1168 1169 1170 1171
	u32 mmio_base = engine->mmio_base;
	int slice;
	int subslice;

	memset(instdone, 0, sizeof(*instdone));

1172
	switch (GRAPHICS_VER(i915)) {
1173
	default:
1174 1175
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
1176

1177
		if (engine->id != RCS0)
1178 1179
			break;

1180 1181
		instdone->slice_common =
			intel_uncore_read(uncore, GEN7_SC_INSTDONE);
1182
		if (GRAPHICS_VER(i915) >= 12) {
1183 1184 1185 1186 1187
			instdone->slice_common_extra[0] =
				intel_uncore_read(uncore, GEN12_SC_INSTDONE_EXTRA);
			instdone->slice_common_extra[1] =
				intel_uncore_read(uncore, GEN12_SC_INSTDONE_EXTRA2);
		}
1188
		for_each_instdone_slice_subslice(i915, sseu, slice, subslice) {
1189
			instdone->sampler[slice][subslice] =
1190
				read_subslice_reg(engine, slice, subslice,
1191 1192
						  GEN7_SAMPLER_INSTDONE);
			instdone->row[slice][subslice] =
1193
				read_subslice_reg(engine, slice, subslice,
1194 1195 1196 1197
						  GEN7_ROW_INSTDONE);
		}
		break;
	case 7:
1198 1199
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
1200

1201
		if (engine->id != RCS0)
1202 1203
			break;

1204 1205 1206 1207 1208 1209
		instdone->slice_common =
			intel_uncore_read(uncore, GEN7_SC_INSTDONE);
		instdone->sampler[0][0] =
			intel_uncore_read(uncore, GEN7_SAMPLER_INSTDONE);
		instdone->row[0][0] =
			intel_uncore_read(uncore, GEN7_ROW_INSTDONE);
1210 1211 1212 1213 1214

		break;
	case 6:
	case 5:
	case 4:
1215 1216
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
1217
		if (engine->id == RCS0)
1218
			/* HACK: Using the wrong struct member */
1219 1220
			instdone->slice_common =
				intel_uncore_read(uncore, GEN4_INSTDONE1);
1221 1222 1223
		break;
	case 3:
	case 2:
1224
		instdone->instdone = intel_uncore_read(uncore, GEN2_INSTDONE);
1225 1226 1227
		break;
	}
}
1228

1229 1230 1231 1232
static bool ring_is_idle(struct intel_engine_cs *engine)
{
	bool idle = true;

1233 1234 1235
	if (I915_SELFTEST_ONLY(!engine->mmio_base))
		return true;

1236
	if (!intel_engine_pm_get_if_awake(engine))
1237
		return true;
1238

1239
	/* First check that no commands are left in the ring */
1240 1241
	if ((ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) !=
	    (ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR))
1242
		idle = false;
1243

1244
	/* No bit for gen2, so assume the CS parser is idle */
1245
	if (GRAPHICS_VER(engine->i915) > 2 &&
1246
	    !(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE))
1247 1248
		idle = false;

1249
	intel_engine_pm_put(engine);
1250 1251 1252 1253

	return idle;
}

1254
void __intel_engine_flush_submission(struct intel_engine_cs *engine, bool sync)
1255
{
1256
	struct tasklet_struct *t = &engine->sched_engine->tasklet;
1257

1258
	if (!t->callback)
1259 1260
		return;

1261 1262 1263 1264
	local_bh_disable();
	if (tasklet_trylock(t)) {
		/* Must wait for any GPU reset in progress. */
		if (__tasklet_is_enabled(t))
1265
			t->callback(t);
1266
		tasklet_unlock(t);
1267
	}
1268
	local_bh_enable();
1269 1270 1271 1272

	/* Synchronise and wait for the tasklet on another CPU */
	if (sync)
		tasklet_unlock_wait(t);
1273 1274
}

1275 1276 1277 1278 1279 1280 1281 1282 1283
/**
 * intel_engine_is_idle() - Report if the engine has finished process all work
 * @engine: the intel_engine_cs
 *
 * Return true if there are no requests pending, nothing left to be submitted
 * to hardware, and that the engine is idle.
 */
bool intel_engine_is_idle(struct intel_engine_cs *engine)
{
1284
	/* More white lies, if wedged, hw state is inconsistent */
1285
	if (intel_gt_is_wedged(engine->gt))
1286 1287
		return true;

1288
	if (!intel_engine_pm_is_awake(engine))
1289 1290
		return true;

1291
	/* Waiting to drain ELSP? */
1292
	intel_synchronize_hardirq(engine->i915);
1293
	intel_engine_flush_submission(engine);
1294

1295
	/* ELSP is empty, but there are ready requests? E.g. after reset */
1296
	if (!i915_sched_engine_is_empty(engine->sched_engine))
1297 1298
		return false;

1299
	/* Ring stopped? */
1300
	return ring_is_idle(engine);
1301 1302
}

1303
bool intel_engines_are_idle(struct intel_gt *gt)
1304 1305 1306 1307
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

1308 1309
	/*
	 * If the driver is wedged, HW state may be very inconsistent and
1310 1311
	 * report that it is still busy, even though we have stopped using it.
	 */
1312
	if (intel_gt_is_wedged(gt))
1313 1314
		return true;

1315
	/* Already parked (and passed an idleness test); must still be idle */
1316
	if (!READ_ONCE(gt->awake))
1317 1318
		return true;

1319
	for_each_engine(engine, gt, id) {
1320 1321 1322 1323 1324 1325 1326
		if (!intel_engine_is_idle(engine))
			return false;
	}

	return true;
}

1327
void intel_engines_reset_default_submission(struct intel_gt *gt)
1328 1329 1330 1331
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

1332 1333 1334 1335
	for_each_engine(engine, gt, id) {
		if (engine->sanitize)
			engine->sanitize(engine);

1336
		engine->set_default_submission(engine);
1337
	}
1338 1339
}

1340 1341
bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
{
1342
	switch (GRAPHICS_VER(engine->i915)) {
1343 1344 1345 1346 1347
	case 2:
		return false; /* uses physical not virtual addresses */
	case 3:
		/* maybe only uses physical not virtual addresses */
		return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
1348 1349
	case 4:
		return !IS_I965G(engine->i915); /* who knows! */
1350 1351 1352 1353 1354 1355 1356
	case 6:
		return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
	default:
		return true;
	}
}

1357 1358 1359 1360 1361
static struct intel_timeline *get_timeline(struct i915_request *rq)
{
	struct intel_timeline *tl;

	/*
1362
	 * Even though we are holding the engine->sched_engine->lock here, there
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	 * is no control over the submission queue per-se and we are
	 * inspecting the active state at a random point in time, with an
	 * unknown queue. Play safe and make sure the timeline remains valid.
	 * (Only being used for pretty printing, one extra kref shouldn't
	 * cause a camel stampede!)
	 */
	rcu_read_lock();
	tl = rcu_dereference(rq->timeline);
	if (!kref_get_unless_zero(&tl->kref))
		tl = NULL;
	rcu_read_unlock();

	return tl;
}

static int print_ring(char *buf, int sz, struct i915_request *rq)
{
	int len = 0;

	if (!i915_request_signaled(rq)) {
		struct intel_timeline *tl = get_timeline(rq);

		len = scnprintf(buf, sz,
				"ring:{start:%08x, hwsp:%08x, seqno:%08x, runtime:%llums}, ",
				i915_ggtt_offset(rq->ring->vma),
				tl ? tl->hwsp_offset : 0,
				hwsp_seqno(rq),
				DIV_ROUND_CLOSEST_ULL(intel_context_get_total_runtime_ns(rq->context),
						      1000 * 1000));

		if (tl)
			intel_timeline_put(tl);
	}

	return len;
}

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
static void hexdump(struct drm_printer *m, const void *buf, size_t len)
{
	const size_t rowsize = 8 * sizeof(u32);
	const void *prev = NULL;
	bool skip = false;
	size_t pos;

	for (pos = 0; pos < len; pos += rowsize) {
		char line[128];

		if (prev && !memcmp(prev, buf + pos, rowsize)) {
			if (!skip) {
				drm_printf(m, "*\n");
				skip = true;
			}
			continue;
		}

		WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos,
						rowsize, sizeof(u32),
						line, sizeof(line),
						false) >= sizeof(line));
1422
		drm_printf(m, "[%04zx] %s\n", pos, line);
1423 1424 1425 1426 1427 1428

		prev = buf + pos;
		skip = false;
	}
}

1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
static const char *repr_timer(const struct timer_list *t)
{
	if (!READ_ONCE(t->expires))
		return "inactive";

	if (timer_pending(t))
		return "active";

	return "expired";
}

1440
static void intel_engine_print_registers(struct intel_engine_cs *engine,
1441
					 struct drm_printer *m)
1442 1443
{
	struct drm_i915_private *dev_priv = engine->i915;
1444
	struct intel_engine_execlists * const execlists = &engine->execlists;
1445 1446
	u64 addr;

1447
	if (engine->id == RENDER_CLASS && IS_GRAPHICS_VER(dev_priv, 4, 7))
1448
		drm_printf(m, "\tCCID: 0x%08x\n", ENGINE_READ(engine, CCID));
1449 1450 1451 1452 1453 1454
	if (HAS_EXECLISTS(dev_priv)) {
		drm_printf(m, "\tEL_STAT_HI: 0x%08x\n",
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_HI));
		drm_printf(m, "\tEL_STAT_LO: 0x%08x\n",
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_LO));
	}
1455
	drm_printf(m, "\tRING_START: 0x%08x\n",
1456
		   ENGINE_READ(engine, RING_START));
1457
	drm_printf(m, "\tRING_HEAD:  0x%08x\n",
1458
		   ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR);
1459
	drm_printf(m, "\tRING_TAIL:  0x%08x\n",
1460
		   ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR);
1461
	drm_printf(m, "\tRING_CTL:   0x%08x%s\n",
1462 1463
		   ENGINE_READ(engine, RING_CTL),
		   ENGINE_READ(engine, RING_CTL) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
1464
	if (GRAPHICS_VER(engine->i915) > 2) {
1465
		drm_printf(m, "\tRING_MODE:  0x%08x%s\n",
1466 1467
			   ENGINE_READ(engine, RING_MI_MODE),
			   ENGINE_READ(engine, RING_MI_MODE) & (MODE_IDLE) ? " [idle]" : "");
1468
	}
1469

1470
	if (GRAPHICS_VER(dev_priv) >= 6) {
1471
		drm_printf(m, "\tRING_IMR:   0x%08x\n",
1472
			   ENGINE_READ(engine, RING_IMR));
1473 1474 1475 1476 1477 1478
		drm_printf(m, "\tRING_ESR:   0x%08x\n",
			   ENGINE_READ(engine, RING_ESR));
		drm_printf(m, "\tRING_EMR:   0x%08x\n",
			   ENGINE_READ(engine, RING_EMR));
		drm_printf(m, "\tRING_EIR:   0x%08x\n",
			   ENGINE_READ(engine, RING_EIR));
1479 1480
	}

1481 1482 1483 1484 1485 1486
	addr = intel_engine_get_active_head(engine);
	drm_printf(m, "\tACTHD:  0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
	addr = intel_engine_get_last_batch_head(engine);
	drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
1487
	if (GRAPHICS_VER(dev_priv) >= 8)
1488
		addr = ENGINE_READ64(engine, RING_DMA_FADD, RING_DMA_FADD_UDW);
1489
	else if (GRAPHICS_VER(dev_priv) >= 4)
1490
		addr = ENGINE_READ(engine, RING_DMA_FADD);
1491
	else
1492
		addr = ENGINE_READ(engine, DMA_FADD_I8XX);
1493 1494
	drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
1495
	if (GRAPHICS_VER(dev_priv) >= 4) {
1496
		drm_printf(m, "\tIPEIR: 0x%08x\n",
1497
			   ENGINE_READ(engine, RING_IPEIR));
1498
		drm_printf(m, "\tIPEHR: 0x%08x\n",
1499
			   ENGINE_READ(engine, RING_IPEHR));
1500
	} else {
1501 1502
		drm_printf(m, "\tIPEIR: 0x%08x\n", ENGINE_READ(engine, IPEIR));
		drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR));
1503
	}
1504

1505
	if (intel_engine_uses_guc(engine)) {
1506 1507
		/* nothing to print yet */
	} else if (HAS_EXECLISTS(dev_priv)) {
1508
		struct i915_request * const *port, *rq;
1509 1510
		const u32 *hws =
			&engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
1511
		const u8 num_entries = execlists->csb_size;
1512
		unsigned int idx;
1513
		u8 read, write;
1514

1515
		drm_printf(m, "\tExeclist tasklet queued? %s (%s), preempt? %s, timeslice? %s\n",
1516
			   yesno(test_bit(TASKLET_STATE_SCHED,
1517 1518
					  &engine->sched_engine->tasklet.state)),
			   enableddisabled(!atomic_read(&engine->sched_engine->tasklet.count)),
1519
			   repr_timer(&engine->execlists.preempt),
1520
			   repr_timer(&engine->execlists.timer));
1521

1522 1523 1524
		read = execlists->csb_head;
		write = READ_ONCE(*execlists->csb_write);

1525 1526 1527 1528 1529
		drm_printf(m, "\tExeclist status: 0x%08x %08x; CSB read:%d, write:%d, entries:%d\n",
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_LO),
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_HI),
			   read, write, num_entries);

1530
		if (read >= num_entries)
1531
			read = 0;
1532
		if (write >= num_entries)
1533 1534
			write = 0;
		if (read > write)
1535
			write += num_entries;
1536
		while (read < write) {
1537 1538 1539
			idx = ++read % num_entries;
			drm_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
				   idx, hws[idx * 2], hws[idx * 2 + 1]);
1540 1541
		}

1542
		i915_sched_engine_active_lock_bh(engine->sched_engine);
1543
		rcu_read_lock();
1544
		for (port = execlists->active; (rq = *port); port++) {
1545
			char hdr[160];
1546 1547
			int len;

1548
			len = scnprintf(hdr, sizeof(hdr),
1549
					"\t\tActive[%d]:  ccid:%08x%s%s, ",
1550
					(int)(port - execlists->active),
1551 1552 1553
					rq->context->lrc.ccid,
					intel_context_is_closed(rq->context) ? "!" : "",
					intel_context_is_banned(rq->context) ? "*" : "");
1554
			len += print_ring(hdr + len, sizeof(hdr) - len, rq);
1555
			scnprintf(hdr + len, sizeof(hdr) - len, "rq: ");
1556
			i915_request_show(m, rq, hdr, 0);
1557 1558
		}
		for (port = execlists->pending; (rq = *port); port++) {
1559 1560
			char hdr[160];
			int len;
1561

1562
			len = scnprintf(hdr, sizeof(hdr),
1563
					"\t\tPending[%d]: ccid:%08x%s%s, ",
1564
					(int)(port - execlists->pending),
1565 1566 1567
					rq->context->lrc.ccid,
					intel_context_is_closed(rq->context) ? "!" : "",
					intel_context_is_banned(rq->context) ? "*" : "");
1568 1569
			len += print_ring(hdr + len, sizeof(hdr) - len, rq);
			scnprintf(hdr + len, sizeof(hdr) - len, "rq: ");
1570
			i915_request_show(m, rq, hdr, 0);
1571
		}
1572
		rcu_read_unlock();
1573
		i915_sched_engine_active_unlock_bh(engine->sched_engine);
1574
	} else if (GRAPHICS_VER(dev_priv) > 6) {
1575
		drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
1576
			   ENGINE_READ(engine, RING_PP_DIR_BASE));
1577
		drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
1578
			   ENGINE_READ(engine, RING_PP_DIR_BASE_READ));
1579
		drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
1580
			   ENGINE_READ(engine, RING_PP_DIR_DCLV));
1581
	}
1582 1583
}

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
static void print_request_ring(struct drm_printer *m, struct i915_request *rq)
{
	void *ring;
	int size;

	drm_printf(m,
		   "[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]:\n",
		   rq->head, rq->postfix, rq->tail,
		   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
		   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);

	size = rq->tail - rq->head;
	if (rq->tail < rq->head)
		size += rq->ring->size;

	ring = kmalloc(size, GFP_ATOMIC);
	if (ring) {
		const void *vaddr = rq->ring->vaddr;
		unsigned int head = rq->head;
		unsigned int len = 0;

		if (rq->tail < head) {
			len = rq->ring->size - head;
			memcpy(ring, vaddr + head, len);
			head = 0;
		}
		memcpy(ring + len, vaddr + head, size - len);

		hexdump(m, ring, size);
		kfree(ring);
	}
}

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
static unsigned long list_count(struct list_head *list)
{
	struct list_head *pos;
	unsigned long count = 0;

	list_for_each(pos, list)
		count++;

	return count;
}

1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
static unsigned long read_ul(void *p, size_t x)
{
	return *(unsigned long *)(p + x);
}

static void print_properties(struct intel_engine_cs *engine,
			     struct drm_printer *m)
{
	static const struct pmap {
		size_t offset;
		const char *name;
	} props[] = {
#define P(x) { \
	.offset = offsetof(typeof(engine->props), x), \
	.name = #x \
}
		P(heartbeat_interval_ms),
		P(max_busywait_duration_ns),
		P(preempt_timeout_ms),
		P(stop_timeout_ms),
		P(timeslice_duration_ms),

		{},
#undef P
	};
	const struct pmap *p;

	drm_printf(m, "\tProperties:\n");
	for (p = props; p->name; p++)
		drm_printf(m, "\t\t%s: %lu [default %lu]\n",
			   p->name,
			   read_ul(&engine->props, p->offset),
			   read_ul(&engine->defaults, p->offset));
}

1663 1664 1665 1666 1667
void intel_engine_dump(struct intel_engine_cs *engine,
		       struct drm_printer *m,
		       const char *header, ...)
{
	struct i915_gpu_error * const error = &engine->i915->gpu_error;
1668
	struct i915_request *rq;
1669
	intel_wakeref_t wakeref;
1670
	unsigned long flags;
1671
	ktime_t dummy;
1672 1673 1674 1675 1676 1677 1678 1679 1680

	if (header) {
		va_list ap;

		va_start(ap, header);
		drm_vprintf(m, header, &ap);
		va_end(ap);
	}

1681
	if (intel_gt_is_wedged(engine->gt))
1682 1683
		drm_printf(m, "*** WEDGED ***\n");

1684
	drm_printf(m, "\tAwake? %d\n", atomic_read(&engine->wakeref.count));
1685 1686
	drm_printf(m, "\tBarriers?: %s\n",
		   yesno(!llist_empty(&engine->barrier_tasks)));
1687 1688
	drm_printf(m, "\tLatency: %luus\n",
		   ewma__engine_latency_read(&engine->latency));
1689 1690 1691 1692
	if (intel_engine_supports_stats(engine))
		drm_printf(m, "\tRuntime: %llums\n",
			   ktime_to_ms(intel_engine_get_busy_time(engine,
								  &dummy)));
1693
	drm_printf(m, "\tForcewake: %x domains, %d active\n",
1694
		   engine->fw_domain, READ_ONCE(engine->fw_active));
1695 1696 1697 1698 1699 1700 1701

	rcu_read_lock();
	rq = READ_ONCE(engine->heartbeat.systole);
	if (rq)
		drm_printf(m, "\tHeartbeat: %d ms ago\n",
			   jiffies_to_msecs(jiffies - rq->emitted_jiffies));
	rcu_read_unlock();
1702 1703 1704
	drm_printf(m, "\tReset count: %d (global %d)\n",
		   i915_reset_engine_count(error, engine),
		   i915_reset_count(error));
1705
	print_properties(engine, m);
1706 1707 1708

	drm_printf(m, "\tRequests:\n");

1709
	spin_lock_irqsave(&engine->sched_engine->lock, flags);
1710
	rq = intel_engine_find_active_request(engine);
1711
	if (rq) {
1712 1713
		struct intel_timeline *tl = get_timeline(rq);

1714
		i915_request_show(m, rq, "\t\tactive ", 0);
1715

1716
		drm_printf(m, "\t\tring->start:  0x%08x\n",
1717
			   i915_ggtt_offset(rq->ring->vma));
1718
		drm_printf(m, "\t\tring->head:   0x%08x\n",
1719
			   rq->ring->head);
1720
		drm_printf(m, "\t\tring->tail:   0x%08x\n",
1721
			   rq->ring->tail);
1722 1723 1724 1725
		drm_printf(m, "\t\tring->emit:   0x%08x\n",
			   rq->ring->emit);
		drm_printf(m, "\t\tring->space:  0x%08x\n",
			   rq->ring->space);
1726 1727 1728 1729 1730 1731

		if (tl) {
			drm_printf(m, "\t\tring->hwsp:   0x%08x\n",
				   tl->hwsp_offset);
			intel_timeline_put(tl);
		}
1732 1733

		print_request_ring(m, rq);
1734

1735
		if (rq->context->lrc_reg_state) {
1736
			drm_printf(m, "Logical Ring Context:\n");
1737
			hexdump(m, rq->context->lrc_reg_state, PAGE_SIZE);
1738
		}
1739
	}
1740 1741 1742
	drm_printf(m, "\tOn hold?: %lu\n",
		   list_count(&engine->sched_engine->hold));
	spin_unlock_irqrestore(&engine->sched_engine->lock, flags);
1743

1744
	drm_printf(m, "\tMMIO base:  0x%08x\n", engine->mmio_base);
1745
	wakeref = intel_runtime_pm_get_if_in_use(engine->uncore->rpm);
1746
	if (wakeref) {
1747
		intel_engine_print_registers(engine, m);
1748
		intel_runtime_pm_put(engine->uncore->rpm, wakeref);
1749 1750 1751
	} else {
		drm_printf(m, "\tDevice is asleep; skipping register dump\n");
	}
1752

C
Chris Wilson 已提交
1753
	intel_execlists_show_requests(engine, m, i915_request_show, 8);
1754

1755
	drm_printf(m, "HWSP:\n");
1756
	hexdump(m, engine->status_page.addr, PAGE_SIZE);
1757

1758
	drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
1759 1760

	intel_engine_print_breadcrumbs(engine, m);
1761 1762
}

1763 1764
static ktime_t __intel_engine_get_busy_time(struct intel_engine_cs *engine,
					    ktime_t *now)
1765 1766 1767 1768 1769 1770 1771
{
	ktime_t total = engine->stats.total;

	/*
	 * If the engine is executing something at the moment
	 * add it to the total.
	 */
1772
	*now = ktime_get();
1773
	if (READ_ONCE(engine->stats.active))
1774
		total = ktime_add(total, ktime_sub(*now, engine->stats.start));
1775 1776 1777 1778 1779 1780 1781

	return total;
}

/**
 * intel_engine_get_busy_time() - Return current accumulated engine busyness
 * @engine: engine to report on
1782
 * @now: monotonic timestamp of sampling
1783 1784 1785
 *
 * Returns accumulated time @engine was busy since engine stats were enabled.
 */
1786
ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine, ktime_t *now)
1787
{
1788
	unsigned int seq;
1789 1790
	ktime_t total;

1791
	do {
1792
		seq = read_seqcount_begin(&engine->stats.lock);
1793
		total = __intel_engine_get_busy_time(engine, now);
1794
	} while (read_seqcount_retry(&engine->stats.lock, seq));
1795 1796 1797 1798

	return total;
}

1799 1800
static bool match_ring(struct i915_request *rq)
{
1801
	u32 ring = ENGINE_READ(rq->engine, RING_START);
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821

	return ring == i915_ggtt_offset(rq->ring->vma);
}

struct i915_request *
intel_engine_find_active_request(struct intel_engine_cs *engine)
{
	struct i915_request *request, *active = NULL;

	/*
	 * We are called by the error capture, reset and to dump engine
	 * state at random points in time. In particular, note that neither is
	 * crucially ordered with an interrupt. After a hang, the GPU is dead
	 * and we assume that no more writes can happen (we waited long enough
	 * for all writes that were in transaction to be flushed) - adding an
	 * extra delay for a recent interrupt is pointless. Hence, we do
	 * not need an engine->irq_seqno_barrier() before the seqno reads.
	 * At all other times, we must assume the GPU is still running, but
	 * we only care about the snapshot of this moment.
	 */
1822
	lockdep_assert_held(&engine->sched_engine->lock);
1823 1824 1825 1826 1827 1828 1829

	rcu_read_lock();
	request = execlists_active(&engine->execlists);
	if (request) {
		struct intel_timeline *tl = request->context->timeline;

		list_for_each_entry_from_reverse(request, &tl->requests, link) {
1830
			if (__i915_request_is_complete(request))
1831 1832 1833 1834 1835 1836 1837 1838 1839
				break;

			active = request;
		}
	}
	rcu_read_unlock();
	if (active)
		return active;

1840 1841
	list_for_each_entry(request, &engine->sched_engine->requests,
			    sched.link) {
1842
		if (__i915_request_is_complete(request))
1843 1844
			continue;

1845
		if (!__i915_request_has_started(request))
1846
			continue;
1847 1848 1849

		/* More than one preemptible request may match! */
		if (!match_ring(request))
1850
			continue;
1851 1852 1853 1854 1855 1856 1857 1858

		active = request;
		break;
	}

	return active;
}

1859
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1860
#include "mock_engine.c"
1861
#include "selftest_engine.c"
1862
#include "selftest_engine_cs.c"
1863
#endif