intel_engine_cs.c 41.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25 26
#include <drm/drm_print.h>

27 28
#include "gem/i915_gem_context.h"

29
#include "i915_drv.h"
30

31 32
#include "gt/intel_gt.h"

33
#include "intel_engine.h"
34
#include "intel_engine_pm.h"
35
#include "intel_engine_pool.h"
36
#include "intel_engine_user.h"
37
#include "intel_context.h"
38
#include "intel_lrc.h"
39
#include "intel_reset.h"
40

41 42 43 44 45 46 47 48 49
/* Haswell does have the CXT_SIZE register however it does not appear to be
 * valid. Now, docs explain in dwords what is in the context object. The full
 * size is 70720 bytes, however, the power context and execlist context will
 * never be saved (power context is stored elsewhere, and execlists don't work
 * on HSW) - so the final size, including the extra state required for the
 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
 */
#define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)

50
#define DEFAULT_LR_CONTEXT_RENDER_SIZE	(22 * PAGE_SIZE)
51 52
#define GEN8_LR_CONTEXT_RENDER_SIZE	(20 * PAGE_SIZE)
#define GEN9_LR_CONTEXT_RENDER_SIZE	(22 * PAGE_SIZE)
53
#define GEN10_LR_CONTEXT_RENDER_SIZE	(18 * PAGE_SIZE)
54
#define GEN11_LR_CONTEXT_RENDER_SIZE	(14 * PAGE_SIZE)
55 56 57

#define GEN8_LR_CONTEXT_OTHER_SIZE	( 2 * PAGE_SIZE)

58
struct engine_class_info {
59
	const char *name;
60
	u8 uabi_class;
61 62 63 64 65
};

static const struct engine_class_info intel_engine_classes[] = {
	[RENDER_CLASS] = {
		.name = "rcs",
66
		.uabi_class = I915_ENGINE_CLASS_RENDER,
67 68 69
	},
	[COPY_ENGINE_CLASS] = {
		.name = "bcs",
70
		.uabi_class = I915_ENGINE_CLASS_COPY,
71 72 73
	},
	[VIDEO_DECODE_CLASS] = {
		.name = "vcs",
74
		.uabi_class = I915_ENGINE_CLASS_VIDEO,
75 76 77
	},
	[VIDEO_ENHANCEMENT_CLASS] = {
		.name = "vecs",
78
		.uabi_class = I915_ENGINE_CLASS_VIDEO_ENHANCE,
79 80 81
	},
};

82
#define MAX_MMIO_BASES 3
83
struct engine_info {
84
	unsigned int hw_id;
85 86
	u8 class;
	u8 instance;
87 88 89 90 91
	/* mmio bases table *must* be sorted in reverse gen order */
	struct engine_mmio_base {
		u32 gen : 8;
		u32 base : 24;
	} mmio_bases[MAX_MMIO_BASES];
92 93 94
};

static const struct engine_info intel_engines[] = {
95 96
	[RCS0] = {
		.hw_id = RCS0_HW,
97 98
		.class = RENDER_CLASS,
		.instance = 0,
99 100 101
		.mmio_bases = {
			{ .gen = 1, .base = RENDER_RING_BASE }
		},
102
	},
103 104
	[BCS0] = {
		.hw_id = BCS0_HW,
105 106
		.class = COPY_ENGINE_CLASS,
		.instance = 0,
107 108 109
		.mmio_bases = {
			{ .gen = 6, .base = BLT_RING_BASE }
		},
110
	},
111 112
	[VCS0] = {
		.hw_id = VCS0_HW,
113 114
		.class = VIDEO_DECODE_CLASS,
		.instance = 0,
115 116 117 118 119
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD_RING_BASE },
			{ .gen = 6, .base = GEN6_BSD_RING_BASE },
			{ .gen = 4, .base = BSD_RING_BASE }
		},
120
	},
121 122
	[VCS1] = {
		.hw_id = VCS1_HW,
123 124
		.class = VIDEO_DECODE_CLASS,
		.instance = 1,
125 126 127 128
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD2_RING_BASE },
			{ .gen = 8, .base = GEN8_BSD2_RING_BASE }
		},
129
	},
130 131
	[VCS2] = {
		.hw_id = VCS2_HW,
132 133
		.class = VIDEO_DECODE_CLASS,
		.instance = 2,
134 135 136
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD3_RING_BASE }
		},
137
	},
138 139
	[VCS3] = {
		.hw_id = VCS3_HW,
140 141
		.class = VIDEO_DECODE_CLASS,
		.instance = 3,
142 143 144
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD4_RING_BASE }
		},
145
	},
146 147
	[VECS0] = {
		.hw_id = VECS0_HW,
148 149
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 0,
150 151 152 153
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_VEBOX_RING_BASE },
			{ .gen = 7, .base = VEBOX_RING_BASE }
		},
154
	},
155 156
	[VECS1] = {
		.hw_id = VECS1_HW,
157 158
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 1,
159 160 161
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_VEBOX2_RING_BASE }
		},
162
	},
163 164
};

165
/**
166
 * intel_engine_context_size() - return the size of the context for an engine
167 168 169 170 171 172 173 174 175 176 177 178
 * @dev_priv: i915 device private
 * @class: engine class
 *
 * Each engine class may require a different amount of space for a context
 * image.
 *
 * Return: size (in bytes) of an engine class specific context image
 *
 * Note: this size includes the HWSP, which is part of the context image
 * in LRC mode, but does not include the "shared data page" used with
 * GuC submission. The caller should account for this if using the GuC.
 */
179
u32 intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
180 181 182 183 184 185 186 187 188 189
{
	u32 cxt_size;

	BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);

	switch (class) {
	case RENDER_CLASS:
		switch (INTEL_GEN(dev_priv)) {
		default:
			MISSING_CASE(INTEL_GEN(dev_priv));
190
			return DEFAULT_LR_CONTEXT_RENDER_SIZE;
191 192
		case 11:
			return GEN11_LR_CONTEXT_RENDER_SIZE;
193
		case 10:
O
Oscar Mateo 已提交
194
			return GEN10_LR_CONTEXT_RENDER_SIZE;
195 196 197
		case 9:
			return GEN9_LR_CONTEXT_RENDER_SIZE;
		case 8:
198
			return GEN8_LR_CONTEXT_RENDER_SIZE;
199 200 201 202 203 204 205 206 207 208 209 210
		case 7:
			if (IS_HASWELL(dev_priv))
				return HSW_CXT_TOTAL_SIZE;

			cxt_size = I915_READ(GEN7_CXT_SIZE);
			return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
					PAGE_SIZE);
		case 6:
			cxt_size = I915_READ(CXT_SIZE);
			return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
					PAGE_SIZE);
		case 5:
211
		case 4:
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
			/*
			 * There is a discrepancy here between the size reported
			 * by the register and the size of the context layout
			 * in the docs. Both are described as authorative!
			 *
			 * The discrepancy is on the order of a few cachelines,
			 * but the total is under one page (4k), which is our
			 * minimum allocation anyway so it should all come
			 * out in the wash.
			 */
			cxt_size = I915_READ(CXT_SIZE) + 1;
			DRM_DEBUG_DRIVER("gen%d CXT_SIZE = %d bytes [0x%08x]\n",
					 INTEL_GEN(dev_priv),
					 cxt_size * 64,
					 cxt_size - 1);
			return round_up(cxt_size * 64, PAGE_SIZE);
228 229 230 231 232 233 234 235 236
		case 3:
		case 2:
		/* For the special day when i810 gets merged. */
		case 1:
			return 0;
		}
		break;
	default:
		MISSING_CASE(class);
237
		/* fall through */
238 239 240 241 242 243 244 245 246
	case VIDEO_DECODE_CLASS:
	case VIDEO_ENHANCEMENT_CLASS:
	case COPY_ENGINE_CLASS:
		if (INTEL_GEN(dev_priv) < 8)
			return 0;
		return GEN8_LR_CONTEXT_OTHER_SIZE;
	}
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
static u32 __engine_mmio_base(struct drm_i915_private *i915,
			      const struct engine_mmio_base *bases)
{
	int i;

	for (i = 0; i < MAX_MMIO_BASES; i++)
		if (INTEL_GEN(i915) >= bases[i].gen)
			break;

	GEM_BUG_ON(i == MAX_MMIO_BASES);
	GEM_BUG_ON(!bases[i].base);

	return bases[i].base;
}

262 263 264 265 266 267 268
static void __sprint_engine_name(char *name, const struct engine_info *info)
{
	WARN_ON(snprintf(name, INTEL_ENGINE_CS_MAX_NAME, "%s%u",
			 intel_engine_classes[info->class].name,
			 info->instance) >= INTEL_ENGINE_CS_MAX_NAME);
}

269 270 271 272 273 274
void intel_engine_set_hwsp_writemask(struct intel_engine_cs *engine, u32 mask)
{
	/*
	 * Though they added more rings on g4x/ilk, they did not add
	 * per-engine HWSTAM until gen6.
	 */
275
	if (INTEL_GEN(engine->i915) < 6 && engine->class != RENDER_CLASS)
276 277
		return;

278 279
	if (INTEL_GEN(engine->i915) >= 3)
		ENGINE_WRITE(engine, RING_HWSTAM, mask);
280
	else
281
		ENGINE_WRITE16(engine, RING_HWSTAM, mask);
282 283 284 285 286 287 288 289
}

static void intel_engine_sanitize_mmio(struct intel_engine_cs *engine)
{
	/* Mask off all writes into the unknown HWSP */
	intel_engine_set_hwsp_writemask(engine, ~0u);
}

290
static int intel_engine_setup(struct intel_gt *gt, enum intel_engine_id id)
291 292
{
	const struct engine_info *info = &intel_engines[id];
293 294
	struct intel_engine_cs *engine;

295 296
	GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));

297 298 299
	BUILD_BUG_ON(MAX_ENGINE_CLASS >= BIT(GEN11_ENGINE_CLASS_WIDTH));
	BUILD_BUG_ON(MAX_ENGINE_INSTANCE >= BIT(GEN11_ENGINE_INSTANCE_WIDTH));

300
	if (GEM_DEBUG_WARN_ON(info->class > MAX_ENGINE_CLASS))
301 302
		return -EINVAL;

303
	if (GEM_DEBUG_WARN_ON(info->instance > MAX_ENGINE_INSTANCE))
304 305
		return -EINVAL;

306
	if (GEM_DEBUG_WARN_ON(gt->engine_class[info->class][info->instance]))
307 308
		return -EINVAL;

309 310 311
	engine = kzalloc(sizeof(*engine), GFP_KERNEL);
	if (!engine)
		return -ENOMEM;
312

313 314
	BUILD_BUG_ON(BITS_PER_TYPE(engine->mask) < I915_NUM_ENGINES);

315
	engine->id = id;
316
	engine->mask = BIT(id);
317 318 319
	engine->i915 = gt->i915;
	engine->gt = gt;
	engine->uncore = gt->uncore;
320
	__sprint_engine_name(engine->name, info);
321
	engine->hw_id = engine->guc_id = info->hw_id;
322
	engine->mmio_base = __engine_mmio_base(gt->i915, info->mmio_bases);
323 324
	engine->class = info->class;
	engine->instance = info->instance;
325

326 327 328 329 330 331
	/*
	 * To be overridden by the backend on setup. However to facilitate
	 * cleanup on error during setup, we always provide the destroy vfunc.
	 */
	engine->destroy = (typeof(engine->destroy))kfree;

332
	engine->context_size = intel_engine_context_size(gt->i915,
333
							 engine->class);
334 335
	if (WARN_ON(engine->context_size > BIT(20)))
		engine->context_size = 0;
336
	if (engine->context_size)
337
		DRIVER_CAPS(gt->i915)->has_logical_contexts = true;
338

339 340 341
	/* Nothing to do here, execute in order of dependencies */
	engine->schedule = NULL;

342
	seqlock_init(&engine->stats.lock);
343

344 345
	ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);

346 347 348
	/* Scrub mmio state on takeover */
	intel_engine_sanitize_mmio(engine);

349 350 351 352 353
	gt->engine_class[info->class][info->instance] = engine;

	intel_engine_add_user(engine);
	gt->i915->engine[id] = engine;

354
	return 0;
355 356
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
static void __setup_engine_capabilities(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;

	if (engine->class == VIDEO_DECODE_CLASS) {
		/*
		 * HEVC support is present on first engine instance
		 * before Gen11 and on all instances afterwards.
		 */
		if (INTEL_GEN(i915) >= 11 ||
		    (INTEL_GEN(i915) >= 9 && engine->instance == 0))
			engine->uabi_capabilities |=
				I915_VIDEO_CLASS_CAPABILITY_HEVC;

		/*
		 * SFC block is present only on even logical engine
		 * instances.
		 */
		if ((INTEL_GEN(i915) >= 11 &&
		     RUNTIME_INFO(i915)->vdbox_sfc_access & engine->mask) ||
		    (INTEL_GEN(i915) >= 9 && engine->instance == 0))
			engine->uabi_capabilities |=
				I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
	} else if (engine->class == VIDEO_ENHANCEMENT_CLASS) {
		if (INTEL_GEN(i915) >= 9)
			engine->uabi_capabilities |=
				I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
	}
}

static void intel_setup_engine_capabilities(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id)
		__setup_engine_capabilities(engine);
}

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
/**
 * intel_engines_cleanup() - free the resources allocated for Command Streamers
 * @i915: the i915 devic
 */
void intel_engines_cleanup(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id) {
		engine->destroy(engine);
		i915->engine[id] = NULL;
	}
}

411
/**
412
 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
413
 * @i915: the i915 device
414 415 416
 *
 * Return: non-zero if the initialization failed.
 */
417
int intel_engines_init_mmio(struct drm_i915_private *i915)
418
{
419 420
	struct intel_device_info *device_info = mkwrite_device_info(i915);
	const unsigned int engine_mask = INTEL_INFO(i915)->engine_mask;
421
	unsigned int mask = 0;
422
	unsigned int i;
423
	int err;
424

425 426
	WARN_ON(engine_mask == 0);
	WARN_ON(engine_mask &
427
		GENMASK(BITS_PER_TYPE(mask) - 1, I915_NUM_ENGINES));
428

429
	if (i915_inject_probe_failure(i915))
430 431
		return -ENODEV;

432
	for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
433
		if (!HAS_ENGINE(i915, i))
434 435
			continue;

436
		err = intel_engine_setup(&i915->gt, i);
437 438 439
		if (err)
			goto cleanup;

440
		mask |= BIT(i);
441 442 443 444 445 446 447
	}

	/*
	 * Catch failures to update intel_engines table when the new engines
	 * are added to the driver by a warning and disabling the forgotten
	 * engines.
	 */
448 449
	if (WARN_ON(mask != engine_mask))
		device_info->engine_mask = mask;
450

451
	RUNTIME_INFO(i915)->num_engines = hweight32(mask);
452

453
	intel_gt_check_and_clear_faults(&i915->gt);
454

455 456
	intel_setup_engine_capabilities(i915);

457 458 459
	return 0;

cleanup:
460
	intel_engines_cleanup(i915);
461 462 463 464
	return err;
}

/**
465
 * intel_engines_init() - init the Engine Command Streamers
466
 * @i915: i915 device private
467 468 469
 *
 * Return: non-zero if the initialization failed.
 */
470
int intel_engines_init(struct drm_i915_private *i915)
471
{
472
	int (*init)(struct intel_engine_cs *engine);
473
	struct intel_engine_cs *engine;
474
	enum intel_engine_id id;
475
	int err;
476

477 478 479 480
	if (HAS_EXECLISTS(i915))
		init = intel_execlists_submission_init;
	else
		init = intel_ring_submission_init;
481

482
	for_each_engine(engine, i915, id) {
483
		err = init(engine);
484
		if (err)
485 486 487 488 489 490
			goto cleanup;
	}

	return 0;

cleanup:
491
	intel_engines_cleanup(i915);
492
	return err;
493 494
}

495
void intel_engine_init_execlists(struct intel_engine_cs *engine)
496 497 498
{
	struct intel_engine_execlists * const execlists = &engine->execlists;

499
	execlists->port_mask = 1;
500
	GEM_BUG_ON(!is_power_of_2(execlists_num_ports(execlists)));
501 502
	GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);

503 504 505 506
	memset(execlists->pending, 0, sizeof(execlists->pending));
	execlists->active =
		memset(execlists->inflight, 0, sizeof(execlists->inflight));

507
	execlists->queue_priority_hint = INT_MIN;
508
	execlists->queue = RB_ROOT_CACHED;
509 510
}

511
static void cleanup_status_page(struct intel_engine_cs *engine)
512
{
513 514
	struct i915_vma *vma;

515 516 517
	/* Prevent writes into HWSP after returning the page to the system */
	intel_engine_set_hwsp_writemask(engine, ~0u);

518 519 520
	vma = fetch_and_zero(&engine->status_page.vma);
	if (!vma)
		return;
521

522 523 524 525
	if (!HWS_NEEDS_PHYSICAL(engine->i915))
		i915_vma_unpin(vma);

	i915_gem_object_unpin_map(vma->obj);
526
	i915_gem_object_put(vma->obj);
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
}

static int pin_ggtt_status_page(struct intel_engine_cs *engine,
				struct i915_vma *vma)
{
	unsigned int flags;

	flags = PIN_GLOBAL;
	if (!HAS_LLC(engine->i915))
		/*
		 * On g33, we cannot place HWS above 256MiB, so
		 * restrict its pinning to the low mappable arena.
		 * Though this restriction is not documented for
		 * gen4, gen5, or byt, they also behave similarly
		 * and hang if the HWS is placed at the top of the
		 * GTT. To generalise, it appears that all !llc
		 * platforms have issues with us placing the HWS
		 * above the mappable region (even though we never
		 * actually map it).
		 */
		flags |= PIN_MAPPABLE;
	else
		flags |= PIN_HIGH;
550

551
	return i915_vma_pin(vma, 0, 0, flags);
552 553 554 555 556 557 558 559 560
}

static int init_status_page(struct intel_engine_cs *engine)
{
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	void *vaddr;
	int ret;

561 562 563 564 565 566 567
	/*
	 * Though the HWS register does support 36bit addresses, historically
	 * we have had hangs and corruption reported due to wild writes if
	 * the HWS is placed above 4G. We only allow objects to be allocated
	 * in GFP_DMA32 for i965, and no earlier physical address users had
	 * access to more than 4G.
	 */
568 569 570 571 572 573
	obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
	if (IS_ERR(obj)) {
		DRM_ERROR("Failed to allocate status page\n");
		return PTR_ERR(obj);
	}

574
	i915_gem_object_set_cache_coherency(obj, I915_CACHE_LLC);
575

576
	vma = i915_vma_instance(obj, &engine->gt->ggtt->vm, NULL);
577 578 579 580 581 582 583 584
	if (IS_ERR(vma)) {
		ret = PTR_ERR(vma);
		goto err;
	}

	vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
	if (IS_ERR(vaddr)) {
		ret = PTR_ERR(vaddr);
585
		goto err;
586 587
	}

588
	engine->status_page.addr = memset(vaddr, 0, PAGE_SIZE);
589
	engine->status_page.vma = vma;
590 591 592 593 594 595 596

	if (!HWS_NEEDS_PHYSICAL(engine->i915)) {
		ret = pin_ggtt_status_page(engine, vma);
		if (ret)
			goto err_unpin;
	}

597 598 599
	return 0;

err_unpin:
600
	i915_gem_object_unpin_map(obj);
601 602 603 604 605
err:
	i915_gem_object_put(obj);
	return ret;
}

606
static int intel_engine_setup_common(struct intel_engine_cs *engine)
607 608 609
{
	int err;

610 611
	init_llist_head(&engine->barrier_tasks);

612 613 614 615
	err = init_status_page(engine);
	if (err)
		return err;

616
	intel_engine_init_active(engine, ENGINE_PHYSICAL);
617
	intel_engine_init_breadcrumbs(engine);
618
	intel_engine_init_execlists(engine);
619 620
	intel_engine_init_hangcheck(engine);
	intel_engine_init_cmd_parser(engine);
621
	intel_engine_init__pm(engine);
622

623 624
	intel_engine_pool_init(&engine->pool);

625 626 627 628
	/* Use the whole device by default */
	engine->sseu =
		intel_sseu_from_device_info(&RUNTIME_INFO(engine->i915)->sseu);

629 630 631 632
	intel_engine_init_workarounds(engine);
	intel_engine_init_whitelist(engine);
	intel_engine_init_ctx_wa(engine);

633 634 635
	return 0;
}

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
/**
 * intel_engines_setup- setup engine state not requiring hw access
 * @i915: Device to setup.
 *
 * Initializes engine structure members shared between legacy and execlists
 * submission modes which do not require hardware access.
 *
 * Typically done early in the submission mode specific engine setup stage.
 */
int intel_engines_setup(struct drm_i915_private *i915)
{
	int (*setup)(struct intel_engine_cs *engine);
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err;

	if (HAS_EXECLISTS(i915))
		setup = intel_execlists_submission_setup;
	else
		setup = intel_ring_submission_setup;

	for_each_engine(engine, i915, id) {
		err = intel_engine_setup_common(engine);
		if (err)
			goto cleanup;

		err = setup(engine);
		if (err)
			goto cleanup;

666 667 668
		/* We expect the backend to take control over its state */
		GEM_BUG_ON(engine->destroy == (typeof(engine->destroy))kfree);

669 670 671 672 673 674
		GEM_BUG_ON(!engine->cops);
	}

	return 0;

cleanup:
675
	intel_engines_cleanup(i915);
676 677 678
	return err;
}

679 680
struct measure_breadcrumb {
	struct i915_request rq;
681
	struct intel_timeline timeline;
682 683 684 685
	struct intel_ring ring;
	u32 cs[1024];
};

686
static int measure_breadcrumb_dw(struct intel_engine_cs *engine)
687 688
{
	struct measure_breadcrumb *frame;
689
	int dw = -ENOMEM;
690

691
	GEM_BUG_ON(!engine->gt->scratch);
692 693 694 695 696

	frame = kzalloc(sizeof(*frame), GFP_KERNEL);
	if (!frame)
		return -ENOMEM;

697 698 699
	if (intel_timeline_init(&frame->timeline,
				engine->gt,
				engine->status_page.vma))
700
		goto out_frame;
701 702 703 704 705 706 707 708 709 710 711 712 713

	INIT_LIST_HEAD(&frame->ring.request_list);
	frame->ring.timeline = &frame->timeline;
	frame->ring.vaddr = frame->cs;
	frame->ring.size = sizeof(frame->cs);
	frame->ring.effective_size = frame->ring.size;
	intel_ring_update_space(&frame->ring);

	frame->rq.i915 = engine->i915;
	frame->rq.engine = engine;
	frame->rq.ring = &frame->ring;
	frame->rq.timeline = &frame->timeline;

714
	dw = intel_timeline_pin(&frame->timeline);
715 716 717
	if (dw < 0)
		goto out_timeline;

718
	dw = engine->emit_fini_breadcrumb(&frame->rq, frame->cs) - frame->cs;
719
	GEM_BUG_ON(dw & 1); /* RING_TAIL must be qword aligned */
720

721
	intel_timeline_unpin(&frame->timeline);
722

723
out_timeline:
724
	intel_timeline_fini(&frame->timeline);
725 726
out_frame:
	kfree(frame);
727 728 729
	return dw;
}

730 731 732 733 734
static int pin_context(struct i915_gem_context *ctx,
		       struct intel_engine_cs *engine,
		       struct intel_context **out)
{
	struct intel_context *ce;
735
	int err;
736

737
	ce = i915_gem_context_get_engine(ctx, engine->id);
738 739 740
	if (IS_ERR(ce))
		return PTR_ERR(ce);

741 742 743 744 745
	err = intel_context_pin(ce);
	intel_context_put(ce);
	if (err)
		return err;

746 747 748 749
	*out = ce;
	return 0;
}

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
void
intel_engine_init_active(struct intel_engine_cs *engine, unsigned int subclass)
{
	INIT_LIST_HEAD(&engine->active.requests);

	spin_lock_init(&engine->active.lock);
	lockdep_set_subclass(&engine->active.lock, subclass);

	/*
	 * Due to an interesting quirk in lockdep's internal debug tracking,
	 * after setting a subclass we must ensure the lock is used. Otherwise,
	 * nr_unused_locks is incremented once too often.
	 */
#ifdef CONFIG_DEBUG_LOCK_ALLOC
	local_irq_disable();
	lock_map_acquire(&engine->active.lock.dep_map);
	lock_map_release(&engine->active.lock.dep_map);
	local_irq_enable();
#endif
}

771 772 773 774 775 776 777 778 779 780 781 782 783
/**
 * intel_engines_init_common - initialize cengine state which might require hw access
 * @engine: Engine to initialize.
 *
 * Initializes @engine@ structure members shared between legacy and execlists
 * submission modes which do require hardware access.
 *
 * Typcally done at later stages of submission mode specific engine setup.
 *
 * Returns zero on success or an error code on failure.
 */
int intel_engine_init_common(struct intel_engine_cs *engine)
{
784
	struct drm_i915_private *i915 = engine->i915;
785 786
	int ret;

787 788
	engine->set_default_submission(engine);

789 790 791 792 793 794 795
	/* We may need to do things with the shrinker which
	 * require us to immediately switch back to the default
	 * context. This can cause a problem as pinning the
	 * default context also requires GTT space which may not
	 * be available. To avoid this we always pin the default
	 * context.
	 */
796 797 798 799
	ret = pin_context(i915->kernel_context, engine,
			  &engine->kernel_context);
	if (ret)
		return ret;
800

801
	ret = measure_breadcrumb_dw(engine);
802
	if (ret < 0)
803
		goto err_unpin;
804

805
	engine->emit_fini_breadcrumb_dw = ret;
806

807
	return 0;
808

809 810
err_unpin:
	intel_context_unpin(engine->kernel_context);
811
	return ret;
812
}
813 814 815 816 817 818 819 820 821 822

/**
 * intel_engines_cleanup_common - cleans up the engine state created by
 *                                the common initiailizers.
 * @engine: Engine to cleanup.
 *
 * This cleans up everything created by the common helpers.
 */
void intel_engine_cleanup_common(struct intel_engine_cs *engine)
{
823 824
	GEM_BUG_ON(!list_empty(&engine->active.requests));

825
	cleanup_status_page(engine);
826

827
	intel_engine_pool_fini(&engine->pool);
828
	intel_engine_fini_breadcrumbs(engine);
829
	intel_engine_cleanup_cmd_parser(engine);
830

831 832 833
	if (engine->default_state)
		i915_gem_object_put(engine->default_state);

834
	intel_context_unpin(engine->kernel_context);
835
	GEM_BUG_ON(!llist_empty(&engine->barrier_tasks));
836

837
	intel_wa_list_free(&engine->ctx_wa_list);
838
	intel_wa_list_free(&engine->wa_list);
839
	intel_wa_list_free(&engine->whitelist);
840
}
841

842
u64 intel_engine_get_active_head(const struct intel_engine_cs *engine)
843
{
844 845
	struct drm_i915_private *i915 = engine->i915;

846 847
	u64 acthd;

848 849 850 851
	if (INTEL_GEN(i915) >= 8)
		acthd = ENGINE_READ64(engine, RING_ACTHD, RING_ACTHD_UDW);
	else if (INTEL_GEN(i915) >= 4)
		acthd = ENGINE_READ(engine, RING_ACTHD);
852
	else
853
		acthd = ENGINE_READ(engine, ACTHD);
854 855 856 857

	return acthd;
}

858
u64 intel_engine_get_last_batch_head(const struct intel_engine_cs *engine)
859 860 861
{
	u64 bbaddr;

862 863
	if (INTEL_GEN(engine->i915) >= 8)
		bbaddr = ENGINE_READ64(engine, RING_BBADDR, RING_BBADDR_UDW);
864
	else
865
		bbaddr = ENGINE_READ(engine, RING_BBADDR);
866 867 868

	return bbaddr;
}
869

870 871
int intel_engine_stop_cs(struct intel_engine_cs *engine)
{
872
	struct intel_uncore *uncore = engine->uncore;
873 874 875 876
	const u32 base = engine->mmio_base;
	const i915_reg_t mode = RING_MI_MODE(base);
	int err;

877
	if (INTEL_GEN(engine->i915) < 3)
878 879 880 881
		return -ENODEV;

	GEM_TRACE("%s\n", engine->name);

882
	intel_uncore_write_fw(uncore, mode, _MASKED_BIT_ENABLE(STOP_RING));
883 884

	err = 0;
885
	if (__intel_wait_for_register_fw(uncore,
886 887 888 889 890 891 892 893
					 mode, MODE_IDLE, MODE_IDLE,
					 1000, 0,
					 NULL)) {
		GEM_TRACE("%s: timed out on STOP_RING -> IDLE\n", engine->name);
		err = -ETIMEDOUT;
	}

	/* A final mmio read to let GPU writes be hopefully flushed to memory */
894
	intel_uncore_posting_read_fw(uncore, mode);
895 896 897 898

	return err;
}

899 900 901 902
void intel_engine_cancel_stop_cs(struct intel_engine_cs *engine)
{
	GEM_TRACE("%s\n", engine->name);

903
	ENGINE_WRITE_FW(engine, RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING));
904 905
}

906 907 908 909 910 911 912 913 914 915 916
const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
{
	switch (type) {
	case I915_CACHE_NONE: return " uncached";
	case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
	case I915_CACHE_L3_LLC: return " L3+LLC";
	case I915_CACHE_WT: return " WT";
	default: return "";
	}
}

917 918 919
static u32
read_subslice_reg(struct intel_engine_cs *engine, int slice, int subslice,
		  i915_reg_t reg)
920
{
921 922
	struct drm_i915_private *i915 = engine->i915;
	struct intel_uncore *uncore = engine->uncore;
923
	u32 mcr_mask, mcr_ss, mcr, old_mcr, val;
924 925
	enum forcewake_domains fw_domains;

926
	if (INTEL_GEN(i915) >= 11) {
927 928
		mcr_mask = GEN11_MCR_SLICE_MASK | GEN11_MCR_SUBSLICE_MASK;
		mcr_ss = GEN11_MCR_SLICE(slice) | GEN11_MCR_SUBSLICE(subslice);
929
	} else {
930 931
		mcr_mask = GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK;
		mcr_ss = GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
932 933
	}

934
	fw_domains = intel_uncore_forcewake_for_reg(uncore, reg,
935
						    FW_REG_READ);
936
	fw_domains |= intel_uncore_forcewake_for_reg(uncore,
937 938 939
						     GEN8_MCR_SELECTOR,
						     FW_REG_READ | FW_REG_WRITE);

940 941
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw_domains);
942

943
	old_mcr = mcr = intel_uncore_read_fw(uncore, GEN8_MCR_SELECTOR);
944

945 946
	mcr &= ~mcr_mask;
	mcr |= mcr_ss;
947
	intel_uncore_write_fw(uncore, GEN8_MCR_SELECTOR, mcr);
948

949
	val = intel_uncore_read_fw(uncore, reg);
950

951 952
	mcr &= ~mcr_mask;
	mcr |= old_mcr & mcr_mask;
953

954
	intel_uncore_write_fw(uncore, GEN8_MCR_SELECTOR, mcr);
955

956 957
	intel_uncore_forcewake_put__locked(uncore, fw_domains);
	spin_unlock_irq(&uncore->lock);
958

959
	return val;
960 961 962 963 964 965
}

/* NB: please notice the memset */
void intel_engine_get_instdone(struct intel_engine_cs *engine,
			       struct intel_instdone *instdone)
{
966
	struct drm_i915_private *i915 = engine->i915;
967
	struct intel_uncore *uncore = engine->uncore;
968 969 970 971 972 973
	u32 mmio_base = engine->mmio_base;
	int slice;
	int subslice;

	memset(instdone, 0, sizeof(*instdone));

974
	switch (INTEL_GEN(i915)) {
975
	default:
976 977
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
978

979
		if (engine->id != RCS0)
980 981
			break;

982 983
		instdone->slice_common =
			intel_uncore_read(uncore, GEN7_SC_INSTDONE);
984
		for_each_instdone_slice_subslice(i915, slice, subslice) {
985
			instdone->sampler[slice][subslice] =
986
				read_subslice_reg(engine, slice, subslice,
987 988
						  GEN7_SAMPLER_INSTDONE);
			instdone->row[slice][subslice] =
989
				read_subslice_reg(engine, slice, subslice,
990 991 992 993
						  GEN7_ROW_INSTDONE);
		}
		break;
	case 7:
994 995
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
996

997
		if (engine->id != RCS0)
998 999
			break;

1000 1001 1002 1003 1004 1005
		instdone->slice_common =
			intel_uncore_read(uncore, GEN7_SC_INSTDONE);
		instdone->sampler[0][0] =
			intel_uncore_read(uncore, GEN7_SAMPLER_INSTDONE);
		instdone->row[0][0] =
			intel_uncore_read(uncore, GEN7_ROW_INSTDONE);
1006 1007 1008 1009 1010

		break;
	case 6:
	case 5:
	case 4:
1011 1012
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
1013
		if (engine->id == RCS0)
1014
			/* HACK: Using the wrong struct member */
1015 1016
			instdone->slice_common =
				intel_uncore_read(uncore, GEN4_INSTDONE1);
1017 1018 1019
		break;
	case 3:
	case 2:
1020
		instdone->instdone = intel_uncore_read(uncore, GEN2_INSTDONE);
1021 1022 1023
		break;
	}
}
1024

1025 1026 1027
static bool ring_is_idle(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;
1028
	intel_wakeref_t wakeref;
1029 1030
	bool idle = true;

1031 1032 1033
	if (I915_SELFTEST_ONLY(!engine->mmio_base))
		return true;

1034
	/* If the whole device is asleep, the engine must be idle */
1035
	wakeref = intel_runtime_pm_get_if_in_use(&dev_priv->runtime_pm);
1036
	if (!wakeref)
1037
		return true;
1038

1039
	/* First check that no commands are left in the ring */
1040 1041
	if ((ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) !=
	    (ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR))
1042
		idle = false;
1043

1044
	/* No bit for gen2, so assume the CS parser is idle */
1045 1046
	if (INTEL_GEN(dev_priv) > 2 &&
	    !(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE))
1047 1048
		idle = false;

1049
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1050 1051 1052 1053

	return idle;
}

1054 1055 1056 1057 1058 1059 1060 1061 1062
/**
 * intel_engine_is_idle() - Report if the engine has finished process all work
 * @engine: the intel_engine_cs
 *
 * Return true if there are no requests pending, nothing left to be submitted
 * to hardware, and that the engine is idle.
 */
bool intel_engine_is_idle(struct intel_engine_cs *engine)
{
1063
	/* More white lies, if wedged, hw state is inconsistent */
1064
	if (intel_gt_is_wedged(engine->gt))
1065 1066
		return true;

1067
	if (!intel_engine_pm_is_awake(engine))
1068 1069
		return true;

1070
	/* Waiting to drain ELSP? */
1071
	if (execlists_active(&engine->execlists)) {
1072
		struct tasklet_struct *t = &engine->execlists.tasklet;
1073

1074
		synchronize_hardirq(engine->i915->drm.pdev->irq);
1075

1076
		local_bh_disable();
1077 1078 1079 1080 1081
		if (tasklet_trylock(t)) {
			/* Must wait for any GPU reset in progress. */
			if (__tasklet_is_enabled(t))
				t->func(t->data);
			tasklet_unlock(t);
1082
		}
1083
		local_bh_enable();
1084

1085 1086 1087
		/* Otherwise flush the tasklet if it was on another cpu */
		tasklet_unlock_wait(t);

1088
		if (execlists_active(&engine->execlists))
1089 1090
			return false;
	}
1091

1092
	/* ELSP is empty, but there are ready requests? E.g. after reset */
1093
	if (!RB_EMPTY_ROOT(&engine->execlists.queue.rb_root))
1094 1095
		return false;

1096
	/* Ring stopped? */
1097
	return ring_is_idle(engine);
1098 1099
}

1100
bool intel_engines_are_idle(struct intel_gt *gt)
1101 1102 1103 1104
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

1105 1106
	/*
	 * If the driver is wedged, HW state may be very inconsistent and
1107 1108
	 * report that it is still busy, even though we have stopped using it.
	 */
1109
	if (intel_gt_is_wedged(gt))
1110 1111
		return true;

1112
	/* Already parked (and passed an idleness test); must still be idle */
1113
	if (!READ_ONCE(gt->awake))
1114 1115
		return true;

1116
	for_each_engine(engine, gt->i915, id) {
1117 1118 1119 1120 1121 1122 1123
		if (!intel_engine_is_idle(engine))
			return false;
	}

	return true;
}

1124
void intel_engines_reset_default_submission(struct intel_gt *gt)
1125 1126 1127 1128
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

1129
	for_each_engine(engine, gt->i915, id)
1130 1131 1132
		engine->set_default_submission(engine);
}

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
{
	switch (INTEL_GEN(engine->i915)) {
	case 2:
		return false; /* uses physical not virtual addresses */
	case 3:
		/* maybe only uses physical not virtual addresses */
		return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
	case 6:
		return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
	default:
		return true;
	}
}

1148 1149 1150
static int print_sched_attr(struct drm_i915_private *i915,
			    const struct i915_sched_attr *attr,
			    char *buf, int x, int len)
1151 1152
{
	if (attr->priority == I915_PRIORITY_INVALID)
1153 1154 1155 1156
		return x;

	x += snprintf(buf + x, len - x,
		      " prio=%d", attr->priority);
1157

1158
	return x;
1159 1160
}

1161
static void print_request(struct drm_printer *m,
1162
			  struct i915_request *rq,
1163 1164
			  const char *prefix)
{
1165
	const char *name = rq->fence.ops->get_timeline_name(&rq->fence);
1166
	char buf[80] = "";
1167 1168 1169
	int x = 0;

	x = print_sched_attr(rq->i915, &rq->sched.attr, buf, x, sizeof(buf));
1170

1171
	drm_printf(m, "%s %llx:%llx%s%s %s @ %dms: %s\n",
1172
		   prefix,
1173
		   rq->fence.context, rq->fence.seqno,
1174 1175 1176
		   i915_request_completed(rq) ? "!" :
		   i915_request_started(rq) ? "*" :
		   "",
1177 1178
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &rq->fence.flags) ? "+" :
1179
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
1180 1181
			    &rq->fence.flags) ? "-" :
		   "",
1182
		   buf,
1183
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
1184
		   name);
1185 1186
}

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
static void hexdump(struct drm_printer *m, const void *buf, size_t len)
{
	const size_t rowsize = 8 * sizeof(u32);
	const void *prev = NULL;
	bool skip = false;
	size_t pos;

	for (pos = 0; pos < len; pos += rowsize) {
		char line[128];

		if (prev && !memcmp(prev, buf + pos, rowsize)) {
			if (!skip) {
				drm_printf(m, "*\n");
				skip = true;
			}
			continue;
		}

		WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos,
						rowsize, sizeof(u32),
						line, sizeof(line),
						false) >= sizeof(line));
1209
		drm_printf(m, "[%04zx] %s\n", pos, line);
1210 1211 1212 1213 1214 1215

		prev = buf + pos;
		skip = false;
	}
}

1216
static void intel_engine_print_registers(struct intel_engine_cs *engine,
1217
					 struct drm_printer *m)
1218 1219
{
	struct drm_i915_private *dev_priv = engine->i915;
1220 1221
	const struct intel_engine_execlists * const execlists =
		&engine->execlists;
1222
	unsigned long flags;
1223 1224
	u64 addr;

1225
	if (engine->id == RCS0 && IS_GEN_RANGE(dev_priv, 4, 7))
1226
		drm_printf(m, "\tCCID: 0x%08x\n", ENGINE_READ(engine, CCID));
1227
	drm_printf(m, "\tRING_START: 0x%08x\n",
1228
		   ENGINE_READ(engine, RING_START));
1229
	drm_printf(m, "\tRING_HEAD:  0x%08x\n",
1230
		   ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR);
1231
	drm_printf(m, "\tRING_TAIL:  0x%08x\n",
1232
		   ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR);
1233
	drm_printf(m, "\tRING_CTL:   0x%08x%s\n",
1234 1235
		   ENGINE_READ(engine, RING_CTL),
		   ENGINE_READ(engine, RING_CTL) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
1236 1237
	if (INTEL_GEN(engine->i915) > 2) {
		drm_printf(m, "\tRING_MODE:  0x%08x%s\n",
1238 1239
			   ENGINE_READ(engine, RING_MI_MODE),
			   ENGINE_READ(engine, RING_MI_MODE) & (MODE_IDLE) ? " [idle]" : "");
1240
	}
1241 1242

	if (INTEL_GEN(dev_priv) >= 6) {
1243 1244
		drm_printf(m, "\tRING_IMR: %08x\n",
			   ENGINE_READ(engine, RING_IMR));
1245 1246
	}

1247 1248 1249 1250 1251 1252
	addr = intel_engine_get_active_head(engine);
	drm_printf(m, "\tACTHD:  0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
	addr = intel_engine_get_last_batch_head(engine);
	drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
1253
	if (INTEL_GEN(dev_priv) >= 8)
1254
		addr = ENGINE_READ64(engine, RING_DMA_FADD, RING_DMA_FADD_UDW);
1255
	else if (INTEL_GEN(dev_priv) >= 4)
1256
		addr = ENGINE_READ(engine, RING_DMA_FADD);
1257
	else
1258
		addr = ENGINE_READ(engine, DMA_FADD_I8XX);
1259 1260 1261 1262
	drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
	if (INTEL_GEN(dev_priv) >= 4) {
		drm_printf(m, "\tIPEIR: 0x%08x\n",
1263
			   ENGINE_READ(engine, RING_IPEIR));
1264
		drm_printf(m, "\tIPEHR: 0x%08x\n",
1265
			   ENGINE_READ(engine, RING_IPEHR));
1266
	} else {
1267 1268
		drm_printf(m, "\tIPEIR: 0x%08x\n", ENGINE_READ(engine, IPEIR));
		drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR));
1269
	}
1270

1271
	if (HAS_EXECLISTS(dev_priv)) {
1272
		struct i915_request * const *port, *rq;
1273 1274
		const u32 *hws =
			&engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
1275
		const u8 num_entries = execlists->csb_size;
1276
		unsigned int idx;
1277
		u8 read, write;
1278

1279
		drm_printf(m, "\tExeclist status: 0x%08x %08x, entries %u\n",
1280
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_LO),
1281 1282
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_HI),
			   num_entries);
1283

1284 1285 1286
		read = execlists->csb_head;
		write = READ_ONCE(*execlists->csb_write);

1287
		drm_printf(m, "\tExeclist CSB read %d, write %d, tasklet queued? %s (%s)\n",
1288
			   read, write,
1289 1290 1291
			   yesno(test_bit(TASKLET_STATE_SCHED,
					  &engine->execlists.tasklet.state)),
			   enableddisabled(!atomic_read(&engine->execlists.tasklet.count)));
1292
		if (read >= num_entries)
1293
			read = 0;
1294
		if (write >= num_entries)
1295 1296
			write = 0;
		if (read > write)
1297
			write += num_entries;
1298
		while (read < write) {
1299 1300 1301
			idx = ++read % num_entries;
			drm_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
				   idx, hws[idx * 2], hws[idx * 2 + 1]);
1302 1303
		}

1304
		spin_lock_irqsave(&engine->active.lock, flags);
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
		for (port = execlists->active; (rq = *port); port++) {
			char hdr[80];
			int len;

			len = snprintf(hdr, sizeof(hdr),
				       "\t\tActive[%d: ",
				       (int)(port - execlists->active));
			if (!i915_request_signaled(rq))
				len += snprintf(hdr + len, sizeof(hdr) - len,
						"ring:{start:%08x, hwsp:%08x, seqno:%08x}, ",
						i915_ggtt_offset(rq->ring->vma),
						rq->timeline->hwsp_offset,
						hwsp_seqno(rq));
			snprintf(hdr + len, sizeof(hdr) - len, "rq: ");
			print_request(m, rq, hdr);
		}
		for (port = execlists->pending; (rq = *port); port++) {
1322
			char hdr[80];
1323

1324 1325 1326 1327 1328 1329 1330
			snprintf(hdr, sizeof(hdr),
				 "\t\tPending[%d] ring:{start:%08x, hwsp:%08x, seqno:%08x}, rq: ",
				 (int)(port - execlists->pending),
				 i915_ggtt_offset(rq->ring->vma),
				 rq->timeline->hwsp_offset,
				 hwsp_seqno(rq));
			print_request(m, rq, hdr);
1331
		}
1332
		spin_unlock_irqrestore(&engine->active.lock, flags);
1333 1334
	} else if (INTEL_GEN(dev_priv) > 6) {
		drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
1335
			   ENGINE_READ(engine, RING_PP_DIR_BASE));
1336
		drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
1337
			   ENGINE_READ(engine, RING_PP_DIR_BASE_READ));
1338
		drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
1339
			   ENGINE_READ(engine, RING_PP_DIR_DCLV));
1340
	}
1341 1342
}

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
static void print_request_ring(struct drm_printer *m, struct i915_request *rq)
{
	void *ring;
	int size;

	drm_printf(m,
		   "[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]:\n",
		   rq->head, rq->postfix, rq->tail,
		   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
		   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);

	size = rq->tail - rq->head;
	if (rq->tail < rq->head)
		size += rq->ring->size;

	ring = kmalloc(size, GFP_ATOMIC);
	if (ring) {
		const void *vaddr = rq->ring->vaddr;
		unsigned int head = rq->head;
		unsigned int len = 0;

		if (rq->tail < head) {
			len = rq->ring->size - head;
			memcpy(ring, vaddr + head, len);
			head = 0;
		}
		memcpy(ring + len, vaddr + head, size - len);

		hexdump(m, ring, size);
		kfree(ring);
	}
}

1376 1377 1378 1379 1380
void intel_engine_dump(struct intel_engine_cs *engine,
		       struct drm_printer *m,
		       const char *header, ...)
{
	struct i915_gpu_error * const error = &engine->i915->gpu_error;
1381
	struct i915_request *rq;
1382
	intel_wakeref_t wakeref;
1383
	unsigned long flags;
1384 1385 1386 1387 1388 1389 1390 1391 1392

	if (header) {
		va_list ap;

		va_start(ap, header);
		drm_vprintf(m, header, &ap);
		va_end(ap);
	}

1393
	if (intel_gt_is_wedged(engine->gt))
1394 1395
		drm_printf(m, "*** WEDGED ***\n");

1396
	drm_printf(m, "\tAwake? %d\n", atomic_read(&engine->wakeref.count));
1397
	drm_printf(m, "\tHangcheck: %d ms ago\n",
1398
		   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
1399 1400 1401 1402 1403 1404
	drm_printf(m, "\tReset count: %d (global %d)\n",
		   i915_reset_engine_count(error, engine),
		   i915_reset_count(error));

	drm_printf(m, "\tRequests:\n");

1405
	spin_lock_irqsave(&engine->active.lock, flags);
1406
	rq = intel_engine_find_active_request(engine);
1407 1408
	if (rq) {
		print_request(m, rq, "\t\tactive ");
1409

1410
		drm_printf(m, "\t\tring->start:  0x%08x\n",
1411
			   i915_ggtt_offset(rq->ring->vma));
1412
		drm_printf(m, "\t\tring->head:   0x%08x\n",
1413
			   rq->ring->head);
1414
		drm_printf(m, "\t\tring->tail:   0x%08x\n",
1415
			   rq->ring->tail);
1416 1417 1418 1419
		drm_printf(m, "\t\tring->emit:   0x%08x\n",
			   rq->ring->emit);
		drm_printf(m, "\t\tring->space:  0x%08x\n",
			   rq->ring->space);
1420 1421
		drm_printf(m, "\t\tring->hwsp:   0x%08x\n",
			   rq->timeline->hwsp_offset);
1422 1423

		print_request_ring(m, rq);
1424
	}
1425
	spin_unlock_irqrestore(&engine->active.lock, flags);
1426

1427
	wakeref = intel_runtime_pm_get_if_in_use(&engine->i915->runtime_pm);
1428
	if (wakeref) {
1429
		intel_engine_print_registers(engine, m);
1430
		intel_runtime_pm_put(&engine->i915->runtime_pm, wakeref);
1431 1432 1433
	} else {
		drm_printf(m, "\tDevice is asleep; skipping register dump\n");
	}
1434

1435
	intel_execlists_show_requests(engine, m, print_request, 8);
1436

1437
	drm_printf(m, "HWSP:\n");
1438
	hexdump(m, engine->status_page.addr, PAGE_SIZE);
1439

1440
	drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
1441 1442

	intel_engine_print_breadcrumbs(engine, m);
1443 1444
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
/**
 * intel_enable_engine_stats() - Enable engine busy tracking on engine
 * @engine: engine to enable stats collection
 *
 * Start collecting the engine busyness data for @engine.
 *
 * Returns 0 on success or a negative error code.
 */
int intel_enable_engine_stats(struct intel_engine_cs *engine)
{
1455
	struct intel_engine_execlists *execlists = &engine->execlists;
1456
	unsigned long flags;
1457
	int err = 0;
1458

1459
	if (!intel_engine_supports_stats(engine))
1460 1461
		return -ENODEV;

1462
	spin_lock_irqsave(&engine->active.lock, flags);
1463
	write_seqlock(&engine->stats.lock);
1464 1465 1466 1467 1468 1469

	if (unlikely(engine->stats.enabled == ~0)) {
		err = -EBUSY;
		goto unlock;
	}

1470
	if (engine->stats.enabled++ == 0) {
1471 1472
		struct i915_request * const *port;
		struct i915_request *rq;
1473

1474
		engine->stats.enabled_at = ktime_get();
1475 1476

		/* XXX submission method oblivious? */
1477
		for (port = execlists->active; (rq = *port); port++)
1478
			engine->stats.active++;
1479 1480 1481 1482 1483

		for (port = execlists->pending; (rq = *port); port++) {
			/* Exclude any contexts already counted in active */
			if (intel_context_inflight_count(rq->hw_context) == 1)
				engine->stats.active++;
1484 1485 1486 1487 1488
		}

		if (engine->stats.active)
			engine->stats.start = engine->stats.enabled_at;
	}
1489

1490
unlock:
1491
	write_sequnlock(&engine->stats.lock);
1492
	spin_unlock_irqrestore(&engine->active.lock, flags);
1493

1494
	return err;
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
}

static ktime_t __intel_engine_get_busy_time(struct intel_engine_cs *engine)
{
	ktime_t total = engine->stats.total;

	/*
	 * If the engine is executing something at the moment
	 * add it to the total.
	 */
	if (engine->stats.active)
		total = ktime_add(total,
				  ktime_sub(ktime_get(), engine->stats.start));

	return total;
}

/**
 * intel_engine_get_busy_time() - Return current accumulated engine busyness
 * @engine: engine to report on
 *
 * Returns accumulated time @engine was busy since engine stats were enabled.
 */
ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine)
{
1520
	unsigned int seq;
1521 1522
	ktime_t total;

1523 1524 1525 1526
	do {
		seq = read_seqbegin(&engine->stats.lock);
		total = __intel_engine_get_busy_time(engine);
	} while (read_seqretry(&engine->stats.lock, seq));
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540

	return total;
}

/**
 * intel_disable_engine_stats() - Disable engine busy tracking on engine
 * @engine: engine to disable stats collection
 *
 * Stops collecting the engine busyness data for @engine.
 */
void intel_disable_engine_stats(struct intel_engine_cs *engine)
{
	unsigned long flags;

1541
	if (!intel_engine_supports_stats(engine))
1542 1543
		return;

1544
	write_seqlock_irqsave(&engine->stats.lock, flags);
1545 1546 1547 1548 1549
	WARN_ON_ONCE(engine->stats.enabled == 0);
	if (--engine->stats.enabled == 0) {
		engine->stats.total = __intel_engine_get_busy_time(engine);
		engine->stats.active = 0;
	}
1550
	write_sequnlock_irqrestore(&engine->stats.lock, flags);
1551 1552
}

1553 1554
static bool match_ring(struct i915_request *rq)
{
1555
	u32 ring = ENGINE_READ(rq->engine, RING_START);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575

	return ring == i915_ggtt_offset(rq->ring->vma);
}

struct i915_request *
intel_engine_find_active_request(struct intel_engine_cs *engine)
{
	struct i915_request *request, *active = NULL;

	/*
	 * We are called by the error capture, reset and to dump engine
	 * state at random points in time. In particular, note that neither is
	 * crucially ordered with an interrupt. After a hang, the GPU is dead
	 * and we assume that no more writes can happen (we waited long enough
	 * for all writes that were in transaction to be flushed) - adding an
	 * extra delay for a recent interrupt is pointless. Hence, we do
	 * not need an engine->irq_seqno_barrier() before the seqno reads.
	 * At all other times, we must assume the GPU is still running, but
	 * we only care about the snapshot of this moment.
	 */
1576
	lockdep_assert_held(&engine->active.lock);
1577
	list_for_each_entry(request, &engine->active.requests, sched.link) {
1578 1579 1580 1581
		if (i915_request_completed(request))
			continue;

		if (!i915_request_started(request))
1582
			continue;
1583 1584 1585

		/* More than one preemptible request may match! */
		if (!match_ring(request))
1586
			continue;
1587 1588 1589 1590 1591 1592 1593 1594

		active = request;
		break;
	}

	return active;
}

1595
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1596
#include "selftest_engine_cs.c"
1597
#endif