intel_engine_cs.c 44.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25 26
#include <drm/drm_print.h>

27 28
#include "gem/i915_gem_context.h"

29
#include "i915_drv.h"
30

31 32
#include "gt/intel_gt.h"

33
#include "intel_engine.h"
34
#include "intel_engine_pm.h"
35
#include "intel_context.h"
36
#include "intel_lrc.h"
37
#include "intel_reset.h"
38

39 40 41 42 43 44 45 46 47
/* Haswell does have the CXT_SIZE register however it does not appear to be
 * valid. Now, docs explain in dwords what is in the context object. The full
 * size is 70720 bytes, however, the power context and execlist context will
 * never be saved (power context is stored elsewhere, and execlists don't work
 * on HSW) - so the final size, including the extra state required for the
 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
 */
#define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)

48
#define DEFAULT_LR_CONTEXT_RENDER_SIZE	(22 * PAGE_SIZE)
49 50
#define GEN8_LR_CONTEXT_RENDER_SIZE	(20 * PAGE_SIZE)
#define GEN9_LR_CONTEXT_RENDER_SIZE	(22 * PAGE_SIZE)
51
#define GEN10_LR_CONTEXT_RENDER_SIZE	(18 * PAGE_SIZE)
52
#define GEN11_LR_CONTEXT_RENDER_SIZE	(14 * PAGE_SIZE)
53 54 55

#define GEN8_LR_CONTEXT_OTHER_SIZE	( 2 * PAGE_SIZE)

56
struct engine_class_info {
57
	const char *name;
58
	u8 uabi_class;
59 60 61 62 63
};

static const struct engine_class_info intel_engine_classes[] = {
	[RENDER_CLASS] = {
		.name = "rcs",
64
		.uabi_class = I915_ENGINE_CLASS_RENDER,
65 66 67
	},
	[COPY_ENGINE_CLASS] = {
		.name = "bcs",
68
		.uabi_class = I915_ENGINE_CLASS_COPY,
69 70 71
	},
	[VIDEO_DECODE_CLASS] = {
		.name = "vcs",
72
		.uabi_class = I915_ENGINE_CLASS_VIDEO,
73 74 75
	},
	[VIDEO_ENHANCEMENT_CLASS] = {
		.name = "vecs",
76
		.uabi_class = I915_ENGINE_CLASS_VIDEO_ENHANCE,
77 78 79
	},
};

80
#define MAX_MMIO_BASES 3
81
struct engine_info {
82
	unsigned int hw_id;
83 84
	u8 class;
	u8 instance;
85 86 87 88 89
	/* mmio bases table *must* be sorted in reverse gen order */
	struct engine_mmio_base {
		u32 gen : 8;
		u32 base : 24;
	} mmio_bases[MAX_MMIO_BASES];
90 91 92
};

static const struct engine_info intel_engines[] = {
93 94
	[RCS0] = {
		.hw_id = RCS0_HW,
95 96
		.class = RENDER_CLASS,
		.instance = 0,
97 98 99
		.mmio_bases = {
			{ .gen = 1, .base = RENDER_RING_BASE }
		},
100
	},
101 102
	[BCS0] = {
		.hw_id = BCS0_HW,
103 104
		.class = COPY_ENGINE_CLASS,
		.instance = 0,
105 106 107
		.mmio_bases = {
			{ .gen = 6, .base = BLT_RING_BASE }
		},
108
	},
109 110
	[VCS0] = {
		.hw_id = VCS0_HW,
111 112
		.class = VIDEO_DECODE_CLASS,
		.instance = 0,
113 114 115 116 117
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD_RING_BASE },
			{ .gen = 6, .base = GEN6_BSD_RING_BASE },
			{ .gen = 4, .base = BSD_RING_BASE }
		},
118
	},
119 120
	[VCS1] = {
		.hw_id = VCS1_HW,
121 122
		.class = VIDEO_DECODE_CLASS,
		.instance = 1,
123 124 125 126
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD2_RING_BASE },
			{ .gen = 8, .base = GEN8_BSD2_RING_BASE }
		},
127
	},
128 129
	[VCS2] = {
		.hw_id = VCS2_HW,
130 131
		.class = VIDEO_DECODE_CLASS,
		.instance = 2,
132 133 134
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD3_RING_BASE }
		},
135
	},
136 137
	[VCS3] = {
		.hw_id = VCS3_HW,
138 139
		.class = VIDEO_DECODE_CLASS,
		.instance = 3,
140 141 142
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_BSD4_RING_BASE }
		},
143
	},
144 145
	[VECS0] = {
		.hw_id = VECS0_HW,
146 147
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 0,
148 149 150 151
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_VEBOX_RING_BASE },
			{ .gen = 7, .base = VEBOX_RING_BASE }
		},
152
	},
153 154
	[VECS1] = {
		.hw_id = VECS1_HW,
155 156
		.class = VIDEO_ENHANCEMENT_CLASS,
		.instance = 1,
157 158 159
		.mmio_bases = {
			{ .gen = 11, .base = GEN11_VEBOX2_RING_BASE }
		},
160
	},
161 162
};

163
/**
164
 * intel_engine_context_size() - return the size of the context for an engine
165 166 167 168 169 170 171 172 173 174 175 176
 * @dev_priv: i915 device private
 * @class: engine class
 *
 * Each engine class may require a different amount of space for a context
 * image.
 *
 * Return: size (in bytes) of an engine class specific context image
 *
 * Note: this size includes the HWSP, which is part of the context image
 * in LRC mode, but does not include the "shared data page" used with
 * GuC submission. The caller should account for this if using the GuC.
 */
177
u32 intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
178 179 180 181 182 183 184 185 186 187
{
	u32 cxt_size;

	BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);

	switch (class) {
	case RENDER_CLASS:
		switch (INTEL_GEN(dev_priv)) {
		default:
			MISSING_CASE(INTEL_GEN(dev_priv));
188
			return DEFAULT_LR_CONTEXT_RENDER_SIZE;
189 190
		case 11:
			return GEN11_LR_CONTEXT_RENDER_SIZE;
191
		case 10:
O
Oscar Mateo 已提交
192
			return GEN10_LR_CONTEXT_RENDER_SIZE;
193 194 195
		case 9:
			return GEN9_LR_CONTEXT_RENDER_SIZE;
		case 8:
196
			return GEN8_LR_CONTEXT_RENDER_SIZE;
197 198 199 200 201 202 203 204 205 206 207 208
		case 7:
			if (IS_HASWELL(dev_priv))
				return HSW_CXT_TOTAL_SIZE;

			cxt_size = I915_READ(GEN7_CXT_SIZE);
			return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
					PAGE_SIZE);
		case 6:
			cxt_size = I915_READ(CXT_SIZE);
			return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
					PAGE_SIZE);
		case 5:
209
		case 4:
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
			/*
			 * There is a discrepancy here between the size reported
			 * by the register and the size of the context layout
			 * in the docs. Both are described as authorative!
			 *
			 * The discrepancy is on the order of a few cachelines,
			 * but the total is under one page (4k), which is our
			 * minimum allocation anyway so it should all come
			 * out in the wash.
			 */
			cxt_size = I915_READ(CXT_SIZE) + 1;
			DRM_DEBUG_DRIVER("gen%d CXT_SIZE = %d bytes [0x%08x]\n",
					 INTEL_GEN(dev_priv),
					 cxt_size * 64,
					 cxt_size - 1);
			return round_up(cxt_size * 64, PAGE_SIZE);
226 227 228 229 230 231 232 233 234
		case 3:
		case 2:
		/* For the special day when i810 gets merged. */
		case 1:
			return 0;
		}
		break;
	default:
		MISSING_CASE(class);
235
		/* fall through */
236 237 238 239 240 241 242 243 244
	case VIDEO_DECODE_CLASS:
	case VIDEO_ENHANCEMENT_CLASS:
	case COPY_ENGINE_CLASS:
		if (INTEL_GEN(dev_priv) < 8)
			return 0;
		return GEN8_LR_CONTEXT_OTHER_SIZE;
	}
}

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
static u32 __engine_mmio_base(struct drm_i915_private *i915,
			      const struct engine_mmio_base *bases)
{
	int i;

	for (i = 0; i < MAX_MMIO_BASES; i++)
		if (INTEL_GEN(i915) >= bases[i].gen)
			break;

	GEM_BUG_ON(i == MAX_MMIO_BASES);
	GEM_BUG_ON(!bases[i].base);

	return bases[i].base;
}

260 261 262 263 264 265 266
static void __sprint_engine_name(char *name, const struct engine_info *info)
{
	WARN_ON(snprintf(name, INTEL_ENGINE_CS_MAX_NAME, "%s%u",
			 intel_engine_classes[info->class].name,
			 info->instance) >= INTEL_ENGINE_CS_MAX_NAME);
}

267 268 269 270 271 272
void intel_engine_set_hwsp_writemask(struct intel_engine_cs *engine, u32 mask)
{
	/*
	 * Though they added more rings on g4x/ilk, they did not add
	 * per-engine HWSTAM until gen6.
	 */
273
	if (INTEL_GEN(engine->i915) < 6 && engine->class != RENDER_CLASS)
274 275
		return;

276 277
	if (INTEL_GEN(engine->i915) >= 3)
		ENGINE_WRITE(engine, RING_HWSTAM, mask);
278
	else
279
		ENGINE_WRITE16(engine, RING_HWSTAM, mask);
280 281 282 283 284 285 286 287
}

static void intel_engine_sanitize_mmio(struct intel_engine_cs *engine)
{
	/* Mask off all writes into the unknown HWSP */
	intel_engine_set_hwsp_writemask(engine, ~0u);
}

288
static int
289 290 291 292
intel_engine_setup(struct drm_i915_private *dev_priv,
		   enum intel_engine_id id)
{
	const struct engine_info *info = &intel_engines[id];
293 294
	struct intel_engine_cs *engine;

295 296
	GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));

297 298 299
	BUILD_BUG_ON(MAX_ENGINE_CLASS >= BIT(GEN11_ENGINE_CLASS_WIDTH));
	BUILD_BUG_ON(MAX_ENGINE_INSTANCE >= BIT(GEN11_ENGINE_INSTANCE_WIDTH));

300
	if (GEM_DEBUG_WARN_ON(info->class > MAX_ENGINE_CLASS))
301 302
		return -EINVAL;

303
	if (GEM_DEBUG_WARN_ON(info->instance > MAX_ENGINE_INSTANCE))
304 305
		return -EINVAL;

306
	if (GEM_DEBUG_WARN_ON(dev_priv->engine_class[info->class][info->instance]))
307 308
		return -EINVAL;

309 310 311 312
	GEM_BUG_ON(dev_priv->engine[id]);
	engine = kzalloc(sizeof(*engine), GFP_KERNEL);
	if (!engine)
		return -ENOMEM;
313

314 315
	BUILD_BUG_ON(BITS_PER_TYPE(engine->mask) < I915_NUM_ENGINES);

316
	engine->id = id;
317
	engine->mask = BIT(id);
318
	engine->i915 = dev_priv;
319
	engine->gt = &dev_priv->gt;
320
	engine->uncore = &dev_priv->uncore;
321
	__sprint_engine_name(engine->name, info);
322
	engine->hw_id = engine->guc_id = info->hw_id;
323
	engine->mmio_base = __engine_mmio_base(dev_priv, info->mmio_bases);
324 325
	engine->class = info->class;
	engine->instance = info->instance;
326

327 328 329 330 331 332
	/*
	 * To be overridden by the backend on setup. However to facilitate
	 * cleanup on error during setup, we always provide the destroy vfunc.
	 */
	engine->destroy = (typeof(engine->destroy))kfree;

333
	engine->uabi_class = intel_engine_classes[info->class].uabi_class;
334

335 336
	engine->context_size = intel_engine_context_size(dev_priv,
							 engine->class);
337 338
	if (WARN_ON(engine->context_size > BIT(20)))
		engine->context_size = 0;
339 340
	if (engine->context_size)
		DRIVER_CAPS(dev_priv)->has_logical_contexts = true;
341

342 343 344
	/* Nothing to do here, execute in order of dependencies */
	engine->schedule = NULL;

345
	seqlock_init(&engine->stats.lock);
346

347 348
	ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);

349 350 351
	/* Scrub mmio state on takeover */
	intel_engine_sanitize_mmio(engine);

352
	dev_priv->engine_class[info->class][info->instance] = engine;
353 354
	dev_priv->engine[id] = engine;
	return 0;
355 356
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
static void __setup_engine_capabilities(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;

	if (engine->class == VIDEO_DECODE_CLASS) {
		/*
		 * HEVC support is present on first engine instance
		 * before Gen11 and on all instances afterwards.
		 */
		if (INTEL_GEN(i915) >= 11 ||
		    (INTEL_GEN(i915) >= 9 && engine->instance == 0))
			engine->uabi_capabilities |=
				I915_VIDEO_CLASS_CAPABILITY_HEVC;

		/*
		 * SFC block is present only on even logical engine
		 * instances.
		 */
		if ((INTEL_GEN(i915) >= 11 &&
		     RUNTIME_INFO(i915)->vdbox_sfc_access & engine->mask) ||
		    (INTEL_GEN(i915) >= 9 && engine->instance == 0))
			engine->uabi_capabilities |=
				I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
	} else if (engine->class == VIDEO_ENHANCEMENT_CLASS) {
		if (INTEL_GEN(i915) >= 9)
			engine->uabi_capabilities |=
				I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
	}
}

static void intel_setup_engine_capabilities(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id)
		__setup_engine_capabilities(engine);
}

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
/**
 * intel_engines_cleanup() - free the resources allocated for Command Streamers
 * @i915: the i915 devic
 */
void intel_engines_cleanup(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id) {
		engine->destroy(engine);
		i915->engine[id] = NULL;
	}
}

411
/**
412
 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
413
 * @i915: the i915 device
414 415 416
 *
 * Return: non-zero if the initialization failed.
 */
417
int intel_engines_init_mmio(struct drm_i915_private *i915)
418
{
419 420
	struct intel_device_info *device_info = mkwrite_device_info(i915);
	const unsigned int engine_mask = INTEL_INFO(i915)->engine_mask;
421
	unsigned int mask = 0;
422
	unsigned int i;
423
	int err;
424

425 426
	WARN_ON(engine_mask == 0);
	WARN_ON(engine_mask &
427
		GENMASK(BITS_PER_TYPE(mask) - 1, I915_NUM_ENGINES));
428

429
	if (i915_inject_probe_failure())
430 431
		return -ENODEV;

432
	for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
433
		if (!HAS_ENGINE(i915, i))
434 435
			continue;

436
		err = intel_engine_setup(i915, i);
437 438 439
		if (err)
			goto cleanup;

440
		mask |= BIT(i);
441 442 443 444 445 446 447
	}

	/*
	 * Catch failures to update intel_engines table when the new engines
	 * are added to the driver by a warning and disabling the forgotten
	 * engines.
	 */
448 449
	if (WARN_ON(mask != engine_mask))
		device_info->engine_mask = mask;
450

451
	RUNTIME_INFO(i915)->num_engines = hweight32(mask);
452

453
	intel_gt_check_and_clear_faults(&i915->gt);
454

455 456
	intel_setup_engine_capabilities(i915);

457 458 459
	return 0;

cleanup:
460
	intel_engines_cleanup(i915);
461 462 463 464
	return err;
}

/**
465
 * intel_engines_init() - init the Engine Command Streamers
466
 * @i915: i915 device private
467 468 469
 *
 * Return: non-zero if the initialization failed.
 */
470
int intel_engines_init(struct drm_i915_private *i915)
471
{
472
	int (*init)(struct intel_engine_cs *engine);
473
	struct intel_engine_cs *engine;
474
	enum intel_engine_id id;
475
	int err;
476

477 478 479 480
	if (HAS_EXECLISTS(i915))
		init = intel_execlists_submission_init;
	else
		init = intel_ring_submission_init;
481

482
	for_each_engine(engine, i915, id) {
483
		err = init(engine);
484
		if (err)
485 486 487 488 489 490
			goto cleanup;
	}

	return 0;

cleanup:
491
	intel_engines_cleanup(i915);
492
	return err;
493 494
}

495 496 497 498 499
static void intel_engine_init_batch_pool(struct intel_engine_cs *engine)
{
	i915_gem_batch_pool_init(&engine->batch_pool, engine);
}

500
void intel_engine_init_execlists(struct intel_engine_cs *engine)
501 502 503
{
	struct intel_engine_execlists * const execlists = &engine->execlists;

504
	execlists->port_mask = 1;
505
	GEM_BUG_ON(!is_power_of_2(execlists_num_ports(execlists)));
506 507
	GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);

508 509 510 511
	memset(execlists->pending, 0, sizeof(execlists->pending));
	execlists->active =
		memset(execlists->inflight, 0, sizeof(execlists->inflight));

512
	execlists->queue_priority_hint = INT_MIN;
513
	execlists->queue = RB_ROOT_CACHED;
514 515
}

516
static void cleanup_status_page(struct intel_engine_cs *engine)
517
{
518 519
	struct i915_vma *vma;

520 521 522
	/* Prevent writes into HWSP after returning the page to the system */
	intel_engine_set_hwsp_writemask(engine, ~0u);

523 524 525
	vma = fetch_and_zero(&engine->status_page.vma);
	if (!vma)
		return;
526

527 528 529 530
	if (!HWS_NEEDS_PHYSICAL(engine->i915))
		i915_vma_unpin(vma);

	i915_gem_object_unpin_map(vma->obj);
531
	i915_gem_object_put(vma->obj);
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
}

static int pin_ggtt_status_page(struct intel_engine_cs *engine,
				struct i915_vma *vma)
{
	unsigned int flags;

	flags = PIN_GLOBAL;
	if (!HAS_LLC(engine->i915))
		/*
		 * On g33, we cannot place HWS above 256MiB, so
		 * restrict its pinning to the low mappable arena.
		 * Though this restriction is not documented for
		 * gen4, gen5, or byt, they also behave similarly
		 * and hang if the HWS is placed at the top of the
		 * GTT. To generalise, it appears that all !llc
		 * platforms have issues with us placing the HWS
		 * above the mappable region (even though we never
		 * actually map it).
		 */
		flags |= PIN_MAPPABLE;
	else
		flags |= PIN_HIGH;
555

556
	return i915_vma_pin(vma, 0, 0, flags);
557 558 559 560 561 562 563 564 565
}

static int init_status_page(struct intel_engine_cs *engine)
{
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	void *vaddr;
	int ret;

566 567 568 569 570 571 572
	/*
	 * Though the HWS register does support 36bit addresses, historically
	 * we have had hangs and corruption reported due to wild writes if
	 * the HWS is placed above 4G. We only allow objects to be allocated
	 * in GFP_DMA32 for i965, and no earlier physical address users had
	 * access to more than 4G.
	 */
573 574 575 576 577 578
	obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
	if (IS_ERR(obj)) {
		DRM_ERROR("Failed to allocate status page\n");
		return PTR_ERR(obj);
	}

579
	i915_gem_object_set_cache_coherency(obj, I915_CACHE_LLC);
580

581
	vma = i915_vma_instance(obj, &engine->gt->ggtt->vm, NULL);
582 583 584 585 586 587 588 589
	if (IS_ERR(vma)) {
		ret = PTR_ERR(vma);
		goto err;
	}

	vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
	if (IS_ERR(vaddr)) {
		ret = PTR_ERR(vaddr);
590
		goto err;
591 592
	}

593
	engine->status_page.addr = memset(vaddr, 0, PAGE_SIZE);
594
	engine->status_page.vma = vma;
595 596 597 598 599 600 601

	if (!HWS_NEEDS_PHYSICAL(engine->i915)) {
		ret = pin_ggtt_status_page(engine, vma);
		if (ret)
			goto err_unpin;
	}

602 603 604
	return 0;

err_unpin:
605
	i915_gem_object_unpin_map(obj);
606 607 608 609 610
err:
	i915_gem_object_put(obj);
	return ret;
}

611
static int intel_engine_setup_common(struct intel_engine_cs *engine)
612 613 614
{
	int err;

615 616
	init_llist_head(&engine->barrier_tasks);

617 618 619 620
	err = init_status_page(engine);
	if (err)
		return err;

621
	intel_engine_init_active(engine, ENGINE_PHYSICAL);
622
	intel_engine_init_breadcrumbs(engine);
623
	intel_engine_init_execlists(engine);
624 625 626
	intel_engine_init_hangcheck(engine);
	intel_engine_init_batch_pool(engine);
	intel_engine_init_cmd_parser(engine);
627
	intel_engine_init__pm(engine);
628

629 630 631 632
	/* Use the whole device by default */
	engine->sseu =
		intel_sseu_from_device_info(&RUNTIME_INFO(engine->i915)->sseu);

633 634 635 636
	intel_engine_init_workarounds(engine);
	intel_engine_init_whitelist(engine);
	intel_engine_init_ctx_wa(engine);

637 638 639
	return 0;
}

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
/**
 * intel_engines_setup- setup engine state not requiring hw access
 * @i915: Device to setup.
 *
 * Initializes engine structure members shared between legacy and execlists
 * submission modes which do not require hardware access.
 *
 * Typically done early in the submission mode specific engine setup stage.
 */
int intel_engines_setup(struct drm_i915_private *i915)
{
	int (*setup)(struct intel_engine_cs *engine);
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err;

	if (HAS_EXECLISTS(i915))
		setup = intel_execlists_submission_setup;
	else
		setup = intel_ring_submission_setup;

	for_each_engine(engine, i915, id) {
		err = intel_engine_setup_common(engine);
		if (err)
			goto cleanup;

		err = setup(engine);
		if (err)
			goto cleanup;

670 671 672
		/* We expect the backend to take control over its state */
		GEM_BUG_ON(engine->destroy == (typeof(engine->destroy))kfree);

673 674 675 676 677 678
		GEM_BUG_ON(!engine->cops);
	}

	return 0;

cleanup:
679
	intel_engines_cleanup(i915);
680 681 682
	return err;
}

683 684 685 686 687 688
void intel_engines_set_scheduler_caps(struct drm_i915_private *i915)
{
	static const struct {
		u8 engine;
		u8 sched;
	} map[] = {
689 690 691 692
#define MAP(x, y) { ilog2(I915_ENGINE_##x), ilog2(I915_SCHEDULER_CAP_##y) }
		MAP(HAS_PREEMPTION, PREEMPTION),
		MAP(HAS_SEMAPHORES, SEMAPHORES),
		MAP(SUPPORTS_STATS, ENGINE_BUSY_STATS),
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
#undef MAP
	};
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	u32 enabled, disabled;

	enabled = 0;
	disabled = 0;
	for_each_engine(engine, i915, id) { /* all engines must agree! */
		int i;

		if (engine->schedule)
			enabled |= (I915_SCHEDULER_CAP_ENABLED |
				    I915_SCHEDULER_CAP_PRIORITY);
		else
			disabled |= (I915_SCHEDULER_CAP_ENABLED |
				     I915_SCHEDULER_CAP_PRIORITY);

		for (i = 0; i < ARRAY_SIZE(map); i++) {
			if (engine->flags & BIT(map[i].engine))
				enabled |= BIT(map[i].sched);
			else
				disabled |= BIT(map[i].sched);
		}
	}

	i915->caps.scheduler = enabled & ~disabled;
	if (!(i915->caps.scheduler & I915_SCHEDULER_CAP_ENABLED))
		i915->caps.scheduler = 0;
}

724 725
struct measure_breadcrumb {
	struct i915_request rq;
726
	struct intel_timeline timeline;
727 728 729 730
	struct intel_ring ring;
	u32 cs[1024];
};

731
static int measure_breadcrumb_dw(struct intel_engine_cs *engine)
732 733
{
	struct measure_breadcrumb *frame;
734
	int dw = -ENOMEM;
735

736
	GEM_BUG_ON(!engine->gt->scratch);
737 738 739 740 741

	frame = kzalloc(sizeof(*frame), GFP_KERNEL);
	if (!frame)
		return -ENOMEM;

742 743 744
	if (intel_timeline_init(&frame->timeline,
				engine->gt,
				engine->status_page.vma))
745
		goto out_frame;
746 747 748 749 750 751 752 753 754 755 756 757 758

	INIT_LIST_HEAD(&frame->ring.request_list);
	frame->ring.timeline = &frame->timeline;
	frame->ring.vaddr = frame->cs;
	frame->ring.size = sizeof(frame->cs);
	frame->ring.effective_size = frame->ring.size;
	intel_ring_update_space(&frame->ring);

	frame->rq.i915 = engine->i915;
	frame->rq.engine = engine;
	frame->rq.ring = &frame->ring;
	frame->rq.timeline = &frame->timeline;

759
	dw = intel_timeline_pin(&frame->timeline);
760 761 762
	if (dw < 0)
		goto out_timeline;

763
	dw = engine->emit_fini_breadcrumb(&frame->rq, frame->cs) - frame->cs;
764
	GEM_BUG_ON(dw & 1); /* RING_TAIL must be qword aligned */
765

766
	intel_timeline_unpin(&frame->timeline);
767

768
out_timeline:
769
	intel_timeline_fini(&frame->timeline);
770 771
out_frame:
	kfree(frame);
772 773 774
	return dw;
}

775 776 777 778 779
static int pin_context(struct i915_gem_context *ctx,
		       struct intel_engine_cs *engine,
		       struct intel_context **out)
{
	struct intel_context *ce;
780
	int err;
781

782
	ce = i915_gem_context_get_engine(ctx, engine->id);
783 784 785
	if (IS_ERR(ce))
		return PTR_ERR(ce);

786 787 788 789 790
	err = intel_context_pin(ce);
	intel_context_put(ce);
	if (err)
		return err;

791 792 793 794
	*out = ce;
	return 0;
}

795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
void
intel_engine_init_active(struct intel_engine_cs *engine, unsigned int subclass)
{
	INIT_LIST_HEAD(&engine->active.requests);

	spin_lock_init(&engine->active.lock);
	lockdep_set_subclass(&engine->active.lock, subclass);

	/*
	 * Due to an interesting quirk in lockdep's internal debug tracking,
	 * after setting a subclass we must ensure the lock is used. Otherwise,
	 * nr_unused_locks is incremented once too often.
	 */
#ifdef CONFIG_DEBUG_LOCK_ALLOC
	local_irq_disable();
	lock_map_acquire(&engine->active.lock.dep_map);
	lock_map_release(&engine->active.lock.dep_map);
	local_irq_enable();
#endif
}

816 817 818 819 820 821 822 823 824 825 826 827 828
/**
 * intel_engines_init_common - initialize cengine state which might require hw access
 * @engine: Engine to initialize.
 *
 * Initializes @engine@ structure members shared between legacy and execlists
 * submission modes which do require hardware access.
 *
 * Typcally done at later stages of submission mode specific engine setup.
 *
 * Returns zero on success or an error code on failure.
 */
int intel_engine_init_common(struct intel_engine_cs *engine)
{
829
	struct drm_i915_private *i915 = engine->i915;
830 831
	int ret;

832 833 834 835 836 837 838
	/* We may need to do things with the shrinker which
	 * require us to immediately switch back to the default
	 * context. This can cause a problem as pinning the
	 * default context also requires GTT space which may not
	 * be available. To avoid this we always pin the default
	 * context.
	 */
839 840 841 842
	ret = pin_context(i915->kernel_context, engine,
			  &engine->kernel_context);
	if (ret)
		return ret;
843

844
	ret = measure_breadcrumb_dw(engine);
845
	if (ret < 0)
846
		goto err_unpin;
847

848
	engine->emit_fini_breadcrumb_dw = ret;
849

850
	engine->set_default_submission(engine);
851

852
	return 0;
853

854 855
err_unpin:
	intel_context_unpin(engine->kernel_context);
856
	return ret;
857
}
858 859 860 861 862 863 864 865 866 867

/**
 * intel_engines_cleanup_common - cleans up the engine state created by
 *                                the common initiailizers.
 * @engine: Engine to cleanup.
 *
 * This cleans up everything created by the common helpers.
 */
void intel_engine_cleanup_common(struct intel_engine_cs *engine)
{
868 869
	GEM_BUG_ON(!list_empty(&engine->active.requests));

870
	cleanup_status_page(engine);
871

872
	intel_engine_fini_breadcrumbs(engine);
873
	intel_engine_cleanup_cmd_parser(engine);
874
	i915_gem_batch_pool_fini(&engine->batch_pool);
875

876 877 878
	if (engine->default_state)
		i915_gem_object_put(engine->default_state);

879
	intel_context_unpin(engine->kernel_context);
880
	GEM_BUG_ON(!llist_empty(&engine->barrier_tasks));
881

882
	intel_wa_list_free(&engine->ctx_wa_list);
883
	intel_wa_list_free(&engine->wa_list);
884
	intel_wa_list_free(&engine->whitelist);
885
}
886

887
u64 intel_engine_get_active_head(const struct intel_engine_cs *engine)
888
{
889 890
	struct drm_i915_private *i915 = engine->i915;

891 892
	u64 acthd;

893 894 895 896
	if (INTEL_GEN(i915) >= 8)
		acthd = ENGINE_READ64(engine, RING_ACTHD, RING_ACTHD_UDW);
	else if (INTEL_GEN(i915) >= 4)
		acthd = ENGINE_READ(engine, RING_ACTHD);
897
	else
898
		acthd = ENGINE_READ(engine, ACTHD);
899 900 901 902

	return acthd;
}

903
u64 intel_engine_get_last_batch_head(const struct intel_engine_cs *engine)
904 905 906
{
	u64 bbaddr;

907 908
	if (INTEL_GEN(engine->i915) >= 8)
		bbaddr = ENGINE_READ64(engine, RING_BBADDR, RING_BBADDR_UDW);
909
	else
910
		bbaddr = ENGINE_READ(engine, RING_BBADDR);
911 912 913

	return bbaddr;
}
914

915 916
int intel_engine_stop_cs(struct intel_engine_cs *engine)
{
917
	struct intel_uncore *uncore = engine->uncore;
918 919 920 921
	const u32 base = engine->mmio_base;
	const i915_reg_t mode = RING_MI_MODE(base);
	int err;

922
	if (INTEL_GEN(engine->i915) < 3)
923 924 925 926
		return -ENODEV;

	GEM_TRACE("%s\n", engine->name);

927
	intel_uncore_write_fw(uncore, mode, _MASKED_BIT_ENABLE(STOP_RING));
928 929

	err = 0;
930
	if (__intel_wait_for_register_fw(uncore,
931 932 933 934 935 936 937 938
					 mode, MODE_IDLE, MODE_IDLE,
					 1000, 0,
					 NULL)) {
		GEM_TRACE("%s: timed out on STOP_RING -> IDLE\n", engine->name);
		err = -ETIMEDOUT;
	}

	/* A final mmio read to let GPU writes be hopefully flushed to memory */
939
	intel_uncore_posting_read_fw(uncore, mode);
940 941 942 943

	return err;
}

944 945 946 947
void intel_engine_cancel_stop_cs(struct intel_engine_cs *engine)
{
	GEM_TRACE("%s\n", engine->name);

948
	ENGINE_WRITE_FW(engine, RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING));
949 950
}

951 952 953 954 955 956 957 958 959 960 961
const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
{
	switch (type) {
	case I915_CACHE_NONE: return " uncached";
	case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
	case I915_CACHE_L3_LLC: return " L3+LLC";
	case I915_CACHE_WT: return " WT";
	default: return "";
	}
}

962 963
u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv)
{
964
	const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
965 966
	u32 mcr_s_ss_select;
	u32 slice = fls(sseu->slice_mask);
967
	u32 subslice = fls(sseu->subslice_mask[slice]);
968

969
	if (IS_GEN(dev_priv, 10))
970 971
		mcr_s_ss_select = GEN8_MCR_SLICE(slice) |
				  GEN8_MCR_SUBSLICE(subslice);
972 973 974
	else if (INTEL_GEN(dev_priv) >= 11)
		mcr_s_ss_select = GEN11_MCR_SLICE(slice) |
				  GEN11_MCR_SUBSLICE(subslice);
975 976 977 978 979 980
	else
		mcr_s_ss_select = 0;

	return mcr_s_ss_select;
}

981 982 983
static u32
read_subslice_reg(struct intel_engine_cs *engine, int slice, int subslice,
		  i915_reg_t reg)
984
{
985 986
	struct drm_i915_private *i915 = engine->i915;
	struct intel_uncore *uncore = engine->uncore;
987 988 989 990 991
	u32 mcr_slice_subslice_mask;
	u32 mcr_slice_subslice_select;
	u32 default_mcr_s_ss_select;
	u32 mcr;
	u32 ret;
992 993
	enum forcewake_domains fw_domains;

994
	if (INTEL_GEN(i915) >= 11) {
995 996 997 998 999 1000 1001 1002 1003 1004 1005
		mcr_slice_subslice_mask = GEN11_MCR_SLICE_MASK |
					  GEN11_MCR_SUBSLICE_MASK;
		mcr_slice_subslice_select = GEN11_MCR_SLICE(slice) |
					    GEN11_MCR_SUBSLICE(subslice);
	} else {
		mcr_slice_subslice_mask = GEN8_MCR_SLICE_MASK |
					  GEN8_MCR_SUBSLICE_MASK;
		mcr_slice_subslice_select = GEN8_MCR_SLICE(slice) |
					    GEN8_MCR_SUBSLICE(subslice);
	}

1006
	default_mcr_s_ss_select = intel_calculate_mcr_s_ss_select(i915);
1007

1008
	fw_domains = intel_uncore_forcewake_for_reg(uncore, reg,
1009
						    FW_REG_READ);
1010
	fw_domains |= intel_uncore_forcewake_for_reg(uncore,
1011 1012 1013
						     GEN8_MCR_SELECTOR,
						     FW_REG_READ | FW_REG_WRITE);

1014 1015
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw_domains);
1016

1017
	mcr = intel_uncore_read_fw(uncore, GEN8_MCR_SELECTOR);
1018 1019 1020 1021

	WARN_ON_ONCE((mcr & mcr_slice_subslice_mask) !=
		     default_mcr_s_ss_select);

1022 1023
	mcr &= ~mcr_slice_subslice_mask;
	mcr |= mcr_slice_subslice_select;
1024
	intel_uncore_write_fw(uncore, GEN8_MCR_SELECTOR, mcr);
1025

1026
	ret = intel_uncore_read_fw(uncore, reg);
1027

1028
	mcr &= ~mcr_slice_subslice_mask;
1029 1030
	mcr |= default_mcr_s_ss_select;

1031
	intel_uncore_write_fw(uncore, GEN8_MCR_SELECTOR, mcr);
1032

1033 1034
	intel_uncore_forcewake_put__locked(uncore, fw_domains);
	spin_unlock_irq(&uncore->lock);
1035 1036 1037 1038 1039 1040 1041 1042

	return ret;
}

/* NB: please notice the memset */
void intel_engine_get_instdone(struct intel_engine_cs *engine,
			       struct intel_instdone *instdone)
{
1043
	struct drm_i915_private *i915 = engine->i915;
1044
	struct intel_uncore *uncore = engine->uncore;
1045 1046 1047 1048 1049 1050
	u32 mmio_base = engine->mmio_base;
	int slice;
	int subslice;

	memset(instdone, 0, sizeof(*instdone));

1051
	switch (INTEL_GEN(i915)) {
1052
	default:
1053 1054
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
1055

1056
		if (engine->id != RCS0)
1057 1058
			break;

1059 1060
		instdone->slice_common =
			intel_uncore_read(uncore, GEN7_SC_INSTDONE);
1061
		for_each_instdone_slice_subslice(i915, slice, subslice) {
1062
			instdone->sampler[slice][subslice] =
1063
				read_subslice_reg(engine, slice, subslice,
1064 1065
						  GEN7_SAMPLER_INSTDONE);
			instdone->row[slice][subslice] =
1066
				read_subslice_reg(engine, slice, subslice,
1067 1068 1069 1070
						  GEN7_ROW_INSTDONE);
		}
		break;
	case 7:
1071 1072
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
1073

1074
		if (engine->id != RCS0)
1075 1076
			break;

1077 1078 1079 1080 1081 1082
		instdone->slice_common =
			intel_uncore_read(uncore, GEN7_SC_INSTDONE);
		instdone->sampler[0][0] =
			intel_uncore_read(uncore, GEN7_SAMPLER_INSTDONE);
		instdone->row[0][0] =
			intel_uncore_read(uncore, GEN7_ROW_INSTDONE);
1083 1084 1085 1086 1087

		break;
	case 6:
	case 5:
	case 4:
1088 1089
		instdone->instdone =
			intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
1090
		if (engine->id == RCS0)
1091
			/* HACK: Using the wrong struct member */
1092 1093
			instdone->slice_common =
				intel_uncore_read(uncore, GEN4_INSTDONE1);
1094 1095 1096
		break;
	case 3:
	case 2:
1097
		instdone->instdone = intel_uncore_read(uncore, GEN2_INSTDONE);
1098 1099 1100
		break;
	}
}
1101

1102 1103 1104
static bool ring_is_idle(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;
1105
	intel_wakeref_t wakeref;
1106 1107
	bool idle = true;

1108 1109 1110
	if (I915_SELFTEST_ONLY(!engine->mmio_base))
		return true;

1111
	/* If the whole device is asleep, the engine must be idle */
1112
	wakeref = intel_runtime_pm_get_if_in_use(&dev_priv->runtime_pm);
1113
	if (!wakeref)
1114
		return true;
1115

1116
	/* First check that no commands are left in the ring */
1117 1118
	if ((ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) !=
	    (ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR))
1119
		idle = false;
1120

1121
	/* No bit for gen2, so assume the CS parser is idle */
1122 1123
	if (INTEL_GEN(dev_priv) > 2 &&
	    !(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE))
1124 1125
		idle = false;

1126
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
1127 1128 1129 1130

	return idle;
}

1131 1132 1133 1134 1135 1136 1137 1138 1139
/**
 * intel_engine_is_idle() - Report if the engine has finished process all work
 * @engine: the intel_engine_cs
 *
 * Return true if there are no requests pending, nothing left to be submitted
 * to hardware, and that the engine is idle.
 */
bool intel_engine_is_idle(struct intel_engine_cs *engine)
{
1140
	/* More white lies, if wedged, hw state is inconsistent */
1141
	if (i915_reset_failed(engine->i915))
1142 1143
		return true;

1144
	if (!intel_engine_pm_is_awake(engine))
1145 1146
		return true;

1147
	/* Waiting to drain ELSP? */
1148
	if (execlists_active(&engine->execlists)) {
1149
		struct tasklet_struct *t = &engine->execlists.tasklet;
1150

1151
		synchronize_hardirq(engine->i915->drm.pdev->irq);
1152

1153
		local_bh_disable();
1154 1155 1156 1157 1158
		if (tasklet_trylock(t)) {
			/* Must wait for any GPU reset in progress. */
			if (__tasklet_is_enabled(t))
				t->func(t->data);
			tasklet_unlock(t);
1159
		}
1160
		local_bh_enable();
1161

1162 1163 1164
		/* Otherwise flush the tasklet if it was on another cpu */
		tasklet_unlock_wait(t);

1165
		if (execlists_active(&engine->execlists))
1166 1167
			return false;
	}
1168

1169
	/* ELSP is empty, but there are ready requests? E.g. after reset */
1170
	if (!RB_EMPTY_ROOT(&engine->execlists.queue.rb_root))
1171 1172
		return false;

1173
	/* Ring stopped? */
1174
	return ring_is_idle(engine);
1175 1176
}

1177
bool intel_engines_are_idle(struct drm_i915_private *i915)
1178 1179 1180 1181
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

1182 1183
	/*
	 * If the driver is wedged, HW state may be very inconsistent and
1184 1185
	 * report that it is still busy, even though we have stopped using it.
	 */
1186
	if (i915_reset_failed(i915))
1187 1188
		return true;

1189 1190 1191 1192 1193
	/* Already parked (and passed an idleness test); must still be idle */
	if (!READ_ONCE(i915->gt.awake))
		return true;

	for_each_engine(engine, i915, id) {
1194 1195 1196 1197 1198 1199 1200
		if (!intel_engine_is_idle(engine))
			return false;
	}

	return true;
}

1201 1202 1203 1204 1205 1206 1207 1208 1209
void intel_engines_reset_default_submission(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id)
		engine->set_default_submission(engine);
}

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
{
	switch (INTEL_GEN(engine->i915)) {
	case 2:
		return false; /* uses physical not virtual addresses */
	case 3:
		/* maybe only uses physical not virtual addresses */
		return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
	case 6:
		return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
	default:
		return true;
	}
}

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
unsigned int intel_engines_has_context_isolation(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	unsigned int which;

	which = 0;
	for_each_engine(engine, i915, id)
		if (engine->default_state)
			which |= BIT(engine->uabi_class);

	return which;
}

1239 1240 1241
static int print_sched_attr(struct drm_i915_private *i915,
			    const struct i915_sched_attr *attr,
			    char *buf, int x, int len)
1242 1243
{
	if (attr->priority == I915_PRIORITY_INVALID)
1244 1245 1246 1247
		return x;

	x += snprintf(buf + x, len - x,
		      " prio=%d", attr->priority);
1248

1249
	return x;
1250 1251
}

1252
static void print_request(struct drm_printer *m,
1253
			  struct i915_request *rq,
1254 1255
			  const char *prefix)
{
1256
	const char *name = rq->fence.ops->get_timeline_name(&rq->fence);
1257
	char buf[80] = "";
1258 1259 1260
	int x = 0;

	x = print_sched_attr(rq->i915, &rq->sched.attr, buf, x, sizeof(buf));
1261

1262
	drm_printf(m, "%s %llx:%llx%s%s %s @ %dms: %s\n",
1263
		   prefix,
1264
		   rq->fence.context, rq->fence.seqno,
1265 1266 1267
		   i915_request_completed(rq) ? "!" :
		   i915_request_started(rq) ? "*" :
		   "",
1268 1269
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &rq->fence.flags) ? "+" :
1270
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
1271 1272
			    &rq->fence.flags) ? "-" :
		   "",
1273
		   buf,
1274
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
1275
		   name);
1276 1277
}

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
static void hexdump(struct drm_printer *m, const void *buf, size_t len)
{
	const size_t rowsize = 8 * sizeof(u32);
	const void *prev = NULL;
	bool skip = false;
	size_t pos;

	for (pos = 0; pos < len; pos += rowsize) {
		char line[128];

		if (prev && !memcmp(prev, buf + pos, rowsize)) {
			if (!skip) {
				drm_printf(m, "*\n");
				skip = true;
			}
			continue;
		}

		WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos,
						rowsize, sizeof(u32),
						line, sizeof(line),
						false) >= sizeof(line));
1300
		drm_printf(m, "[%04zx] %s\n", pos, line);
1301 1302 1303 1304 1305 1306

		prev = buf + pos;
		skip = false;
	}
}

1307
static void intel_engine_print_registers(struct intel_engine_cs *engine,
1308
					 struct drm_printer *m)
1309 1310
{
	struct drm_i915_private *dev_priv = engine->i915;
1311 1312
	const struct intel_engine_execlists * const execlists =
		&engine->execlists;
1313
	unsigned long flags;
1314 1315
	u64 addr;

1316
	if (engine->id == RCS0 && IS_GEN_RANGE(dev_priv, 4, 7))
1317
		drm_printf(m, "\tCCID: 0x%08x\n", ENGINE_READ(engine, CCID));
1318
	drm_printf(m, "\tRING_START: 0x%08x\n",
1319
		   ENGINE_READ(engine, RING_START));
1320
	drm_printf(m, "\tRING_HEAD:  0x%08x\n",
1321
		   ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR);
1322
	drm_printf(m, "\tRING_TAIL:  0x%08x\n",
1323
		   ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR);
1324
	drm_printf(m, "\tRING_CTL:   0x%08x%s\n",
1325 1326
		   ENGINE_READ(engine, RING_CTL),
		   ENGINE_READ(engine, RING_CTL) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
1327 1328
	if (INTEL_GEN(engine->i915) > 2) {
		drm_printf(m, "\tRING_MODE:  0x%08x%s\n",
1329 1330
			   ENGINE_READ(engine, RING_MI_MODE),
			   ENGINE_READ(engine, RING_MI_MODE) & (MODE_IDLE) ? " [idle]" : "");
1331
	}
1332 1333

	if (INTEL_GEN(dev_priv) >= 6) {
1334 1335
		drm_printf(m, "\tRING_IMR: %08x\n",
			   ENGINE_READ(engine, RING_IMR));
1336 1337
	}

1338 1339 1340 1341 1342 1343
	addr = intel_engine_get_active_head(engine);
	drm_printf(m, "\tACTHD:  0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
	addr = intel_engine_get_last_batch_head(engine);
	drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
1344
	if (INTEL_GEN(dev_priv) >= 8)
1345
		addr = ENGINE_READ64(engine, RING_DMA_FADD, RING_DMA_FADD_UDW);
1346
	else if (INTEL_GEN(dev_priv) >= 4)
1347
		addr = ENGINE_READ(engine, RING_DMA_FADD);
1348
	else
1349
		addr = ENGINE_READ(engine, DMA_FADD_I8XX);
1350 1351 1352 1353
	drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n",
		   upper_32_bits(addr), lower_32_bits(addr));
	if (INTEL_GEN(dev_priv) >= 4) {
		drm_printf(m, "\tIPEIR: 0x%08x\n",
1354
			   ENGINE_READ(engine, RING_IPEIR));
1355
		drm_printf(m, "\tIPEHR: 0x%08x\n",
1356
			   ENGINE_READ(engine, RING_IPEHR));
1357
	} else {
1358 1359
		drm_printf(m, "\tIPEIR: 0x%08x\n", ENGINE_READ(engine, IPEIR));
		drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR));
1360
	}
1361

1362
	if (HAS_EXECLISTS(dev_priv)) {
1363
		struct i915_request * const *port, *rq;
1364 1365
		const u32 *hws =
			&engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
1366
		const u8 num_entries = execlists->csb_size;
1367
		unsigned int idx;
1368
		u8 read, write;
1369

1370
		drm_printf(m, "\tExeclist status: 0x%08x %08x, entries %u\n",
1371
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_LO),
1372 1373
			   ENGINE_READ(engine, RING_EXECLIST_STATUS_HI),
			   num_entries);
1374

1375 1376 1377
		read = execlists->csb_head;
		write = READ_ONCE(*execlists->csb_write);

1378
		drm_printf(m, "\tExeclist CSB read %d, write %d, tasklet queued? %s (%s)\n",
1379
			   read, write,
1380 1381 1382
			   yesno(test_bit(TASKLET_STATE_SCHED,
					  &engine->execlists.tasklet.state)),
			   enableddisabled(!atomic_read(&engine->execlists.tasklet.count)));
1383
		if (read >= num_entries)
1384
			read = 0;
1385
		if (write >= num_entries)
1386 1387
			write = 0;
		if (read > write)
1388
			write += num_entries;
1389
		while (read < write) {
1390 1391 1392
			idx = ++read % num_entries;
			drm_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
				   idx, hws[idx * 2], hws[idx * 2 + 1]);
1393 1394
		}

1395
		spin_lock_irqsave(&engine->active.lock, flags);
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
		for (port = execlists->active; (rq = *port); port++) {
			char hdr[80];
			int len;

			len = snprintf(hdr, sizeof(hdr),
				       "\t\tActive[%d: ",
				       (int)(port - execlists->active));
			if (!i915_request_signaled(rq))
				len += snprintf(hdr + len, sizeof(hdr) - len,
						"ring:{start:%08x, hwsp:%08x, seqno:%08x}, ",
						i915_ggtt_offset(rq->ring->vma),
						rq->timeline->hwsp_offset,
						hwsp_seqno(rq));
			snprintf(hdr + len, sizeof(hdr) - len, "rq: ");
			print_request(m, rq, hdr);
		}
		for (port = execlists->pending; (rq = *port); port++) {
1413
			char hdr[80];
1414

1415 1416 1417 1418 1419 1420 1421
			snprintf(hdr, sizeof(hdr),
				 "\t\tPending[%d] ring:{start:%08x, hwsp:%08x, seqno:%08x}, rq: ",
				 (int)(port - execlists->pending),
				 i915_ggtt_offset(rq->ring->vma),
				 rq->timeline->hwsp_offset,
				 hwsp_seqno(rq));
			print_request(m, rq, hdr);
1422
		}
1423
		spin_unlock_irqrestore(&engine->active.lock, flags);
1424 1425
	} else if (INTEL_GEN(dev_priv) > 6) {
		drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
1426
			   ENGINE_READ(engine, RING_PP_DIR_BASE));
1427
		drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
1428
			   ENGINE_READ(engine, RING_PP_DIR_BASE_READ));
1429
		drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
1430
			   ENGINE_READ(engine, RING_PP_DIR_DCLV));
1431
	}
1432 1433
}

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
static void print_request_ring(struct drm_printer *m, struct i915_request *rq)
{
	void *ring;
	int size;

	drm_printf(m,
		   "[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]:\n",
		   rq->head, rq->postfix, rq->tail,
		   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
		   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);

	size = rq->tail - rq->head;
	if (rq->tail < rq->head)
		size += rq->ring->size;

	ring = kmalloc(size, GFP_ATOMIC);
	if (ring) {
		const void *vaddr = rq->ring->vaddr;
		unsigned int head = rq->head;
		unsigned int len = 0;

		if (rq->tail < head) {
			len = rq->ring->size - head;
			memcpy(ring, vaddr + head, len);
			head = 0;
		}
		memcpy(ring + len, vaddr + head, size - len);

		hexdump(m, ring, size);
		kfree(ring);
	}
}

1467 1468 1469 1470 1471
void intel_engine_dump(struct intel_engine_cs *engine,
		       struct drm_printer *m,
		       const char *header, ...)
{
	struct i915_gpu_error * const error = &engine->i915->gpu_error;
1472
	struct i915_request *rq;
1473
	intel_wakeref_t wakeref;
1474 1475 1476 1477 1478 1479 1480 1481 1482

	if (header) {
		va_list ap;

		va_start(ap, header);
		drm_vprintf(m, header, &ap);
		va_end(ap);
	}

1483
	if (i915_reset_failed(engine->i915))
1484 1485
		drm_printf(m, "*** WEDGED ***\n");

1486
	drm_printf(m, "\tAwake? %d\n", atomic_read(&engine->wakeref.count));
1487
	drm_printf(m, "\tHangcheck: %d ms ago\n",
1488
		   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
1489 1490 1491 1492 1493 1494 1495 1496
	drm_printf(m, "\tReset count: %d (global %d)\n",
		   i915_reset_engine_count(error, engine),
		   i915_reset_count(error));

	rcu_read_lock();

	drm_printf(m, "\tRequests:\n");

1497
	rq = intel_engine_find_active_request(engine);
1498 1499
	if (rq) {
		print_request(m, rq, "\t\tactive ");
1500

1501
		drm_printf(m, "\t\tring->start:  0x%08x\n",
1502
			   i915_ggtt_offset(rq->ring->vma));
1503
		drm_printf(m, "\t\tring->head:   0x%08x\n",
1504
			   rq->ring->head);
1505
		drm_printf(m, "\t\tring->tail:   0x%08x\n",
1506
			   rq->ring->tail);
1507 1508 1509 1510
		drm_printf(m, "\t\tring->emit:   0x%08x\n",
			   rq->ring->emit);
		drm_printf(m, "\t\tring->space:  0x%08x\n",
			   rq->ring->space);
1511 1512
		drm_printf(m, "\t\tring->hwsp:   0x%08x\n",
			   rq->timeline->hwsp_offset);
1513 1514

		print_request_ring(m, rq);
1515 1516 1517 1518
	}

	rcu_read_unlock();

1519
	wakeref = intel_runtime_pm_get_if_in_use(&engine->i915->runtime_pm);
1520
	if (wakeref) {
1521
		intel_engine_print_registers(engine, m);
1522
		intel_runtime_pm_put(&engine->i915->runtime_pm, wakeref);
1523 1524 1525
	} else {
		drm_printf(m, "\tDevice is asleep; skipping register dump\n");
	}
1526

1527
	intel_execlists_show_requests(engine, m, print_request, 8);
1528

1529
	drm_printf(m, "HWSP:\n");
1530
	hexdump(m, engine->status_page.addr, PAGE_SIZE);
1531

1532
	drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
1533 1534

	intel_engine_print_breadcrumbs(engine, m);
1535 1536
}

1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
static u8 user_class_map[] = {
	[I915_ENGINE_CLASS_RENDER] = RENDER_CLASS,
	[I915_ENGINE_CLASS_COPY] = COPY_ENGINE_CLASS,
	[I915_ENGINE_CLASS_VIDEO] = VIDEO_DECODE_CLASS,
	[I915_ENGINE_CLASS_VIDEO_ENHANCE] = VIDEO_ENHANCEMENT_CLASS,
};

struct intel_engine_cs *
intel_engine_lookup_user(struct drm_i915_private *i915, u8 class, u8 instance)
{
	if (class >= ARRAY_SIZE(user_class_map))
		return NULL;

	class = user_class_map[class];

	GEM_BUG_ON(class > MAX_ENGINE_CLASS);

	if (instance > MAX_ENGINE_INSTANCE)
		return NULL;

	return i915->engine_class[class][instance];
}

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
/**
 * intel_enable_engine_stats() - Enable engine busy tracking on engine
 * @engine: engine to enable stats collection
 *
 * Start collecting the engine busyness data for @engine.
 *
 * Returns 0 on success or a negative error code.
 */
int intel_enable_engine_stats(struct intel_engine_cs *engine)
{
1570
	struct intel_engine_execlists *execlists = &engine->execlists;
1571
	unsigned long flags;
1572
	int err = 0;
1573

1574
	if (!intel_engine_supports_stats(engine))
1575 1576
		return -ENODEV;

1577
	spin_lock_irqsave(&engine->active.lock, flags);
1578
	write_seqlock(&engine->stats.lock);
1579 1580 1581 1582 1583 1584

	if (unlikely(engine->stats.enabled == ~0)) {
		err = -EBUSY;
		goto unlock;
	}

1585
	if (engine->stats.enabled++ == 0) {
1586 1587
		struct i915_request * const *port;
		struct i915_request *rq;
1588

1589
		engine->stats.enabled_at = ktime_get();
1590 1591

		/* XXX submission method oblivious? */
1592
		for (port = execlists->active; (rq = *port); port++)
1593
			engine->stats.active++;
1594 1595 1596 1597 1598

		for (port = execlists->pending; (rq = *port); port++) {
			/* Exclude any contexts already counted in active */
			if (intel_context_inflight_count(rq->hw_context) == 1)
				engine->stats.active++;
1599 1600 1601 1602 1603
		}

		if (engine->stats.active)
			engine->stats.start = engine->stats.enabled_at;
	}
1604

1605
unlock:
1606
	write_sequnlock(&engine->stats.lock);
1607
	spin_unlock_irqrestore(&engine->active.lock, flags);
1608

1609
	return err;
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
}

static ktime_t __intel_engine_get_busy_time(struct intel_engine_cs *engine)
{
	ktime_t total = engine->stats.total;

	/*
	 * If the engine is executing something at the moment
	 * add it to the total.
	 */
	if (engine->stats.active)
		total = ktime_add(total,
				  ktime_sub(ktime_get(), engine->stats.start));

	return total;
}

/**
 * intel_engine_get_busy_time() - Return current accumulated engine busyness
 * @engine: engine to report on
 *
 * Returns accumulated time @engine was busy since engine stats were enabled.
 */
ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine)
{
1635
	unsigned int seq;
1636 1637
	ktime_t total;

1638 1639 1640 1641
	do {
		seq = read_seqbegin(&engine->stats.lock);
		total = __intel_engine_get_busy_time(engine);
	} while (read_seqretry(&engine->stats.lock, seq));
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655

	return total;
}

/**
 * intel_disable_engine_stats() - Disable engine busy tracking on engine
 * @engine: engine to disable stats collection
 *
 * Stops collecting the engine busyness data for @engine.
 */
void intel_disable_engine_stats(struct intel_engine_cs *engine)
{
	unsigned long flags;

1656
	if (!intel_engine_supports_stats(engine))
1657 1658
		return;

1659
	write_seqlock_irqsave(&engine->stats.lock, flags);
1660 1661 1662 1663 1664
	WARN_ON_ONCE(engine->stats.enabled == 0);
	if (--engine->stats.enabled == 0) {
		engine->stats.total = __intel_engine_get_busy_time(engine);
		engine->stats.active = 0;
	}
1665
	write_sequnlock_irqrestore(&engine->stats.lock, flags);
1666 1667
}

1668 1669
static bool match_ring(struct i915_request *rq)
{
1670
	u32 ring = ENGINE_READ(rq->engine, RING_START);
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

	return ring == i915_ggtt_offset(rq->ring->vma);
}

struct i915_request *
intel_engine_find_active_request(struct intel_engine_cs *engine)
{
	struct i915_request *request, *active = NULL;
	unsigned long flags;

	/*
	 * We are called by the error capture, reset and to dump engine
	 * state at random points in time. In particular, note that neither is
	 * crucially ordered with an interrupt. After a hang, the GPU is dead
	 * and we assume that no more writes can happen (we waited long enough
	 * for all writes that were in transaction to be flushed) - adding an
	 * extra delay for a recent interrupt is pointless. Hence, we do
	 * not need an engine->irq_seqno_barrier() before the seqno reads.
	 * At all other times, we must assume the GPU is still running, but
	 * we only care about the snapshot of this moment.
	 */
1692 1693
	spin_lock_irqsave(&engine->active.lock, flags);
	list_for_each_entry(request, &engine->active.requests, sched.link) {
1694 1695 1696 1697
		if (i915_request_completed(request))
			continue;

		if (!i915_request_started(request))
1698
			continue;
1699 1700 1701

		/* More than one preemptible request may match! */
		if (!match_ring(request))
1702
			continue;
1703 1704 1705 1706

		active = request;
		break;
	}
1707
	spin_unlock_irqrestore(&engine->active.lock, flags);
1708 1709 1710 1711

	return active;
}

1712
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1713
#include "selftest_engine_cs.c"
1714
#endif