en_main.c 137.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <net/geneve.h>
38
#include <linux/bpf.h>
39
#include <linux/if_bridge.h>
40
#include <net/page_pool.h>
41
#include <net/xdp_sock.h>
42
#include "eswitch.h"
43
#include "en.h"
44
#include "en/txrx.h"
45
#include "en_tc.h"
46
#include "en_rep.h"
47
#include "en_accel/ipsec.h"
48
#include "en_accel/ipsec_rxtx.h"
49
#include "en_accel/en_accel.h"
50
#include "en_accel/tls.h"
51
#include "accel/ipsec.h"
52
#include "accel/tls.h"
53
#include "lib/vxlan.h"
54
#include "lib/clock.h"
55
#include "en/port.h"
56
#include "en/xdp.h"
57
#include "lib/eq.h"
58
#include "en/monitor_stats.h"
59
#include "en/health.h"
60
#include "en/params.h"
61 62 63 64
#include "en/xsk/umem.h"
#include "en/xsk/setup.h"
#include "en/xsk/rx.h"
#include "en/xsk/tx.h"
65
#include "en/hv_vhca_stats.h"
66
#include "lib/mlx5.h"
67

68

69
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
70
{
71
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
72 73
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
74 75 76 77 78 79 80 81 82 83 84
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
85 86
}

87
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
88
			       struct mlx5e_params *params)
89
{
90 91 92
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
93

94 95
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
96
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
97
		       BIT(mlx5e_mpwqe_get_log_rq_size(params, NULL)) :
98
		       BIT(params->log_rq_mtu_frames),
99
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params, NULL)),
100
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
101 102
}

103 104 105
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
	if (!mlx5e_check_fragmented_striding_rq_cap(mdev))
		return false;

	if (MLX5_IPSEC_DEV(mdev))
		return false;

	if (params->xdp_prog) {
		/* XSK params are not considered here. If striding RQ is in use,
		 * and an XSK is being opened, mlx5e_rx_mpwqe_is_linear_skb will
		 * be called with the known XSK params.
		 */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
			return false;
	}

	return true;
122
}
123

124
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
125
{
126 127
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
128
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
129
		MLX5_WQ_TYPE_CYCLIC;
130 131
}

132
void mlx5e_update_carrier(struct mlx5e_priv *priv)
133 134 135 136 137
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
138
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
139
					    0);
140

141 142
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
143
		netif_carrier_on(priv->netdev);
144 145
	} else {
		netdev_info(priv->netdev, "Link down\n");
146
		netif_carrier_off(priv->netdev);
147
	}
148 149 150 151 152 153 154 155 156
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
157 158
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
159 160 161
	mutex_unlock(&priv->state_lock);
}

162
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
163
{
164 165
	int i;

166
	for (i = mlx5e_nic_stats_grps_num(priv) - 1; i >= 0; i--)
167
		if (mlx5e_nic_stats_grps[i]->update_stats_mask &
168
		    MLX5E_NDO_UPDATE_STATS)
169
			mlx5e_nic_stats_grps[i]->update_stats(priv);
170 171
}

172
static void mlx5e_update_stats_work(struct work_struct *work)
173
{
174
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
175
					       update_stats_work);
176

177
	mutex_lock(&priv->state_lock);
178
	priv->profile->update_stats(priv);
179 180 181
	mutex_unlock(&priv->state_lock);
}

182 183 184 185 186 187 188 189 190 191 192
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

193
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
194
{
195 196
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
197

198 199
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
200

201 202 203
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
204
		queue_work(priv->wq, &priv->update_carrier_work);
205 206
		break;
	default:
207
		return NOTIFY_DONE;
208
	}
209 210

	return NOTIFY_OK;
211 212 213 214
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
215 216
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
217 218 219 220
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
221
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
222 223
}

S
Saeed Mahameed 已提交
224 225
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
226
				       struct mlx5e_umr_wqe *wqe)
227 228 229
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
230
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
231 232 233 234 235 236

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

237
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
238
	ucseg->xlt_octowords =
239 240 241 242 243 244 245
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
246
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
247

248 249
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
250
				       GFP_KERNEL, cpu_to_node(c->cpu));
251
	if (!rq->mpwqe.info)
252
		return -ENOMEM;
253

254
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
255 256 257 258

	return 0;
}

259
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
260 261
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
262 263 264 265 266 267
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

268
	in = kvzalloc(inlen, GFP_KERNEL);
269 270 271 272 273 274 275 276 277
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
278
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
279 280 281

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
282
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
283 284
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
285
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
286

T
Tariq Toukan 已提交
287
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
288 289 290 291 292

	kvfree(in);
	return err;
}

293
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
294
{
295
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
296

297
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
298 299
}

300 301 302 303 304
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

305 306
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
307 308
	struct mlx5e_wqe_frag_info next_frag = {};
	struct mlx5e_wqe_frag_info *prev = NULL;
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
	int i;

	next_frag.di = &rq->wqe.di[0];

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

343
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
344 345 346 347 348 349 350 351 352 353 354 355 356 357
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

358 359 360 361 362 363 364
static void mlx5e_rq_err_cqe_work(struct work_struct *recover_work)
{
	struct mlx5e_rq *rq = container_of(recover_work, struct mlx5e_rq, recover_work);

	mlx5e_reporter_rq_cqe_err(rq);
}

365
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
366
			  struct mlx5e_params *params,
367 368
			  struct mlx5e_xsk_param *xsk,
			  struct xdp_umem *umem,
369
			  struct mlx5e_rq_param *rqp,
370
			  struct mlx5e_rq *rq)
371
{
372
	struct page_pool_params pp_params = { 0 };
373
	struct mlx5_core_dev *mdev = c->mdev;
374
	void *rqc = rqp->rqc;
375
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
376 377
	u32 num_xsk_frames = 0;
	u32 rq_xdp_ix;
378
	u32 pool_size;
379 380 381 382
	int wq_sz;
	int err;
	int i;

383
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
384

385
	rq->wq_type = params->rq_wq_type;
386 387
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
388
	rq->tstamp  = c->tstamp;
389
	rq->clock   = &mdev->clock;
390 391
	rq->channel = c;
	rq->ix      = c->ix;
392
	rq->mdev    = mdev;
393
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
394
	rq->xdpsq   = &c->rq_xdpsq;
395 396 397 398 399 400
	rq->umem    = umem;

	if (rq->umem)
		rq->stats = &c->priv->channel_stats[c->ix].xskrq;
	else
		rq->stats = &c->priv->channel_stats[c->ix].rq;
401
	INIT_WORK(&rq->recover_work, mlx5e_rq_err_cqe_work);
402

403 404 405
	if (params->xdp_prog)
		bpf_prog_inc(params->xdp_prog);
	rq->xdp_prog = params->xdp_prog;
406

407 408 409 410
	rq_xdp_ix = rq->ix;
	if (xsk)
		rq_xdp_ix += params->num_channels * MLX5E_RQ_GROUP_XSK;
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq_xdp_ix);
411
	if (err < 0)
412 413
		goto err_rq_wq_destroy;

414
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
415 416
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params, xsk);
	rq->buff.umem_headroom = xsk ? xsk->headroom : 0;
417
	pool_size = 1 << params->log_rq_mtu_frames;
418

419
	switch (rq->wq_type) {
420
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
421 422 423 424 425 426 427 428
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
429

430 431 432 433 434 435
		if (xsk)
			num_xsk_frames = wq_sz <<
				mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE <<
			mlx5e_mpwqe_get_log_rq_size(params, xsk);
436

437
		rq->post_wqes = mlx5e_post_rx_mpwqes;
438
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
439

440
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
441 442 443 444 445 446 447
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
448 449 450 451 452 453
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

454 455 456 457 458 459 460 461 462
		rq->mpwqe.skb_from_cqe_mpwrq = xsk ?
			mlx5e_xsk_skb_from_cqe_mpwrq_linear :
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ?
				mlx5e_skb_from_cqe_mpwrq_linear :
				mlx5e_skb_from_cqe_mpwrq_nonlinear;

		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk);
		rq->mpwqe.num_strides =
			BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk));
463

464
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
465 466
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
467 468 469 470
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
471
			goto err_free;
472
		break;
473 474 475
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
476 477 478 479 480
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

481
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
482

483 484 485
		if (xsk)
			num_xsk_frames = wq_sz << rq->wqe.info.log_num_frags;

486 487
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
488 489
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
490
				      GFP_KERNEL, cpu_to_node(c->cpu));
491 492
		if (!rq->wqe.frags) {
			err = -ENOMEM;
493
			goto err_free;
494
		}
495

496
		err = mlx5e_init_di_list(rq, wq_sz, c->cpu);
497 498
		if (err)
			goto err_free;
499

500
		rq->post_wqes = mlx5e_post_rx_wqes;
501
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
502

503 504 505 506 507 508
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
509 510 511
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
512
			goto err_free;
513 514
		}

515 516 517 518 519
		rq->wqe.skb_from_cqe = xsk ?
			mlx5e_xsk_skb_from_cqe_linear :
			mlx5e_rx_is_linear_skb(params, NULL) ?
				mlx5e_skb_from_cqe_linear :
				mlx5e_skb_from_cqe_nonlinear;
520
		rq->mkey_be = c->mkey_be;
521
	}
522

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
	if (xsk) {
		err = mlx5e_xsk_resize_reuseq(umem, num_xsk_frames);
		if (unlikely(err)) {
			mlx5_core_err(mdev, "Unable to allocate the Reuse Ring for %u frames\n",
				      num_xsk_frames);
			goto err_free;
		}

		rq->zca.free = mlx5e_xsk_zca_free;
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_ZERO_COPY,
						 &rq->zca);
	} else {
		/* Create a page_pool and register it with rxq */
		pp_params.order     = 0;
		pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
		pp_params.pool_size = pool_size;
		pp_params.nid       = cpu_to_node(c->cpu);
		pp_params.dev       = c->pdev;
		pp_params.dma_dir   = rq->buff.map_dir;

		/* page_pool can be used even when there is no rq->xdp_prog,
		 * given page_pool does not handle DMA mapping there is no
		 * required state to clear. And page_pool gracefully handle
		 * elevated refcnt.
		 */
		rq->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rq->page_pool)) {
			err = PTR_ERR(rq->page_pool);
			rq->page_pool = NULL;
			goto err_free;
		}
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_PAGE_POOL, rq->page_pool);
557
	}
558
	if (err)
559
		goto err_free;
560

561
	for (i = 0; i < wq_sz; i++) {
562
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
563
			struct mlx5e_rx_wqe_ll *wqe =
564
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
565 566
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
567
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
568

569 570 571
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
572
		} else {
573 574
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
590
		}
591 592
	}

593 594 595 596
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
597
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_CQE;
598 599 600
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
601
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
602 603
	}

604 605 606
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

607 608
	return 0;

609 610 611
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
612
		kvfree(rq->mpwqe.info);
613 614 615 616 617 618
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
619

620
err_rq_wq_destroy:
621 622
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
623
	xdp_rxq_info_unreg(&rq->xdp_rxq);
624
	page_pool_destroy(rq->page_pool);
625 626 627 628 629
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

630
static void mlx5e_free_rq(struct mlx5e_rq *rq)
631
{
632 633
	int i;

634 635 636
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

637 638
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
639
		kvfree(rq->mpwqe.info);
640
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
641
		break;
642
	default: /* MLX5_WQ_TYPE_CYCLIC */
643 644
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
645 646
	}

647 648 649 650
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

651 652 653 654 655
		/* With AF_XDP, page_cache is not used, so this loop is not
		 * entered, and it's safe to call mlx5e_page_release_dynamic
		 * directly.
		 */
		mlx5e_page_release_dynamic(rq, dma_info, false);
656
	}
657 658

	xdp_rxq_info_unreg(&rq->xdp_rxq);
659
	page_pool_destroy(rq->page_pool);
660 661 662
	mlx5_wq_destroy(&rq->wq_ctrl);
}

663 664
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
665
{
666
	struct mlx5_core_dev *mdev = rq->mdev;
667 668 669 670 671 672 673 674 675

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
676
	in = kvzalloc(inlen, GFP_KERNEL);
677 678 679 680 681 682 683 684
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

685
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
686 687
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
688
						MLX5_ADAPTER_PAGE_SHIFT);
689 690
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

691 692
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
693

694
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
695 696 697 698 699 700

	kvfree(in);

	return err;
}

701
int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state, int next_state)
702
{
703
	struct mlx5_core_dev *mdev = rq->mdev;
704 705 706 707 708 709 710

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
711
	in = kvzalloc(inlen, GFP_KERNEL);
712 713 714
	if (!in)
		return -ENOMEM;

715 716 717
	if (curr_state == MLX5_RQC_STATE_RST && next_state == MLX5_RQC_STATE_RDY)
		mlx5e_rqwq_reset(rq);

718 719 720 721 722
	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

723
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
724 725 726 727 728 729

	kvfree(in);

	return err;
}

730 731 732 733 734 735 736 737 738 739 740 741
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
742
	in = kvzalloc(inlen, GFP_KERNEL);
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

761 762 763
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
764
	struct mlx5_core_dev *mdev = c->mdev;
765 766 767 768 769 770
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
771
	in = kvzalloc(inlen, GFP_KERNEL);
772 773 774 775 776 777
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
778 779
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
780 781 782 783 784 785 786 787 788 789
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

790
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
791
{
792
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
793 794
}

795
int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
796
{
797
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
798
	struct mlx5e_channel *c = rq->channel;
799

800
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
801

802
	do {
803
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
804 805 806
			return 0;

		msleep(20);
807 808 809
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
810
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
811

812
	mlx5e_reporter_rx_timeout(rq);
813 814 815
	return -ETIMEDOUT;
}

816
void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
817 818 819 820
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

821 822
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
823 824
		u16 head = wq->head;
		int i;
825

826 827 828 829 830
		/* Outstanding UMR WQEs (in progress) start at wq->head */
		for (i = 0; i < rq->mpwqe.umr_in_progress; i++) {
			rq->dealloc_wqe(rq, head);
			head = mlx5_wq_ll_get_wqe_next_ix(wq, head);
		}
831 832

		while (!mlx5_wq_ll_is_empty(wq)) {
833
			struct mlx5e_rx_wqe_ll *wqe;
834 835 836 837 838 839 840 841 842

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
843
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
844

845 846
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
847
			rq->dealloc_wqe(rq, wqe_ix);
848
			mlx5_wq_cyc_pop(wq);
849
		}
850
	}
851

852 853
}

854 855 856
int mlx5e_open_rq(struct mlx5e_channel *c, struct mlx5e_params *params,
		  struct mlx5e_rq_param *param, struct mlx5e_xsk_param *xsk,
		  struct xdp_umem *umem, struct mlx5e_rq *rq)
857 858 859
{
	int err;

860
	err = mlx5e_alloc_rq(c, params, xsk, umem, param, rq);
861 862 863
	if (err)
		return err;

864
	err = mlx5e_create_rq(rq, param);
865
	if (err)
866
		goto err_free_rq;
867

868
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
869
	if (err)
870
		goto err_destroy_rq;
871

872 873 874
	if (MLX5_CAP_ETH(c->mdev, cqe_checksum_full))
		__set_bit(MLX5E_RQ_STATE_CSUM_FULL, &c->rq.state);

875
	if (params->rx_dim_enabled)
876
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
877

878 879 880 881 882
	/* We disable csum_complete when XDP is enabled since
	 * XDP programs might manipulate packets which will render
	 * skb->checksum incorrect.
	 */
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE) || c->xdp)
883 884
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

885 886 887 888
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
889 890
err_free_rq:
	mlx5e_free_rq(rq);
891 892 893 894

	return err;
}

895
void mlx5e_activate_rq(struct mlx5e_rq *rq)
896 897
{
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
898
	mlx5e_trigger_irq(&rq->channel->icosq);
899 900
}

901
void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
902
{
903
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
904
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
905
}
906

907
void mlx5e_close_rq(struct mlx5e_rq *rq)
908
{
909
	cancel_work_sync(&rq->dim.work);
910
	cancel_work_sync(&rq->channel->icosq.recover_work);
911
	cancel_work_sync(&rq->recover_work);
912
	mlx5e_destroy_rq(rq);
913 914
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
915 916
}

S
Saeed Mahameed 已提交
917
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
918
{
919
	kvfree(sq->db.xdpi_fifo.xi);
920
	kvfree(sq->db.wqe_info);
921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
939 940
}

S
Saeed Mahameed 已提交
941
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
942
{
943
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
944
	int err;
945

946 947 948 949 950
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

951 952
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
953
		mlx5e_free_xdpsq_db(sq);
954
		return err;
955 956 957 958 959
	}

	return 0;
}

S
Saeed Mahameed 已提交
960
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
961
			     struct mlx5e_params *params,
962
			     struct xdp_umem *umem,
S
Saeed Mahameed 已提交
963
			     struct mlx5e_sq_param *param,
964 965
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
966 967
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
968
	struct mlx5_core_dev *mdev = c->mdev;
969
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
970 971 972 973 974 975
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
976
	sq->min_inline_mode = params->tx_min_inline_mode;
977
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
978 979 980 981 982 983 984
	sq->umem      = umem;

	sq->stats = sq->umem ?
		&c->priv->channel_stats[c->ix].xsksq :
		is_redirect ?
			&c->priv->channel_stats[c->ix].xdpsq :
			&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
985

986
	param->wq.db_numa_node = cpu_to_node(c->cpu);
987
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
988 989
	if (err)
		return err;
990
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
991

992
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1011
{
1012
	kvfree(sq->db.ico_wqe);
1013 1014
}

S
Saeed Mahameed 已提交
1015
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1016
{
1017
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
1018

1019 1020
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1021
				       GFP_KERNEL, numa);
1022 1023 1024 1025 1026 1027
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

1028 1029 1030 1031 1032 1033 1034 1035
static void mlx5e_icosq_err_cqe_work(struct work_struct *recover_work)
{
	struct mlx5e_icosq *sq = container_of(recover_work, struct mlx5e_icosq,
					      recover_work);

	mlx5e_reporter_icosq_cqe_err(sq);
}

S
Saeed Mahameed 已提交
1036 1037 1038
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1039
{
S
Saeed Mahameed 已提交
1040
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1041
	struct mlx5_core_dev *mdev = c->mdev;
1042
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1043
	int err;
1044

S
Saeed Mahameed 已提交
1045 1046
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1047

1048
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1049
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1050 1051
	if (err)
		return err;
1052
	wq->db = &wq->db[MLX5_SND_DBR];
1053

1054
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1055 1056 1057
	if (err)
		goto err_sq_wq_destroy;

1058 1059
	INIT_WORK(&sq->recover_work, mlx5e_icosq_err_cqe_work);

1060
	return 0;
S
Saeed Mahameed 已提交
1061 1062 1063 1064 1065

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1066 1067
}

S
Saeed Mahameed 已提交
1068
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1069
{
S
Saeed Mahameed 已提交
1070 1071
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1072 1073
}

S
Saeed Mahameed 已提交
1074
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1075
{
1076 1077
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1078 1079
}

S
Saeed Mahameed 已提交
1080
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1081
{
S
Saeed Mahameed 已提交
1082 1083 1084
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1085 1086
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1087
					GFP_KERNEL, numa);
1088 1089
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1090
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1091
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1092 1093
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1094
	}
S
Saeed Mahameed 已提交
1095 1096 1097 1098

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1099 1100
}

1101
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
S
Saeed Mahameed 已提交
1102
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1103
			     int txq_ix,
1104
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1105
			     struct mlx5e_sq_param *param,
1106 1107
			     struct mlx5e_txqsq *sq,
			     int tc)
1108
{
S
Saeed Mahameed 已提交
1109
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1110
	struct mlx5_core_dev *mdev = c->mdev;
1111
	struct mlx5_wq_cyc *wq = &sq->wq;
1112 1113
	int err;

1114
	sq->pdev      = c->pdev;
1115
	sq->tstamp    = c->tstamp;
1116
	sq->clock     = &mdev->clock;
1117 1118
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1119
	sq->ch_ix     = c->ix;
1120
	sq->txq_ix    = txq_ix;
1121
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1122
	sq->min_inline_mode = params->tx_min_inline_mode;
1123
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1124
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1125
	sq->stop_room = MLX5E_SQ_STOP_ROOM;
1126
	INIT_WORK(&sq->recover_work, mlx5e_tx_err_cqe_work);
1127 1128
	if (!MLX5_CAP_ETH(mdev, wqe_vlan_insert))
		set_bit(MLX5E_SQ_STATE_VLAN_NEED_L2_INLINE, &sq->state);
1129 1130
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1131
#ifdef CONFIG_MLX5_EN_TLS
1132
	if (mlx5_accel_is_tls_device(c->priv->mdev)) {
1133
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1134 1135 1136
		sq->stop_room += MLX5E_SQ_TLS_ROOM +
			mlx5e_ktls_dumps_num_wqebbs(sq, MAX_SKB_FRAGS,
						    TLS_MAX_PAYLOAD_SIZE);
1137
	}
1138
#endif
1139

1140
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1141
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1142
	if (err)
1143
		return err;
1144
	wq->db    = &wq->db[MLX5_SND_DBR];
1145

1146
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1147
	if (err)
1148 1149
		goto err_sq_wq_destroy;

1150 1151 1152
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1153 1154 1155 1156 1157 1158 1159 1160
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1161
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1162
{
S
Saeed Mahameed 已提交
1163
	mlx5e_free_txqsq_db(sq);
1164 1165 1166
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1167 1168 1169 1170 1171 1172 1173 1174
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1175
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1176 1177 1178
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1179 1180 1181 1182 1183 1184 1185 1186
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1187
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1188
	in = kvzalloc(inlen, GFP_KERNEL);
1189 1190 1191 1192 1193 1194 1195
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1196 1197 1198
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1199 1200

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1201
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1202

1203
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1204
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1205 1206

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1207
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1208
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1209
					  MLX5_ADAPTER_PAGE_SHIFT);
1210
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1211

1212 1213
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1214

1215
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1216 1217 1218 1219 1220 1221

	kvfree(in);

	return err;
}

1222 1223
int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
		    struct mlx5e_modify_sq_param *p)
1224 1225 1226 1227 1228 1229 1230
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1231
	in = kvzalloc(inlen, GFP_KERNEL);
1232 1233 1234 1235 1236
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1237 1238 1239
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1240
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1241
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1242
	}
1243

1244
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1245 1246 1247 1248 1249 1250

	kvfree(in);

	return err;
}

1251
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1252
{
1253
	mlx5_core_destroy_sq(mdev, sqn);
1254 1255
}

1256
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1257 1258 1259
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1260
{
1261
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1262 1263
	int err;

1264
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1265 1266 1267 1268 1269
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1270
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1271
	if (err)
1272
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1273 1274 1275 1276

	return err;
}

1277 1278 1279
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1280
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1281
			    u32 tisn,
1282
			    int txq_ix,
1283
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1284
			    struct mlx5e_sq_param *param,
1285 1286
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1287 1288
{
	struct mlx5e_create_sq_param csp = {};
1289
	u32 tx_rate;
1290 1291
	int err;

1292
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1293 1294 1295
	if (err)
		return err;

1296
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1297
	csp.tis_lst_sz      = 1;
1298 1299 1300
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1301
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1302
	if (err)
S
Saeed Mahameed 已提交
1303
		goto err_free_txqsq;
1304

1305
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1306
	if (tx_rate)
1307
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1308

1309 1310 1311
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1312 1313
	return 0;

S
Saeed Mahameed 已提交
1314 1315
err_free_txqsq:
	mlx5e_free_txqsq(sq);
1316 1317 1318 1319

	return err;
}

1320
void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
1321
{
1322
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1323 1324 1325 1326 1327
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1328
void mlx5e_tx_disable_queue(struct netdev_queue *txq)
1329 1330 1331 1332 1333 1334
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1335
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1336
{
1337
	struct mlx5e_channel *c = sq->channel;
1338
	struct mlx5_wq_cyc *wq = &sq->wq;
1339

1340
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1341
	/* prevent netif_tx_wake_queue */
1342
	napi_synchronize(&c->napi);
1343

1344
	mlx5e_tx_disable_queue(sq->txq);
1345

S
Saeed Mahameed 已提交
1346
	/* last doorbell out, godspeed .. */
1347 1348
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
1349
		struct mlx5e_tx_wqe_info *wi;
S
Saeed Mahameed 已提交
1350
		struct mlx5e_tx_wqe *nop;
1351

1352 1353 1354 1355
		wi = &sq->db.wqe_info[pi];

		memset(wi, 0, sizeof(*wi));
		wi->num_wqebbs = 1;
1356 1357
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1358
	}
1359 1360 1361 1362 1363
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1364
	struct mlx5_core_dev *mdev = c->mdev;
1365
	struct mlx5_rate_limit rl = {0};
1366

1367
	cancel_work_sync(&sq->dim.work);
1368
	cancel_work_sync(&sq->recover_work);
1369
	mlx5e_destroy_sq(mdev, sq->sqn);
1370 1371 1372 1373
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1374 1375 1376 1377
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1378
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work)
1379
{
1380 1381
	struct mlx5e_txqsq *sq = container_of(recover_work, struct mlx5e_txqsq,
					      recover_work);
1382

1383
	mlx5e_reporter_tx_err_cqe(sq);
1384 1385
}

1386 1387
int mlx5e_open_icosq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct mlx5e_icosq *sq)
S
Saeed Mahameed 已提交
1388 1389 1390 1391
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1392
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1393 1394 1395 1396 1397
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1398
	csp.min_inline_mode = params->tx_min_inline_mode;
1399
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	mlx5e_free_icosq(sq);

	return err;
}

1411
void mlx5e_activate_icosq(struct mlx5e_icosq *icosq)
S
Saeed Mahameed 已提交
1412
{
1413 1414
	set_bit(MLX5E_SQ_STATE_ENABLED, &icosq->state);
}
S
Saeed Mahameed 已提交
1415

1416
void mlx5e_deactivate_icosq(struct mlx5e_icosq *icosq)
1417 1418 1419 1420
{
	struct mlx5e_channel *c = icosq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &icosq->state);
S
Saeed Mahameed 已提交
1421
	napi_synchronize(&c->napi);
1422 1423 1424 1425 1426
}

void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;
S
Saeed Mahameed 已提交
1427

1428
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1429 1430 1431
	mlx5e_free_icosq(sq);
}

1432 1433 1434
int mlx5e_open_xdpsq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct xdp_umem *umem,
		     struct mlx5e_xdpsq *sq, bool is_redirect)
S
Saeed Mahameed 已提交
1435 1436 1437 1438
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1439
	err = mlx5e_alloc_xdpsq(c, params, umem, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1440 1441 1442 1443
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1444
	csp.tisn            = c->priv->tisn[c->lag_port][0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1445 1446 1447 1448
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1449
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1450 1451 1452
	if (err)
		goto err_free_xdpsq;

1453 1454 1455 1456 1457 1458
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1459

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1472

1473 1474
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1475

1476 1477
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1478

1479
			wi->num_wqebbs = 1;
1480
			wi->num_pkts   = 1;
1481
		}
S
Saeed Mahameed 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1493
void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
S
Saeed Mahameed 已提交
1494 1495 1496 1497 1498 1499
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1500
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1501
	mlx5e_free_xdpsq_descs(sq);
S
Saeed Mahameed 已提交
1502
	mlx5e_free_xdpsq(sq);
1503 1504
}

1505 1506 1507
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1508 1509 1510
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1511
	unsigned int irqn;
1512 1513 1514
	int err;
	u32 i;

1515 1516 1517 1518
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1540
	cq->mdev = mdev;
1541 1542 1543 1544

	return 0;
}

1545 1546 1547 1548 1549 1550 1551
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1552 1553
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1564
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1565
{
1566
	mlx5_wq_destroy(&cq->wq_ctrl);
1567 1568
}

1569
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1570
{
1571
	u32 out[MLX5_ST_SZ_DW(create_cq_out)];
1572
	struct mlx5_core_dev *mdev = cq->mdev;
1573 1574 1575 1576 1577
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1578
	unsigned int irqn_not_used;
1579 1580 1581
	int eqn;
	int err;

1582 1583 1584 1585
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1586
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1587
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1588
	in = kvzalloc(inlen, GFP_KERNEL);
1589 1590 1591 1592 1593 1594 1595
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1596
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1597
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1598

T
Tariq Toukan 已提交
1599
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1600
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1601
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1602
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1603
					    MLX5_ADAPTER_PAGE_SHIFT);
1604 1605
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

1606
	err = mlx5_core_create_cq(mdev, mcq, in, inlen, out, sizeof(out));
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1618
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1619
{
1620
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1621 1622
}

1623
int mlx5e_open_cq(struct mlx5e_channel *c, struct dim_cq_moder moder,
1624
		  struct mlx5e_cq_param *param, struct mlx5e_cq *cq)
1625
{
1626
	struct mlx5_core_dev *mdev = c->mdev;
1627 1628
	int err;

1629
	err = mlx5e_alloc_cq(c, param, cq);
1630 1631 1632
	if (err)
		return err;

1633
	err = mlx5e_create_cq(cq, param);
1634
	if (err)
1635
		goto err_free_cq;
1636

1637
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1638
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1639 1640
	return 0;

1641 1642
err_free_cq:
	mlx5e_free_cq(cq);
1643 1644 1645 1646

	return err;
}

1647
void mlx5e_close_cq(struct mlx5e_cq *cq)
1648 1649
{
	mlx5e_destroy_cq(cq);
1650
	mlx5e_free_cq(cq);
1651 1652 1653
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1654
			     struct mlx5e_params *params,
1655 1656 1657 1658 1659 1660
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1661 1662
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1685
			  struct mlx5e_params *params,
1686 1687
			  struct mlx5e_channel_param *cparam)
{
1688
	int err, tc;
1689

1690
	for (tc = 0; tc < params->num_tc; tc++) {
1691
		int txq_ix = c->ix + tc * params->num_channels;
1692

1693
		err = mlx5e_open_txqsq(c, c->priv->tisn[c->lag_port][tc], txq_ix,
1694
				       params, &cparam->sq, &c->sq[tc], tc);
1695 1696 1697 1698 1699 1700 1701 1702
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1703
		mlx5e_close_txqsq(&c->sq[tc]);
1704 1705 1706 1707 1708 1709 1710 1711 1712

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1713
		mlx5e_close_txqsq(&c->sq[tc]);
1714 1715
}

1716
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1717
				struct mlx5e_txqsq *sq, u32 rate)
1718 1719 1720
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1721
	struct mlx5e_modify_sq_param msp = {0};
1722
	struct mlx5_rate_limit rl = {0};
1723 1724 1725 1726 1727 1728 1729
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1730 1731
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1732
		/* remove current rl index to free space to next ones */
1733 1734
		mlx5_rl_remove_rate(mdev, &rl);
	}
1735 1736 1737 1738

	sq->rate_limit = 0;

	if (rate) {
1739 1740
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1741 1742 1743 1744 1745 1746 1747
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1748 1749 1750 1751
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1752
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1753 1754 1755 1756 1757
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1758
			mlx5_rl_remove_rate(mdev, &rl);
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1770
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
static int mlx5e_alloc_xps_cpumask(struct mlx5e_channel *c,
				   struct mlx5e_params *params)
{
	int num_comp_vectors = mlx5_comp_vectors_count(c->mdev);
	int irq;

	if (!zalloc_cpumask_var(&c->xps_cpumask, GFP_KERNEL))
		return -ENOMEM;

	for (irq = c->ix; irq < num_comp_vectors; irq += params->num_channels) {
		int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(c->mdev, irq));

		cpumask_set_cpu(cpu, c->xps_cpumask);
	}

	return 0;
}

static void mlx5e_free_xps_cpumask(struct mlx5e_channel *c)
{
	free_cpumask_var(c->xps_cpumask);
}

1820 1821 1822
static int mlx5e_open_queues(struct mlx5e_channel *c,
			     struct mlx5e_params *params,
			     struct mlx5e_channel_param *cparam)
1823
{
1824
	struct dim_cq_moder icocq_moder = {0, 0};
1825 1826
	int err;

1827
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1828
	if (err)
1829
		return err;
1830

1831
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1832 1833 1834
	if (err)
		goto err_close_icosq_cq;

1835
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1836 1837 1838
	if (err)
		goto err_close_tx_cqs;

1839 1840 1841 1842
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1843
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1844
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
1845
				     &cparam->tx_cq, &c->rq_xdpsq.cq) : 0;
1846 1847 1848
	if (err)
		goto err_close_rx_cq;

1849 1850
	napi_enable(&c->napi);

1851
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1852 1853 1854
	if (err)
		goto err_disable_napi;

1855
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1856 1857 1858
	if (err)
		goto err_close_icosq;

1859
	if (c->xdp) {
1860
		err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL,
1861 1862 1863 1864
				       &c->rq_xdpsq, false);
		if (err)
			goto err_close_sqs;
	}
1865

1866
	err = mlx5e_open_rq(c, params, &cparam->rq, NULL, NULL, &c->rq);
1867
	if (err)
1868
		goto err_close_xdp_sq;
1869

1870
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL, &c->xdpsq, true);
1871 1872 1873
	if (err)
		goto err_close_rq;

1874
	return 0;
1875 1876 1877 1878

err_close_rq:
	mlx5e_close_rq(&c->rq);

1879
err_close_xdp_sq:
1880
	if (c->xdp)
1881
		mlx5e_close_xdpsq(&c->rq_xdpsq);
1882 1883 1884 1885

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1886
err_close_icosq:
S
Saeed Mahameed 已提交
1887
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1888

1889 1890
err_disable_napi:
	napi_disable(&c->napi);
1891

1892
	if (c->xdp)
1893
		mlx5e_close_cq(&c->rq_xdpsq.cq);
1894 1895

err_close_rx_cq:
1896 1897
	mlx5e_close_cq(&c->rq.cq);

1898 1899 1900
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

1901 1902 1903
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1904 1905 1906
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
	return err;
}

static void mlx5e_close_queues(struct mlx5e_channel *c)
{
	mlx5e_close_xdpsq(&c->xdpsq);
	mlx5e_close_rq(&c->rq);
	if (c->xdp)
		mlx5e_close_xdpsq(&c->rq_xdpsq);
	mlx5e_close_sqs(c);
	mlx5e_close_icosq(&c->icosq);
	napi_disable(&c->napi);
	if (c->xdp)
		mlx5e_close_cq(&c->rq_xdpsq.cq);
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_cq(&c->xdpsq.cq);
	mlx5e_close_tx_cqs(c);
	mlx5e_close_cq(&c->icosq.cq);
}

1927 1928 1929 1930 1931 1932 1933
static u8 mlx5e_enumerate_lag_port(struct mlx5_core_dev *mdev, int ix)
{
	u16 port_aff_bias = mlx5_core_is_pf(mdev) ? 0 : MLX5_CAP_GEN(mdev, vhca_id);

	return (ix + port_aff_bias) % mlx5e_get_num_lag_ports(mdev);
}

1934 1935 1936
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
			      struct mlx5e_params *params,
			      struct mlx5e_channel_param *cparam,
1937
			      struct xdp_umem *umem,
1938 1939 1940 1941
			      struct mlx5e_channel **cp)
{
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
	struct net_device *netdev = priv->netdev;
1942
	struct mlx5e_xsk_param xsk;
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	struct mlx5e_channel *c;
	unsigned int irq;
	int err;
	int eqn;

	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = priv->mdev->device;
	c->netdev   = priv->netdev;
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
	c->stats    = &priv->channel_stats[ix].ch;
	c->irq_desc = irq_to_desc(irq);
1968
	c->lag_port = mlx5e_enumerate_lag_port(priv->mdev, ix);
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979

	err = mlx5e_alloc_xps_cpumask(c, params);
	if (err)
		goto err_free_channel;

	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

	err = mlx5e_open_queues(c, params, cparam);
	if (unlikely(err))
		goto err_napi_del;

1980 1981 1982 1983 1984 1985 1986
	if (umem) {
		mlx5e_build_xsk_param(umem, &xsk);
		err = mlx5e_open_xsk(priv, params, &xsk, umem, c);
		if (unlikely(err))
			goto err_close_queues;
	}

1987 1988 1989 1990
	*cp = c;

	return 0;

1991 1992 1993
err_close_queues:
	mlx5e_close_queues(c);

1994 1995
err_napi_del:
	netif_napi_del(&c->napi);
1996 1997 1998
	mlx5e_free_xps_cpumask(c);

err_free_channel:
1999
	kvfree(c);
2000 2001 2002 2003

	return err;
}

2004 2005 2006 2007 2008 2009
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
2010
	mlx5e_activate_icosq(&c->icosq);
2011
	mlx5e_activate_rq(&c->rq);
2012
	netif_set_xps_queue(c->netdev, c->xps_cpumask, c->ix);
2013 2014 2015

	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_activate_xsk(c);
2016 2017 2018 2019 2020 2021
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

2022 2023 2024
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_deactivate_xsk(c);

2025
	mlx5e_deactivate_rq(&c->rq);
2026
	mlx5e_deactivate_icosq(&c->icosq);
2027 2028 2029 2030
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2031 2032
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2033 2034
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_close_xsk(c);
2035
	mlx5e_close_queues(c);
2036
	netif_napi_del(&c->napi);
2037
	mlx5e_free_xps_cpumask(c);
E
Eric Dumazet 已提交
2038

2039
	kvfree(c);
2040 2041
}

2042 2043 2044 2045
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
2046
				      struct mlx5e_xsk_param *xsk,
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

2059
	if (mlx5e_rx_is_linear_skb(params, xsk)) {
2060 2061
		int frag_stride;

2062
		frag_stride = mlx5e_rx_get_linear_frag_sz(params, xsk);
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2113 2114 2115 2116 2117 2118 2119
static u8 mlx5e_get_rq_log_wq_sz(void *rqc)
{
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	return MLX5_GET(wq, wq, log_wq_sz);
}

2120 2121 2122 2123
void mlx5e_build_rq_param(struct mlx5e_priv *priv,
			  struct mlx5e_params *params,
			  struct mlx5e_xsk_param *xsk,
			  struct mlx5e_rq_param *param)
2124
{
2125
	struct mlx5_core_dev *mdev = priv->mdev;
2126 2127
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2128
	int ndsegs = 1;
2129

2130
	switch (params->rq_wq_type) {
2131
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2132
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2133
			 mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk) -
2134
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2135
		MLX5_SET(wq, wq, log_wqe_stride_size,
2136
			 mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk) -
2137
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2138
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params, xsk));
2139
		break;
2140
	default: /* MLX5_WQ_TYPE_CYCLIC */
2141
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2142
		mlx5e_build_rq_frags_info(mdev, params, xsk, &param->frags_info);
2143
		ndsegs = param->frags_info.num_frags;
2144 2145
	}

2146
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2147
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2148 2149
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2150
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2151
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2152
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2153
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2154

2155
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2156 2157
}

2158
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2159
				      struct mlx5e_rq_param *param)
2160
{
2161
	struct mlx5_core_dev *mdev = priv->mdev;
2162 2163 2164
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2165 2166 2167
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2168
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2169

2170
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2171 2172
}

2173 2174
void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
				 struct mlx5e_sq_param *param)
2175 2176 2177 2178 2179
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2180
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2181

2182
	param->wq.buf_numa_node = dev_to_node(priv->mdev->device);
T
Tariq Toukan 已提交
2183 2184 2185
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2186
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2187 2188 2189 2190
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);
2191
	bool allow_swp;
T
Tariq Toukan 已提交
2192

2193 2194
	allow_swp = mlx5_geneve_tx_allowed(priv->mdev) ||
		    !!MLX5_IPSEC_DEV(priv->mdev);
T
Tariq Toukan 已提交
2195
	mlx5e_build_sq_param_common(priv, param);
2196
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2197
	MLX5_SET(sqc, sqc, allow_swp, allow_swp);
2198 2199 2200 2201 2202 2203 2204
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2205
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2206 2207
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2208 2209
}

2210 2211 2212 2213
void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_xsk_param *xsk,
			     struct mlx5e_cq_param *param)
2214
{
2215
	struct mlx5_core_dev *mdev = priv->mdev;
2216
	void *cqc = param->cqc;
2217
	u8 log_cq_size;
2218

2219
	switch (params->rq_wq_type) {
2220
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2221 2222
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params, xsk) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);
2223
		break;
2224
	default: /* MLX5_WQ_TYPE_CYCLIC */
2225
		log_cq_size = params->log_rq_mtu_frames;
2226 2227 2228
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2229
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2230 2231 2232
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2233 2234

	mlx5e_build_common_cq_param(priv, param);
2235
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2236 2237
}

2238 2239 2240
void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_cq_param *param)
2241 2242 2243
{
	void *cqc = param->cqc;

2244
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2245 2246

	mlx5e_build_common_cq_param(priv, param);
2247
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2248 2249
}

2250 2251 2252
void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
			      u8 log_wq_size,
			      struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2253 2254 2255 2256 2257 2258
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2259

2260
	param->cq_period_mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2261 2262
}

2263 2264 2265
void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
			     u8 log_wq_size,
			     struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2266 2267 2268 2269 2270 2271 2272
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2273
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2274 2275
}

2276 2277 2278
void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_sq_param *param)
2279 2280 2281 2282 2283
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2284
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2285
	param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE);
2286 2287
}

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
static u8 mlx5e_build_icosq_log_wq_sz(struct mlx5e_params *params,
				      struct mlx5e_rq_param *rqp)
{
	switch (params->rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return order_base_2(MLX5E_UMR_WQEBBS) +
			mlx5e_get_rq_log_wq_sz(rqp->rqc);
	default: /* MLX5_WQ_TYPE_CYCLIC */
		return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
	}
}

2300 2301 2302
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2303
{
2304
	u8 icosq_log_wq_sz;
T
Tariq Toukan 已提交
2305

2306
	mlx5e_build_rq_param(priv, params, NULL, &cparam->rq);
2307 2308 2309

	icosq_log_wq_sz = mlx5e_build_icosq_log_wq_sz(params, &cparam->rq);

2310 2311 2312
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
2313
	mlx5e_build_rx_cq_param(priv, params, NULL, &cparam->rx_cq);
2314 2315
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2316 2317
}

2318 2319
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2320
{
2321
	struct mlx5e_channel_param *cparam;
2322
	int err = -ENOMEM;
2323 2324
	int i;

2325
	chs->num = chs->params.num_channels;
2326

2327
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2328
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2329 2330
	if (!chs->c || !cparam)
		goto err_free;
2331

2332
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2333
	for (i = 0; i < chs->num; i++) {
2334 2335 2336 2337 2338 2339
		struct xdp_umem *umem = NULL;

		if (chs->params.xdp_prog)
			umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, i);

		err = mlx5e_open_channel(priv, i, &chs->params, cparam, umem, &chs->c[i]);
2340 2341 2342 2343
		if (err)
			goto err_close_channels;
	}

2344
	mlx5e_health_channels_update(priv);
2345
	kvfree(cparam);
2346 2347 2348 2349
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2350
		mlx5e_close_channel(chs->c[i]);
2351

2352
err_free:
2353
	kfree(chs->c);
2354
	kvfree(cparam);
2355
	chs->num = 0;
2356 2357 2358
	return err;
}

2359
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2360 2361 2362
{
	int i;

2363 2364 2365 2366
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

2367 2368
#define MLX5E_RQ_WQES_TIMEOUT 20000 /* msecs */

2369 2370 2371 2372 2373
static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2374 2375 2376 2377
	for (i = 0; i < chs->num; i++) {
		int timeout = err ? 0 : MLX5E_RQ_WQES_TIMEOUT;

		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq, timeout);
2378 2379 2380 2381

		/* Don't wait on the XSK RQ, because the newer xdpsock sample
		 * doesn't provide any Fill Ring entries at the setup stage.
		 */
2382
	}
2383

2384
	return err ? -ETIMEDOUT : 0;
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2395
void mlx5e_close_channels(struct mlx5e_channels *chs)
2396 2397
{
	int i;
2398

2399 2400
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2401

2402 2403
	kfree(chs->c);
	chs->num = 0;
2404 2405
}

2406 2407
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2408 2409 2410 2411 2412
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2413
	u32 *in;
2414
	int i;
2415 2416

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2417
	in = kvzalloc(inlen, GFP_KERNEL);
2418 2419 2420 2421 2422 2423 2424 2425
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2426 2427
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2428

2429 2430 2431
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2432 2433

	kvfree(in);
T
Tariq Toukan 已提交
2434 2435 2436
	return err;
}

2437
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2438
{
2439 2440
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2441 2442
}

2443
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2444 2445
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2446
	int err;
2447

2448 2449 2450 2451
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2452 2453
}

2454
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
T
Tariq Toukan 已提交
2455 2456 2457 2458
{
	int err;
	int ix;

2459
	for (ix = 0; ix < priv->max_nch; ix++) {
2460 2461
		err = mlx5e_create_rqt(priv, 1 /*size */, &tirs[ix].rqt);
		if (unlikely(err))
T
Tariq Toukan 已提交
2462 2463 2464 2465 2466 2467
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2468
	mlx5_core_warn(priv->mdev, "create rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2469
	for (ix--; ix >= 0; ix--)
2470
		mlx5e_destroy_rqt(priv, &tirs[ix].rqt);
T
Tariq Toukan 已提交
2471

2472 2473 2474
	return err;
}

2475
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
2476 2477 2478
{
	int i;

2479
	for (i = 0; i < priv->max_nch; i++)
2480
		mlx5e_destroy_rqt(priv, &tirs[i].rqt);
2481 2482
}

2483 2484 2485 2486 2487 2488 2489
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2490
int mlx5e_bits_invert(unsigned long a, int size)
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2515
			ix = priv->rss_params.indirection_rqt[ix];
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2526 2527 2528 2529
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2530
	u32 *in;
2531 2532 2533
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2534
	in = kvzalloc(inlen, GFP_KERNEL);
2535 2536 2537 2538 2539 2540 2541
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2542
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2543
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2544 2545 2546 2547 2548

	kvfree(in);
	return err;
}

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2563
{
T
Tariq Toukan 已提交
2564 2565 2566
	u32 rqtn;
	int ix;

2567
	if (priv->indir_rqt.enabled) {
2568
		/* RSS RQ table */
2569
		rqtn = priv->indir_rqt.rqtn;
2570
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2571 2572
	}

2573
	for (ix = 0; ix < priv->max_nch; ix++) {
2574 2575
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2576 2577 2578
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2579 2580 2581
		};

		/* Direct RQ Tables */
2582 2583
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2584

2585
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2586
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2587
	}
2588 2589
}

2590 2591 2592 2593 2594
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2595 2596 2597
		{
			.rss = {
				.channels  = chs,
2598
				.hfunc     = priv->rss_params.hfunc,
2599 2600
			}
		},
2601 2602 2603 2604 2605 2606 2607 2608 2609
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2610 2611 2612
		{
			.rqn = priv->drop_rq.rqn,
		},
2613 2614 2615 2616 2617
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2666
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2667
{
2668
	if (!params->lro_en)
2669 2670 2671 2672 2673 2674 2675 2676
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2677
		 (MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2678
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2679 2680
}

2681
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2682
				    const struct mlx5e_tirc_config *ttconfig,
2683
				    void *tirc, bool inner)
2684
{
2685 2686
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2687

2688 2689
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2690 2691 2692 2693 2694 2695
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2696
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2697
	}
2698 2699 2700 2701 2702 2703
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2704 2705
}

2706 2707 2708 2709 2710 2711 2712 2713
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2714 2715 2716
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2717
	struct mlx5e_rss_params *rss = &priv->rss_params;
2718 2719
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2720
	struct mlx5e_tirc_config ttconfig;
2721 2722 2723 2724 2725 2726
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2727 2728 2729
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2730 2731 2732 2733 2734 2735 2736 2737
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2738 2739 2740
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2741 2742 2743 2744 2745
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2746
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2747 2748 2749 2750 2751 2752 2753
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2754
	int tt;
T
Tariq Toukan 已提交
2755
	int ix;
2756 2757

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2758
	in = kvzalloc(inlen, GFP_KERNEL);
2759 2760 2761 2762 2763 2764
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2765
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2766

T
Tariq Toukan 已提交
2767
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2768
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2769
					   inlen);
T
Tariq Toukan 已提交
2770
		if (err)
T
Tariq Toukan 已提交
2771
			goto free_in;
T
Tariq Toukan 已提交
2772
	}
2773

2774
	for (ix = 0; ix < priv->max_nch; ix++) {
T
Tariq Toukan 已提交
2775 2776 2777 2778 2779 2780 2781
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2782 2783 2784 2785 2786
	kvfree(in);

	return err;
}

2787 2788
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2789
{
2790
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2791 2792
	int err;

2793
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2794 2795 2796
	if (err)
		return err;

2797 2798 2799 2800
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2801

2802 2803
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2804 2805 2806
{
	u16 hw_mtu = 0;
	int err;
2807

2808 2809 2810 2811
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2812
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2813 2814
}

2815
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2816
{
2817
	struct mlx5e_params *params = &priv->channels.params;
2818
	struct net_device *netdev = priv->netdev;
2819
	struct mlx5_core_dev *mdev = priv->mdev;
2820 2821 2822
	u16 mtu;
	int err;

2823
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2824 2825
	if (err)
		return err;
2826

2827 2828
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2829
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2830
			    __func__, mtu, params->sw_mtu);
2831

2832
	params->sw_mtu = mtu;
2833 2834 2835
	return 0;
}

2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
void mlx5e_set_netdev_mtu_boundaries(struct mlx5e_priv *priv)
{
	struct mlx5e_params *params = &priv->channels.params;
	struct net_device *netdev   = priv->netdev;
	struct mlx5_core_dev *mdev  = priv->mdev;
	u16 max_mtu;

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;

	mlx5_query_port_max_mtu(mdev, &max_mtu, 1);
	netdev->max_mtu = min_t(unsigned int, MLX5E_HW2SW_MTU(params, max_mtu),
				ETH_MAX_MTU);
}

2851 2852 2853
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2854 2855
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2856 2857 2858 2859 2860 2861 2862 2863 2864
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2865 2866 2867
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2868
	for (tc = 0; tc < ntc; tc++)
2869
		netdev_set_tc_queue(netdev, tc, nch, 0);
2870 2871
}

2872
static void mlx5e_build_txq_maps(struct mlx5e_priv *priv)
2873
{
2874
	int i, ch;
2875

2876
	ch = priv->channels.num;
2877

2878 2879 2880 2881 2882 2883
	for (i = 0; i < ch; i++) {
		int tc;

		for (tc = 0; tc < priv->channels.params.num_tc; tc++) {
			struct mlx5e_channel *c = priv->channels.c[i];
			struct mlx5e_txqsq *sq = &c->sq[tc];
2884 2885

			priv->txq2sq[sq->txq_ix] = sq;
2886
			priv->channel_tc2realtxq[i][tc] = i + tc * ch;
2887 2888 2889 2890
		}
	}
}

2891
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2892
{
2893
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
2894
	int num_rxqs = priv->channels.num * priv->profile->rq_groups;
2895 2896 2897
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2898
	netif_set_real_num_tx_queues(netdev, num_txqs);
2899
	netif_set_real_num_rx_queues(netdev, num_rxqs);
2900

2901
	mlx5e_build_txq_maps(priv);
2902
	mlx5e_activate_channels(&priv->channels);
2903
	mlx5e_xdp_tx_enable(priv);
2904
	netif_tx_start_all_queues(priv->netdev);
2905

2906
	if (mlx5e_is_vport_rep(priv))
2907 2908
		mlx5e_add_sqs_fwd_rules(priv);

2909
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2910
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2911 2912

	mlx5e_xsk_redirect_rqts_to_channels(priv, &priv->channels);
2913 2914
}

2915
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2916
{
2917 2918
	mlx5e_xsk_redirect_rqts_to_drop(priv, &priv->channels);

2919 2920
	mlx5e_redirect_rqts_to_drop(priv);

2921
	if (mlx5e_is_vport_rep(priv))
2922 2923
		mlx5e_remove_sqs_fwd_rules(priv);

2924 2925 2926 2927 2928
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2929
	mlx5e_xdp_tx_disable(priv);
2930 2931 2932
	mlx5e_deactivate_channels(&priv->channels);
}

2933 2934 2935
static void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				       struct mlx5e_channels *new_chs,
				       mlx5e_fp_hw_modify hw_modify)
2936 2937 2938
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2939
	int carrier_ok;
2940

2941 2942
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2943
	carrier_ok = netif_carrier_ok(netdev);
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2954 2955 2956 2957
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2958
	priv->profile->update_rx(priv);
2959 2960
	mlx5e_activate_priv_channels(priv);

2961 2962 2963
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2964 2965
}

2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
int mlx5e_safe_switch_channels(struct mlx5e_priv *priv,
			       struct mlx5e_channels *new_chs,
			       mlx5e_fp_hw_modify hw_modify)
{
	int err;

	err = mlx5e_open_channels(priv, new_chs);
	if (err)
		return err;

	mlx5e_switch_priv_channels(priv, new_chs, hw_modify);
	return 0;
}

2980 2981 2982 2983 2984 2985 2986 2987
int mlx5e_safe_reopen_channels(struct mlx5e_priv *priv)
{
	struct mlx5e_channels new_channels = {};

	new_channels.params = priv->channels.params;
	return mlx5e_safe_switch_channels(priv, &new_channels, NULL);
}

2988
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2989 2990 2991 2992 2993
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2994 2995 2996 2997 2998 2999 3000
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

3001
	err = mlx5e_open_channels(priv, &priv->channels);
3002
	if (err)
3003
		goto err_clear_state_opened_flag;
3004

3005
	priv->profile->update_rx(priv);
3006
	mlx5e_activate_priv_channels(priv);
3007 3008
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
3009

3010
	mlx5e_queue_update_stats(priv);
3011
	return 0;
3012 3013 3014 3015

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
3016 3017
}

3018
int mlx5e_open(struct net_device *netdev)
3019 3020 3021 3022 3023 3024
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
3025 3026
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
3027 3028
	mutex_unlock(&priv->state_lock);

3029
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
3030 3031
		udp_tunnel_get_rx_info(netdev);

3032 3033 3034 3035 3036 3037 3038
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3039 3040 3041 3042 3043 3044
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3045 3046 3047
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3048 3049
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3050 3051 3052 3053

	return 0;
}

3054
int mlx5e_close(struct net_device *netdev)
3055 3056 3057 3058
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3059 3060 3061
	if (!netif_device_present(netdev))
		return -ENODEV;

3062
	mutex_lock(&priv->state_lock);
3063
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3064 3065 3066 3067 3068 3069
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3070
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3071 3072
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3073 3074 3075 3076 3077 3078 3079
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3080 3081
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3082 3083 3084
	if (err)
		return err;

3085 3086 3087
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3088
	rq->mdev = mdev;
3089 3090 3091 3092

	return 0;
}

3093
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3094 3095
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3096
{
3097 3098
	param->wq.buf_numa_node = dev_to_node(mdev->device);
	param->wq.db_numa_node  = dev_to_node(mdev->device);
3099

3100
	return mlx5e_alloc_cq_common(mdev, param, cq);
3101 3102
}

3103 3104
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3105
{
3106
	struct mlx5_core_dev *mdev = priv->mdev;
3107 3108 3109
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3110 3111
	int err;

3112
	mlx5e_build_drop_rq_param(priv, &rq_param);
3113

3114
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3115 3116 3117
	if (err)
		return err;

3118
	err = mlx5e_create_cq(cq, &cq_param);
3119
	if (err)
3120
		goto err_free_cq;
3121

3122
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3123
	if (err)
3124
		goto err_destroy_cq;
3125

3126
	err = mlx5e_create_rq(drop_rq, &rq_param);
3127
	if (err)
3128
		goto err_free_rq;
3129

3130 3131 3132 3133
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3134 3135
	return 0;

3136
err_free_rq:
3137
	mlx5e_free_rq(drop_rq);
3138 3139

err_destroy_cq:
3140
	mlx5e_destroy_cq(cq);
3141

3142
err_free_cq:
3143
	mlx5e_free_cq(cq);
3144

3145 3146 3147
	return err;
}

3148
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3149
{
3150 3151 3152 3153
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3154 3155
}

3156
int mlx5e_create_tis(struct mlx5_core_dev *mdev, void *in, u32 *tisn)
3157 3158 3159
{
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3160
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3161

3162 3163 3164
	if (MLX5_GET(tisc, tisc, tls_en))
		MLX5_SET(tisc, tisc, pd, mdev->mlx5e_res.pdn);

3165 3166 3167
	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3168
	return mlx5_core_create_tis(mdev, in, MLX5_ST_SZ_BYTES(create_tis_in), tisn);
3169 3170
}

3171
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3172
{
3173
	mlx5_core_destroy_tis(mdev, tisn);
3174 3175
}

3176 3177
void mlx5e_destroy_tises(struct mlx5e_priv *priv)
{
3178
	int tc, i;
3179

3180 3181 3182 3183 3184 3185 3186 3187
	for (i = 0; i < mlx5e_get_num_lag_ports(priv->mdev); i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			mlx5e_destroy_tis(priv->mdev, priv->tisn[i][tc]);
}

static bool mlx5e_lag_should_assign_affinity(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, lag_tx_port_affinity) && mlx5e_get_num_lag_ports(mdev) > 1;
3188 3189
}

3190
int mlx5e_create_tises(struct mlx5e_priv *priv)
3191
{
3192
	int tc, i;
3193 3194
	int err;

3195 3196 3197 3198
	for (i = 0; i < mlx5e_get_num_lag_ports(priv->mdev); i++) {
		for (tc = 0; tc < priv->profile->max_tc; tc++) {
			u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
			void *tisc;
3199

3200
			tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
3201

3202
			MLX5_SET(tisc, tisc, prio, tc << 1);
3203

3204 3205 3206 3207 3208 3209 3210
			if (mlx5e_lag_should_assign_affinity(priv->mdev))
				MLX5_SET(tisc, tisc, lag_tx_port_affinity, i + 1);

			err = mlx5e_create_tis(priv->mdev, in, &priv->tisn[i][tc]);
			if (err)
				goto err_close_tises;
		}
3211 3212 3213 3214 3215
	}

	return 0;

err_close_tises:
3216 3217 3218 3219 3220
	for (; i >= 0; i--) {
		for (tc--; tc >= 0; tc--)
			mlx5e_destroy_tis(priv->mdev, priv->tisn[i][tc]);
		tc = priv->profile->max_tc;
	}
3221 3222 3223 3224

	return err;
}

3225
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3226
{
3227
	mlx5e_destroy_tises(priv);
3228 3229
}

3230 3231
static void mlx5e_build_indir_tir_ctx_common(struct mlx5e_priv *priv,
					     u32 rqtn, u32 *tirc)
3232
{
3233
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3234 3235
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
3236 3237
	MLX5_SET(tirc, tirc, tunneled_offload_en,
		 priv->channels.params.tunneled_offload_en);
3238

3239
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3240
}
3241

3242 3243 3244 3245 3246
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
3247
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3248
				       &tirc_default_config[tt], tirc, false);
3249 3250
}

3251
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3252
{
3253
	mlx5e_build_indir_tir_ctx_common(priv, rqtn, tirc);
T
Tariq Toukan 已提交
3254 3255 3256
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3257 3258 3259 3260 3261 3262 3263 3264 3265
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
				       &tirc_default_config[tt], tirc, true);
}

3266
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3267
{
3268
	struct mlx5e_tir *tir;
3269 3270
	void *tirc;
	int inlen;
3271
	int i = 0;
3272
	int err;
T
Tariq Toukan 已提交
3273 3274
	u32 *in;
	int tt;
3275 3276

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3277
	in = kvzalloc(inlen, GFP_KERNEL);
3278 3279 3280
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3281 3282
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3283
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3284
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3285
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3286
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3287 3288 3289 3290
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3291 3292
	}

3293
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3309 3310 3311 3312
	kvfree(in);

	return 0;

3313 3314 3315 3316
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3317 3318 3319 3320 3321 3322 3323 3324
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3325
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3326 3327 3328 3329
{
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
3330
	int err = 0;
3331 3332 3333 3334
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3335
	in = kvzalloc(inlen, GFP_KERNEL);
3336 3337 3338
	if (!in)
		return -ENOMEM;

3339
	for (ix = 0; ix < priv->max_nch; ix++) {
T
Tariq Toukan 已提交
3340
		memset(in, 0, inlen);
3341
		tir = &tirs[ix];
T
Tariq Toukan 已提交
3342
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3343
		mlx5e_build_direct_tir_ctx(priv, tir->rqt.rqtn, tirc);
3344
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3345
		if (unlikely(err))
T
Tariq Toukan 已提交
3346 3347 3348
			goto err_destroy_ch_tirs;
	}

3349
	goto out;
3350

T
Tariq Toukan 已提交
3351
err_destroy_ch_tirs:
3352
	mlx5_core_warn(priv->mdev, "create tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3353
	for (ix--; ix >= 0; ix--)
3354
		mlx5e_destroy_tir(priv->mdev, &tirs[ix]);
T
Tariq Toukan 已提交
3355

3356
out:
T
Tariq Toukan 已提交
3357
	kvfree(in);
3358 3359 3360 3361

	return err;
}

3362
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3363 3364 3365
{
	int i;

T
Tariq Toukan 已提交
3366
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3367
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3368

3369
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3370 3371 3372 3373
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3374 3375
}

3376
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3377 3378 3379
{
	int i;

3380
	for (i = 0; i < priv->max_nch; i++)
3381
		mlx5e_destroy_tir(priv->mdev, &tirs[i]);
3382 3383
}

3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3398
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3399 3400 3401 3402
{
	int err = 0;
	int i;

3403 3404
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3405 3406 3407 3408 3409 3410 3411
		if (err)
			return err;
	}

	return 0;
}

3412
static int mlx5e_setup_tc_mqprio(struct mlx5e_priv *priv,
3413
				 struct tc_mqprio_qopt *mqprio)
3414
{
S
Saeed Mahameed 已提交
3415
	struct mlx5e_channels new_channels = {};
3416
	u8 tc = mqprio->num_tc;
3417 3418
	int err = 0;

3419 3420
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3421 3422 3423 3424 3425
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3426 3427
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3428

S
Saeed Mahameed 已提交
3429
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3430 3431 3432
		priv->channels.params = new_channels.params;
		goto out;
	}
3433

3434
	err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3435 3436
	if (err)
		goto out;
3437

3438 3439
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
S
Saeed Mahameed 已提交
3440
out:
3441 3442 3443 3444
	mutex_unlock(&priv->state_lock);
	return err;
}

3445
#ifdef CONFIG_MLX5_ESWITCH
3446
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3447
				     struct flow_cls_offload *cls_flower,
3448
				     unsigned long flags)
3449
{
3450
	switch (cls_flower->command) {
3451
	case FLOW_CLS_REPLACE:
3452 3453
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3454
	case FLOW_CLS_DESTROY:
3455 3456
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3457
	case FLOW_CLS_STATS:
3458 3459
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3460
	default:
3461
		return -EOPNOTSUPP;
3462 3463
	}
}
3464

3465 3466
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3467
{
3468
	unsigned long flags = MLX5_TC_FLAG(INGRESS) | MLX5_TC_FLAG(NIC_OFFLOAD);
3469 3470 3471 3472
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3473
		return mlx5e_setup_tc_cls_flower(priv, type_data, flags);
3474 3475 3476 3477
	default:
		return -EOPNOTSUPP;
	}
}
3478
#endif
3479

3480 3481
static LIST_HEAD(mlx5e_block_cb_list);

3482 3483
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3484
{
3485 3486
	struct mlx5e_priv *priv = netdev_priv(dev);

3487
	switch (type) {
3488
#ifdef CONFIG_MLX5_ESWITCH
3489 3490 3491
	case TC_SETUP_BLOCK: {
		struct flow_block_offload *f = type_data;

3492
		f->unlocked_driver_cb = true;
3493 3494
		return flow_block_cb_setup_simple(type_data,
						  &mlx5e_block_cb_list,
3495 3496
						  mlx5e_setup_tc_block_cb,
						  priv, priv, true);
3497
	}
3498
#endif
3499
	case TC_SETUP_QDISC_MQPRIO:
3500
		return mlx5e_setup_tc_mqprio(priv, type_data);
3501 3502 3503
	default:
		return -EOPNOTSUPP;
	}
3504 3505
}

3506
void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s)
3507 3508 3509
{
	int i;

3510
	for (i = 0; i < priv->max_nch; i++) {
3511
		struct mlx5e_channel_stats *channel_stats = &priv->channel_stats[i];
3512
		struct mlx5e_rq_stats *xskrq_stats = &channel_stats->xskrq;
3513 3514 3515
		struct mlx5e_rq_stats *rq_stats = &channel_stats->rq;
		int j;

3516 3517
		s->rx_packets   += rq_stats->packets + xskrq_stats->packets;
		s->rx_bytes     += rq_stats->bytes + xskrq_stats->bytes;
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528

		for (j = 0; j < priv->max_opened_tc; j++) {
			struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];

			s->tx_packets    += sq_stats->packets;
			s->tx_bytes      += sq_stats->bytes;
			s->tx_dropped    += sq_stats->dropped;
		}
	}
}

3529
void
3530 3531 3532 3533
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3534
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3535

3536 3537 3538 3539
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3540

3541 3542 3543 3544 3545 3546
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3547
		mlx5e_fold_sw_stats64(priv, stats);
3548
	}
3549 3550 3551 3552

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3553 3554 3555
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3556
	stats->rx_crc_errors =
3557 3558 3559
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3560 3561 3562 3563 3564 3565 3566
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3567 3568
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3569 3570 3571 3572 3573 3574
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3575
	queue_work(priv->wq, &priv->set_rx_mode_work);
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3590
	queue_work(priv->wq, &priv->set_rx_mode_work);
3591 3592 3593 3594

	return 0;
}

3595
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3596 3597
	do {						\
		if (enable)				\
3598
			*features |= feature;		\
3599
		else					\
3600
			*features &= ~feature;		\
3601 3602 3603 3604 3605
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3606 3607
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3608
	struct mlx5_core_dev *mdev = priv->mdev;
3609
	struct mlx5e_channels new_channels = {};
3610
	struct mlx5e_params *old_params;
3611 3612
	int err = 0;
	bool reset;
3613 3614 3615

	mutex_lock(&priv->state_lock);

3616 3617 3618 3619 3620 3621 3622
	if (enable && priv->xsk.refcnt) {
		netdev_warn(netdev, "LRO is incompatible with AF_XDP (%hu XSKs are active)\n",
			    priv->xsk.refcnt);
		err = -EINVAL;
		goto out;
	}

3623
	old_params = &priv->channels.params;
3624 3625 3626 3627 3628 3629
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3630
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3631

3632
	new_channels.params = *old_params;
3633 3634
	new_channels.params.lro_en = enable;

3635
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3636 3637
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params, NULL) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params, NULL))
3638 3639 3640
			reset = false;
	}

3641
	if (!reset) {
3642
		*old_params = new_channels.params;
3643 3644
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3645
	}
3646

3647
	err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
3648
out:
3649
	mutex_unlock(&priv->state_lock);
3650 3651 3652
	return err;
}

3653
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3654 3655 3656 3657
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3658
		mlx5e_enable_cvlan_filter(priv);
3659
	else
3660
		mlx5e_disable_cvlan_filter(priv);
3661 3662 3663 3664

	return 0;
}

3665
#ifdef CONFIG_MLX5_ESWITCH
3666 3667 3668
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3669

3670
	if (!enable && mlx5e_tc_num_filters(priv, MLX5_TC_FLAG(NIC_OFFLOAD))) {
3671 3672 3673 3674 3675
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3676 3677
	return 0;
}
3678
#endif
3679

3680 3681 3682 3683 3684 3685 3686 3687
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3705 3706 3707
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3708
	int err = 0;
3709 3710 3711

	mutex_lock(&priv->state_lock);

3712
	priv->channels.params.vlan_strip_disable = !enable;
3713 3714 3715 3716
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3717
	if (err)
3718
		priv->channels.params.vlan_strip_disable = enable;
3719

3720
unlock:
3721 3722 3723 3724 3725
	mutex_unlock(&priv->state_lock);

	return err;
}

3726
#ifdef CONFIG_MLX5_EN_ARFS
3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3741
static int mlx5e_handle_feature(struct net_device *netdev,
3742
				netdev_features_t *features,
3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3756 3757
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3758 3759 3760
		return err;
	}

3761
	MLX5E_SET_FEATURE(features, feature, enable);
3762 3763 3764
	return 0;
}

3765
int mlx5e_set_features(struct net_device *netdev, netdev_features_t features)
3766
{
3767
	netdev_features_t oper_features = netdev->features;
3768 3769 3770 3771
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3772

3773 3774
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3775
				    set_feature_cvlan_filter);
3776
#ifdef CONFIG_MLX5_ESWITCH
3777
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3778
#endif
3779 3780 3781
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3782
#ifdef CONFIG_MLX5_EN_ARFS
3783
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3784
#endif
3785

3786 3787 3788 3789 3790 3791
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3792 3793
}

3794 3795 3796 3797
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3798
	struct mlx5e_params *params;
3799 3800

	mutex_lock(&priv->state_lock);
3801
	params = &priv->channels.params;
3802 3803 3804 3805 3806
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3807
		if (!params->vlan_strip_disable)
3808 3809
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3810
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
3811
		if (features & NETIF_F_LRO) {
3812
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
3813 3814
			features &= ~NETIF_F_LRO;
		}
3815 3816
	}

3817 3818 3819 3820 3821 3822
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
		features &= ~NETIF_F_RXHASH;
		if (netdev->features & NETIF_F_RXHASH)
			netdev_warn(netdev, "Disabling rxhash, not supported when CQE compress is active\n");
	}

3823 3824 3825 3826 3827
	mutex_unlock(&priv->state_lock);

	return features;
}

3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
static bool mlx5e_xsk_validate_mtu(struct net_device *netdev,
				   struct mlx5e_channels *chs,
				   struct mlx5e_params *new_params,
				   struct mlx5_core_dev *mdev)
{
	u16 ix;

	for (ix = 0; ix < chs->params.num_channels; ix++) {
		struct xdp_umem *umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, ix);
		struct mlx5e_xsk_param xsk;

		if (!umem)
			continue;

		mlx5e_build_xsk_param(umem, &xsk);

		if (!mlx5e_validate_xsk_param(new_params, &xsk, mdev)) {
			u32 hr = mlx5e_get_linear_rq_headroom(new_params, &xsk);
			int max_mtu_frame, max_mtu_page, max_mtu;

			/* Two criteria must be met:
			 * 1. HW MTU + all headrooms <= XSK frame size.
			 * 2. Size of SKBs allocated on XDP_PASS <= PAGE_SIZE.
			 */
			max_mtu_frame = MLX5E_HW2SW_MTU(new_params, xsk.chunk_size - hr);
			max_mtu_page = mlx5e_xdp_max_mtu(new_params, &xsk);
			max_mtu = min(max_mtu_frame, max_mtu_page);

			netdev_err(netdev, "MTU %d is too big for an XSK running on channel %hu. Try MTU <= %d\n",
				   new_params->sw_mtu, ix, max_mtu);
			return false;
		}
	}

	return true;
}

3865 3866
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3867 3868
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3869
	struct mlx5e_channels new_channels = {};
3870
	struct mlx5e_params *params;
3871
	int err = 0;
3872
	bool reset;
3873 3874

	mutex_lock(&priv->state_lock);
3875

3876
	params = &priv->channels.params;
3877

3878
	reset = !params->lro_en;
3879
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3880

3881 3882 3883
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3884
	if (params->xdp_prog &&
3885
	    !mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
3886
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
3887
			   new_mtu, mlx5e_xdp_max_mtu(params, NULL));
3888 3889 3890 3891
		err = -EINVAL;
		goto out;
	}

3892 3893 3894
	if (priv->xsk.refcnt &&
	    !mlx5e_xsk_validate_mtu(netdev, &priv->channels,
				    &new_channels.params, priv->mdev)) {
3895 3896 3897 3898
		err = -EINVAL;
		goto out;
	}

3899
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3900 3901 3902 3903 3904 3905 3906 3907
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev,
							      &new_channels.params,
							      NULL);
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params, NULL);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params, NULL);

		/* If XSK is active, XSK RQs are linear. */
		is_linear |= priv->xsk.refcnt;
3908

3909
		/* Always reset in linear mode - hw_mtu is used in data path. */
3910
		reset = reset && (is_linear || (ppw_old != ppw_new));
3911 3912
	}

3913
	if (!reset) {
3914
		params->sw_mtu = new_mtu;
3915 3916
		if (set_mtu_cb)
			set_mtu_cb(priv);
3917
		netdev->mtu = params->sw_mtu;
3918 3919
		goto out;
	}
3920

3921
	err = mlx5e_safe_switch_channels(priv, &new_channels, set_mtu_cb);
3922
	if (err)
3923 3924
		goto out;

3925
	netdev->mtu = new_channels.params.sw_mtu;
3926

3927 3928
out:
	mutex_unlock(&priv->state_lock);
3929 3930 3931
	return err;
}

3932 3933 3934 3935 3936
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3937 3938 3939 3940 3941
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3942 3943
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
3981 3982
		if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
			netdev_warn(priv->netdev, "Disabling RX cqe compression\n");
3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

3999 4000 4001
	/* might need to fix some features */
	netdev_update_features(priv->netdev);

4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

4016 4017
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
4018 4019
	struct mlx5e_priv *priv = netdev_priv(dev);

4020 4021
	switch (cmd) {
	case SIOCSHWTSTAMP:
4022
		return mlx5e_hwstamp_set(priv, ifr);
4023
	case SIOCGHWTSTAMP:
4024
		return mlx5e_hwstamp_get(priv, ifr);
4025 4026 4027 4028 4029
	default:
		return -EOPNOTSUPP;
	}
}

4030
#ifdef CONFIG_MLX5_ESWITCH
4031
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
4032 4033 4034 4035 4036 4037 4038
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

4039 4040
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
4041 4042 4043 4044
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

4045 4046 4047
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

4048 4049 4050 4051
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

4052 4053 4054 4055 4056 4057 4058 4059
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

4060 4061 4062 4063 4064 4065 4066
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
4067

4068 4069
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
4070 4071 4072 4073 4074
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
4075
					   max_tx_rate, min_tx_rate);
4076 4077
}

4078 4079 4080
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
4081
	case MLX5_VPORT_ADMIN_STATE_DOWN:
4082
		return IFLA_VF_LINK_STATE_DISABLE;
4083
	case MLX5_VPORT_ADMIN_STATE_UP:
4084 4085 4086 4087 4088 4089 4090 4091 4092
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
4093
		return MLX5_VPORT_ADMIN_STATE_DOWN;
4094
	case IFLA_VF_LINK_STATE_ENABLE:
4095
		return MLX5_VPORT_ADMIN_STATE_UP;
4096
	}
4097
	return MLX5_VPORT_ADMIN_STATE_AUTO;
4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

4110 4111
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

4124 4125
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
4126 4127 4128 4129 4130 4131 4132
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4133
#endif
4134

4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4149
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4163
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4186
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4187 4188 4189
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4190 4191 4192
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4193
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4194 4195
		return;

4196
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4197 4198
}

4199
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4200 4201 4202
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4203 4204 4205
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4206
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4207 4208
		return;

4209
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4210 4211
}

4212 4213 4214
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4215
{
4216
	unsigned int offset = 0;
4217
	struct udphdr *udph;
4218 4219
	u8 proto;
	u16 port;
4220 4221 4222 4223 4224 4225

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4226
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4227 4228 4229 4230 4231
		break;
	default:
		goto out;
	}

4232 4233
	switch (proto) {
	case IPPROTO_GRE:
4234
		return features;
4235 4236
	case IPPROTO_IPIP:
	case IPPROTO_IPV6:
4237 4238 4239
		if (mlx5e_tunnel_proto_supported(priv->mdev, IPPROTO_IPIP))
			return features;
		break;
4240
	case IPPROTO_UDP:
4241 4242 4243
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4244
		/* Verify if UDP port is being offloaded by HW */
4245
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4246
			return features;
4247 4248 4249 4250 4251 4252

#if IS_ENABLED(CONFIG_GENEVE)
		/* Support Geneve offload for default UDP port */
		if (port == GENEVE_UDP_PORT && mlx5_geneve_tx_allowed(priv->mdev))
			return features;
#endif
4253
	}
4254 4255 4256 4257 4258 4259

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4260 4261 4262
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4263 4264 4265 4266 4267 4268
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4269 4270 4271 4272 4273
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4274 4275 4276
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4277
		return mlx5e_tunnel_features_check(priv, skb, features);
4278 4279 4280 4281

	return features;
}

4282
static void mlx5e_tx_timeout_work(struct work_struct *work)
4283
{
4284 4285
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
4286 4287 4288
	bool report_failed = false;
	int err;
	int i;
4289

4290 4291 4292 4293 4294
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4295

4296
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4297 4298
		struct netdev_queue *dev_queue =
			netdev_get_tx_queue(priv->netdev, i);
4299
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4300

4301
		if (!netif_xmit_stopped(dev_queue))
4302
			continue;
4303

4304
		if (mlx5e_reporter_tx_timeout(sq))
4305
			report_failed = true;
4306 4307
	}

4308
	if (!report_failed)
4309 4310
		goto unlock;

4311
	err = mlx5e_safe_reopen_channels(priv);
4312 4313
	if (err)
		netdev_err(priv->netdev,
4314
			   "mlx5e_safe_reopen_channels failed recovering from a tx_timeout, err(%d).\n",
4315 4316
			   err);

4317 4318 4319 4320 4321
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

4322
static void mlx5e_tx_timeout(struct net_device *dev, unsigned int txqueue)
4323 4324 4325 4326 4327
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4328 4329
}

4330
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4331 4332
{
	struct net_device *netdev = priv->netdev;
4333
	struct mlx5e_channels new_channels = {};
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4345 4346 4347
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

4348 4349 4350 4351
	/* No XSK params: AF_XDP can't be enabled yet at the point of setting
	 * the XDP program.
	 */
	if (!mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
4352
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
4353
			    new_channels.params.sw_mtu,
4354
			    mlx5e_xdp_max_mtu(&new_channels.params, NULL));
4355 4356 4357
		return -EINVAL;
	}

4358 4359 4360
	return 0;
}

4361 4362 4363 4364 4365
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4366
	int err = 0;
4367 4368 4369 4370
	int i;

	mutex_lock(&priv->state_lock);

4371
	if (prog) {
4372
		err = mlx5e_xdp_allowed(priv, prog);
4373 4374
		if (err)
			goto unlock;
4375 4376
	}

4377 4378
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4379
	reset = (!priv->channels.params.xdp_prog || !prog);
4380

4381
	if (was_opened && !reset)
4382 4383 4384
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4385
		bpf_prog_add(prog, priv->channels.num);
4386

4387 4388 4389 4390 4391 4392 4393 4394
	if (was_opened && reset) {
		struct mlx5e_channels new_channels = {};

		new_channels.params = priv->channels.params;
		new_channels.params.xdp_prog = prog;
		mlx5e_set_rq_type(priv->mdev, &new_channels.params);
		old_prog = priv->channels.params.xdp_prog;

4395
		err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
4396 4397 4398 4399 4400 4401 4402 4403 4404
		if (err)
			goto unlock;
	} else {
		/* exchange programs, extra prog reference we got from caller
		 * as long as we don't fail from this point onwards.
		 */
		old_prog = xchg(&priv->channels.params.xdp_prog, prog);
	}

4405 4406 4407
	if (old_prog)
		bpf_prog_put(old_prog);

4408
	if (!was_opened && reset) /* change RQ type according to priv->xdp_prog */
4409
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4410

4411
	if (!was_opened || reset)
4412 4413 4414 4415 4416
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4417 4418
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4419
		bool xsk_open = test_bit(MLX5E_CHANNEL_STATE_XSK, c->state);
4420

4421
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4422 4423
		if (xsk_open)
			clear_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4424 4425 4426 4427
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);
4428 4429 4430 4431 4432 4433 4434 4435
		if (old_prog)
			bpf_prog_put(old_prog);

		if (xsk_open) {
			old_prog = xchg(&c->xskrq.xdp_prog, prog);
			if (old_prog)
				bpf_prog_put(old_prog);
		}
4436

4437
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4438 4439
		if (xsk_open)
			set_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4440 4441 4442 4443 4444 4445 4446 4447 4448
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4449
static u32 mlx5e_xdp_query(struct net_device *dev)
4450 4451
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4452 4453
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4454

4455 4456 4457 4458 4459 4460 4461
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4462 4463
}

4464
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4465 4466 4467 4468 4469
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4470
		xdp->prog_id = mlx5e_xdp_query(dev);
4471
		return 0;
4472 4473 4474
	case XDP_SETUP_XSK_UMEM:
		return mlx5e_xsk_setup_umem(dev, xdp->xsk.umem,
					    xdp->xsk.queue_id);
4475 4476 4477 4478 4479
	default:
		return -EINVAL;
	}
}

4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534
#ifdef CONFIG_MLX5_ESWITCH
static int mlx5e_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				struct net_device *dev, u32 filter_mask,
				int nlflags)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 mode, setting;
	int err;

	err = mlx5_eswitch_get_vepa(mdev->priv.eswitch, &setting);
	if (err)
		return err;
	mode = setting ? BRIDGE_MODE_VEPA : BRIDGE_MODE_VEB;
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
				       mode,
				       0, 0, nlflags, filter_mask, NULL);
}

static int mlx5e_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
				u16 flags, struct netlink_ext_ack *extack)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	struct nlattr *attr, *br_spec;
	u16 mode = BRIDGE_MODE_UNDEF;
	u8 setting;
	int rem;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
	if (!br_spec)
		return -EINVAL;

	nla_for_each_nested(attr, br_spec, rem) {
		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

		mode = nla_get_u16(attr);
		if (mode > BRIDGE_MODE_VEPA)
			return -EINVAL;

		break;
	}

	if (mode == BRIDGE_MODE_UNDEF)
		return -EINVAL;

	setting = (mode == BRIDGE_MODE_VEPA) ?  1 : 0;
	return mlx5_eswitch_set_vepa(mdev->priv.eswitch, setting);
}
#endif

4535
const struct net_device_ops mlx5e_netdev_ops = {
4536 4537 4538
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4539
	.ndo_setup_tc            = mlx5e_setup_tc,
4540
	.ndo_select_queue        = mlx5e_select_queue,
4541 4542 4543
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4544 4545
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4546
	.ndo_set_features        = mlx5e_set_features,
4547
	.ndo_fix_features        = mlx5e_fix_features,
4548
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4549
	.ndo_do_ioctl            = mlx5e_ioctl,
4550
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4551 4552 4553
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4554
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4555
	.ndo_bpf		 = mlx5e_xdp,
4556
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4557
	.ndo_xsk_wakeup          = mlx5e_xsk_wakeup,
4558 4559 4560
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4561
#ifdef CONFIG_MLX5_ESWITCH
4562 4563 4564
	.ndo_bridge_setlink      = mlx5e_bridge_setlink,
	.ndo_bridge_getlink      = mlx5e_bridge_getlink,

4565
	/* SRIOV E-Switch NDOs */
4566 4567
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4568
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4569
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4570
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4571 4572 4573
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4574
#endif
4575 4576 4577 4578 4579
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4580
		return -EOPNOTSUPP;
4581 4582 4583 4584 4585
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4586 4587 4588 4589
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4590 4591
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4592
		return -EOPNOTSUPP;
4593
	}
4594 4595
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4596
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4597
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4598

4599 4600 4601
	return 0;
}

4602
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4603 4604 4605 4606 4607 4608 4609 4610
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4611
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4612
{
4613 4614
	u32 link_speed = 0;
	u32 pci_bw = 0;
4615

4616
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4617
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4618 4619 4620 4621 4622 4623 4624
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4625 4626
}

4627
static struct dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4628
{
4629
	struct dim_cq_moder moder;
4630 4631 4632 4633 4634 4635 4636 4637 4638

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4639

4640
static struct dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
4641
{
4642
	struct dim_cq_moder moder;
4643

4644 4645 4646
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4647
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4648 4649 4650 4651 4652 4653 4654 4655
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
4656 4657
		DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		DIM_CQ_PERIOD_MODE_START_FROM_EQE;
4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4669 4670 4671 4672 4673 4674

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4675 4676
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4677
	if (params->rx_dim_enabled) {
4678 4679 4680 4681 4682
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4683
	}
4684

4685
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4686 4687
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4688 4689
}

4690
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4702 4703 4704 4705 4706 4707 4708
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
4709 4710
	 *
	 * No XSK params: checking the availability of striding RQ in general.
4711 4712 4713
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
4714 4715
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ||
	     !mlx5e_rx_is_linear_skb(params, NULL)))
4716 4717 4718 4719 4720
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4721 4722
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4723
{
4724 4725
	enum mlx5e_traffic_types tt;

4726
	rss_params->hfunc = ETH_RSS_HASH_TOP;
4727 4728 4729 4730
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4731 4732 4733
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4734 4735
}

4736
void mlx5e_build_nic_params(struct mlx5e_priv *priv,
4737
			    struct mlx5e_xsk *xsk,
4738
			    struct mlx5e_rss_params *rss_params,
4739
			    struct mlx5e_params *params,
4740
			    u16 mtu)
4741
{
4742
	struct mlx5_core_dev *mdev = priv->mdev;
4743
	u8 rx_cq_period_mode;
4744

4745 4746
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4747 4748
	params->num_channels = min_t(unsigned int, MLX5E_MAX_NUM_CHANNELS / 2,
				     priv->max_nch);
4749
	params->num_tc       = 1;
4750

4751 4752
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4753 4754
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4755

4756 4757 4758 4759
	/* XDP SQ */
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE,
			MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe));

4760
	/* set CQE compression */
4761
	params->rx_cqe_compress_def = false;
4762
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4763
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4764
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4765

4766
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4767
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4768 4769

	/* RQ */
4770
	mlx5e_build_rq_params(mdev, params);
4771

4772
	/* HW LRO */
4773

4774
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4775 4776 4777
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		/* No XSK params: checking the availability of striding RQ in general. */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
4778
			params->lro_en = !slow_pci_heuristic(mdev);
4779
	}
4780
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4781

4782
	/* CQ moderation params */
4783
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4784 4785
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4786
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4787
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4788 4789
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4790

4791
	/* TX inline */
4792
	mlx5_query_min_inline(mdev, &params->tx_min_inline_mode);
4793

4794
	/* RSS */
4795
	mlx5e_build_rss_params(rss_params, params->num_channels);
4796 4797
	params->tunneled_offload_en =
		mlx5e_tunnel_inner_ft_supported(mdev);
4798 4799 4800

	/* AF_XDP */
	params->xsk = xsk;
4801
}
4802 4803 4804 4805 4806

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4807
	mlx5_query_mac_address(priv->mdev, netdev->dev_addr);
4808 4809 4810 4811 4812
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4813 4814
}

4815
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4816 4817 4818
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4819 4820
	bool fcs_supported;
	bool fcs_enabled;
4821

4822
	SET_NETDEV_DEV(netdev, mdev->device);
4823

4824 4825
	netdev->netdev_ops = &mlx5e_netdev_ops;

4826
#ifdef CONFIG_MLX5_CORE_EN_DCB
4827 4828
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4829
#endif
4830

4831 4832 4833 4834
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4835
	netdev->vlan_features    |= NETIF_F_SG;
4836
	netdev->vlan_features    |= NETIF_F_HW_CSUM;
4837 4838 4839 4840 4841 4842
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4843 4844 4845 4846 4847
	netdev->mpls_features    |= NETIF_F_SG;
	netdev->mpls_features    |= NETIF_F_HW_CSUM;
	netdev->mpls_features    |= NETIF_F_TSO;
	netdev->mpls_features    |= NETIF_F_TSO6;

4848 4849 4850
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4851 4852
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4853 4854 4855
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4856
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4857 4858
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4859
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4860

4861
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev) ||
4862
	    mlx5e_any_tunnel_proto_supported(mdev)) {
4863
		netdev->hw_enc_features |= NETIF_F_HW_CSUM;
4864 4865
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4866 4867 4868
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4869
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev)) {
4870 4871 4872 4873
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4874
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4875 4876
		netdev->vlan_features |= NETIF_F_GSO_UDP_TUNNEL |
					 NETIF_F_GSO_UDP_TUNNEL_CSUM;
4877 4878
	}

4879
	if (mlx5e_tunnel_proto_supported(mdev, IPPROTO_GRE)) {
4880 4881 4882 4883 4884 4885 4886 4887
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4888 4889 4890 4891 4892 4893 4894 4895 4896
	if (mlx5e_tunnel_proto_supported(mdev, IPPROTO_IPIP)) {
		netdev->hw_features |= NETIF_F_GSO_IPXIP4 |
				       NETIF_F_GSO_IPXIP6;
		netdev->hw_enc_features |= NETIF_F_GSO_IPXIP4 |
					   NETIF_F_GSO_IPXIP6;
		netdev->gso_partial_features |= NETIF_F_GSO_IPXIP4 |
						NETIF_F_GSO_IPXIP6;
	}

4897 4898 4899 4900 4901
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4902 4903 4904 4905 4906
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4907 4908 4909
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4910
	netdev->features          = netdev->hw_features;
4911
	if (!priv->channels.params.lro_en)
4912 4913
		netdev->features  &= ~NETIF_F_LRO;

4914 4915 4916
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4917 4918 4919
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4920 4921 4922 4923
	/* prefere CQE compression over rxhash */
	if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
		netdev->features &= ~NETIF_F_RXHASH;

4924 4925 4926 4927
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4928
	    FT_CAP(flow_table_modify)) {
4929
#ifdef CONFIG_MLX5_ESWITCH
4930
		netdev->hw_features      |= NETIF_F_HW_TC;
4931
#endif
4932
#ifdef CONFIG_MLX5_EN_ARFS
4933 4934 4935
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4936

4937
	netdev->features         |= NETIF_F_HIGHDMA;
4938
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4939 4940 4941 4942

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4943
	mlx5e_ipsec_build_netdev(priv);
4944
	mlx5e_tls_build_netdev(priv);
4945 4946
}

4947
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4948 4949 4950 4951 4952 4953 4954 4955 4956
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4957 4958 4959 4960 4961 4962

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4963 4964
}

4965
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4966
{
4967 4968
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4969

4970 4971
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4972 4973
}

4974 4975 4976 4977
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4978 4979
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4980
	struct mlx5e_rss_params *rss = &priv->rss_params;
4981
	int err;
4982

4983
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4984 4985 4986
	if (err)
		return err;

4987 4988
	mlx5e_build_nic_params(priv, &priv->xsk, rss, &priv->channels.params,
			       netdev->mtu);
4989 4990 4991

	mlx5e_timestamp_init(priv);

4992 4993 4994
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4995 4996 4997
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4998
	mlx5e_build_nic_netdev(netdev);
4999
	mlx5e_health_create_reporters(priv);
5000 5001

	return 0;
5002 5003 5004 5005
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
5006
	mlx5e_health_destroy_reporters(priv);
5007
	mlx5e_tls_cleanup(priv);
5008
	mlx5e_ipsec_cleanup(priv);
5009
	mlx5e_netdev_cleanup(priv->netdev, priv);
5010 5011 5012 5013 5014 5015 5016
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

5017 5018 5019 5020 5021 5022 5023 5024
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

5025 5026
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
5027
		goto err_close_drop_rq;
5028

5029
	err = mlx5e_create_direct_rqts(priv, priv->direct_tir);
5030
	if (err)
5031 5032
		goto err_destroy_indirect_rqts;

5033
	err = mlx5e_create_indirect_tirs(priv, true);
5034
	if (err)
5035 5036
		goto err_destroy_direct_rqts;

5037
	err = mlx5e_create_direct_tirs(priv, priv->direct_tir);
5038
	if (err)
5039 5040
		goto err_destroy_indirect_tirs;

5041 5042 5043 5044 5045 5046 5047 5048
	err = mlx5e_create_direct_rqts(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_direct_tirs;

	err = mlx5e_create_direct_tirs(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_xsk_rqts;

5049 5050 5051
	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
5052
		goto err_destroy_xsk_tirs;
5053 5054
	}

5055
	err = mlx5e_tc_nic_init(priv);
5056 5057 5058 5059 5060 5061 5062
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
5063 5064 5065 5066
err_destroy_xsk_tirs:
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
err_destroy_xsk_rqts:
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
5067
err_destroy_direct_tirs:
5068
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5069
err_destroy_indirect_tirs:
5070
	mlx5e_destroy_indirect_tirs(priv, true);
5071
err_destroy_direct_rqts:
5072
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5073 5074
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5075 5076 5077 5078
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
5079 5080 5081 5082 5083
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
5084
	mlx5e_tc_nic_cleanup(priv);
5085
	mlx5e_destroy_flow_steering(priv);
5086 5087 5088
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5089
	mlx5e_destroy_indirect_tirs(priv, true);
5090
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5091
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5092 5093
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
5107
	mlx5e_dcbnl_initialize(priv);
5108 5109 5110 5111 5112 5113 5114 5115
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
5116 5117 5118

	mlx5e_init_l2_addr(priv);

5119 5120 5121 5122
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

5123
	mlx5e_set_netdev_mtu_boundaries(priv);
5124
	mlx5e_set_dev_port_mtu(priv);
5125

5126 5127
	mlx5_lag_add(mdev, netdev);

5128
	mlx5e_enable_async_events(priv);
5129 5130
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
5131

5132
	mlx5e_hv_vhca_stats_create(priv);
5133 5134
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
5135 5136 5137
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5138 5139

	queue_work(priv->wq, &priv->set_rx_mode_work);
5140 5141 5142 5143 5144 5145

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
5146 5147 5148 5149
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
5150 5151
	struct mlx5_core_dev *mdev = priv->mdev;

5152 5153 5154 5155 5156
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

5157 5158 5159 5160 5161 5162
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

5163
	queue_work(priv->wq, &priv->set_rx_mode_work);
5164

5165
	mlx5e_hv_vhca_stats_destroy(priv);
5166 5167 5168
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

5169
	mlx5e_disable_async_events(priv);
5170
	mlx5_lag_remove(mdev);
5171 5172
}

5173 5174 5175 5176 5177
int mlx5e_update_nic_rx(struct mlx5e_priv *priv)
{
	return mlx5e_refresh_tirs(priv, false);
}

5178 5179 5180 5181 5182 5183 5184 5185 5186
static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
5187
	.update_rx	   = mlx5e_update_nic_rx,
5188
	.update_stats	   = mlx5e_update_ndo_stats,
5189
	.update_carrier	   = mlx5e_update_carrier,
5190 5191
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
5192
	.max_tc		   = MLX5E_MAX_NUM_TC,
5193
	.rq_groups	   = MLX5E_NUM_RQ_GROUPS(XSK),
5194 5195
	.stats_grps	   = mlx5e_nic_stats_grps,
	.stats_grps_num	   = mlx5e_nic_stats_grps_num,
5196 5197
};

5198 5199
/* mlx5e generic netdev management API (move to en_common.c) */

5200
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
5201 5202 5203 5204 5205
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
5206
{
5207 5208 5209 5210 5211 5212
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
5213
	priv->max_nch     = netdev->num_rx_queues / max_t(u8, profile->rq_groups, 1);
5214
	priv->max_opened_tc = 1;
5215

5216 5217 5218 5219
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
5220
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
5221

5222 5223 5224 5225
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

5226 5227 5228 5229
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
5230
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
5231 5232
#endif

5233 5234 5235 5236 5237 5238 5239 5240
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

5241 5242
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
5243
				       int nch,
5244
				       void *ppriv)
5245 5246
{
	struct net_device *netdev;
5247
	int err;
5248

5249
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5250
				    nch * profile->max_tc,
5251
				    nch * profile->rq_groups);
5252 5253 5254 5255 5256
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5257 5258 5259 5260 5261
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5262 5263 5264

	return netdev;

5265
err_free_netdev:
5266 5267 5268 5269 5270
	free_netdev(netdev);

	return NULL;
}

5271
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5272 5273
{
	const struct mlx5e_profile *profile;
5274
	int max_nch;
5275 5276 5277 5278
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5279

5280 5281 5282 5283 5284
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5285
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5286 5287 5288
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5289 5290
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5291
		goto out;
5292

5293 5294
	err = profile->init_rx(priv);
	if (err)
5295
		goto err_cleanup_tx;
5296

5297 5298
	if (profile->enable)
		profile->enable(priv);
5299

5300
	return 0;
5301

5302
err_cleanup_tx:
5303
	profile->cleanup_tx(priv);
5304

5305 5306
out:
	return err;
5307 5308
}

5309
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5310 5311 5312 5313 5314
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5315 5316 5317 5318
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5319 5320
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5321
	cancel_work_sync(&priv->update_stats_work);
5322 5323
}

5324 5325 5326 5327 5328 5329 5330 5331 5332 5333
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5350
	err = mlx5e_attach_netdev(priv);
5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

5364 5365 5366 5367 5368
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev)
		return;
#endif

5369 5370 5371
	if (!netif_device_present(netdev))
		return;

5372
	mlx5e_detach_netdev(priv);
5373 5374 5375
	mlx5e_destroy_mdev_resources(mdev);
}

5376 5377
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5378
	struct net_device *netdev;
5379 5380
	void *priv;
	int err;
5381
	int nch;
5382

5383 5384
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5385 5386
		return NULL;

5387 5388
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
5389
	    mlx5_eswitch_mode(mdev->priv.eswitch) == MLX5_ESWITCH_OFFLOADS) {
5390 5391 5392 5393 5394
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5395
	nch = mlx5e_get_max_num_channels(mdev);
5396
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5397 5398
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5399
		return NULL;
5400 5401
	}

5402
	dev_net_set(netdev, mlx5_core_net(mdev));
5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414
	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5415
	}
5416

5417 5418 5419
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5420 5421 5422 5423 5424
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5425
	mlx5e_destroy_netdev(priv);
5426
	return NULL;
5427 5428 5429 5430
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5431
	struct mlx5e_priv *priv;
5432

5433 5434 5435 5436 5437 5438 5439
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5440 5441 5442
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5443
	unregister_netdev(priv->netdev);
5444
	mlx5e_detach(mdev, vpriv);
5445
	mlx5e_destroy_netdev(priv);
5446 5447
}

5448
static struct mlx5_interface mlx5e_interface = {
5449 5450
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5451 5452
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5453 5454 5455 5456 5457
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5458
	mlx5e_ipsec_build_inverse_table();
5459
	mlx5e_build_ptys2ethtool_map();
5460 5461 5462 5463 5464 5465 5466
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}