en_main.c 128.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "lib/vxlan.h"
49
#include "lib/clock.h"
50
#include "en/port.h"
51
#include "en/xdp.h"
52 53

struct mlx5e_rq_param {
54 55
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
56
	struct mlx5e_rq_frags_info frags_info;
57 58 59 60 61 62 63 64 65 66 67
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
68
	u8                         cq_period_mode;
69 70 71 72 73
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
74
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
75
	struct mlx5e_sq_param      icosq;
76 77
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
78
	struct mlx5e_cq_param      icosq_cq;
79 80
};

81
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
82
{
83
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
84 85
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
86 87 88 89 90 91 92 93 94 95 96
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
97 98
}

99
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
100
{
101 102 103 104
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
105

106
	linear_rq_headroom += NET_IP_ALIGN;
107

108 109 110 111 112 113
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
114 115 116 117
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
118
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
119 120 121 122

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

123 124 125 126 127 128 129 130
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

131 132 133
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
134
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
135 136 137
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

138
	if (!mlx5e_rx_is_linear_skb(mdev, params))
139 140 141 142 143 144 145 146 147 148 149 150
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

151 152 153 154 155 156 157 158 159 160 161
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
162
{
163
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
164
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
165

166 167 168 169
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

170 171
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
172 173 174 175 176
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

177 178
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
179 180 181
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
182
	bool is_linear_skb;
183 184 185

	linear_rq_headroom += NET_IP_ALIGN;

186 187 188
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
189

190
	return is_linear_skb ? linear_rq_headroom : 0;
191 192
}

193
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
194
			       struct mlx5e_params *params)
195
{
196
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
197 198 199
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
200

201 202
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
203 204
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
205
		       BIT(params->log_rq_mtu_frames),
206
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
207
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
208 209
}

210 211 212 213
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
214 215
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
216
}
217

218
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
219
{
220 221
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
222
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
223
		MLX5_WQ_TYPE_CYCLIC;
224 225
}

226 227 228 229 230 231
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
232
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
233
					    0);
234

235 236
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
237
		netif_carrier_on(priv->netdev);
238 239
	} else {
		netdev_info(priv->netdev, "Link down\n");
240
		netif_carrier_off(priv->netdev);
241
	}
242 243 244 245 246 247 248 249 250
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
251 252
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
253 254 255
	mutex_unlock(&priv->state_lock);
}

256
void mlx5e_update_stats(struct mlx5e_priv *priv)
257
{
258
	int i;
259

260 261 262
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
263 264
}

265 266
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
267 268 269 270 271 272
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
273 274
}

275
void mlx5e_update_stats_work(struct work_struct *work)
276 277 278 279
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
280

281
	mutex_lock(&priv->state_lock);
282
	priv->profile->update_stats(priv);
283 284 285
	mutex_unlock(&priv->state_lock);
}

286 287
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
288
{
289 290
	struct mlx5e_priv *priv = vpriv;

291
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
292 293
		return;

294 295 296
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
297
		queue_work(priv->wq, &priv->update_carrier_work);
298 299 300 301 302 303 304 305
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
306
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
307 308 309 310
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
311
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
312
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
313 314
}

S
Saeed Mahameed 已提交
315 316
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
317
				       struct mlx5e_umr_wqe *wqe)
318 319 320
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
321
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
322 323 324 325 326 327

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

328
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
329
	ucseg->xlt_octowords =
330 331 332 333
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

334 335 336 337 338 339
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
340
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
341 342 343 344 345 346 347 348 349 350 351 352 353
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

354 355 356
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
357
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
358

359 360
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
361
				       GFP_KERNEL, cpu_to_node(c->cpu));
362
	if (!rq->mpwqe.info)
363
		return -ENOMEM;
364

365
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
366 367 368 369

	return 0;
}

370
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
371 372
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
373 374 375 376 377 378
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

379
	in = kvzalloc(inlen, GFP_KERNEL);
380 381 382 383 384 385 386 387 388
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
389
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
390 391 392

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
393
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
394 395
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
396
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
397

T
Tariq Toukan 已提交
398
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
399 400 401 402 403

	kvfree(in);
	return err;
}

404
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
405
{
406
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
407

408
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
409 410
}

411 412 413 414 415
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

456
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
457 458 459 460 461 462 463 464 465 466 467 468 469 470
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

471
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
472 473
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
474
			  struct mlx5e_rq *rq)
475
{
476
	struct page_pool_params pp_params = { 0 };
477
	struct mlx5_core_dev *mdev = c->mdev;
478
	void *rqc = rqp->rqc;
479
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
480
	u32 pool_size;
481 482 483 484
	int wq_sz;
	int err;
	int i;

485
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
486

487
	rq->wq_type = params->rq_wq_type;
488 489
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
490
	rq->tstamp  = c->tstamp;
491
	rq->clock   = &mdev->clock;
492 493
	rq->channel = c;
	rq->ix      = c->ix;
494
	rq->mdev    = mdev;
495
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
496

497
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
498 499 500 501 502
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
503

504 505
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
506 507
		goto err_rq_wq_destroy;

508
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
509
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
510
	pool_size = 1 << params->log_rq_mtu_frames;
511

512
	switch (rq->wq_type) {
513
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
514 515 516 517 518 519 520 521
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
522 523

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
524

525
		rq->post_wqes = mlx5e_post_rx_mpwqes;
526
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
527

528
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
529 530 531 532 533 534 535
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
536 537 538 539 540 541
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

542 543 544 545
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
546 547
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
548

549
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
550 551
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
552 553 554 555
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
556
			goto err_free;
557
		break;
558 559 560
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
561 562 563 564 565
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

566
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
567

568 569
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
570 571
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
572
				      GFP_KERNEL, cpu_to_node(c->cpu));
573 574
		if (!rq->wqe.frags) {
			err = -ENOMEM;
575
			goto err_free;
576
		}
577 578 579 580

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
581
		rq->post_wqes = mlx5e_post_rx_wqes;
582
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
583

584 585 586 587 588 589
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
590 591 592
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
593
			goto err_free;
594 595
		}

596 597 598
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
599
		rq->mkey_be = c->mkey_be;
600
	}
601

602
	/* Create a page_pool and register it with rxq */
603
	pp_params.order     = 0;
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
619
		goto err_free;
620
	}
621 622 623
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
624
		goto err_free;
625

626
	for (i = 0; i < wq_sz; i++) {
627
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
628
			struct mlx5e_rx_wqe_ll *wqe =
629
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
630 631
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
632
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
633

634 635 636
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
637
		} else {
638 639
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
655
		}
656 657
	}

658 659 660 661 662 663 664 665 666 667 668
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

669 670 671
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

672 673
	return 0;

674 675 676
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
677
		kvfree(rq->mpwqe.info);
678 679 680 681 682 683
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
684

685
err_rq_wq_destroy:
686 687
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
688
	xdp_rxq_info_unreg(&rq->xdp_rxq);
689 690
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
691 692 693 694 695
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

696
static void mlx5e_free_rq(struct mlx5e_rq *rq)
697
{
698 699
	int i;

700 701 702
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

703
	xdp_rxq_info_unreg(&rq->xdp_rxq);
704 705
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
706

707 708
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
709
		kvfree(rq->mpwqe.info);
710
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
711
		break;
712
	default: /* MLX5_WQ_TYPE_CYCLIC */
713 714
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
715 716
	}

717 718 719 720 721 722
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
723 724 725
	mlx5_wq_destroy(&rq->wq_ctrl);
}

726 727
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
728
{
729
	struct mlx5_core_dev *mdev = rq->mdev;
730 731 732 733 734 735 736 737 738

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
739
	in = kvzalloc(inlen, GFP_KERNEL);
740 741 742 743 744 745 746 747
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

748
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
749 750
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
751
						MLX5_ADAPTER_PAGE_SHIFT);
752 753
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

754 755
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
756

757
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
758 759 760 761 762 763

	kvfree(in);

	return err;
}

764 765
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
766
{
767
	struct mlx5_core_dev *mdev = rq->mdev;
768 769 770 771 772 773 774

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
775
	in = kvzalloc(inlen, GFP_KERNEL);
776 777 778 779 780 781 782 783
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

784
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
785 786 787 788 789 790

	kvfree(in);

	return err;
}

791 792 793 794 795 796 797 798 799 800 801 802
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
803
	in = kvzalloc(inlen, GFP_KERNEL);
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

822 823 824
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
825
	struct mlx5_core_dev *mdev = c->mdev;
826 827 828 829 830 831
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
832
	in = kvzalloc(inlen, GFP_KERNEL);
833 834 835 836 837 838
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
839 840
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
841 842 843 844 845 846 847 848 849 850
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

851
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
852
{
853
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
854 855
}

856
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
857
{
858
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
859
	struct mlx5e_channel *c = rq->channel;
860

861
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
862

863
	do {
864
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
865 866 867
			return 0;

		msleep(20);
868 869 870
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
871
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
872 873 874 875

	return -ETIMEDOUT;
}

876 877 878 879 880
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

881 882 883
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

884
		/* UMR WQE (if in progress) is always at wq->head */
885
		if (rq->mpwqe.umr_in_progress)
886
			rq->dealloc_wqe(rq, wq->head);
887 888

		while (!mlx5_wq_ll_is_empty(wq)) {
889
			struct mlx5e_rx_wqe_ll *wqe;
890 891 892 893 894 895 896 897 898

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
899
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
900

901 902
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
903
			rq->dealloc_wqe(rq, wqe_ix);
904
			mlx5_wq_cyc_pop(wq);
905
		}
906
	}
907

908 909
}

910
static int mlx5e_open_rq(struct mlx5e_channel *c,
911
			 struct mlx5e_params *params,
912 913 914 915 916
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

917
	err = mlx5e_alloc_rq(c, params, param, rq);
918 919 920
	if (err)
		return err;

921
	err = mlx5e_create_rq(rq, param);
922
	if (err)
923
		goto err_free_rq;
924

925
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
926
	if (err)
927
		goto err_destroy_rq;
928

929
	if (params->rx_dim_enabled)
930
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
931

932 933 934 935
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
936 937
err_free_rq:
	mlx5e_free_rq(rq);
938 939 940 941

	return err;
}

942 943 944
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
945
	struct mlx5_wq_cyc *wq = &sq->wq;
946 947
	struct mlx5e_tx_wqe *nopwqe;

948 949
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

950 951
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
952 953
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
954 955 956
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
957
{
958
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
959
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
960
}
961

962 963
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
964
	cancel_work_sync(&rq->dim.work);
965
	mlx5e_destroy_rq(rq);
966 967
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
968 969
}

S
Saeed Mahameed 已提交
970
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
971
{
972
	kvfree(sq->db.xdpi);
973 974
}

S
Saeed Mahameed 已提交
975
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
976 977 978
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

979 980 981
	sq->db.xdpi = kvzalloc_node(array_size(wq_sz, sizeof(*sq->db.xdpi)),
				    GFP_KERNEL, numa);
	if (!sq->db.xdpi) {
S
Saeed Mahameed 已提交
982
		mlx5e_free_xdpsq_db(sq);
983 984 985 986 987 988
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
989
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
990
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
991
			     struct mlx5e_sq_param *param,
992 993
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
994 995
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
996
	struct mlx5_core_dev *mdev = c->mdev;
997
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
998 999 1000 1001 1002 1003
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1004
	sq->min_inline_mode = params->tx_min_inline_mode;
1005
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1006 1007 1008
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1009

1010
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1011
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1012 1013
	if (err)
		return err;
1014
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1015

1016
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1035
{
1036
	kvfree(sq->db.ico_wqe);
1037 1038
}

S
Saeed Mahameed 已提交
1039
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1040 1041 1042
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1043 1044
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1045
				       GFP_KERNEL, numa);
1046 1047 1048 1049 1050 1051
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1052 1053 1054
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1055
{
S
Saeed Mahameed 已提交
1056
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1057
	struct mlx5_core_dev *mdev = c->mdev;
1058
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1059
	int err;
1060

S
Saeed Mahameed 已提交
1061 1062
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1063

1064
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1065
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1066 1067
	if (err)
		return err;
1068
	wq->db = &wq->db[MLX5_SND_DBR];
1069

1070
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1071 1072 1073
	if (err)
		goto err_sq_wq_destroy;

1074
	return 0;
S
Saeed Mahameed 已提交
1075 1076 1077 1078 1079

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1080 1081
}

S
Saeed Mahameed 已提交
1082
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1083
{
S
Saeed Mahameed 已提交
1084 1085
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1086 1087
}

S
Saeed Mahameed 已提交
1088
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1089
{
1090 1091
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1092 1093
}

S
Saeed Mahameed 已提交
1094
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1095
{
S
Saeed Mahameed 已提交
1096 1097 1098
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1099 1100
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1101
					GFP_KERNEL, numa);
1102 1103
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1104
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1105
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1106 1107
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1108
	}
S
Saeed Mahameed 已提交
1109 1110 1111 1112

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1113 1114
}

1115
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1116
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1117
			     int txq_ix,
1118
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1119
			     struct mlx5e_sq_param *param,
1120 1121
			     struct mlx5e_txqsq *sq,
			     int tc)
1122
{
S
Saeed Mahameed 已提交
1123
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1124
	struct mlx5_core_dev *mdev = c->mdev;
1125
	struct mlx5_wq_cyc *wq = &sq->wq;
1126 1127
	int err;

1128
	sq->pdev      = c->pdev;
1129
	sq->tstamp    = c->tstamp;
1130
	sq->clock     = &mdev->clock;
1131 1132
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1133
	sq->txq_ix    = txq_ix;
1134
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1135
	sq->min_inline_mode = params->tx_min_inline_mode;
1136
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1137
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1138 1139
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1140 1141
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1142

1143
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1144
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1145
	if (err)
1146
		return err;
1147
	wq->db    = &wq->db[MLX5_SND_DBR];
1148

1149
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1150
	if (err)
1151 1152
		goto err_sq_wq_destroy;

1153 1154 1155
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1156 1157 1158 1159 1160 1161 1162 1163
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1164
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1165
{
S
Saeed Mahameed 已提交
1166
	mlx5e_free_txqsq_db(sq);
1167 1168 1169
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1170 1171 1172 1173 1174 1175 1176 1177
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1178
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1179 1180 1181
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1182 1183 1184 1185 1186 1187 1188 1189
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1190
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1191
	in = kvzalloc(inlen, GFP_KERNEL);
1192 1193 1194 1195 1196 1197 1198
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1199 1200 1201
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1202 1203

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1204
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1205

1206
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1207
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1208 1209

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1210
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1211
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1212
					  MLX5_ADAPTER_PAGE_SHIFT);
1213
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1214

1215 1216
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1217

1218
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1219 1220 1221 1222 1223 1224

	kvfree(in);

	return err;
}

1225 1226 1227 1228 1229 1230 1231
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1232
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1233
			   struct mlx5e_modify_sq_param *p)
1234 1235 1236 1237 1238 1239 1240
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1241
	in = kvzalloc(inlen, GFP_KERNEL);
1242 1243 1244 1245 1246
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1247 1248 1249
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1250
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1251
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1252
	}
1253

1254
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1255 1256 1257 1258 1259 1260

	kvfree(in);

	return err;
}

1261
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1262
{
1263
	mlx5_core_destroy_sq(mdev, sqn);
1264 1265
}

1266
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1267 1268 1269
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1270
{
1271
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1272 1273
	int err;

1274
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1275 1276 1277 1278 1279
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1280
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1281
	if (err)
1282
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1283 1284 1285 1286

	return err;
}

1287 1288 1289
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1290
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1291
			    u32 tisn,
1292
			    int txq_ix,
1293
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1294
			    struct mlx5e_sq_param *param,
1295 1296
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1297 1298
{
	struct mlx5e_create_sq_param csp = {};
1299
	u32 tx_rate;
1300 1301
	int err;

1302
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1303 1304 1305
	if (err)
		return err;

1306
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1307
	csp.tis_lst_sz      = 1;
1308 1309 1310
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1311
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1312
	if (err)
S
Saeed Mahameed 已提交
1313
		goto err_free_txqsq;
1314

1315
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1316
	if (tx_rate)
1317
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1318

1319 1320 1321
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1322 1323
	return 0;

S
Saeed Mahameed 已提交
1324
err_free_txqsq:
1325
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1326
	mlx5e_free_txqsq(sq);
1327 1328 1329 1330

	return err;
}

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1341 1342
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1343
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1344
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1345 1346 1347 1348 1349
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1350 1351 1352 1353 1354 1355 1356
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1357
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1358
{
1359
	struct mlx5e_channel *c = sq->channel;
1360
	struct mlx5_wq_cyc *wq = &sq->wq;
1361

1362
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1363
	/* prevent netif_tx_wake_queue */
1364
	napi_synchronize(&c->napi);
1365

S
Saeed Mahameed 已提交
1366
	netif_tx_disable_queue(sq->txq);
1367

S
Saeed Mahameed 已提交
1368
	/* last doorbell out, godspeed .. */
1369 1370
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1371
		struct mlx5e_tx_wqe *nop;
1372

1373 1374 1375
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1376
	}
1377 1378 1379 1380 1381
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1382
	struct mlx5_core_dev *mdev = c->mdev;
1383
	struct mlx5_rate_limit rl = {0};
1384

1385
	mlx5e_destroy_sq(mdev, sq->sqn);
1386 1387 1388 1389
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1390 1391 1392 1393
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1490
	sq->stats->recover++;
1491 1492 1493 1494
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1495
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1496
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1497 1498 1499 1500 1501 1502
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1503
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1504 1505 1506 1507 1508
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1509
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1510
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1511
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1531
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1532 1533 1534 1535
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1536
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1537
			    struct mlx5e_sq_param *param,
1538 1539
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1540 1541 1542 1543 1544 1545 1546
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1547
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1548 1549 1550 1551
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1552
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1553 1554 1555
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1556 1557
	if (is_redirect)
		set_bit(MLX5E_SQ_STATE_REDIRECT, &sq->state);
S
Saeed Mahameed 已提交
1558
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1559
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1598
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1599 1600
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1601 1602
}

1603 1604 1605
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1606 1607 1608
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1609
	unsigned int irqn;
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1636
	cq->mdev = mdev;
1637 1638 1639 1640

	return 0;
}

1641 1642 1643 1644 1645 1646 1647
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1648 1649
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1660
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1661
{
1662
	mlx5_wq_destroy(&cq->wq_ctrl);
1663 1664
}

1665
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1666
{
1667
	struct mlx5_core_dev *mdev = cq->mdev;
1668 1669 1670 1671 1672
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1673
	unsigned int irqn_not_used;
1674 1675 1676 1677
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1678
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1679
	in = kvzalloc(inlen, GFP_KERNEL);
1680 1681 1682 1683 1684 1685 1686
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1687
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1688
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1689 1690 1691

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1692
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1693
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1694
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1695
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1696
					    MLX5_ADAPTER_PAGE_SHIFT);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1711
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1712
{
1713
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1714 1715 1716
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1717
			 struct net_dim_cq_moder moder,
1718
			 struct mlx5e_cq_param *param,
1719
			 struct mlx5e_cq *cq)
1720
{
1721
	struct mlx5_core_dev *mdev = c->mdev;
1722 1723
	int err;

1724
	err = mlx5e_alloc_cq(c, param, cq);
1725 1726 1727
	if (err)
		return err;

1728
	err = mlx5e_create_cq(cq, param);
1729
	if (err)
1730
		goto err_free_cq;
1731

1732
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1733
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1734 1735
	return 0;

1736 1737
err_free_cq:
	mlx5e_free_cq(cq);
1738 1739 1740 1741 1742 1743 1744

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1745
	mlx5e_free_cq(cq);
1746 1747
}

1748 1749 1750 1751 1752
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1753
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1754
			     struct mlx5e_params *params,
1755 1756 1757 1758 1759 1760
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1761 1762
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1785
			  struct mlx5e_params *params,
1786 1787
			  struct mlx5e_channel_param *cparam)
{
1788 1789
	struct mlx5e_priv *priv = c->priv;
	int err, tc, max_nch = priv->profile->max_nch(priv->mdev);
1790

1791
	for (tc = 0; tc < params->num_tc; tc++) {
1792
		int txq_ix = c->ix + tc * max_nch;
1793

1794
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1795
				       params, &cparam->sq, &c->sq[tc], tc);
1796 1797 1798 1799 1800 1801 1802 1803
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1804
		mlx5e_close_txqsq(&c->sq[tc]);
1805 1806 1807 1808 1809 1810 1811 1812 1813

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1814
		mlx5e_close_txqsq(&c->sq[tc]);
1815 1816
}

1817
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1818
				struct mlx5e_txqsq *sq, u32 rate)
1819 1820 1821
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1822
	struct mlx5e_modify_sq_param msp = {0};
1823
	struct mlx5_rate_limit rl = {0};
1824 1825 1826 1827 1828 1829 1830
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1831 1832
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1833
		/* remove current rl index to free space to next ones */
1834 1835
		mlx5_rl_remove_rate(mdev, &rl);
	}
1836 1837 1838 1839

	sq->rate_limit = 0;

	if (rate) {
1840 1841
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1842 1843 1844 1845 1846 1847 1848
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1849 1850 1851 1852
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1853
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1854 1855 1856 1857 1858
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1859
			mlx5_rl_remove_rate(mdev, &rl);
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1871
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1898
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1899
			      struct mlx5e_params *params,
1900 1901 1902
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1903
	struct net_dim_cq_moder icocq_moder = {0, 0};
1904
	struct net_device *netdev = priv->netdev;
1905
	int cpu = mlx5e_get_cpu(priv, ix);
1906
	struct mlx5e_channel *c;
1907
	unsigned int irq;
1908
	int err;
1909
	int eqn;
1910

1911
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1912 1913 1914 1915
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1916 1917
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1918
	c->ix       = ix;
1919
	c->cpu      = cpu;
1920 1921
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1922
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1923 1924
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1925
	c->stats    = &priv->channel_stats[ix].ch;
1926

1927 1928 1929
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1930 1931
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1932
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1933 1934 1935
	if (err)
		goto err_napi_del;

1936
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1937 1938 1939
	if (err)
		goto err_close_icosq_cq;

1940
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1941 1942 1943
	if (err)
		goto err_close_tx_cqs;

1944 1945 1946 1947
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1948
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1949 1950
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1951 1952 1953
	if (err)
		goto err_close_rx_cq;

1954 1955
	napi_enable(&c->napi);

1956
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1957 1958 1959
	if (err)
		goto err_disable_napi;

1960
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1961 1962 1963
	if (err)
		goto err_close_icosq;

1964
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
1965 1966
	if (err)
		goto err_close_sqs;
1967

1968
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1969
	if (err)
1970
		goto err_close_xdp_sq;
1971

1972 1973 1974 1975
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

1976 1977 1978
	*cp = c;

	return 0;
1979 1980 1981 1982

err_close_rq:
	mlx5e_close_rq(&c->rq);

1983
err_close_xdp_sq:
1984
	if (c->xdp)
S
Saeed Mahameed 已提交
1985
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1986 1987 1988 1989

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1990
err_close_icosq:
S
Saeed Mahameed 已提交
1991
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1992

1993 1994
err_disable_napi:
	napi_disable(&c->napi);
1995
	if (c->xdp)
1996
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1997 1998

err_close_rx_cq:
1999 2000
	mlx5e_close_cq(&c->rq.cq);

2001 2002 2003
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

2004 2005 2006
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
2007 2008 2009
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

2010 2011
err_napi_del:
	netif_napi_del(&c->napi);
2012
	kvfree(c);
2013 2014 2015 2016

	return err;
}

2017 2018 2019 2020 2021 2022 2023
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2024
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2036 2037
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2038
	mlx5e_close_xdpsq(&c->xdpsq);
2039
	mlx5e_close_rq(&c->rq);
2040
	if (c->xdp)
S
Saeed Mahameed 已提交
2041
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2042
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2043
	mlx5e_close_icosq(&c->icosq);
2044
	napi_disable(&c->napi);
2045
	if (c->xdp)
2046
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2047
	mlx5e_close_cq(&c->rq.cq);
2048
	mlx5e_close_cq(&c->xdpsq.cq);
2049
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2050
	mlx5e_close_cq(&c->icosq.cq);
2051
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2052

2053
	kvfree(c);
2054 2055
}

2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2126
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2127
				 struct mlx5e_params *params,
2128 2129
				 struct mlx5e_rq_param *param)
{
2130
	struct mlx5_core_dev *mdev = priv->mdev;
2131 2132
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2133
	int ndsegs = 1;
2134

2135
	switch (params->rq_wq_type) {
2136
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2137
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2138 2139
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2140
		MLX5_SET(wq, wq, log_wqe_stride_size,
2141 2142
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2143
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2144
		break;
2145
	default: /* MLX5_WQ_TYPE_CYCLIC */
2146
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2147 2148
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2149 2150
	}

2151
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2152
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2153 2154
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2155
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2156
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2157
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2158
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2159

2160
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2161 2162
}

2163
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2164
				      struct mlx5e_rq_param *param)
2165
{
2166
	struct mlx5_core_dev *mdev = priv->mdev;
2167 2168 2169
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2170 2171 2172
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2173
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2174 2175

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2176 2177
}

T
Tariq Toukan 已提交
2178 2179
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2180 2181 2182 2183 2184
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2185
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2186

2187
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2188 2189 2190
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2191
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2192 2193 2194 2195 2196 2197
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2198
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2199
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2200 2201 2202 2203 2204 2205 2206
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2207
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2208 2209 2210
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2211
				    struct mlx5e_params *params,
2212 2213
				    struct mlx5e_cq_param *param)
{
2214
	struct mlx5_core_dev *mdev = priv->mdev;
2215
	void *cqc = param->cqc;
2216
	u8 log_cq_size;
2217

2218
	switch (params->rq_wq_type) {
2219
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2220 2221
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2222
		break;
2223
	default: /* MLX5_WQ_TYPE_CYCLIC */
2224
		log_cq_size = params->log_rq_mtu_frames;
2225 2226 2227
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2228
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2229 2230 2231
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2232 2233

	mlx5e_build_common_cq_param(priv, param);
2234
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2235 2236 2237
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2238
				    struct mlx5e_params *params,
2239 2240 2241 2242
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2243
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2244 2245

	mlx5e_build_common_cq_param(priv, param);
2246
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2247 2248
}

T
Tariq Toukan 已提交
2249
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2250 2251
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2252 2253 2254 2255 2256 2257
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2258

2259
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2260 2261 2262
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2263 2264
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2265 2266 2267 2268 2269 2270 2271
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2272
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2273 2274
}

2275
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2276
				    struct mlx5e_params *params,
2277 2278 2279 2280 2281 2282
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2283
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2284 2285
}

2286 2287 2288
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2289
{
2290
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2291

2292 2293 2294 2295 2296 2297 2298
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2299 2300
}

2301 2302
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2303
{
2304
	struct mlx5e_channel_param *cparam;
2305
	int err = -ENOMEM;
2306 2307
	int i;

2308
	chs->num = chs->params.num_channels;
2309

2310
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2311
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2312 2313
	if (!chs->c || !cparam)
		goto err_free;
2314

2315
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2316
	for (i = 0; i < chs->num; i++) {
2317
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2318 2319 2320 2321
		if (err)
			goto err_close_channels;
	}

2322
	kvfree(cparam);
2323 2324 2325 2326
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2327
		mlx5e_close_channel(chs->c[i]);
2328

2329
err_free:
2330
	kfree(chs->c);
2331
	kvfree(cparam);
2332
	chs->num = 0;
2333 2334 2335
	return err;
}

2336
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2337 2338 2339
{
	int i;

2340 2341 2342 2343 2344 2345 2346 2347 2348
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2349 2350 2351
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2352

2353
	return err ? -ETIMEDOUT : 0;
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2364
void mlx5e_close_channels(struct mlx5e_channels *chs)
2365 2366
{
	int i;
2367

2368 2369
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2370

2371 2372
	kfree(chs->c);
	chs->num = 0;
2373 2374
}

2375 2376
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2377 2378 2379 2380 2381
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2382
	u32 *in;
2383
	int i;
2384 2385

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2386
	in = kvzalloc(inlen, GFP_KERNEL);
2387 2388 2389 2390 2391 2392 2393 2394
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2395 2396
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2397

2398 2399 2400
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2401 2402

	kvfree(in);
T
Tariq Toukan 已提交
2403 2404 2405
	return err;
}

2406
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2407
{
2408 2409
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2410 2411
}

2412
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2413 2414
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2415
	int err;
2416

2417 2418 2419 2420
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2421 2422
}

2423
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2424
{
2425
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2426 2427 2428
	int err;
	int ix;

2429
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2430
		rqt = &priv->direct_tir[ix].rqt;
2431
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2432 2433 2434 2435 2436 2437 2438
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2439
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2440
	for (ix--; ix >= 0; ix--)
2441
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2442

2443 2444 2445
	return err;
}

2446 2447 2448 2449 2450 2451 2452 2453
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2454 2455 2456 2457 2458 2459 2460
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2461
int mlx5e_bits_invert(unsigned long a, int size)
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2486
			ix = priv->channels.params.indirection_rqt[ix];
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2497 2498 2499 2500
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2501
	u32 *in;
2502 2503 2504
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2505
	in = kvzalloc(inlen, GFP_KERNEL);
2506 2507 2508 2509 2510 2511 2512
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2513
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2514
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2515 2516 2517 2518 2519

	kvfree(in);
	return err;
}

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2534
{
T
Tariq Toukan 已提交
2535 2536 2537
	u32 rqtn;
	int ix;

2538
	if (priv->indir_rqt.enabled) {
2539
		/* RSS RQ table */
2540
		rqtn = priv->indir_rqt.rqtn;
2541
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2542 2543
	}

2544 2545 2546
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2547 2548 2549
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2550 2551 2552
		};

		/* Direct RQ Tables */
2553 2554
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2555

2556
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2557
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2558
	}
2559 2560
}

2561 2562 2563 2564 2565
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2566 2567 2568 2569 2570 2571
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2572 2573 2574 2575 2576 2577 2578 2579 2580
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2581 2582 2583
		{
			.rqn = priv->drop_rq.rqn,
		},
2584 2585 2586 2587 2588
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2589
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2590
{
2591
	if (!params->lro_en)
2592 2593 2594 2595 2596 2597 2598 2599
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2600 2601
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2602 2603
}

2604 2605
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2606
				    void *tirc, bool inner)
2607
{
2608 2609
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2623 2624
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2625 2626 2627 2628 2629 2630
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2631
		memcpy(rss_key, params->toeplitz_hash_key, len);
2632
	}
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2715 2716
}

T
Tariq Toukan 已提交
2717
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2718 2719 2720 2721 2722 2723 2724
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2725
	int tt;
T
Tariq Toukan 已提交
2726
	int ix;
2727 2728

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2729
	in = kvzalloc(inlen, GFP_KERNEL);
2730 2731 2732 2733 2734 2735
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2736
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2737

T
Tariq Toukan 已提交
2738
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2739
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2740
					   inlen);
T
Tariq Toukan 已提交
2741
		if (err)
T
Tariq Toukan 已提交
2742
			goto free_in;
T
Tariq Toukan 已提交
2743
	}
2744

2745
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2746 2747 2748 2749 2750 2751 2752
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2753 2754 2755 2756 2757
	kvfree(in);

	return err;
}

2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2773 2774
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2775
{
2776
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2777 2778
	int err;

2779
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2780 2781 2782
	if (err)
		return err;

2783 2784 2785 2786
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2787

2788 2789
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2790 2791 2792
{
	u16 hw_mtu = 0;
	int err;
2793

2794 2795 2796 2797
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2798
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2799 2800
}

2801
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2802
{
2803
	struct mlx5e_params *params = &priv->channels.params;
2804
	struct net_device *netdev = priv->netdev;
2805
	struct mlx5_core_dev *mdev = priv->mdev;
2806 2807 2808
	u16 mtu;
	int err;

2809
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2810 2811
	if (err)
		return err;
2812

2813 2814
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2815
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2816
			    __func__, mtu, params->sw_mtu);
2817

2818
	params->sw_mtu = mtu;
2819 2820 2821
	return 0;
}

2822 2823 2824
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2825 2826
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2827 2828 2829 2830 2831 2832 2833 2834 2835
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2836 2837 2838
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2839
	for (tc = 0; tc < ntc; tc++)
2840
		netdev_set_tc_queue(netdev, tc, nch, 0);
2841 2842
}

2843
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2844
{
2845
	int max_nch = priv->profile->max_nch(priv->mdev);
2846 2847
	int i, tc;

2848
	for (i = 0; i < max_nch; i++)
2849
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2850 2851 2852 2853 2854 2855 2856 2857
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2868
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2869
{
2870 2871 2872 2873
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2874 2875
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2876

2877
	mlx5e_build_tx2sq_maps(priv);
2878 2879
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2880

2881
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2882 2883
		mlx5e_add_sqs_fwd_rules(priv);

2884
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2885
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2886 2887
}

2888
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2889
{
2890 2891
	mlx5e_redirect_rqts_to_drop(priv);

2892
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2893 2894
		mlx5e_remove_sqs_fwd_rules(priv);

2895 2896 2897 2898 2899 2900 2901 2902
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2903
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2904 2905
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2906 2907 2908
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2909
	int carrier_ok;
2910 2911
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2912
	carrier_ok = netif_carrier_ok(netdev);
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2923 2924 2925 2926
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2927 2928 2929
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2930 2931 2932
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2933 2934
}

2935
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2936 2937 2938 2939 2940
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2941 2942 2943 2944 2945 2946 2947
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2948
	err = mlx5e_open_channels(priv, &priv->channels);
2949
	if (err)
2950
		goto err_clear_state_opened_flag;
2951

2952
	mlx5e_refresh_tirs(priv, false);
2953
	mlx5e_activate_priv_channels(priv);
2954 2955
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2956

2957 2958
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2959

2960
	return 0;
2961 2962 2963 2964

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2965 2966
}

2967
int mlx5e_open(struct net_device *netdev)
2968 2969 2970 2971 2972 2973
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2974 2975
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2976 2977
	mutex_unlock(&priv->state_lock);

2978
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
2979 2980
		udp_tunnel_get_rx_info(netdev);

2981 2982 2983 2984 2985 2986 2987
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2988 2989 2990 2991 2992 2993
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2994 2995 2996
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2997 2998
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2999 3000 3001 3002

	return 0;
}

3003
int mlx5e_close(struct net_device *netdev)
3004 3005 3006 3007
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3008 3009 3010
	if (!netif_device_present(netdev))
		return -ENODEV;

3011
	mutex_lock(&priv->state_lock);
3012
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3013 3014 3015 3016 3017 3018
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3019
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3020 3021
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3022 3023 3024 3025 3026 3027 3028
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3029 3030
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3031 3032 3033
	if (err)
		return err;

3034 3035 3036
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3037
	rq->mdev = mdev;
3038 3039 3040 3041

	return 0;
}

3042
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3043 3044
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3045
{
3046 3047 3048
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3049
	return mlx5e_alloc_cq_common(mdev, param, cq);
3050 3051
}

3052 3053
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3054
{
3055
	struct mlx5_core_dev *mdev = priv->mdev;
3056 3057 3058
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3059 3060
	int err;

3061
	mlx5e_build_drop_rq_param(priv, &rq_param);
3062

3063
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3064 3065 3066
	if (err)
		return err;

3067
	err = mlx5e_create_cq(cq, &cq_param);
3068
	if (err)
3069
		goto err_free_cq;
3070

3071
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3072
	if (err)
3073
		goto err_destroy_cq;
3074

3075
	err = mlx5e_create_rq(drop_rq, &rq_param);
3076
	if (err)
3077
		goto err_free_rq;
3078

3079 3080 3081 3082
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3083 3084
	return 0;

3085
err_free_rq:
3086
	mlx5e_free_rq(drop_rq);
3087 3088

err_destroy_cq:
3089
	mlx5e_destroy_cq(cq);
3090

3091
err_free_cq:
3092
	mlx5e_free_cq(cq);
3093

3094 3095 3096
	return err;
}

3097
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3098
{
3099 3100 3101 3102
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3103 3104
}

3105 3106
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3107
{
3108
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3109 3110
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3111
	MLX5_SET(tisc, tisc, prio, tc << 1);
3112
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3113
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3114 3115 3116 3117

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3118
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3119 3120
}

3121
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3122
{
3123
	mlx5_core_destroy_tis(mdev, tisn);
3124 3125
}

3126
int mlx5e_create_tises(struct mlx5e_priv *priv)
3127 3128 3129 3130
{
	int err;
	int tc;

3131
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3132
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3133 3134 3135 3136 3137 3138 3139 3140
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3141
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3142 3143 3144 3145

	return err;
}

3146
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3147 3148 3149
{
	int tc;

3150
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3151
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3152 3153
}

3154 3155 3156
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3157
{
3158
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3159

3160
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3161

A
Achiad Shochat 已提交
3162
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3163
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3164
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
3165 3166
}

3167
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3168
{
3169
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3170

3171
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3172 3173 3174 3175 3176 3177

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3178
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3179
{
3180
	struct mlx5e_tir *tir;
3181 3182
	void *tirc;
	int inlen;
3183
	int i = 0;
3184
	int err;
T
Tariq Toukan 已提交
3185 3186
	u32 *in;
	int tt;
3187 3188

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3189
	in = kvzalloc(inlen, GFP_KERNEL);
3190 3191 3192
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3193 3194
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3195
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3196
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3197
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3198
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3199 3200 3201 3202
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3203 3204
	}

3205
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3221 3222 3223 3224
	kvfree(in);

	return 0;

3225 3226 3227 3228
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3229 3230 3231 3232 3233 3234 3235 3236
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3237
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3248
	in = kvzalloc(inlen, GFP_KERNEL);
3249 3250 3251
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3252 3253
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3254
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3255
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3256
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3257
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3258 3259 3260 3261 3262 3263
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3264 3265
	return 0;

T
Tariq Toukan 已提交
3266
err_destroy_ch_tirs:
3267
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3268
	for (ix--; ix >= 0; ix--)
3269
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3270 3271

	kvfree(in);
3272 3273 3274 3275

	return err;
}

3276
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3277 3278 3279
{
	int i;

T
Tariq Toukan 已提交
3280
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3281
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3282

3283
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3284 3285 3286 3287
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3288 3289
}

3290
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3291 3292 3293 3294 3295 3296 3297 3298
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3313
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3314 3315 3316 3317
{
	int err = 0;
	int i;

3318 3319
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3320 3321 3322 3323 3324 3325 3326
		if (err)
			return err;
	}

	return 0;
}

3327 3328
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3329 3330
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3331
	struct mlx5e_channels new_channels = {};
3332
	u8 tc = mqprio->num_tc;
3333 3334
	int err = 0;

3335 3336
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3337 3338 3339 3340 3341
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3342 3343
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3344

S
Saeed Mahameed 已提交
3345
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3346 3347 3348
		priv->channels.params = new_channels.params;
		goto out;
	}
3349

S
Saeed Mahameed 已提交
3350 3351 3352
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3353

3354 3355
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3356
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3357
out:
3358 3359 3360 3361
	mutex_unlock(&priv->state_lock);
	return err;
}

3362
#ifdef CONFIG_MLX5_ESWITCH
3363
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3364 3365
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3366
{
3367 3368
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3369
		return mlx5e_configure_flower(priv, cls_flower, flags);
3370
	case TC_CLSFLOWER_DESTROY:
3371
		return mlx5e_delete_flower(priv, cls_flower, flags);
3372
	case TC_CLSFLOWER_STATS:
3373
		return mlx5e_stats_flower(priv, cls_flower, flags);
3374
	default:
3375
		return -EOPNOTSUPP;
3376 3377
	}
}
3378

3379 3380
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3381 3382 3383
{
	struct mlx5e_priv *priv = cb_priv;

3384
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3385 3386
		return -EOPNOTSUPP;

3387 3388
	switch (type) {
	case TC_SETUP_CLSFLOWER:
3389
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3406
					     priv, priv, f->extack);
3407 3408 3409 3410 3411 3412 3413 3414
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3415
#endif
3416

3417 3418
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3419
{
3420
	switch (type) {
3421
#ifdef CONFIG_MLX5_ESWITCH
3422 3423
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3424
#endif
3425
	case TC_SETUP_QDISC_MQPRIO:
3426
		return mlx5e_setup_tc_mqprio(dev, type_data);
3427 3428 3429
	default:
		return -EOPNOTSUPP;
	}
3430 3431
}

3432
static void
3433 3434 3435
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3436
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3437
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3438
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3439

3440 3441 3442
	/* update HW stats in background for next time */
	queue_delayed_work(priv->wq, &priv->update_stats_work, 0);

3443 3444 3445 3446 3447 3448
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3449
		mlx5e_grp_sw_update_stats(priv);
3450 3451 3452 3453 3454 3455
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3456 3457 3458 3459

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3460 3461 3462
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3463
	stats->rx_crc_errors =
3464 3465 3466
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3467 3468 3469 3470 3471 3472 3473
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3474 3475
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3476 3477 3478 3479 3480 3481
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3482
	queue_work(priv->wq, &priv->set_rx_mode_work);
3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3497
	queue_work(priv->wq, &priv->set_rx_mode_work);
3498 3499 3500 3501

	return 0;
}

3502
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3503 3504
	do {						\
		if (enable)				\
3505
			*features |= feature;		\
3506
		else					\
3507
			*features &= ~feature;		\
3508 3509 3510 3511 3512
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3513 3514
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3515
	struct mlx5_core_dev *mdev = priv->mdev;
3516
	struct mlx5e_channels new_channels = {};
3517
	struct mlx5e_params *old_params;
3518 3519
	int err = 0;
	bool reset;
3520 3521 3522

	mutex_lock(&priv->state_lock);

3523
	old_params = &priv->channels.params;
3524 3525 3526 3527 3528 3529
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3530
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3531

3532
	new_channels.params = *old_params;
3533 3534
	new_channels.params.lro_en = enable;

3535
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3536 3537 3538 3539 3540
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3541
	if (!reset) {
3542
		*old_params = new_channels.params;
3543 3544
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3545
	}
3546

3547 3548 3549
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3550

3551 3552
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3553
	mutex_unlock(&priv->state_lock);
3554 3555 3556
	return err;
}

3557
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3558 3559 3560 3561
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3562
		mlx5e_enable_cvlan_filter(priv);
3563
	else
3564
		mlx5e_disable_cvlan_filter(priv);
3565 3566 3567 3568 3569 3570 3571

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3572

3573
	if (!enable && mlx5e_tc_num_filters(priv)) {
3574 3575 3576 3577 3578
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3579 3580 3581
	return 0;
}

3582 3583 3584 3585 3586 3587 3588 3589
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3607 3608 3609
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3610
	int err = 0;
3611 3612 3613

	mutex_lock(&priv->state_lock);

3614
	priv->channels.params.vlan_strip_disable = !enable;
3615 3616 3617 3618
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3619
	if (err)
3620
		priv->channels.params.vlan_strip_disable = enable;
3621

3622
unlock:
3623 3624 3625 3626 3627
	mutex_unlock(&priv->state_lock);

	return err;
}

3628
#ifdef CONFIG_MLX5_EN_ARFS
3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3643
static int mlx5e_handle_feature(struct net_device *netdev,
3644
				netdev_features_t *features,
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3658 3659
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3660 3661 3662
		return err;
	}

3663
	MLX5E_SET_FEATURE(features, feature, enable);
3664 3665 3666 3667 3668 3669
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3670
	netdev_features_t oper_features = netdev->features;
3671 3672 3673 3674
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3675

3676 3677
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3678
				    set_feature_cvlan_filter);
3679 3680 3681 3682
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3683
#ifdef CONFIG_MLX5_EN_ARFS
3684
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3685
#endif
3686

3687 3688 3689 3690 3691 3692
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3693 3694
}

3695 3696 3697 3698
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3699
	struct mlx5e_params *params;
3700 3701

	mutex_lock(&priv->state_lock);
3702
	params = &priv->channels.params;
3703 3704 3705 3706 3707
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3708
		if (!params->vlan_strip_disable)
3709 3710
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3711 3712 3713 3714 3715 3716
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3717 3718 3719 3720 3721
	mutex_unlock(&priv->state_lock);

	return features;
}

3722 3723
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3724 3725
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3726
	struct mlx5e_channels new_channels = {};
3727
	struct mlx5e_params *params;
3728
	int err = 0;
3729
	bool reset;
3730 3731

	mutex_lock(&priv->state_lock);
3732

3733
	params = &priv->channels.params;
3734

3735
	reset = !params->lro_en;
3736
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3737

3738 3739 3740
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3741 3742 3743 3744 3745 3746 3747 3748
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3749
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3750 3751 3752 3753 3754 3755
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3756
	if (!reset) {
3757
		params->sw_mtu = new_mtu;
3758 3759
		if (set_mtu_cb)
			set_mtu_cb(priv);
3760
		netdev->mtu = params->sw_mtu;
3761 3762
		goto out;
	}
3763

3764
	err = mlx5e_open_channels(priv, &new_channels);
3765
	if (err)
3766 3767
		goto out;

3768
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3769
	netdev->mtu = new_channels.params.sw_mtu;
3770

3771 3772
out:
	mutex_unlock(&priv->state_lock);
3773 3774 3775
	return err;
}

3776 3777 3778 3779 3780
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3781 3782 3783 3784 3785
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3786 3787
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3856 3857
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3858 3859
	struct mlx5e_priv *priv = netdev_priv(dev);

3860 3861
	switch (cmd) {
	case SIOCSHWTSTAMP:
3862
		return mlx5e_hwstamp_set(priv, ifr);
3863
	case SIOCGHWTSTAMP:
3864
		return mlx5e_hwstamp_get(priv, ifr);
3865 3866 3867 3868 3869
	default:
		return -EOPNOTSUPP;
	}
}

3870
#ifdef CONFIG_MLX5_ESWITCH
3871 3872 3873 3874 3875 3876 3877 3878
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3879 3880
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3881 3882 3883 3884
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3885 3886 3887
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3888 3889 3890 3891
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3892 3893 3894 3895 3896 3897 3898 3899
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3900 3901 3902 3903 3904 3905 3906
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3907 3908 3909 3910 3911 3912 3913 3914

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3915
					   max_tx_rate, min_tx_rate);
3916 3917
}

3918 3919 3920
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3921
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3922
		return IFLA_VF_LINK_STATE_DISABLE;
3923
	case MLX5_VPORT_ADMIN_STATE_UP:
3924 3925 3926 3927 3928 3929 3930 3931 3932
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3933
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3934
	case IFLA_VF_LINK_STATE_ENABLE:
3935
		return MLX5_VPORT_ADMIN_STATE_UP;
3936
	}
3937
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3973
#endif
3974

3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
3989
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4003
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4026 4027
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4028 4029 4030
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4031 4032 4033
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4034
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4035 4036
		return;

4037
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4038 4039
}

4040 4041
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4042 4043 4044
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4045 4046 4047
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4048
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4049 4050
		return;

4051
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4052 4053
}

4054 4055 4056
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4057
{
4058
	unsigned int offset = 0;
4059
	struct udphdr *udph;
4060 4061
	u8 proto;
	u16 port;
4062 4063 4064 4065 4066 4067

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4068
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4069 4070 4071 4072 4073
		break;
	default:
		goto out;
	}

4074 4075 4076 4077
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4078 4079 4080
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4081
		/* Verify if UDP port is being offloaded by HW */
4082
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4083 4084
			return features;
	}
4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4100 4101 4102 4103 4104
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4105 4106 4107
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4108
		return mlx5e_tunnel_features_check(priv, skb, features);
4109 4110 4111 4112

	return features;
}

4113 4114 4115
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4116
	struct mlx5_eq *eq = sq->cq.mcq.eq;
4117 4118 4119
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4120
		   eq->eqn, eq->cons_index, eq->irqn);
4121 4122 4123 4124 4125 4126

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
4127
	sq->channel->stats->eq_rearm++;
4128 4129 4130
	return true;
}

4131
static void mlx5e_tx_timeout_work(struct work_struct *work)
4132
{
4133 4134 4135
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4136
	bool reopen_channels = false;
4137
	int i, err;
4138

4139 4140 4141 4142 4143
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4144

4145
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4146
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4147
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4148

4149
		if (!netif_xmit_stopped(dev_queue))
4150
			continue;
4151 4152 4153

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4154 4155
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4156

4157 4158 4159 4160 4161 4162 4163
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4164 4165
	}

4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4187 4188
}

4189
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4190 4191
{
	struct net_device *netdev = priv->netdev;
4192
	struct mlx5e_channels new_channels = {};
4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4204 4205 4206 4207 4208 4209 4210 4211 4212
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4213 4214 4215
	return 0;
}

4216 4217 4218 4219 4220
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4221
	int err = 0;
4222 4223 4224 4225
	int i;

	mutex_lock(&priv->state_lock);

4226
	if (prog) {
4227
		err = mlx5e_xdp_allowed(priv, prog);
4228 4229
		if (err)
			goto unlock;
4230 4231
	}

4232 4233
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4234
	reset = (!priv->channels.params.xdp_prog || !prog);
4235 4236 4237

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4238 4239 4240 4241
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4242
		prog = bpf_prog_add(prog, priv->channels.num);
4243 4244 4245 4246 4247
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4248

4249 4250 4251
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4252
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4253 4254 4255 4256
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4257
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4258 4259 4260 4261 4262 4263 4264 4265 4266 4267

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4268 4269
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4270

4271
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4272 4273 4274 4275 4276
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4277
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4290
static u32 mlx5e_xdp_query(struct net_device *dev)
4291 4292
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4293 4294
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4295

4296 4297 4298 4299 4300 4301 4302
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4303 4304
}

4305
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4306 4307 4308 4309 4310
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4311
		xdp->prog_id = mlx5e_xdp_query(dev);
4312 4313 4314 4315 4316 4317
		return 0;
	default:
		return -EINVAL;
	}
}

4318
static const struct net_device_ops mlx5e_netdev_ops = {
4319 4320 4321
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4322
	.ndo_setup_tc            = mlx5e_setup_tc,
4323
	.ndo_select_queue        = mlx5e_select_queue,
4324 4325 4326
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4327 4328
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4329
	.ndo_set_features        = mlx5e_set_features,
4330
	.ndo_fix_features        = mlx5e_fix_features,
4331
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4332
	.ndo_do_ioctl            = mlx5e_ioctl,
4333
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4334 4335 4336
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4337
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4338
	.ndo_bpf		 = mlx5e_xdp,
4339
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4340 4341 4342
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4343
#ifdef CONFIG_MLX5_ESWITCH
4344
	/* SRIOV E-Switch NDOs */
4345 4346
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4347
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4348
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4349
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4350 4351 4352
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4353 4354
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4355
#endif
4356 4357 4358 4359 4360
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4361
		return -EOPNOTSUPP;
4362 4363 4364 4365 4366
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4367 4368 4369 4370
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4371 4372
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4373
		return -EOPNOTSUPP;
4374
	}
4375 4376
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4377
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4378
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4379

4380 4381 4382
	return 0;
}

4383
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4384 4385 4386 4387 4388 4389 4390 4391
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4392
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4393
{
4394 4395
	u32 link_speed = 0;
	u32 pci_bw = 0;
4396

4397
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4398
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4399 4400 4401 4402 4403 4404 4405
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4406 4407
}

4408
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4409
{
4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4420

4421 4422 4423
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4424

4425 4426 4427
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4428
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4450 4451 4452 4453 4454 4455

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4456 4457
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4458
	if (params->rx_dim_enabled) {
4459 4460 4461 4462 4463
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4464
	}
4465

4466
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4467 4468
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4469 4470
}

4471
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4500 4501 4502 4503 4504 4505 4506 4507
void mlx5e_build_rss_params(struct mlx5e_params *params)
{
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, params->num_channels);
}

4508 4509
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4510
			    u16 max_channels, u16 mtu)
4511
{
4512
	u8 rx_cq_period_mode;
4513

4514 4515
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4516 4517
	params->num_channels = max_channels;
	params->num_tc       = 1;
4518

4519 4520
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4521 4522
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4523

4524
	/* set CQE compression */
4525
	params->rx_cqe_compress_def = false;
4526
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4527
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4528
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4529

4530 4531 4532
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4533
	mlx5e_build_rq_params(mdev, params);
4534

4535
	/* HW LRO */
4536

4537
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4538
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4539 4540
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4541
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4542

4543
	/* CQ moderation params */
4544
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4545 4546
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4547
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4548
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4549 4550
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4551

4552
	/* TX inline */
4553
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4554

4555
	/* RSS */
4556
	mlx5e_build_rss_params(params);
4557
}
4558

4559 4560 4561 4562 4563 4564
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4565

4566 4567 4568 4569
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4570
	priv->msglevel    = MLX5E_MSG_LEVEL;
4571
	priv->max_opened_tc = 1;
4572

4573 4574
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4575

4576 4577 4578 4579
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4580
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4581
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4582 4583

	mlx5e_timestamp_init(priv);
4584 4585 4586 4587 4588 4589
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4590
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4591 4592 4593 4594 4595
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4596 4597
}

4598
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4599 4600 4601
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4602
#endif
4603

4604
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4605 4606 4607
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4608 4609
	bool fcs_supported;
	bool fcs_enabled;
4610 4611 4612

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4613 4614
	netdev->netdev_ops = &mlx5e_netdev_ops;

4615
#ifdef CONFIG_MLX5_CORE_EN_DCB
4616 4617
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4618
#endif
4619

4620 4621 4622 4623
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4624
	netdev->vlan_features    |= NETIF_F_SG;
4625 4626 4627 4628 4629 4630 4631 4632
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4633 4634 4635
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4636 4637
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4638 4639 4640
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4641
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4642 4643
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4644
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4645

4646
	if (mlx5_vxlan_allowed(mdev->vxlan) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4647
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4648
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4649 4650
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4651 4652 4653
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4654
	if (mlx5_vxlan_allowed(mdev->vxlan)) {
4655 4656 4657 4658
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4659
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4660 4661
	}

4662 4663 4664 4665 4666 4667 4668 4669 4670
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4671 4672 4673 4674 4675
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4676 4677 4678 4679 4680
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4681 4682 4683
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4684
	netdev->features          = netdev->hw_features;
4685
	if (!priv->channels.params.lro_en)
4686 4687
		netdev->features  &= ~NETIF_F_LRO;

4688 4689 4690
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4691 4692 4693
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4694 4695 4696 4697
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4698 4699
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
4700
#ifdef CONFIG_MLX5_EN_ARFS
4701 4702 4703
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4704

4705
	netdev->features         |= NETIF_F_HIGHDMA;
4706
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4707 4708 4709 4710

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4711

4712
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4713
	if (MLX5_ESWITCH_MANAGER(mdev))
4714 4715
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4716 4717

	mlx5e_ipsec_build_netdev(priv);
4718
	mlx5e_tls_build_netdev(priv);
4719 4720
}

4721
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4722 4723 4724 4725 4726 4727 4728 4729 4730
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4731 4732 4733 4734 4735 4736

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4737 4738
}

4739
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4740
{
4741 4742
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4743

4744 4745
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4746 4747
}

4748 4749
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4750 4751
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4752 4753
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4754
	int err;
4755

4756
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4757 4758 4759
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4760 4761 4762
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4763
	mlx5e_build_nic_netdev(netdev);
4764
	mlx5e_build_tc2txq_maps(priv);
4765 4766 4767 4768
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4769
	mlx5e_tls_cleanup(priv);
4770
	mlx5e_ipsec_cleanup(priv);
4771 4772 4773 4774 4775 4776 4777
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4778 4779 4780 4781 4782 4783 4784 4785
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4786 4787
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4788
		goto err_close_drop_rq;
4789 4790

	err = mlx5e_create_direct_rqts(priv);
4791
	if (err)
4792 4793
		goto err_destroy_indirect_rqts;

4794
	err = mlx5e_create_indirect_tirs(priv, true);
4795
	if (err)
4796 4797 4798
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4799
	if (err)
4800 4801 4802 4803 4804 4805 4806 4807
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4808
	err = mlx5e_tc_nic_init(priv);
4809 4810 4811 4812 4813 4814 4815 4816 4817 4818
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4819
	mlx5e_destroy_indirect_tirs(priv, true);
4820
err_destroy_direct_rqts:
4821
	mlx5e_destroy_direct_rqts(priv);
4822 4823
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4824 4825 4826 4827
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4828 4829 4830 4831 4832
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4833
	mlx5e_tc_nic_cleanup(priv);
4834 4835
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4836
	mlx5e_destroy_indirect_tirs(priv, true);
4837
	mlx5e_destroy_direct_rqts(priv);
4838
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4839 4840
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4854
	mlx5e_dcbnl_initialize(priv);
4855 4856 4857 4858 4859 4860 4861 4862
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4863 4864 4865 4866
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4867 4868 4869 4870
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4871 4872 4873
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4874
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4875
	mlx5e_set_dev_port_mtu(priv);
4876

4877 4878
	mlx5_lag_add(mdev, netdev);

4879
	mlx5e_enable_async_events(priv);
4880

4881
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4882
		mlx5e_register_vport_reps(priv);
4883

4884 4885
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4886 4887 4888
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4889 4890

	queue_work(priv->wq, &priv->set_rx_mode_work);
4891 4892 4893 4894 4895 4896

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4897 4898 4899 4900
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4901 4902
	struct mlx5_core_dev *mdev = priv->mdev;

4903 4904 4905 4906 4907
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4908 4909 4910 4911 4912 4913
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4914
	queue_work(priv->wq, &priv->set_rx_mode_work);
4915

4916
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4917 4918
		mlx5e_unregister_vport_reps(priv);

4919
	mlx5e_disable_async_events(priv);
4920
	mlx5_lag_remove(mdev);
4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4932
	.update_stats	   = mlx5e_update_ndo_stats,
4933
	.max_nch	   = mlx5e_get_max_num_channels,
4934
	.update_carrier	   = mlx5e_update_carrier,
4935 4936
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4937 4938 4939
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4940 4941
/* mlx5e generic netdev management API (move to en_common.c) */

4942 4943 4944
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4945
{
4946
	int nch = profile->max_nch(mdev);
4947 4948 4949
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4950
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4951
				    nch * profile->max_tc,
4952
				    nch);
4953 4954 4955 4956 4957
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4958
#ifdef CONFIG_MLX5_EN_ARFS
4959 4960 4961
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4962
	profile->init(mdev, netdev, profile, ppriv);
4963 4964 4965 4966 4967

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4968 4969
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4970 4971 4972 4973 4974
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4975 4976
	if (profile->cleanup)
		profile->cleanup(priv);
4977 4978 4979 4980 4981
	free_netdev(netdev);

	return NULL;
}

4982
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4983 4984 4985 4986 4987 4988
{
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4989

4990 4991
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4992
		goto out;
4993

4994 4995
	err = profile->init_rx(priv);
	if (err)
4996
		goto err_cleanup_tx;
4997

4998 4999
	if (profile->enable)
		profile->enable(priv);
5000

5001
	return 0;
5002

5003
err_cleanup_tx:
5004
	profile->cleanup_tx(priv);
5005

5006 5007
out:
	return err;
5008 5009
}

5010
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5011 5012 5013 5014 5015
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5016 5017 5018 5019
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5020 5021 5022 5023 5024
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5052
	err = mlx5e_attach_netdev(priv);
5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5069
	mlx5e_detach_netdev(priv);
5070 5071 5072
	mlx5e_destroy_mdev_resources(mdev);
}

5073 5074
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5075 5076
	struct net_device *netdev;
	void *rpriv = NULL;
5077 5078
	void *priv;
	int err;
5079

5080 5081
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5082 5083
		return NULL;

5084
#ifdef CONFIG_MLX5_ESWITCH
5085
	if (MLX5_ESWITCH_MANAGER(mdev)) {
5086
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
5087
		if (!rpriv) {
5088
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
5089 5090 5091
			return NULL;
		}
	}
5092
#endif
5093

5094
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
5095 5096
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5097
		goto err_free_rpriv;
5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5112
	}
5113

5114 5115 5116
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5117 5118 5119 5120 5121
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5122
	mlx5e_destroy_netdev(priv);
5123
err_free_rpriv:
5124
	kfree(rpriv);
5125
	return NULL;
5126 5127 5128 5129 5130
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
5131
	void *ppriv = priv->ppriv;
5132

5133 5134 5135
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5136
	unregister_netdev(priv->netdev);
5137
	mlx5e_detach(mdev, vpriv);
5138
	mlx5e_destroy_netdev(priv);
5139
	kfree(ppriv);
5140 5141
}

5142 5143 5144 5145 5146 5147 5148 5149
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
5150 5151
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5152 5153
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5154 5155 5156 5157 5158 5159 5160
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
5161
	mlx5e_ipsec_build_inverse_table();
5162
	mlx5e_build_ptys2ethtool_map();
5163 5164 5165 5166 5167 5168 5169
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}