en_main.c 110.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "vxlan.h"
43 44

struct mlx5e_rq_param {
45 46
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
47 48 49 50 51 52 53 54 55 56 57
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
58
	u8                         cq_period_mode;
59 60 61 62 63
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
64
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
65
	struct mlx5e_sq_param      icosq;
66 67
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
68
	struct mlx5e_cq_param      icosq_cq;
69 70
};

71 72 73 74 75 76 77
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

78 79
void mlx5e_set_rq_type_params(struct mlx5_core_dev *mdev,
			      struct mlx5e_params *params, u8 rq_type)
80
{
81 82 83
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
84
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
85
		params->log_rq_size = is_kdump_kernel() ?
86 87
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
88 89 90 91 92 93
		params->mpwqe_log_stride_sz =
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS) ?
			MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) :
			MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev);
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
94 95
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
96
		params->log_rq_size = is_kdump_kernel() ?
97 98
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
99 100

		/* Extra room needed for build_skb */
101
		params->lro_wqe_sz -= MLX5_RX_HEADROOM +
102
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
103 104
	}

105 106 107 108 109
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
110 111
}

112
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
113
{
114 115
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
		    !params->xdp_prog ?
116 117
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
118
	mlx5e_set_rq_type_params(mdev, params, rq_type);
119 120
}

121 122 123 124 125 126
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
127 128
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
129

130 131
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
132
		netif_carrier_on(priv->netdev);
133 134
	} else {
		netdev_info(priv->netdev, "Link down\n");
135
		netif_carrier_off(priv->netdev);
136
	}
137 138 139 140 141 142 143 144 145 146 147 148 149
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		mlx5e_update_carrier(priv);
	mutex_unlock(&priv->state_lock);
}

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

170
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
171
{
172
	struct mlx5e_sw_stats temp, *s = &temp;
173 174
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
175
	u64 tx_offload_none = 0;
176 177
	int i, j;

178
	memset(s, 0, sizeof(*s));
179 180 181 182
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
183

184 185
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
186 187
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
188
		s->rx_csum_none	+= rq_stats->csum_none;
189 190
		s->rx_csum_complete += rq_stats->csum_complete;
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
191
		s->rx_xdp_drop += rq_stats->xdp_drop;
192 193
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
194
		s->rx_wqe_err   += rq_stats->wqe_err;
195
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
196
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
197 198
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
199 200 201 202
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
203

204
		for (j = 0; j < priv->channels.params.num_tc; j++) {
205
			sq_stats = &c->sq[j].stats;
206

207 208
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
209 210 211 212
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
213 214 215
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
216
			s->tx_xmit_more		+= sq_stats->xmit_more;
217 218
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
			tx_offload_none		+= sq_stats->csum_none;
219 220 221
		}
	}

222
	/* Update calculated offload counters */
223 224
	s->tx_csum_partial = s->tx_packets - tx_offload_none - s->tx_csum_partial_inner;
	s->rx_csum_unnecessary = s->rx_packets - s->rx_csum_none - s->rx_csum_complete;
225

226
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
227 228
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
229
	memcpy(&priv->stats.sw, s, sizeof(*s));
230 231 232 233 234 235
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
236
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
237 238
	struct mlx5_core_dev *mdev = priv->mdev;

239 240 241 242 243
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

244 245 246
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

247
static void mlx5e_update_pport_counters(struct mlx5e_priv *priv, bool full)
248 249 250
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
251
	u32 in[MLX5_ST_SZ_DW(ppcnt_reg)] = {0};
252
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
253
	int prio;
254
	void *out;
255

256
	MLX5_SET(ppcnt_reg, in, local_port, 1);
257

258 259 260
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
261

262 263 264
	if (!full)
		return;

265 266 267 268 269 270 271
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
272

273 274 275 276
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

277 278 279 280 281 282
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

283 284 285 286 287 288 289
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}
290 291 292 293 294
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;
295 296
	u32 out[MLX5_ST_SZ_DW(query_q_counter_out)];
	int err;
297 298 299 300

	if (!priv->q_counter)
		return;

301 302 303 304 305
	err = mlx5_core_query_q_counter(priv->mdev, priv->q_counter, 0, out, sizeof(out));
	if (err)
		return;

	qcnt->rx_out_of_buffer = MLX5_GET(query_q_counter_out, out, out_of_buffer);
306 307
}

308 309 310 311
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
312
	u32 in[MLX5_ST_SZ_DW(mpcnt_reg)] = {0};
313 314 315 316 317 318 319 320 321 322 323
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);
}

324
void mlx5e_update_stats(struct mlx5e_priv *priv, bool full)
325
{
326 327 328
	if (full)
		mlx5e_update_pcie_counters(priv);
	mlx5e_update_pport_counters(priv, full);
S
Saeed Mahameed 已提交
329 330
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
331
	mlx5e_update_sw_counters(priv);
332 333
}

334 335 336 337 338
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
	mlx5e_update_stats(priv, false);
}

339
void mlx5e_update_stats_work(struct work_struct *work)
340 341 342 343 344 345
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
346
		priv->profile->update_stats(priv);
347 348
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
349 350 351 352
	}
	mutex_unlock(&priv->state_lock);
}

353 354
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
355
{
356
	struct mlx5e_priv *priv = vpriv;
357 358
	struct ptp_clock_event ptp_event;
	struct mlx5_eqe *eqe = NULL;
359

360
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
361 362
		return;

363 364 365
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
366
		queue_work(priv->wq, &priv->update_carrier_work);
367
		break;
368 369 370 371 372 373 374 375 376
	case MLX5_DEV_EVENT_PPS:
		eqe = (struct mlx5_eqe *)param;
		ptp_event.type = PTP_CLOCK_EXTTS;
		ptp_event.index = eqe->data.pps.pin;
		ptp_event.timestamp =
			timecounter_cyc2time(&priv->tstamp.clock,
					     be64_to_cpu(eqe->data.pps.time_stamp));
		mlx5e_pps_event_handler(vpriv, &ptp_event);
		break;
377 378 379 380 381 382 383
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
384
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
385 386 387 388
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
389
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
390
	synchronize_irq(mlx5_get_msix_vec(priv->mdev, MLX5_EQ_VEC_ASYNC));
391 392
}

393 394 395 396 397 398 399 400 401 402
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
403 404 405 406
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
407 408 409 410
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
411
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
412 413 414 415 416 417 418 419 420
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
421
	ucseg->xlt_octowords =
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

439 440 441
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
				      GFP_KERNEL, cpu_to_node(c->cpu));
	if (!rq->mpwqe.info)
442 443 444
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
445
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
446
					cpu_to_node(c->cpu));
447
	if (unlikely(!rq->mpwqe.mtt_no_align))
448 449 450
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
451
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
452

453
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
454 455 456 457 458 459 460 461 462 463 464 465 466
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
467
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
468 469 470 471

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
472
	kfree(rq->mpwqe.mtt_no_align);
473
err_free_wqe_info:
474
	kfree(rq->mpwqe.info);
475 476 477 478 479 480 481 482 483 484 485 486

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
487
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
488 489 490 491

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
492 493
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
494 495
}

496
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
497 498
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
499 500 501 502 503 504
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
505 506 507
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

508
	in = kvzalloc(inlen, GFP_KERNEL);
509 510 511 512 513 514 515 516 517 518 519 520 521
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
522
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
523 524
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
525
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
526

T
Tariq Toukan 已提交
527
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
528 529 530 531 532

	kvfree(in);
	return err;
}

533
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
534
{
535
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
536

537
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
538 539
}

540
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
541 542
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
543
			  struct mlx5e_rq *rq)
544
{
545
	struct mlx5_core_dev *mdev = c->mdev;
546
	void *rqc = rqp->rqc;
547
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
548
	u32 byte_count;
549 550
	u32 frag_sz;
	int npages;
551 552 553 554
	int wq_sz;
	int err;
	int i;

555
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
556

557
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
558 559 560 561 562 563 564 565
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

566
	rq->wq_type = params->rq_wq_type;
567 568
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
569
	rq->tstamp  = c->tstamp;
570 571
	rq->channel = c;
	rq->ix      = c->ix;
572
	rq->mdev    = mdev;
573

574
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
575 576 577 578 579
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
580

581
	if (rq->xdp_prog) {
582
		rq->buff.map_dir = DMA_BIDIRECTIONAL;
583 584 585 586 587
		rq->rx_headroom = XDP_PACKET_HEADROOM;
	} else {
		rq->buff.map_dir = DMA_FROM_DEVICE;
		rq->rx_headroom = MLX5_RX_HEADROOM;
	}
588

589
	switch (rq->wq_type) {
590
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
591

592
		rq->alloc_wqe = mlx5e_alloc_rx_mpwqe;
593
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
594

595 596 597 598 599 600 601
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

602 603
		rq->mpwqe_stride_sz = BIT(params->mpwqe_log_stride_sz);
		rq->mpwqe_num_strides = BIT(params->mpwqe_log_num_strides);
604 605 606

		rq->buff.wqe_sz = rq->mpwqe_stride_sz * rq->mpwqe_num_strides;
		byte_count = rq->buff.wqe_sz;
T
Tariq Toukan 已提交
607

608
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
609 610
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
611 612 613 614 615
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
616 617
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
618 619 620
		rq->dma_info = kzalloc_node(wq_sz * sizeof(*rq->dma_info),
					    GFP_KERNEL, cpu_to_node(c->cpu));
		if (!rq->dma_info) {
621 622 623 624
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
		rq->alloc_wqe = mlx5e_alloc_rx_wqe;
625
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
626

627 628 629 630 631 632 633 634
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
		if (!rq->handle_rx_cqe) {
			kfree(rq->dma_info);
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

635 636
		rq->buff.wqe_sz = params->lro_en  ?
				params->lro_wqe_sz :
637
				MLX5E_SW2HW_MTU(c->netdev->mtu);
638 639 640
		byte_count = rq->buff.wqe_sz;

		/* calc the required page order */
641
		frag_sz = rq->rx_headroom +
642 643 644 645 646 647 648
			  byte_count /* packet data */ +
			  SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
		frag_sz = SKB_DATA_ALIGN(frag_sz);

		npages = DIV_ROUND_UP(frag_sz, PAGE_SIZE);
		rq->buff.page_order = order_base_2(npages);

649
		byte_count |= MLX5_HW_START_PADDING;
650
		rq->mkey_be = c->mkey_be;
651
	}
652 653 654 655

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

656
		wqe->data.byte_count = cpu_to_be32(byte_count);
657
		wqe->data.lkey = rq->mkey_be;
658 659
	}

660
	INIT_WORK(&rq->am.work, mlx5e_rx_am_work);
661
	rq->am.mode = params->rx_cq_period_mode;
662 663 664
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

665 666
	return 0;

T
Tariq Toukan 已提交
667 668 669
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

670
err_rq_wq_destroy:
671 672
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
673 674 675 676 677
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

678
static void mlx5e_free_rq(struct mlx5e_rq *rq)
679
{
680 681
	int i;

682 683 684
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

685 686
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
687
		mlx5e_rq_free_mpwqe_info(rq);
688
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
689 690
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
691
		kfree(rq->dma_info);
692 693
	}

694 695 696 697 698 699
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
700 701 702
	mlx5_wq_destroy(&rq->wq_ctrl);
}

703 704
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
705
{
706
	struct mlx5_core_dev *mdev = rq->mdev;
707 708 709 710 711 712 713 714 715

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
716
	in = kvzalloc(inlen, GFP_KERNEL);
717 718 719 720 721 722 723 724
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

725
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
726 727
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
728
						MLX5_ADAPTER_PAGE_SHIFT);
729 730 731 732 733
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

734
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
735 736 737 738 739 740

	kvfree(in);

	return err;
}

741 742
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
743 744
{
	struct mlx5e_channel *c = rq->channel;
745
	struct mlx5_core_dev *mdev = c->mdev;
746 747 748 749 750 751 752

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
753
	in = kvzalloc(inlen, GFP_KERNEL);
754 755 756 757 758 759 760 761
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

762
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
763 764 765 766 767 768

	kvfree(in);

	return err;
}

769 770 771 772 773 774 775 776 777 778 779 780
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
781
	in = kvzalloc(inlen, GFP_KERNEL);
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

800 801 802
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
803
	struct mlx5_core_dev *mdev = c->mdev;
804 805 806 807 808 809
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
810
	in = kvzalloc(inlen, GFP_KERNEL);
811 812 813 814 815 816
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
817 818
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
819 820 821 822 823 824 825 826 827 828
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

829
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
830
{
831
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
832 833 834 835
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
836
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
837
	struct mlx5e_channel *c = rq->channel;
838

839
	struct mlx5_wq_ll *wq = &rq->wq;
840
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
841

842
	while (time_before(jiffies, exp_time)) {
843
		if (wq->cur_sz >= min_wqes)
844 845 846 847 848
			return 0;

		msleep(20);
	}

849
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
850
		    rq->rqn, wq->cur_sz, min_wqes);
851 852 853
	return -ETIMEDOUT;
}

854 855 856 857 858 859 860
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

861 862
	/* UMR WQE (if in progress) is always at wq->head */
	if (test_bit(MLX5E_RQ_STATE_UMR_WQE_IN_PROGRESS, &rq->state))
863
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
864

865 866 867 868 869 870 871 872 873 874
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
}

875
static int mlx5e_open_rq(struct mlx5e_channel *c,
876
			 struct mlx5e_params *params,
877 878 879 880 881
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

882
	err = mlx5e_alloc_rq(c, params, param, rq);
883 884 885
	if (err)
		return err;

886
	err = mlx5e_create_rq(rq, param);
887
	if (err)
888
		goto err_free_rq;
889

890
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
891
	if (err)
892
		goto err_destroy_rq;
893

894
	if (params->rx_am_enabled)
895 896
		set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);

897 898 899 900
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
901 902
err_free_rq:
	mlx5e_free_rq(rq);
903 904 905 906

	return err;
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	sq->db.ico_wqe[pi].num_wqebbs = 1;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
921
{
922
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
923
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
924
}
925

926 927 928
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
	cancel_work_sync(&rq->am.work);
929
	mlx5e_destroy_rq(rq);
930 931
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
932 933
}

S
Saeed Mahameed 已提交
934
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
935
{
S
Saeed Mahameed 已提交
936
	kfree(sq->db.di);
937 938
}

S
Saeed Mahameed 已提交
939
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
940 941 942
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
943
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
944
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
945 946
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
947 948 949 950 951 952
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
953
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
954
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
955 956 957 958
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
959
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
960 961 962 963 964 965
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
966
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992

	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
993
{
994
	kfree(sq->db.ico_wqe);
995 996
}

S
Saeed Mahameed 已提交
997
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1009 1010 1011
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1012
{
S
Saeed Mahameed 已提交
1013
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1014
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1015
	int err;
1016

S
Saeed Mahameed 已提交
1017 1018 1019 1020
	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1021

S
Saeed Mahameed 已提交
1022 1023 1024 1025 1026
	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
1027

S
Saeed Mahameed 已提交
1028 1029 1030 1031 1032
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
1033 1034

	return 0;
S
Saeed Mahameed 已提交
1035 1036 1037 1038 1039

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1040 1041
}

S
Saeed Mahameed 已提交
1042
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1043
{
S
Saeed Mahameed 已提交
1044 1045
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1046 1047
}

S
Saeed Mahameed 已提交
1048
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1049
{
S
Saeed Mahameed 已提交
1050 1051
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1052 1053
}

S
Saeed Mahameed 已提交
1054
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1055
{
S
Saeed Mahameed 已提交
1056 1057 1058 1059 1060 1061 1062
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1063
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1064 1065
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1066
	}
S
Saeed Mahameed 已提交
1067 1068 1069 1070

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1071 1072
}

S
Saeed Mahameed 已提交
1073
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1074
			     int txq_ix,
1075
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1076 1077
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1078
{
S
Saeed Mahameed 已提交
1079
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1080
	struct mlx5_core_dev *mdev = c->mdev;
1081 1082
	int err;

1083
	sq->pdev      = c->pdev;
1084
	sq->tstamp    = c->tstamp;
1085 1086
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1087
	sq->txq_ix    = txq_ix;
1088
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1089 1090
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1091

1092
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1093
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1094
	if (err)
1095
		return err;
S
Saeed Mahameed 已提交
1096
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1097

S
Saeed Mahameed 已提交
1098
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1099
	if (err)
1100 1101
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1102
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1103 1104 1105 1106 1107 1108 1109 1110 1111

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1112
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1113
{
S
Saeed Mahameed 已提交
1114
	mlx5e_free_txqsq_db(sq);
1115 1116 1117
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1118 1119 1120 1121 1122 1123 1124 1125
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1126
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1127 1128 1129
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1130 1131 1132 1133 1134 1135 1136 1137
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1138
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1139
	in = kvzalloc(inlen, GFP_KERNEL);
1140 1141 1142 1143 1144 1145 1146
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1147 1148 1149
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1150 1151

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1152
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1153

1154
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1155 1156

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1157
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1158
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1159
					  MLX5_ADAPTER_PAGE_SHIFT);
1160
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1161

1162
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1163

1164
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1165 1166 1167 1168 1169 1170

	kvfree(in);

	return err;
}

1171 1172 1173 1174 1175 1176 1177
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1178
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1179
			   struct mlx5e_modify_sq_param *p)
1180 1181 1182 1183 1184 1185 1186
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1187
	in = kvzalloc(inlen, GFP_KERNEL);
1188 1189 1190 1191 1192
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1193 1194 1195
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1196
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1197
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1198
	}
1199

1200
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1201 1202 1203 1204 1205 1206

	kvfree(in);

	return err;
}

1207
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1208
{
1209
	mlx5_core_destroy_sq(mdev, sqn);
1210 1211
}

1212
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1213 1214 1215
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1216
{
1217
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1218 1219
	int err;

1220
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1221 1222 1223 1224 1225
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1226
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1227
	if (err)
1228
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1229 1230 1231 1232

	return err;
}

1233 1234 1235
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1236
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1237
			    u32 tisn,
1238
			    int txq_ix,
1239
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1240 1241 1242 1243
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1244
	u32 tx_rate;
1245 1246
	int err;

1247
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1248 1249 1250
	if (err)
		return err;

1251
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1252
	csp.tis_lst_sz      = 1;
1253 1254 1255
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1256
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1257
	if (err)
S
Saeed Mahameed 已提交
1258
		goto err_free_txqsq;
1259

1260
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1261
	if (tx_rate)
1262
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1263

1264 1265
	return 0;

S
Saeed Mahameed 已提交
1266
err_free_txqsq:
1267
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1268
	mlx5e_free_txqsq(sq);
1269 1270 1271 1272

	return err;
}

1273 1274
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1275
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1276 1277 1278 1279 1280
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1281 1282 1283 1284 1285 1286 1287
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1288
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1289
{
1290 1291
	struct mlx5e_channel *c = sq->channel;

1292
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1293
	/* prevent netif_tx_wake_queue */
1294
	napi_synchronize(&c->napi);
1295

S
Saeed Mahameed 已提交
1296
	netif_tx_disable_queue(sq->txq);
1297

S
Saeed Mahameed 已提交
1298 1299 1300
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1301

S
Saeed Mahameed 已提交
1302
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1303 1304
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1305
	}
1306 1307 1308 1309 1310
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1311
	struct mlx5_core_dev *mdev = c->mdev;
1312

1313
	mlx5e_destroy_sq(mdev, sq->sqn);
1314 1315
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1316 1317 1318 1319 1320
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1321
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1322 1323 1324 1325 1326 1327
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1328
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1329 1330 1331 1332 1333
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1334
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1335
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1336
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1356
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1357 1358 1359 1360
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1361
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1362 1363 1364 1365 1366 1367 1368 1369 1370
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1371
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1372 1373 1374 1375
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1376
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1377 1378 1379 1380
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1381
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1420
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1421 1422
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1423 1424
}

1425 1426 1427
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1428 1429 1430
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1431
	unsigned int irqn;
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1458
	cq->mdev = mdev;
1459 1460 1461 1462

	return 0;
}

1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1482
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1483
{
1484
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1485 1486
}

1487
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1488
{
1489
	struct mlx5_core_dev *mdev = cq->mdev;
1490 1491 1492 1493 1494
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1495
	unsigned int irqn_not_used;
1496 1497 1498 1499
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1500
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1501
	in = kvzalloc(inlen, GFP_KERNEL);
1502 1503 1504 1505 1506 1507 1508
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1509 1510
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1511 1512 1513

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1514
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1515
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1516
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1517
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1518
					    MLX5_ADAPTER_PAGE_SHIFT);
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1533
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1534
{
1535
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1536 1537 1538
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1539
			 struct mlx5e_cq_moder moder,
1540
			 struct mlx5e_cq_param *param,
1541
			 struct mlx5e_cq *cq)
1542
{
1543
	struct mlx5_core_dev *mdev = c->mdev;
1544 1545
	int err;

1546
	err = mlx5e_alloc_cq(c, param, cq);
1547 1548 1549
	if (err)
		return err;

1550
	err = mlx5e_create_cq(cq, param);
1551
	if (err)
1552
		goto err_free_cq;
1553

1554
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1555
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1556 1557
	return 0;

1558 1559
err_free_cq:
	mlx5e_free_cq(cq);
1560 1561 1562 1563 1564 1565 1566

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1567
	mlx5e_free_cq(cq);
1568 1569 1570 1571 1572 1573 1574 1575
}

static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1576
			     struct mlx5e_params *params,
1577 1578 1579 1580 1581 1582
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1583 1584
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1607
			  struct mlx5e_params *params,
1608 1609 1610 1611 1612
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1613 1614
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1615

1616 1617
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1618 1619 1620 1621 1622 1623 1624 1625
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1626
		mlx5e_close_txqsq(&c->sq[tc]);
1627 1628 1629 1630 1631 1632 1633 1634 1635

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1636
		mlx5e_close_txqsq(&c->sq[tc]);
1637 1638
}

1639
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1640
				struct mlx5e_txqsq *sq, u32 rate)
1641 1642 1643
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1644
	struct mlx5e_modify_sq_param msp = {0};
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1667 1668 1669 1670
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1671
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1689
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1716
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1717
			      struct mlx5e_params *params,
1718 1719 1720
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1721
	struct mlx5e_cq_moder icocq_moder = {0, 0};
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
	struct net_device *netdev = priv->netdev;
	int cpu = mlx5e_get_cpu(priv, ix);
	struct mlx5e_channel *c;
	int err;

	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1732 1733
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1734 1735 1736 1737
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1738
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1739 1740
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1741

1742 1743
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1744
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1745 1746 1747
	if (err)
		goto err_napi_del;

1748
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1749 1750 1751
	if (err)
		goto err_close_icosq_cq;

1752
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1753 1754 1755
	if (err)
		goto err_close_tx_cqs;

1756
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1757 1758
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1759 1760 1761
	if (err)
		goto err_close_rx_cq;

1762 1763
	napi_enable(&c->napi);

1764
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1765 1766 1767
	if (err)
		goto err_disable_napi;

1768
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1769 1770 1771
	if (err)
		goto err_close_icosq;

1772
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1773 1774
	if (err)
		goto err_close_sqs;
1775

1776
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1777
	if (err)
1778
		goto err_close_xdp_sq;
1779 1780 1781 1782

	*cp = c;

	return 0;
1783
err_close_xdp_sq:
1784
	if (c->xdp)
S
Saeed Mahameed 已提交
1785
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1786 1787 1788 1789

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1790
err_close_icosq:
S
Saeed Mahameed 已提交
1791
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1792

1793 1794
err_disable_napi:
	napi_disable(&c->napi);
1795
	if (c->xdp)
1796
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1797 1798

err_close_rx_cq:
1799 1800 1801 1802 1803
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1804 1805 1806
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1807 1808 1809 1810 1811 1812 1813
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1814 1815 1816 1817 1818 1819 1820
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1821
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1833 1834 1835
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1836
	if (c->xdp)
S
Saeed Mahameed 已提交
1837
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1838
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1839
	mlx5e_close_icosq(&c->icosq);
1840
	napi_disable(&c->napi);
1841
	if (c->xdp)
1842
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1843 1844
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1845
	mlx5e_close_cq(&c->icosq.cq);
1846
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1847

1848 1849 1850 1851
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1852
				 struct mlx5e_params *params,
1853 1854 1855 1856 1857
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1858
	switch (params->rq_wq_type) {
1859
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1860 1861
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1862 1863 1864 1865 1866 1867
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1868 1869
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1870
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1871
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1872
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1873
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1874
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1875

1876
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1877 1878 1879
	param->wq.linear = 1;
}

1880 1881 1882 1883 1884 1885 1886 1887 1888
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1889 1890
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1891 1892 1893 1894 1895
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1896
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1897

1898
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1899 1900 1901
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1902
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1903 1904 1905 1906 1907 1908
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1909
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1910 1911 1912 1913 1914 1915 1916
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1917
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1918 1919 1920
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1921
				    struct mlx5e_params *params,
1922 1923 1924
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1925
	u8 log_cq_size;
1926

1927
	switch (params->rq_wq_type) {
1928
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1929
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1930 1931
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1932
		log_cq_size = params->log_rq_size;
1933 1934 1935
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1936
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1937 1938 1939
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1940 1941 1942 1943 1944

	mlx5e_build_common_cq_param(priv, param);
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1945
				    struct mlx5e_params *params,
1946 1947 1948 1949
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1950
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1951 1952

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1953 1954

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
1955 1956
}

T
Tariq Toukan 已提交
1957
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1958 1959
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1960 1961 1962 1963 1964 1965
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1966 1967

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
1968 1969 1970
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
1971 1972
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
1973 1974 1975 1976 1977 1978 1979
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
1980
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
1981 1982
}

1983
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
1984
				    struct mlx5e_params *params,
1985 1986 1987 1988 1989 1990
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1991
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1992 1993
}

1994 1995 1996
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
1997
{
1998
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
1999

2000 2001 2002 2003 2004 2005 2006
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2007 2008
}

2009 2010
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2011
{
2012
	struct mlx5e_channel_param *cparam;
2013
	int err = -ENOMEM;
2014 2015
	int i;

2016
	chs->num = chs->params.num_channels;
2017

2018
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2019
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2020 2021
	if (!chs->c || !cparam)
		goto err_free;
2022

2023
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2024
	for (i = 0; i < chs->num; i++) {
2025
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2026 2027 2028 2029
		if (err)
			goto err_close_channels;
	}

2030
	kfree(cparam);
2031 2032 2033 2034
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2035
		mlx5e_close_channel(chs->c[i]);
2036

2037
err_free:
2038
	kfree(chs->c);
2039
	kfree(cparam);
2040
	chs->num = 0;
2041 2042 2043
	return err;
}

2044
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2045 2046 2047
{
	int i;

2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2074
void mlx5e_close_channels(struct mlx5e_channels *chs)
2075 2076
{
	int i;
2077

2078 2079
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2080

2081 2082
	kfree(chs->c);
	chs->num = 0;
2083 2084
}

2085 2086
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2087 2088 2089 2090 2091
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2092
	u32 *in;
2093
	int i;
2094 2095

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2096
	in = kvzalloc(inlen, GFP_KERNEL);
2097 2098 2099 2100 2101 2102 2103 2104
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2105 2106
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2107

2108 2109 2110
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2111 2112

	kvfree(in);
T
Tariq Toukan 已提交
2113 2114 2115
	return err;
}

2116
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2117
{
2118 2119
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2120 2121
}

2122
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2123 2124
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2125
	int err;
2126

2127 2128 2129 2130
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2131 2132
}

2133
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2134
{
2135
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2136 2137 2138
	int err;
	int ix;

2139
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2140
		rqt = &priv->direct_tir[ix].rqt;
2141
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2142 2143 2144 2145 2146 2147 2148
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2149
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2150
	for (ix--; ix >= 0; ix--)
2151
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2152

2153 2154 2155
	return err;
}

2156 2157 2158 2159 2160 2161 2162 2163
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2196
			ix = priv->channels.params.indirection_rqt[ix];
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2207 2208 2209 2210
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2211
	u32 *in;
2212 2213 2214
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2215
	in = kvzalloc(inlen, GFP_KERNEL);
2216 2217 2218 2219 2220 2221 2222
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2223
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2224
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2225 2226 2227 2228 2229

	kvfree(in);
	return err;
}

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2244
{
T
Tariq Toukan 已提交
2245 2246 2247
	u32 rqtn;
	int ix;

2248
	if (priv->indir_rqt.enabled) {
2249
		/* RSS RQ table */
2250
		rqtn = priv->indir_rqt.rqtn;
2251
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2252 2253
	}

2254 2255 2256
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2257 2258 2259
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2260 2261 2262
		};

		/* Direct RQ Tables */
2263 2264
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2265

2266
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2267
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2268
	}
2269 2270
}

2271 2272 2273 2274 2275
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2276 2277 2278 2279 2280 2281
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2282 2283 2284 2285 2286 2287 2288 2289 2290
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2291 2292 2293
		{
			.rqn = priv->drop_rq.rqn,
		},
2294 2295 2296 2297 2298
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2299
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2300
{
2301
	if (!params->lro_en)
2302 2303 2304 2305 2306 2307 2308 2309
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2310 2311
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2312 2313
}

2314 2315 2316
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
				    void *tirc)
2317
{
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	void *hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2332 2333
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2334 2335 2336 2337 2338 2339
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2340
		memcpy(rss_key, params->toeplitz_hash_key, len);
2341
	}
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2424 2425
}

T
Tariq Toukan 已提交
2426
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2427 2428 2429 2430 2431 2432 2433
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2434
	int tt;
T
Tariq Toukan 已提交
2435
	int ix;
2436 2437

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2438
	in = kvzalloc(inlen, GFP_KERNEL);
2439 2440 2441 2442 2443 2444
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2445
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2446

T
Tariq Toukan 已提交
2447
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2448
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2449
					   inlen);
T
Tariq Toukan 已提交
2450
		if (err)
T
Tariq Toukan 已提交
2451
			goto free_in;
T
Tariq Toukan 已提交
2452
	}
2453

2454
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2455 2456 2457 2458 2459 2460 2461
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2462 2463 2464 2465 2466
	kvfree(in);

	return err;
}

2467
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2468 2469
{
	struct mlx5_core_dev *mdev = priv->mdev;
2470
	u16 hw_mtu = MLX5E_SW2HW_MTU(mtu);
2471 2472
	int err;

2473
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2474 2475 2476
	if (err)
		return err;

2477 2478 2479 2480
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2481

2482 2483 2484 2485 2486
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2487

2488 2489 2490 2491 2492 2493 2494
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

	*mtu = MLX5E_HW2SW_MTU(hw_mtu);
}

2495
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2496
{
2497
	struct net_device *netdev = priv->netdev;
2498 2499 2500 2501 2502 2503
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2504

2505 2506 2507 2508
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2509

2510
	netdev->mtu = mtu;
2511 2512 2513
	return 0;
}

2514 2515 2516
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2517 2518
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2519 2520 2521 2522 2523 2524 2525 2526 2527
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2528 2529 2530
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2531
	for (tc = 0; tc < ntc; tc++)
2532
		netdev_set_tc_queue(netdev, tc, nch, 0);
2533 2534
}

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2554 2555 2556 2557 2558 2559
static bool mlx5e_is_eswitch_vport_mngr(struct mlx5_core_dev *mdev)
{
	return (MLX5_CAP_GEN(mdev, vport_group_manager) &&
		MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH);
}

2560
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2561
{
2562 2563 2564 2565
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2566 2567
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2568

2569 2570 2571
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2572

2573
	if (mlx5e_is_eswitch_vport_mngr(priv->mdev))
2574 2575
		mlx5e_add_sqs_fwd_rules(priv);

2576
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2577
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2578 2579
}

2580
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2581
{
2582 2583
	mlx5e_redirect_rqts_to_drop(priv);

2584
	if (mlx5e_is_eswitch_vport_mngr(priv->mdev))
2585 2586
		mlx5e_remove_sqs_fwd_rules(priv);

2587 2588 2589 2590 2591 2592 2593 2594
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2595
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2596 2597
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;

	new_num_txqs = new_chs->num * new_chs->params.num_tc;

	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2614 2615 2616 2617
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2618 2619 2620 2621 2622 2623
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

	mlx5e_update_carrier(priv);
}

2624 2625 2626 2627 2628 2629 2630
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2631
	err = mlx5e_open_channels(priv, &priv->channels);
2632
	if (err)
2633
		goto err_clear_state_opened_flag;
2634

2635
	mlx5e_refresh_tirs(priv, false);
2636
	mlx5e_activate_priv_channels(priv);
2637
	mlx5e_update_carrier(priv);
2638
	mlx5e_timestamp_init(priv);
2639

2640 2641
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2642

2643
	return 0;
2644 2645 2646 2647

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2648 2649
}

2650
int mlx5e_open(struct net_device *netdev)
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2666 2667 2668 2669 2670 2671
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2672 2673
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

2674
	mlx5e_timestamp_cleanup(priv);
2675
	netif_carrier_off(priv->netdev);
2676 2677
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2678 2679 2680 2681

	return 0;
}

2682
int mlx5e_close(struct net_device *netdev)
2683 2684 2685 2686
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2687 2688 2689
	if (!netif_device_present(netdev))
		return -ENODEV;

2690 2691 2692 2693 2694 2695 2696
	mutex_lock(&priv->state_lock);
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2697
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2698 2699
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2712
	rq->mdev = mdev;
2713 2714 2715 2716

	return 0;
}

2717
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2718 2719
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2720
{
2721
	return mlx5e_alloc_cq_common(mdev, param, cq);
2722 2723
}

2724 2725
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2726
{
2727 2728 2729
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2730 2731
	int err;

2732
	mlx5e_build_drop_rq_param(&rq_param);
2733

2734
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2735 2736 2737
	if (err)
		return err;

2738
	err = mlx5e_create_cq(cq, &cq_param);
2739
	if (err)
2740
		goto err_free_cq;
2741

2742
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2743
	if (err)
2744
		goto err_destroy_cq;
2745

2746
	err = mlx5e_create_rq(drop_rq, &rq_param);
2747
	if (err)
2748
		goto err_free_rq;
2749 2750 2751

	return 0;

2752
err_free_rq:
2753
	mlx5e_free_rq(drop_rq);
2754 2755

err_destroy_cq:
2756
	mlx5e_destroy_cq(cq);
2757

2758
err_free_cq:
2759
	mlx5e_free_cq(cq);
2760

2761 2762 2763
	return err;
}

2764
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2765
{
2766 2767 2768 2769
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2770 2771
}

2772 2773
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2774
{
2775
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2776 2777
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2778
	MLX5_SET(tisc, tisc, prio, tc << 1);
2779
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2780
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2781 2782 2783 2784

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2785
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2786 2787
}

2788
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2789
{
2790
	mlx5_core_destroy_tis(mdev, tisn);
2791 2792
}

2793
int mlx5e_create_tises(struct mlx5e_priv *priv)
2794 2795 2796 2797
{
	int err;
	int tc;

2798
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2799
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2800 2801 2802 2803 2804 2805 2806 2807
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2808
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2809 2810 2811 2812

	return err;
}

2813
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2814 2815 2816
{
	int tc;

2817
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2818
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2819 2820
}

2821 2822 2823
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2824
{
2825
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2826

2827
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2828

A
Achiad Shochat 已提交
2829
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2830
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2831
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc);
2832 2833
}

2834
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2835
{
2836
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2837

2838
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2839 2840 2841 2842 2843 2844

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2845
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2846
{
2847
	struct mlx5e_tir *tir;
2848 2849 2850
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2851 2852
	u32 *in;
	int tt;
2853 2854

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2855
	in = kvzalloc(inlen, GFP_KERNEL);
2856 2857 2858
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2859 2860
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2861
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2862
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2863
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2864
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2865
		if (err)
2866
			goto err_destroy_tirs;
2867 2868
	}

2869 2870 2871 2872 2873
	kvfree(in);

	return 0;

err_destroy_tirs:
2874
	mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
2875 2876 2877 2878 2879 2880 2881 2882
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2883
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2894
	in = kvzalloc(inlen, GFP_KERNEL);
2895 2896 2897
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2898 2899
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2900
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2901
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2902
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2903
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2904 2905 2906 2907 2908 2909
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2910 2911
	return 0;

T
Tariq Toukan 已提交
2912
err_destroy_ch_tirs:
2913
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
2914
	for (ix--; ix >= 0; ix--)
2915
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2916 2917

	kvfree(in);
2918 2919 2920 2921

	return err;
}

2922
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
2923 2924 2925
{
	int i;

T
Tariq Toukan 已提交
2926
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
2927
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
2928 2929
}

2930
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
2931 2932 2933 2934 2935 2936 2937 2938
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

2953
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
2954 2955 2956 2957
{
	int err = 0;
	int i;

2958 2959
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
2960 2961 2962 2963 2964 2965 2966
		if (err)
			return err;
	}

	return 0;
}

2967 2968 2969
static int mlx5e_setup_tc(struct net_device *netdev, u8 tc)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
2970
	struct mlx5e_channels new_channels = {};
2971 2972 2973 2974 2975 2976 2977
	int err = 0;

	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
2978 2979
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
2980

S
Saeed Mahameed 已提交
2981
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
2982 2983 2984
		priv->channels.params = new_channels.params;
		goto out;
	}
2985

S
Saeed Mahameed 已提交
2986 2987 2988
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
2989

2990
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
2991
out:
2992 2993 2994 2995 2996
	mutex_unlock(&priv->state_lock);
	return err;
}

static int mlx5e_ndo_setup_tc(struct net_device *dev, u32 handle,
2997 2998
			      u32 chain_index, __be16 proto,
			      struct tc_to_netdev *tc)
2999
{
3000 3001 3002 3003 3004
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (TC_H_MAJ(handle) != TC_H_MAJ(TC_H_INGRESS))
		goto mqprio;

3005 3006 3007
	if (chain_index)
		return -EOPNOTSUPP;

3008
	switch (tc->type) {
3009 3010 3011 3012 3013 3014
	case TC_SETUP_CLSFLOWER:
		switch (tc->cls_flower->command) {
		case TC_CLSFLOWER_REPLACE:
			return mlx5e_configure_flower(priv, proto, tc->cls_flower);
		case TC_CLSFLOWER_DESTROY:
			return mlx5e_delete_flower(priv, tc->cls_flower);
3015 3016
		case TC_CLSFLOWER_STATS:
			return mlx5e_stats_flower(priv, tc->cls_flower);
3017
		}
3018 3019 3020 3021 3022
	default:
		return -EOPNOTSUPP;
	}

mqprio:
3023
	if (tc->type != TC_SETUP_MQPRIO)
3024 3025
		return -EINVAL;

3026 3027 3028
	tc->mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

	return mlx5e_setup_tc(dev, tc->mqprio->num_tc);
3029 3030
}

3031
static void
3032 3033 3034
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3035
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3036
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3037
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3038

3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3051 3052 3053 3054

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3055 3056 3057
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3058
	stats->rx_crc_errors =
3059 3060 3061
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3062
	stats->tx_carrier_errors =
3063
		PPORT_802_3_GET(pstats, a_symbol_error_during_carrier);
3064 3065 3066 3067 3068 3069 3070
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3071 3072
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3073 3074 3075 3076 3077 3078
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3079
	queue_work(priv->wq, &priv->set_rx_mode_work);
3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3094
	queue_work(priv->wq, &priv->set_rx_mode_work);
3095 3096 3097 3098

	return 0;
}

3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
#define MLX5E_SET_FEATURE(netdev, feature, enable)	\
	do {						\
		if (enable)				\
			netdev->features |= feature;	\
		else					\
			netdev->features &= ~feature;	\
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3110 3111
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3112 3113 3114
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3115 3116 3117

	mutex_lock(&priv->state_lock);

3118 3119
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3120

3121 3122 3123 3124 3125 3126 3127
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3128
	}
3129

3130 3131 3132
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3133

3134 3135
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3136
	mutex_unlock(&priv->state_lock);
3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
	return err;
}

static int set_feature_vlan_filter(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
		mlx5e_enable_vlan_filter(priv);
	else
		mlx5e_disable_vlan_filter(priv);

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3155

3156
	if (!enable && mlx5e_tc_num_filters(priv)) {
3157 3158 3159 3160 3161
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3162 3163 3164
	return 0;
}

3165 3166 3167 3168 3169 3170 3171 3172
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3190 3191 3192
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3193
	int err = 0;
3194 3195 3196

	mutex_lock(&priv->state_lock);

3197
	priv->channels.params.vlan_strip_disable = !enable;
3198 3199 3200 3201
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3202
	if (err)
3203
		priv->channels.params.vlan_strip_disable = enable;
3204

3205
unlock:
3206 3207 3208 3209 3210
	mutex_unlock(&priv->state_lock);

	return err;
}

3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
static int mlx5e_handle_feature(struct net_device *netdev,
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
		netdev_err(netdev, "%s feature 0x%llx failed err %d\n",
			   enable ? "Enable" : "Disable", feature, err);
		return err;
	}

	MLX5E_SET_FEATURE(netdev, feature, enable);
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
	int err;

	err  = mlx5e_handle_feature(netdev, features, NETIF_F_LRO,
				    set_feature_lro);
	err |= mlx5e_handle_feature(netdev, features,
				    NETIF_F_HW_VLAN_CTAG_FILTER,
				    set_feature_vlan_filter);
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_TC,
				    set_feature_tc_num_filters);
3261 3262
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXALL,
				    set_feature_rx_all);
3263 3264
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXFCS,
				    set_feature_rx_fcs);
3265 3266
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_VLAN_CTAG_RX,
				    set_feature_rx_vlan);
3267 3268 3269 3270
#ifdef CONFIG_RFS_ACCEL
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_NTUPLE,
				    set_feature_arfs);
#endif
3271 3272

	return err ? -EINVAL : 0;
3273 3274 3275 3276 3277
}

static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3278 3279
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3280
	int err = 0;
3281
	bool reset;
3282 3283

	mutex_lock(&priv->state_lock);
3284

3285 3286
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3287 3288
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3289
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3290

3291
	curr_mtu    = netdev->mtu;
3292
	netdev->mtu = new_mtu;
3293

3294 3295 3296 3297
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3298

3299 3300 3301 3302 3303 3304 3305 3306
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3307

3308 3309
out:
	mutex_unlock(&priv->state_lock);
3310 3311 3312
	return err;
}

3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return mlx5e_hwstamp_set(dev, ifr);
	case SIOCGHWTSTAMP:
		return mlx5e_hwstamp_get(dev, ifr);
	default:
		return -EOPNOTSUPP;
	}
}

3325 3326 3327 3328 3329 3330 3331 3332
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3333 3334
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3335 3336 3337 3338
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3339 3340 3341
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3342 3343 3344 3345
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3346 3347 3348 3349 3350 3351 3352 3353
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3354 3355 3356 3357 3358 3359 3360
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3361 3362 3363 3364 3365 3366 3367 3368

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3369
					   max_tx_rate, min_tx_rate);
3370 3371
}

3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}

3428 3429
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3430 3431 3432
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3433 3434 3435
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3436 3437 3438
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3439
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3440 3441
}

3442 3443
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3444 3445 3446
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3447 3448 3449
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3450 3451 3452
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3453
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505
}

static netdev_features_t mlx5e_vxlan_features_check(struct mlx5e_priv *priv,
						    struct sk_buff *skb,
						    netdev_features_t features)
{
	struct udphdr *udph;
	u16 proto;
	u16 port = 0;

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
		proto = ipv6_hdr(skb)->nexthdr;
		break;
	default:
		goto out;
	}

	if (proto == IPPROTO_UDP) {
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);
	}

	/* Verify if UDP port is being offloaded by HW */
	if (port && mlx5e_vxlan_lookup_port(priv, port))
		return features;

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
		return mlx5e_vxlan_features_check(priv, skb, features);

	return features;
}

3506 3507 3508 3509 3510 3511 3512 3513
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3514
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3515
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3516

3517
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3518 3519
			continue;
		sched_work = true;
3520
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3521 3522 3523 3524 3525 3526 3527 3528
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3547
	reset = (!priv->channels.params.xdp_prog || !prog);
3548 3549 3550

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3551 3552 3553 3554
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3555
		prog = bpf_prog_add(prog, priv->channels.num);
3556 3557 3558 3559 3560
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3561

3562 3563 3564
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3565
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3566 3567 3568 3569
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3570
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3571 3572 3573 3574 3575 3576 3577 3578 3579 3580

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3581 3582
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3583

3584
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3585 3586 3587 3588 3589
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3590
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
		/* napi_schedule in case we have missed anything */
		set_bit(MLX5E_CHANNEL_NAPI_SCHED, &c->flags);
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3604
static u32 mlx5e_xdp_query(struct net_device *dev)
3605 3606
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3607 3608
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3609

3610 3611 3612 3613 3614 3615 3616
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3617 3618 3619 3620 3621 3622 3623 3624
}

static int mlx5e_xdp(struct net_device *dev, struct netdev_xdp *xdp)
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3625 3626
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3627 3628 3629 3630 3631 3632
		return 0;
	default:
		return -EINVAL;
	}
}

3633 3634 3635 3636 3637 3638 3639
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3640 3641
	struct mlx5e_channels *chs = &priv->channels;

3642 3643
	int i;

3644 3645
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3646 3647 3648
}
#endif

3649
static const struct net_device_ops mlx5e_netdev_ops_basic = {
3650 3651 3652
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3653 3654
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3655 3656 3657
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3658 3659
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3660
	.ndo_set_features        = mlx5e_set_features,
3661 3662
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3663
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3664 3665 3666
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3667
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3668
	.ndo_xdp		 = mlx5e_xdp,
3669 3670 3671
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3672 3673 3674 3675 3676 3677
};

static const struct net_device_ops mlx5e_netdev_ops_sriov = {
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3678 3679
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3680 3681 3682 3683 3684 3685 3686 3687
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
	.ndo_set_features        = mlx5e_set_features,
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3688 3689
	.ndo_udp_tunnel_add	 = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del	 = mlx5e_del_vxlan_port,
3690
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3691
	.ndo_features_check      = mlx5e_features_check,
3692 3693 3694
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3695 3696
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3697
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3698
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3699
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3700 3701 3702
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3703
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3704
	.ndo_xdp		 = mlx5e_xdp,
3705 3706 3707
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3708 3709
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3710 3711 3712 3713 3714
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3715
		return -EOPNOTSUPP;
3716 3717 3718 3719 3720
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3721 3722 3723 3724
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3725 3726
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3727
		return -EOPNOTSUPP;
3728
	}
3729 3730
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3731
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
3732
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
3733

3734 3735 3736
	return 0;
}

3737 3738 3739 3740 3741 3742 3743 3744 3745
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3746 3747
void mlx5e_build_default_indir_rqt(struct mlx5_core_dev *mdev,
				   u32 *indirection_rqt, int len,
3748 3749
				   int num_channels)
{
3750 3751
	int node = mdev->priv.numa_node;
	int node_num_of_cores;
3752 3753
	int i;

3754 3755 3756 3757 3758 3759 3760 3761
	if (node == -1)
		node = first_online_node;

	node_num_of_cores = cpumask_weight(cpumask_of_node(node));

	if (node_num_of_cores)
		num_channels = min_t(int, num_channels, node_num_of_cores);

3762 3763 3764 3765
	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

3802 3803 3804 3805 3806 3807
static bool hw_lro_heuristic(u32 link_speed, u32 pci_bw)
{
	return !(link_speed && pci_bw &&
		 (pci_bw <= 16000) && (pci_bw < link_speed));
}

T
Tariq Toukan 已提交
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->rx_cq_period_mode = cq_period_mode;

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
3820

3821 3822 3823 3824
	if (params->rx_am_enabled)
		params->rx_cq_moderation =
			mlx5e_am_get_def_profile(params->rx_cq_period_mode);

3825 3826
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
			params->rx_cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
3827 3828
}

3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

3841 3842 3843
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
3844
{
3845
	u8 cq_period_mode = 0;
3846 3847
	u32 link_speed = 0;
	u32 pci_bw = 0;
3848

3849 3850
	params->num_channels = max_channels;
	params->num_tc       = 1;
3851

3852 3853 3854 3855 3856
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
		      link_speed, pci_bw);

3857 3858
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
3859 3860
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
3861

3862
	/* set CQE compression */
3863
	params->rx_cqe_compress_def = false;
3864
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
3865
	    MLX5_CAP_GEN(mdev, vport_group_manager))
3866
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
3867

3868 3869 3870 3871
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
3872

3873
	/* HW LRO */
3874
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
3875
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
3876
		params->lro_en = hw_lro_heuristic(link_speed, pci_bw);
3877
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
3878

3879 3880 3881 3882 3883 3884
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
	params->rx_am_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
3885

3886 3887
	params->tx_cq_moderation.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	params->tx_cq_moderation.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
T
Tariq Toukan 已提交
3888

3889 3890 3891 3892
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
	mlx5_query_min_inline(mdev, &params->tx_min_inline_mode);
	if (params->tx_min_inline_mode == MLX5_INLINE_MODE_NONE &&
3893
	    !MLX5_CAP_ETH(mdev, wqe_vlan_insert))
3894
		params->tx_min_inline_mode = MLX5_INLINE_MODE_L2;
3895

3896 3897 3898 3899 3900 3901
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(mdev, params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
3902

3903 3904 3905 3906 3907 3908
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3909

3910 3911 3912 3913
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
3914

3915
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
3916

3917 3918 3919 3920
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
3921
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
3922 3923 3924 3925 3926 3927 3928
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3929
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
3930 3931 3932 3933 3934
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
3935 3936
}

3937 3938 3939 3940
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};

3941
static void mlx5e_build_nic_netdev(struct net_device *netdev)
3942 3943 3944
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
3945 3946
	bool fcs_supported;
	bool fcs_enabled;
3947 3948 3949

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

3950
	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
3951
		netdev->netdev_ops = &mlx5e_netdev_ops_sriov;
3952
#ifdef CONFIG_MLX5_CORE_EN_DCB
H
Huy Nguyen 已提交
3953 3954
		if (MLX5_CAP_GEN(mdev, qos))
			netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
3955 3956
#endif
	} else {
3957
		netdev->netdev_ops = &mlx5e_netdev_ops_basic;
3958
	}
3959

3960 3961 3962 3963
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
3964
	netdev->vlan_features    |= NETIF_F_SG;
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
3977
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
3978 3979 3980
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;

3981
	if (mlx5e_vxlan_allowed(mdev)) {
3982 3983 3984
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
3985
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
3986
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
3987 3988 3989
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL;
3990 3991 3992
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
3993 3994
	}

3995 3996 3997 3998 3999
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4000 4001 4002
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4003
	netdev->features          = netdev->hw_features;
4004
	if (!priv->channels.params.lro_en)
4005 4006
		netdev->features  &= ~NETIF_F_LRO;

4007 4008 4009
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4010 4011 4012
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4013 4014 4015 4016
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4017 4018 4019 4020 4021 4022
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4023

4024 4025 4026 4027 4028
	netdev->features         |= NETIF_F_HIGHDMA;

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4029 4030 4031 4032 4033

#ifdef CONFIG_NET_SWITCHDEV
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4034 4035
}

4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4056 4057
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4058 4059
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4060 4061 4062
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4063
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4064 4065 4066 4067 4068 4069 4070
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
	mlx5e_vxlan_cleanup(priv);
4071

4072 4073
	if (priv->channels.params.xdp_prog)
		bpf_prog_put(priv->channels.params.xdp_prog);
4074 4075 4076 4077 4078 4079 4080
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4081 4082
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4083 4084 4085
		return err;

	err = mlx5e_create_direct_rqts(priv);
4086
	if (err)
4087 4088 4089
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4090
	if (err)
4091 4092 4093
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4094
	if (err)
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4116
	mlx5e_destroy_direct_rqts(priv);
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4128
	mlx5e_destroy_direct_rqts(priv);
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4143
	mlx5e_dcbnl_initialize(priv);
4144 4145 4146 4147 4148 4149 4150 4151
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4152 4153 4154 4155 4156 4157 4158 4159 4160
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
	netdev->max_mtu = MLX5E_HW2SW_MTU(max_mtu);
	mlx5e_set_dev_port_mtu(priv);
4161

4162 4163
	mlx5_lag_add(mdev, netdev);

4164
	mlx5e_enable_async_events(priv);
4165

4166 4167
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		mlx5e_register_vport_reps(priv);
4168

4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179
	if (netdev->reg_state != NETREG_REGISTERED)
		return;

	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4180 4181 4182 4183 4184 4185

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4186 4187 4188 4189
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4190 4191
	struct mlx5_core_dev *mdev = priv->mdev;

4192 4193 4194 4195 4196 4197
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4198
	queue_work(priv->wq, &priv->set_rx_mode_work);
4199

4200
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
4201 4202
		mlx5e_unregister_vport_reps(priv);

4203
	mlx5e_disable_async_events(priv);
4204
	mlx5_lag_remove(mdev);
4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4216
	.update_stats	   = mlx5e_update_ndo_stats,
4217
	.max_nch	   = mlx5e_get_max_num_channels,
4218 4219
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4220 4221 4222
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4223 4224
/* mlx5e generic netdev management API (move to en_common.c) */

4225 4226 4227
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4228
{
4229
	int nch = profile->max_nch(mdev);
4230 4231 4232
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4233
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4234
				    nch * profile->max_tc,
4235
				    nch);
4236 4237 4238 4239 4240
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4241 4242 4243 4244
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4245
	profile->init(mdev, netdev, profile, ppriv);
4246 4247 4248 4249 4250

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4251 4252
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
	profile->cleanup(priv);
	free_netdev(netdev);

	return NULL;
}

4264
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4265
{
4266
	struct mlx5_core_dev *mdev = priv->mdev;
4267 4268 4269 4270 4271
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4272

4273 4274
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4275
		goto out;
4276

4277
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4278 4279
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4280
		goto err_cleanup_tx;
4281 4282
	}

4283 4284
	err = profile->init_rx(priv);
	if (err)
4285 4286
		goto err_close_drop_rq;

4287 4288
	mlx5e_create_q_counter(priv);

4289 4290
	if (profile->enable)
		profile->enable(priv);
4291

4292
	return 0;
4293 4294

err_close_drop_rq:
4295
	mlx5e_close_drop_rq(&priv->drop_rq);
4296

4297 4298
err_cleanup_tx:
	profile->cleanup_tx(priv);
4299

4300 4301
out:
	return err;
4302 4303
}

4304
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4305 4306 4307 4308 4309
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4310 4311 4312 4313
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4314 4315
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4316
	mlx5e_close_drop_rq(&priv->drop_rq);
4317 4318 4319 4320
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4348
	err = mlx5e_attach_netdev(priv);
4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4365
	mlx5e_detach_netdev(priv);
4366 4367 4368
	mlx5e_destroy_mdev_resources(mdev);
}

4369 4370
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4371
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
4372
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
4373
	struct mlx5e_rep_priv *rpriv = NULL;
4374 4375 4376 4377
	void *priv;
	int vport;
	int err;
	struct net_device *netdev;
4378

4379 4380
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4381 4382
		return NULL;

4383 4384 4385 4386 4387 4388 4389 4390 4391
	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
		rpriv = kzalloc(sizeof(*rpriv), GFP_KERNEL);
		if (!rpriv) {
			mlx5_core_warn(mdev,
				       "Not creating net device, Failed to alloc rep priv data\n");
			return NULL;
		}
		rpriv->rep = &esw->offloads.vport_reps[0];
	}
4392

4393
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
		goto err_unregister_reps;
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4411
	}
4412 4413 4414 4415 4416 4417 4418

	return priv;

err_detach:
	mlx5e_detach(mdev, priv);

err_destroy_netdev:
4419
	mlx5e_destroy_netdev(priv);
4420 4421 4422 4423 4424

err_unregister_reps:
	for (vport = 1; vport < total_vfs; vport++)
		mlx5_eswitch_unregister_vport_rep(esw, vport);

4425
	kfree(rpriv);
4426
	return NULL;
4427 4428 4429 4430 4431
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4432
	void *ppriv = priv->ppriv;
4433

4434
	unregister_netdev(priv->netdev);
4435
	mlx5e_detach(mdev, vpriv);
4436
	mlx5e_destroy_netdev(priv);
4437
	kfree(ppriv);
4438 4439
}

4440 4441 4442 4443 4444 4445 4446 4447
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4448 4449
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4450 4451
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4452 4453 4454 4455 4456 4457 4458
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4459
	mlx5e_build_ptys2ethtool_map();
4460 4461 4462 4463 4464 4465 4466
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}