en_main.c 130.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <net/geneve.h>
38
#include <linux/bpf.h>
39
#include <linux/if_bridge.h>
40
#include <net/page_pool.h>
41
#include "eswitch.h"
42
#include "en.h"
43
#include "en_tc.h"
44
#include "en_rep.h"
45
#include "en_accel/ipsec.h"
46
#include "en_accel/ipsec_rxtx.h"
47
#include "en_accel/en_accel.h"
48
#include "en_accel/tls.h"
49
#include "accel/ipsec.h"
50
#include "accel/tls.h"
51
#include "lib/vxlan.h"
52
#include "lib/clock.h"
53
#include "en/port.h"
54
#include "en/xdp.h"
55
#include "lib/eq.h"
56
#include "en/monitor_stats.h"
57
#include "en/reporter.h"
58
#include "en/params.h"
59 60

struct mlx5e_rq_param {
61 62
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
63
	struct mlx5e_rq_frags_info frags_info;
64 65 66 67 68
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
69
	bool                       is_mpw;
70 71 72 73 74 75
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
76
	u8                         cq_period_mode;
77 78 79 80 81
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
82
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
83
	struct mlx5e_sq_param      icosq;
84 85
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
86
	struct mlx5e_cq_param      icosq_cq;
87 88
};

89
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
90
{
91
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
92 93
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
94 95 96 97 98 99 100 101 102 103 104
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
105 106
}

107
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
108
			       struct mlx5e_params *params)
109
{
110 111 112
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
113

114 115
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
116 117
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
118
		       BIT(params->log_rq_mtu_frames),
119
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
120
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
121 122
}

123 124 125 126
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
127 128
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
129
}
130

131
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
132
{
133 134
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
135
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
136
		MLX5_WQ_TYPE_CYCLIC;
137 138
}

139
void mlx5e_update_carrier(struct mlx5e_priv *priv)
140 141 142 143 144
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
145
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
146
					    0);
147

148 149
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
150
		netif_carrier_on(priv->netdev);
151 152
	} else {
		netdev_info(priv->netdev, "Link down\n");
153
		netif_carrier_off(priv->netdev);
154
	}
155 156 157 158 159 160 161 162 163
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
164 165
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
166 167 168
	mutex_unlock(&priv->state_lock);
}

169
void mlx5e_update_stats(struct mlx5e_priv *priv)
170
{
171
	int i;
172

173 174 175
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
176 177
}

178
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
179
{
180 181 182 183 184 185
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
186 187
}

188
static void mlx5e_update_stats_work(struct work_struct *work)
189
{
190
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
191
					       update_stats_work);
192

193
	mutex_lock(&priv->state_lock);
194
	priv->profile->update_stats(priv);
195 196 197
	mutex_unlock(&priv->state_lock);
}

198 199 200 201 202 203 204 205 206 207 208
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

209
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
210
{
211 212
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
213

214 215
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
216

217 218 219
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
220
		queue_work(priv->wq, &priv->update_carrier_work);
221 222
		break;
	default:
223
		return NOTIFY_DONE;
224
	}
225 226

	return NOTIFY_OK;
227 228 229 230
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
231 232
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
233 234 235 236
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
237
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
238 239
}

S
Saeed Mahameed 已提交
240 241
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
242
				       struct mlx5e_umr_wqe *wqe)
243 244 245
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
246
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
247 248 249 250 251 252

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

253
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
254
	ucseg->xlt_octowords =
255 256 257 258
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

259 260 261 262 263 264
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
265
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
266 267 268 269 270 271 272 273 274 275 276 277 278
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

279 280 281
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
282
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
283

284 285
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
286
				       GFP_KERNEL, cpu_to_node(c->cpu));
287
	if (!rq->mpwqe.info)
288
		return -ENOMEM;
289

290
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
291 292 293 294

	return 0;
}

295
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
296 297
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
298 299 300 301 302 303
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

304
	in = kvzalloc(inlen, GFP_KERNEL);
305 306 307 308 309 310 311 312 313
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
314
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
315 316 317

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
318
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
319 320
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
321
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
322

T
Tariq Toukan 已提交
323
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
324 325 326 327 328

	kvfree(in);
	return err;
}

329
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
330
{
331
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
332

333
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
334 335
}

336 337 338 339 340
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

380
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
381 382 383 384 385 386 387 388 389 390 391 392 393 394
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

395
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
396 397
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
398
			  struct mlx5e_rq *rq)
399
{
400
	struct page_pool_params pp_params = { 0 };
401
	struct mlx5_core_dev *mdev = c->mdev;
402
	void *rqc = rqp->rqc;
403
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
404
	u32 pool_size;
405 406 407 408
	int wq_sz;
	int err;
	int i;

409
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
410

411
	rq->wq_type = params->rq_wq_type;
412 413
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
414
	rq->tstamp  = c->tstamp;
415
	rq->clock   = &mdev->clock;
416 417
	rq->channel = c;
	rq->ix      = c->ix;
418
	rq->mdev    = mdev;
419
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
420
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
421

422
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
423 424 425 426 427
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
428

429 430
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
431 432
		goto err_rq_wq_destroy;

433
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
434
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
435
	pool_size = 1 << params->log_rq_mtu_frames;
436

437
	switch (rq->wq_type) {
438
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
439 440 441 442 443 444 445 446
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
447 448

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
449

450
		rq->post_wqes = mlx5e_post_rx_mpwqes;
451
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
452

453
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
454 455 456 457 458 459 460
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
461 462 463 464 465 466
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

467 468 469 470
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
471 472
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
473

474
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
475 476
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
477 478 479 480
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
481
			goto err_free;
482
		break;
483 484 485
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
486 487 488 489 490
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

491
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
492

493 494
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
495 496
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
497
				      GFP_KERNEL, cpu_to_node(c->cpu));
498 499
		if (!rq->wqe.frags) {
			err = -ENOMEM;
500
			goto err_free;
501
		}
502

503
		err = mlx5e_init_di_list(rq, wq_sz, c->cpu);
504 505
		if (err)
			goto err_free;
506
		rq->post_wqes = mlx5e_post_rx_wqes;
507
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
508

509 510 511 512 513 514
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
515 516 517
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
518
			goto err_free;
519 520
		}

521
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(params) ?
522 523
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
524
		rq->mkey_be = c->mkey_be;
525
	}
526

527
	/* Create a page_pool and register it with rxq */
528
	pp_params.order     = 0;
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
544
		goto err_free;
545
	}
546 547 548
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
549
		goto err_free;
550

551
	for (i = 0; i < wq_sz; i++) {
552
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
553
			struct mlx5e_rx_wqe_ll *wqe =
554
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
555 556
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
557
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
558

559 560 561
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
562
		} else {
563 564
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
580
		}
581 582
	}

583 584 585 586 587 588 589 590 591 592 593
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

594 595 596
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

597 598
	return 0;

599 600 601
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
602
		kvfree(rq->mpwqe.info);
603 604 605 606 607 608
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
609

610
err_rq_wq_destroy:
611 612
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
613
	xdp_rxq_info_unreg(&rq->xdp_rxq);
614 615
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
616 617 618 619 620
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

621
static void mlx5e_free_rq(struct mlx5e_rq *rq)
622
{
623 624
	int i;

625 626 627
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

628
	xdp_rxq_info_unreg(&rq->xdp_rxq);
629 630
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
631

632 633
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
634
		kvfree(rq->mpwqe.info);
635
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
636
		break;
637
	default: /* MLX5_WQ_TYPE_CYCLIC */
638 639
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
640 641
	}

642 643 644 645 646 647
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
648 649 650
	mlx5_wq_destroy(&rq->wq_ctrl);
}

651 652
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
653
{
654
	struct mlx5_core_dev *mdev = rq->mdev;
655 656 657 658 659 660 661 662 663

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
664
	in = kvzalloc(inlen, GFP_KERNEL);
665 666 667 668 669 670 671 672
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

673
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
674 675
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
676
						MLX5_ADAPTER_PAGE_SHIFT);
677 678
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

679 680
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
681

682
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
683 684 685 686 687 688

	kvfree(in);

	return err;
}

689 690
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
691
{
692
	struct mlx5_core_dev *mdev = rq->mdev;
693 694 695 696 697 698 699

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
700
	in = kvzalloc(inlen, GFP_KERNEL);
701 702 703 704 705 706 707 708
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

709
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
710 711 712 713 714 715

	kvfree(in);

	return err;
}

716 717 718 719 720 721 722 723 724 725 726 727
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
728
	in = kvzalloc(inlen, GFP_KERNEL);
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

747 748 749
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
750
	struct mlx5_core_dev *mdev = c->mdev;
751 752 753 754 755 756
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
757
	in = kvzalloc(inlen, GFP_KERNEL);
758 759 760 761 762 763
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
764 765
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
766 767 768 769 770 771 772 773 774 775
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

776
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
777
{
778
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
779 780
}

781
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
782
{
783
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
784
	struct mlx5e_channel *c = rq->channel;
785

786
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
787

788
	do {
789
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
790 791 792
			return 0;

		msleep(20);
793 794 795
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
796
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
797 798 799 800

	return -ETIMEDOUT;
}

801 802 803 804 805
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

806 807
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
808 809
		u16 head = wq->head;
		int i;
810

811 812 813 814 815
		/* Outstanding UMR WQEs (in progress) start at wq->head */
		for (i = 0; i < rq->mpwqe.umr_in_progress; i++) {
			rq->dealloc_wqe(rq, head);
			head = mlx5_wq_ll_get_wqe_next_ix(wq, head);
		}
816 817

		while (!mlx5_wq_ll_is_empty(wq)) {
818
			struct mlx5e_rx_wqe_ll *wqe;
819 820 821 822 823 824 825 826 827

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
828
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
829

830 831
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
832
			rq->dealloc_wqe(rq, wqe_ix);
833
			mlx5_wq_cyc_pop(wq);
834
		}
835
	}
836

837 838
}

839
static int mlx5e_open_rq(struct mlx5e_channel *c,
840
			 struct mlx5e_params *params,
841 842 843 844 845
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

846
	err = mlx5e_alloc_rq(c, params, param, rq);
847 848 849
	if (err)
		return err;

850
	err = mlx5e_create_rq(rq, param);
851
	if (err)
852
		goto err_free_rq;
853

854
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
855
	if (err)
856
		goto err_destroy_rq;
857

858
	if (params->rx_dim_enabled)
859
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
860

861 862 863 864 865
	/* We disable csum_complete when XDP is enabled since
	 * XDP programs might manipulate packets which will render
	 * skb->checksum incorrect.
	 */
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE) || c->xdp)
866 867
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

868 869 870 871
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
872 873
err_free_rq:
	mlx5e_free_rq(rq);
874 875 876 877

	return err;
}

878 879 880
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
881
	mlx5e_trigger_irq(&rq->channel->icosq);
882 883 884
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
885
{
886
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
887
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
888
}
889

890 891
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
892
	cancel_work_sync(&rq->dim.work);
893
	mlx5e_destroy_rq(rq);
894 895
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
896 897
}

S
Saeed Mahameed 已提交
898
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
899
{
900
	kvfree(sq->db.xdpi_fifo.xi);
901
	kvfree(sq->db.wqe_info);
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
920 921
}

S
Saeed Mahameed 已提交
922
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
923
{
924
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
925
	int err;
926

927 928 929 930 931
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

932 933
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
934
		mlx5e_free_xdpsq_db(sq);
935
		return err;
936 937 938 939 940
	}

	return 0;
}

S
Saeed Mahameed 已提交
941
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
942
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
943
			     struct mlx5e_sq_param *param,
944 945
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
946 947
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
948
	struct mlx5_core_dev *mdev = c->mdev;
949
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
950 951 952 953 954 955
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
956
	sq->min_inline_mode = params->tx_min_inline_mode;
957
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
958 959 960
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
961

962
	param->wq.db_numa_node = cpu_to_node(c->cpu);
963
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
964 965
	if (err)
		return err;
966
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
967

968
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
987
{
988
	kvfree(sq->db.ico_wqe);
989 990
}

S
Saeed Mahameed 已提交
991
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
992
{
993
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
994

995 996
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
997
				       GFP_KERNEL, numa);
998 999 1000 1001 1002 1003
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1004 1005 1006
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1007
{
S
Saeed Mahameed 已提交
1008
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1009
	struct mlx5_core_dev *mdev = c->mdev;
1010
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1011
	int err;
1012

S
Saeed Mahameed 已提交
1013 1014
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1015

1016
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1017
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1018 1019
	if (err)
		return err;
1020
	wq->db = &wq->db[MLX5_SND_DBR];
1021

1022
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1023 1024 1025
	if (err)
		goto err_sq_wq_destroy;

1026
	return 0;
S
Saeed Mahameed 已提交
1027 1028 1029 1030 1031

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1032 1033
}

S
Saeed Mahameed 已提交
1034
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1035
{
S
Saeed Mahameed 已提交
1036 1037
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1038 1039
}

S
Saeed Mahameed 已提交
1040
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1041
{
1042 1043
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1044 1045
}

S
Saeed Mahameed 已提交
1046
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1047
{
S
Saeed Mahameed 已提交
1048 1049 1050
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1051 1052
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1053
					GFP_KERNEL, numa);
1054 1055
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1056
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1057
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1058 1059
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1060
	}
S
Saeed Mahameed 已提交
1061 1062 1063 1064

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1065 1066
}

1067
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
S
Saeed Mahameed 已提交
1068
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1069
			     int txq_ix,
1070
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1071
			     struct mlx5e_sq_param *param,
1072 1073
			     struct mlx5e_txqsq *sq,
			     int tc)
1074
{
S
Saeed Mahameed 已提交
1075
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1076
	struct mlx5_core_dev *mdev = c->mdev;
1077
	struct mlx5_wq_cyc *wq = &sq->wq;
1078 1079
	int err;

1080
	sq->pdev      = c->pdev;
1081
	sq->tstamp    = c->tstamp;
1082
	sq->clock     = &mdev->clock;
1083 1084
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1085
	sq->txq_ix    = txq_ix;
1086
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1087
	sq->min_inline_mode = params->tx_min_inline_mode;
1088
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1089
	INIT_WORK(&sq->recover_work, mlx5e_tx_err_cqe_work);
1090 1091
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1092 1093
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1094

1095
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1096
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1097
	if (err)
1098
		return err;
1099
	wq->db    = &wq->db[MLX5_SND_DBR];
1100

1101
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1102
	if (err)
1103 1104
		goto err_sq_wq_destroy;

1105 1106 1107
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1108 1109 1110 1111 1112 1113 1114 1115
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1116
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1117
{
S
Saeed Mahameed 已提交
1118
	mlx5e_free_txqsq_db(sq);
1119 1120 1121
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1122 1123 1124 1125 1126 1127 1128 1129
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1130
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1131 1132 1133
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1134 1135 1136 1137 1138 1139 1140 1141
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1142
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1143
	in = kvzalloc(inlen, GFP_KERNEL);
1144 1145 1146 1147 1148 1149 1150
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1151 1152 1153
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1154 1155

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1156
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1157

1158
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1159
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1160 1161

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1162
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1163
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1164
					  MLX5_ADAPTER_PAGE_SHIFT);
1165
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1166

1167 1168
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1169

1170
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1171 1172 1173 1174 1175 1176

	kvfree(in);

	return err;
}

1177 1178
int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
		    struct mlx5e_modify_sq_param *p)
1179 1180 1181 1182 1183 1184 1185
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1186
	in = kvzalloc(inlen, GFP_KERNEL);
1187 1188 1189 1190 1191
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1192 1193 1194
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1195
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1196
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1197
	}
1198

1199
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1200 1201 1202 1203 1204 1205

	kvfree(in);

	return err;
}

1206
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1207
{
1208
	mlx5_core_destroy_sq(mdev, sqn);
1209 1210
}

1211
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1212 1213 1214
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1215
{
1216
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1217 1218
	int err;

1219
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1220 1221 1222 1223 1224
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1225
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1226
	if (err)
1227
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1228 1229 1230 1231

	return err;
}

1232 1233 1234
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1235
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1236
			    u32 tisn,
1237
			    int txq_ix,
1238
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1239
			    struct mlx5e_sq_param *param,
1240 1241
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1242 1243
{
	struct mlx5e_create_sq_param csp = {};
1244
	u32 tx_rate;
1245 1246
	int err;

1247
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1248 1249 1250
	if (err)
		return err;

1251
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1252
	csp.tis_lst_sz      = 1;
1253 1254 1255
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1256
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1257
	if (err)
S
Saeed Mahameed 已提交
1258
		goto err_free_txqsq;
1259

1260
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1261
	if (tx_rate)
1262
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1263

1264 1265 1266
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1267 1268
	return 0;

S
Saeed Mahameed 已提交
1269
err_free_txqsq:
1270
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1271
	mlx5e_free_txqsq(sq);
1272 1273 1274 1275

	return err;
}

1276
void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
1277
{
1278
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1279
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1280 1281 1282 1283 1284
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1285
void mlx5e_tx_disable_queue(struct netdev_queue *txq)
1286 1287 1288 1289 1290 1291
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1292
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1293
{
1294
	struct mlx5e_channel *c = sq->channel;
1295
	struct mlx5_wq_cyc *wq = &sq->wq;
1296

1297
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1298
	/* prevent netif_tx_wake_queue */
1299
	napi_synchronize(&c->napi);
1300

1301
	mlx5e_tx_disable_queue(sq->txq);
1302

S
Saeed Mahameed 已提交
1303
	/* last doorbell out, godspeed .. */
1304 1305
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1306
		struct mlx5e_tx_wqe *nop;
1307

1308 1309 1310
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1311
	}
1312 1313 1314 1315 1316
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1317
	struct mlx5_core_dev *mdev = c->mdev;
1318
	struct mlx5_rate_limit rl = {0};
1319

1320
	cancel_work_sync(&sq->dim.work);
1321
	cancel_work_sync(&sq->recover_work);
1322
	mlx5e_destroy_sq(mdev, sq->sqn);
1323 1324 1325 1326
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1327 1328 1329 1330
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1331
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work)
1332
{
1333 1334
	struct mlx5e_txqsq *sq = container_of(recover_work, struct mlx5e_txqsq,
					      recover_work);
1335

1336
	mlx5e_tx_reporter_err_cqe(sq);
1337 1338
}

S
Saeed Mahameed 已提交
1339
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1340
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1341 1342 1343 1344 1345 1346
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1347
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1348 1349 1350 1351 1352
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1353
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1354
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1355
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1375
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1376 1377 1378 1379
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1380
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1381
			    struct mlx5e_sq_param *param,
1382 1383
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1384 1385 1386 1387
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1388
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1389 1390 1391 1392
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1393
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1394 1395 1396 1397
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1398
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1399 1400 1401
	if (err)
		goto err_free_xdpsq;

1402 1403 1404 1405 1406 1407
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1408

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1421

1422 1423
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1424

1425 1426
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1427

1428
			wi->num_wqebbs = 1;
1429
			wi->num_pkts   = 1;
1430
		}
S
Saeed Mahameed 已提交
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1442
static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq, struct mlx5e_rq *rq)
S
Saeed Mahameed 已提交
1443 1444 1445 1446 1447 1448
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1449
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1450
	mlx5e_free_xdpsq_descs(sq, rq);
S
Saeed Mahameed 已提交
1451
	mlx5e_free_xdpsq(sq);
1452 1453
}

1454 1455 1456
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1457 1458 1459
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1460
	unsigned int irqn;
1461 1462 1463
	int err;
	u32 i;

1464 1465 1466 1467
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1489
	cq->mdev = mdev;
1490 1491 1492 1493

	return 0;
}

1494 1495 1496 1497 1498 1499 1500
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1501 1502
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1513
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1514
{
1515
	mlx5_wq_destroy(&cq->wq_ctrl);
1516 1517
}

1518
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1519
{
1520
	struct mlx5_core_dev *mdev = cq->mdev;
1521 1522 1523 1524 1525
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1526
	unsigned int irqn_not_used;
1527 1528 1529
	int eqn;
	int err;

1530 1531 1532 1533
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1534
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1535
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1536
	in = kvzalloc(inlen, GFP_KERNEL);
1537 1538 1539 1540 1541 1542 1543
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1544
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1545
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1546

T
Tariq Toukan 已提交
1547
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1548
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1549
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1550
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1551
					    MLX5_ADAPTER_PAGE_SHIFT);
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1566
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1567
{
1568
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1569 1570 1571
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1572
			 struct net_dim_cq_moder moder,
1573
			 struct mlx5e_cq_param *param,
1574
			 struct mlx5e_cq *cq)
1575
{
1576
	struct mlx5_core_dev *mdev = c->mdev;
1577 1578
	int err;

1579
	err = mlx5e_alloc_cq(c, param, cq);
1580 1581 1582
	if (err)
		return err;

1583
	err = mlx5e_create_cq(cq, param);
1584
	if (err)
1585
		goto err_free_cq;
1586

1587
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1588
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1589 1590
	return 0;

1591 1592
err_free_cq:
	mlx5e_free_cq(cq);
1593 1594 1595 1596 1597 1598 1599

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1600
	mlx5e_free_cq(cq);
1601 1602 1603
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1604
			     struct mlx5e_params *params,
1605 1606 1607 1608 1609 1610
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1611 1612
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1635
			  struct mlx5e_params *params,
1636 1637
			  struct mlx5e_channel_param *cparam)
{
1638
	struct mlx5e_priv *priv = c->priv;
1639
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1640

1641
	for (tc = 0; tc < params->num_tc; tc++) {
1642
		int txq_ix = c->ix + tc * max_nch;
1643

1644
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1645
				       params, &cparam->sq, &c->sq[tc], tc);
1646 1647 1648 1649 1650 1651 1652 1653
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1654
		mlx5e_close_txqsq(&c->sq[tc]);
1655 1656 1657 1658 1659 1660 1661 1662 1663

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1664
		mlx5e_close_txqsq(&c->sq[tc]);
1665 1666
}

1667
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1668
				struct mlx5e_txqsq *sq, u32 rate)
1669 1670 1671
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1672
	struct mlx5e_modify_sq_param msp = {0};
1673
	struct mlx5_rate_limit rl = {0};
1674 1675 1676 1677 1678 1679 1680
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1681 1682
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1683
		/* remove current rl index to free space to next ones */
1684 1685
		mlx5_rl_remove_rate(mdev, &rl);
	}
1686 1687 1688 1689

	sq->rate_limit = 0;

	if (rate) {
1690 1691
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1692 1693 1694 1695 1696 1697 1698
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1699 1700 1701 1702
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1703
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1704 1705 1706 1707 1708
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1709
			mlx5_rl_remove_rate(mdev, &rl);
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1721
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
static int mlx5e_alloc_xps_cpumask(struct mlx5e_channel *c,
				   struct mlx5e_params *params)
{
	int num_comp_vectors = mlx5_comp_vectors_count(c->mdev);
	int irq;

	if (!zalloc_cpumask_var(&c->xps_cpumask, GFP_KERNEL))
		return -ENOMEM;

	for (irq = c->ix; irq < num_comp_vectors; irq += params->num_channels) {
		int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(c->mdev, irq));

		cpumask_set_cpu(cpu, c->xps_cpumask);
	}

	return 0;
}

static void mlx5e_free_xps_cpumask(struct mlx5e_channel *c)
{
	free_cpumask_var(c->xps_cpumask);
}

1771
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1772
			      struct mlx5e_params *params,
1773 1774 1775
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1776
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
1777
	struct net_dim_cq_moder icocq_moder = {0, 0};
1778 1779
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1780
	unsigned int irq;
1781
	int err;
1782
	int eqn;
1783

1784 1785 1786 1787
	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

1788
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1789 1790 1791 1792
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1793 1794
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1795
	c->ix       = ix;
1796
	c->cpu      = cpu;
1797
	c->pdev     = priv->mdev->device;
1798
	c->netdev   = priv->netdev;
1799
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1800 1801
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1802
	c->stats    = &priv->channel_stats[ix].ch;
1803 1804
	c->irq_desc = irq_to_desc(irq);

1805 1806 1807 1808
	err = mlx5e_alloc_xps_cpumask(c, params);
	if (err)
		goto err_free_channel;

1809 1810
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1811
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1812 1813 1814
	if (err)
		goto err_napi_del;

1815
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1816 1817 1818
	if (err)
		goto err_close_icosq_cq;

1819
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1820 1821 1822
	if (err)
		goto err_close_tx_cqs;

1823 1824 1825 1826
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1827
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1828 1829
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1830 1831 1832
	if (err)
		goto err_close_rx_cq;

1833 1834
	napi_enable(&c->napi);

1835
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1836 1837 1838
	if (err)
		goto err_disable_napi;

1839
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1840 1841 1842
	if (err)
		goto err_close_icosq;

1843
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
1844 1845
	if (err)
		goto err_close_sqs;
1846

1847
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1848
	if (err)
1849
		goto err_close_xdp_sq;
1850

1851 1852 1853 1854
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

1855 1856 1857
	*cp = c;

	return 0;
1858 1859 1860 1861

err_close_rq:
	mlx5e_close_rq(&c->rq);

1862
err_close_xdp_sq:
1863
	if (c->xdp)
1864
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
1865 1866 1867 1868

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1869
err_close_icosq:
S
Saeed Mahameed 已提交
1870
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1871

1872 1873
err_disable_napi:
	napi_disable(&c->napi);
1874
	if (c->xdp)
1875
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1876 1877

err_close_rx_cq:
1878 1879
	mlx5e_close_cq(&c->rq.cq);

1880 1881 1882
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

1883 1884 1885
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1886 1887 1888
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1889 1890
err_napi_del:
	netif_napi_del(&c->napi);
1891 1892 1893
	mlx5e_free_xps_cpumask(c);

err_free_channel:
1894
	kvfree(c);
1895 1896 1897 1898

	return err;
}

1899 1900 1901 1902 1903 1904 1905
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1906
	netif_set_xps_queue(c->netdev, c->xps_cpumask, c->ix);
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1918 1919
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
1920
	mlx5e_close_xdpsq(&c->xdpsq, NULL);
1921
	mlx5e_close_rq(&c->rq);
1922
	if (c->xdp)
1923
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
1924
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1925
	mlx5e_close_icosq(&c->icosq);
1926
	napi_disable(&c->napi);
1927
	if (c->xdp)
1928
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1929
	mlx5e_close_cq(&c->rq.cq);
1930
	mlx5e_close_cq(&c->xdpsq.cq);
1931
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1932
	mlx5e_close_cq(&c->icosq.cq);
1933
	netif_napi_del(&c->napi);
1934
	mlx5e_free_xps_cpumask(c);
E
Eric Dumazet 已提交
1935

1936
	kvfree(c);
1937 1938
}

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

1955
	if (mlx5e_rx_is_linear_skb(params)) {
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2009 2010 2011 2012 2013 2014 2015
static u8 mlx5e_get_rq_log_wq_sz(void *rqc)
{
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	return MLX5_GET(wq, wq, log_wq_sz);
}

2016
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2017
				 struct mlx5e_params *params,
2018 2019
				 struct mlx5e_rq_param *param)
{
2020
	struct mlx5_core_dev *mdev = priv->mdev;
2021 2022
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2023
	int ndsegs = 1;
2024

2025
	switch (params->rq_wq_type) {
2026
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2027
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2028 2029
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2030
		MLX5_SET(wq, wq, log_wqe_stride_size,
2031 2032
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2033
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2034
		break;
2035
	default: /* MLX5_WQ_TYPE_CYCLIC */
2036
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2037 2038
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2039 2040
	}

2041
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2042
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2043 2044
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2045
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2046
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2047
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2048
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2049

2050
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2051 2052
}

2053
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2054
				      struct mlx5e_rq_param *param)
2055
{
2056
	struct mlx5_core_dev *mdev = priv->mdev;
2057 2058 2059
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2060 2061 2062
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2063
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2064

2065
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2066 2067
}

T
Tariq Toukan 已提交
2068 2069
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2070 2071 2072 2073 2074
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2075
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2076

2077
	param->wq.buf_numa_node = dev_to_node(priv->mdev->device);
T
Tariq Toukan 已提交
2078 2079 2080
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2081
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2082 2083 2084 2085
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);
2086
	bool allow_swp;
T
Tariq Toukan 已提交
2087

2088 2089
	allow_swp = mlx5_geneve_tx_allowed(priv->mdev) ||
		    !!MLX5_IPSEC_DEV(priv->mdev);
T
Tariq Toukan 已提交
2090
	mlx5e_build_sq_param_common(priv, param);
2091
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2092
	MLX5_SET(sqc, sqc, allow_swp, allow_swp);
2093 2094 2095 2096 2097 2098 2099
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2100
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2101 2102
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2103 2104 2105
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2106
				    struct mlx5e_params *params,
2107 2108
				    struct mlx5e_cq_param *param)
{
2109
	struct mlx5_core_dev *mdev = priv->mdev;
2110
	void *cqc = param->cqc;
2111
	u8 log_cq_size;
2112

2113
	switch (params->rq_wq_type) {
2114
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2115 2116
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2117
		break;
2118
	default: /* MLX5_WQ_TYPE_CYCLIC */
2119
		log_cq_size = params->log_rq_mtu_frames;
2120 2121 2122
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2123
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2124 2125 2126
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2127 2128

	mlx5e_build_common_cq_param(priv, param);
2129
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2130 2131 2132
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2133
				    struct mlx5e_params *params,
2134 2135 2136 2137
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2138
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2139 2140

	mlx5e_build_common_cq_param(priv, param);
2141
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2142 2143
}

T
Tariq Toukan 已提交
2144
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2145 2146
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2147 2148 2149 2150 2151 2152
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2153

2154
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2155 2156 2157
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2158 2159
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2160 2161 2162 2163 2164 2165 2166
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2167
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2168 2169
}

2170
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2171
				    struct mlx5e_params *params,
2172 2173 2174 2175 2176 2177
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2178
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2179
	param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE);
2180 2181
}

2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
static u8 mlx5e_build_icosq_log_wq_sz(struct mlx5e_params *params,
				      struct mlx5e_rq_param *rqp)
{
	switch (params->rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return order_base_2(MLX5E_UMR_WQEBBS) +
			mlx5e_get_rq_log_wq_sz(rqp->rqc);
	default: /* MLX5_WQ_TYPE_CYCLIC */
		return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
	}
}

2194 2195 2196
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2197
{
2198
	u8 icosq_log_wq_sz;
T
Tariq Toukan 已提交
2199

2200
	mlx5e_build_rq_param(priv, params, &cparam->rq);
2201 2202 2203

	icosq_log_wq_sz = mlx5e_build_icosq_log_wq_sz(params, &cparam->rq);

2204 2205 2206 2207 2208 2209
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2210 2211
}

2212 2213
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2214
{
2215
	struct mlx5e_channel_param *cparam;
2216
	int err = -ENOMEM;
2217 2218
	int i;

2219
	chs->num = chs->params.num_channels;
2220

2221
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2222
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2223 2224
	if (!chs->c || !cparam)
		goto err_free;
2225

2226
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2227
	for (i = 0; i < chs->num; i++) {
2228
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2229 2230 2231 2232
		if (err)
			goto err_close_channels;
	}

2233 2234 2235 2236
	if (!IS_ERR_OR_NULL(priv->tx_reporter))
		devlink_health_reporter_state_update(priv->tx_reporter,
						     DEVLINK_HEALTH_REPORTER_STATE_HEALTHY);

2237
	kvfree(cparam);
2238 2239 2240 2241
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2242
		mlx5e_close_channel(chs->c[i]);
2243

2244
err_free:
2245
	kfree(chs->c);
2246
	kvfree(cparam);
2247
	chs->num = 0;
2248 2249 2250
	return err;
}

2251
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2252 2253 2254
{
	int i;

2255 2256 2257 2258
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

2259 2260
#define MLX5E_RQ_WQES_TIMEOUT 20000 /* msecs */

2261 2262 2263 2264 2265
static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2266 2267 2268 2269 2270
	for (i = 0; i < chs->num; i++) {
		int timeout = err ? 0 : MLX5E_RQ_WQES_TIMEOUT;

		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq, timeout);
	}
2271

2272
	return err ? -ETIMEDOUT : 0;
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2283
void mlx5e_close_channels(struct mlx5e_channels *chs)
2284 2285
{
	int i;
2286

2287 2288
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2289

2290 2291
	kfree(chs->c);
	chs->num = 0;
2292 2293
}

2294 2295
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2296 2297 2298 2299 2300
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2301
	u32 *in;
2302
	int i;
2303 2304

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2305
	in = kvzalloc(inlen, GFP_KERNEL);
2306 2307 2308 2309 2310 2311 2312 2313
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2314 2315
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2316

2317 2318 2319
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2320 2321

	kvfree(in);
T
Tariq Toukan 已提交
2322 2323 2324
	return err;
}

2325
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2326
{
2327 2328
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2329 2330
}

2331
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2332 2333
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2334
	int err;
2335

2336 2337 2338 2339
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2340 2341
}

2342
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2343
{
2344
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2345 2346 2347
	int err;
	int ix;

2348
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2349
		rqt = &priv->direct_tir[ix].rqt;
2350
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2351 2352 2353 2354 2355 2356 2357
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2358
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2359
	for (ix--; ix >= 0; ix--)
2360
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2361

2362 2363 2364
	return err;
}

2365 2366 2367 2368
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

2369
	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++)
2370 2371 2372
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2373 2374 2375 2376 2377 2378 2379
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2380
int mlx5e_bits_invert(unsigned long a, int size)
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2405
			ix = priv->rss_params.indirection_rqt[ix];
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2416 2417 2418 2419
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2420
	u32 *in;
2421 2422 2423
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2424
	in = kvzalloc(inlen, GFP_KERNEL);
2425 2426 2427 2428 2429 2430 2431
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2432
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2433
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2434 2435 2436 2437 2438

	kvfree(in);
	return err;
}

2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2453
{
T
Tariq Toukan 已提交
2454 2455 2456
	u32 rqtn;
	int ix;

2457
	if (priv->indir_rqt.enabled) {
2458
		/* RSS RQ table */
2459
		rqtn = priv->indir_rqt.rqtn;
2460
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2461 2462
	}

2463
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2464 2465
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2466 2467 2468
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2469 2470 2471
		};

		/* Direct RQ Tables */
2472 2473
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2474

2475
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2476
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2477
	}
2478 2479
}

2480 2481 2482 2483 2484
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2485 2486 2487
		{
			.rss = {
				.channels  = chs,
2488
				.hfunc     = priv->rss_params.hfunc,
2489 2490
			}
		},
2491 2492 2493 2494 2495 2496 2497 2498 2499
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2500 2501 2502
		{
			.rqn = priv->drop_rq.rqn,
		},
2503 2504 2505 2506 2507
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2556
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2557
{
2558
	if (!params->lro_en)
2559 2560 2561 2562 2563 2564 2565 2566
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2567
		 (MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2568
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2569 2570
}

2571
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2572
				    const struct mlx5e_tirc_config *ttconfig,
2573
				    void *tirc, bool inner)
2574
{
2575 2576
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2577

2578 2579
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2580 2581 2582 2583 2584 2585
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2586
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2587
	}
2588 2589 2590 2591 2592 2593
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2594 2595
}

2596 2597 2598 2599 2600 2601 2602 2603
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2604 2605 2606
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2607
	struct mlx5e_rss_params *rss = &priv->rss_params;
2608 2609
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2610
	struct mlx5e_tirc_config ttconfig;
2611 2612 2613 2614 2615 2616
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2617 2618 2619
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2620 2621 2622 2623 2624 2625 2626 2627
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2628 2629 2630
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2631 2632 2633 2634 2635
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2636
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2637 2638 2639 2640 2641 2642 2643
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2644
	int tt;
T
Tariq Toukan 已提交
2645
	int ix;
2646 2647

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2648
	in = kvzalloc(inlen, GFP_KERNEL);
2649 2650 2651 2652 2653 2654
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2655
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2656

T
Tariq Toukan 已提交
2657
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2658
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2659
					   inlen);
T
Tariq Toukan 已提交
2660
		if (err)
T
Tariq Toukan 已提交
2661
			goto free_in;
T
Tariq Toukan 已提交
2662
	}
2663

2664
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2665 2666 2667 2668 2669 2670 2671
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2672 2673 2674 2675 2676
	kvfree(in);

	return err;
}

2677 2678
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2679
{
2680
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2681 2682
	int err;

2683
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2684 2685 2686
	if (err)
		return err;

2687 2688 2689 2690
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2691

2692 2693
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2694 2695 2696
{
	u16 hw_mtu = 0;
	int err;
2697

2698 2699 2700 2701
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2702
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2703 2704
}

2705
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2706
{
2707
	struct mlx5e_params *params = &priv->channels.params;
2708
	struct net_device *netdev = priv->netdev;
2709
	struct mlx5_core_dev *mdev = priv->mdev;
2710 2711 2712
	u16 mtu;
	int err;

2713
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2714 2715
	if (err)
		return err;
2716

2717 2718
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2719
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2720
			    __func__, mtu, params->sw_mtu);
2721

2722
	params->sw_mtu = mtu;
2723 2724 2725
	return 0;
}

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
void mlx5e_set_netdev_mtu_boundaries(struct mlx5e_priv *priv)
{
	struct mlx5e_params *params = &priv->channels.params;
	struct net_device *netdev   = priv->netdev;
	struct mlx5_core_dev *mdev  = priv->mdev;
	u16 max_mtu;

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;

	mlx5_query_port_max_mtu(mdev, &max_mtu, 1);
	netdev->max_mtu = min_t(unsigned int, MLX5E_HW2SW_MTU(params, max_mtu),
				ETH_MAX_MTU);
}

2741 2742 2743
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2744 2745
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2746 2747 2748 2749 2750 2751 2752 2753 2754
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2755 2756 2757
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2758
	for (tc = 0; tc < ntc; tc++)
2759
		netdev_set_tc_queue(netdev, tc, nch, 0);
2760 2761
}

2762
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2763
{
2764
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2765 2766
	int i, tc;

2767
	for (i = 0; i < max_nch; i++)
2768
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2769 2770 2771 2772 2773 2774 2775 2776
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2787
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2788
{
2789 2790 2791 2792
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2793 2794
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2795

2796
	mlx5e_build_tx2sq_maps(priv);
2797
	mlx5e_activate_channels(&priv->channels);
2798
	mlx5e_xdp_tx_enable(priv);
2799
	netif_tx_start_all_queues(priv->netdev);
2800

2801
	if (mlx5e_is_vport_rep(priv))
2802 2803
		mlx5e_add_sqs_fwd_rules(priv);

2804
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2805
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2806 2807
}

2808
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2809
{
2810 2811
	mlx5e_redirect_rqts_to_drop(priv);

2812
	if (mlx5e_is_vport_rep(priv))
2813 2814
		mlx5e_remove_sqs_fwd_rules(priv);

2815 2816 2817 2818 2819
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2820
	mlx5e_xdp_tx_disable(priv);
2821 2822 2823
	mlx5e_deactivate_channels(&priv->channels);
}

2824 2825 2826
static void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				       struct mlx5e_channels *new_chs,
				       mlx5e_fp_hw_modify hw_modify)
2827 2828 2829
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2830
	int carrier_ok;
2831

2832 2833
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2834
	carrier_ok = netif_carrier_ok(netdev);
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2845 2846 2847 2848
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2849 2850 2851
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2852 2853 2854
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2855 2856
}

2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
int mlx5e_safe_switch_channels(struct mlx5e_priv *priv,
			       struct mlx5e_channels *new_chs,
			       mlx5e_fp_hw_modify hw_modify)
{
	int err;

	err = mlx5e_open_channels(priv, new_chs);
	if (err)
		return err;

	mlx5e_switch_priv_channels(priv, new_chs, hw_modify);
	return 0;
}

2871 2872 2873 2874 2875 2876 2877 2878
int mlx5e_safe_reopen_channels(struct mlx5e_priv *priv)
{
	struct mlx5e_channels new_channels = {};

	new_channels.params = priv->channels.params;
	return mlx5e_safe_switch_channels(priv, &new_channels, NULL);
}

2879
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2880 2881 2882 2883 2884
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2885 2886 2887 2888 2889 2890 2891
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2892
	err = mlx5e_open_channels(priv, &priv->channels);
2893
	if (err)
2894
		goto err_clear_state_opened_flag;
2895

2896
	mlx5e_refresh_tirs(priv, false);
2897
	mlx5e_activate_priv_channels(priv);
2898 2899
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2900

2901
	mlx5e_queue_update_stats(priv);
2902
	return 0;
2903 2904 2905 2906

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2907 2908
}

2909
int mlx5e_open(struct net_device *netdev)
2910 2911 2912 2913 2914 2915
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2916 2917
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2918 2919
	mutex_unlock(&priv->state_lock);

2920
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
2921 2922
		udp_tunnel_get_rx_info(netdev);

2923 2924 2925 2926 2927 2928 2929
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2930 2931 2932 2933 2934 2935
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2936 2937 2938
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2939 2940
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2941 2942 2943 2944

	return 0;
}

2945
int mlx5e_close(struct net_device *netdev)
2946 2947 2948 2949
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2950 2951 2952
	if (!netif_device_present(netdev))
		return -ENODEV;

2953
	mutex_lock(&priv->state_lock);
2954
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2955 2956 2957 2958 2959 2960
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2961
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2962 2963
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2964 2965 2966 2967 2968 2969 2970
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

2971 2972
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
2973 2974 2975
	if (err)
		return err;

2976 2977 2978
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2979
	rq->mdev = mdev;
2980 2981 2982 2983

	return 0;
}

2984
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2985 2986
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2987
{
2988 2989
	param->wq.buf_numa_node = dev_to_node(mdev->device);
	param->wq.db_numa_node  = dev_to_node(mdev->device);
2990

2991
	return mlx5e_alloc_cq_common(mdev, param, cq);
2992 2993
}

2994 2995
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
2996
{
2997
	struct mlx5_core_dev *mdev = priv->mdev;
2998 2999 3000
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3001 3002
	int err;

3003
	mlx5e_build_drop_rq_param(priv, &rq_param);
3004

3005
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3006 3007 3008
	if (err)
		return err;

3009
	err = mlx5e_create_cq(cq, &cq_param);
3010
	if (err)
3011
		goto err_free_cq;
3012

3013
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3014
	if (err)
3015
		goto err_destroy_cq;
3016

3017
	err = mlx5e_create_rq(drop_rq, &rq_param);
3018
	if (err)
3019
		goto err_free_rq;
3020

3021 3022 3023 3024
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3025 3026
	return 0;

3027
err_free_rq:
3028
	mlx5e_free_rq(drop_rq);
3029 3030

err_destroy_cq:
3031
	mlx5e_destroy_cq(cq);
3032

3033
err_free_cq:
3034
	mlx5e_free_cq(cq);
3035

3036 3037 3038
	return err;
}

3039
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3040
{
3041 3042 3043 3044
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3045 3046
}

3047 3048
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3049
{
3050
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3051 3052
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3053
	MLX5_SET(tisc, tisc, prio, tc << 1);
3054
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3055
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3056 3057 3058 3059

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3060
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3061 3062
}

3063
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3064
{
3065
	mlx5_core_destroy_tis(mdev, tisn);
3066 3067
}

3068
int mlx5e_create_tises(struct mlx5e_priv *priv)
3069 3070 3071 3072
{
	int err;
	int tc;

3073
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3074
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3075 3076 3077 3078 3079 3080 3081 3082
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3083
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3084 3085 3086 3087

	return err;
}

3088
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3089 3090 3091
{
	int tc;

3092
	mlx5e_tx_reporter_destroy(priv);
3093
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3094
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3095 3096
}

3097 3098
static void mlx5e_build_indir_tir_ctx_common(struct mlx5e_priv *priv,
					     u32 rqtn, u32 *tirc)
3099
{
3100
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3101 3102
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
3103 3104
	MLX5_SET(tirc, tirc, tunneled_offload_en,
		 priv->channels.params.tunneled_offload_en);
3105

3106
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3107
}
3108

3109 3110 3111 3112 3113
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
3114
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3115
				       &tirc_default_config[tt], tirc, false);
3116 3117
}

3118
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3119
{
3120
	mlx5e_build_indir_tir_ctx_common(priv, rqtn, tirc);
T
Tariq Toukan 已提交
3121 3122 3123
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3124 3125 3126 3127 3128 3129 3130 3131 3132
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
				       &tirc_default_config[tt], tirc, true);
}

3133
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3134
{
3135
	struct mlx5e_tir *tir;
3136 3137
	void *tirc;
	int inlen;
3138
	int i = 0;
3139
	int err;
T
Tariq Toukan 已提交
3140 3141
	u32 *in;
	int tt;
3142 3143

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3144
	in = kvzalloc(inlen, GFP_KERNEL);
3145 3146 3147
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3148 3149
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3150
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3151
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3152
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3153
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3154 3155 3156 3157
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3158 3159
	}

3160
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3176 3177 3178 3179
	kvfree(in);

	return 0;

3180 3181 3182 3183
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3184 3185 3186 3187 3188 3189 3190 3191
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3192
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3193
{
3194
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3195 3196 3197 3198 3199 3200 3201 3202
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3203
	in = kvzalloc(inlen, GFP_KERNEL);
3204 3205 3206
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3207 3208
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3209
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3210
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3211
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3212
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3213 3214 3215 3216 3217 3218
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3219 3220
	return 0;

T
Tariq Toukan 已提交
3221
err_destroy_ch_tirs:
3222
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3223
	for (ix--; ix >= 0; ix--)
3224
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3225 3226

	kvfree(in);
3227 3228 3229 3230

	return err;
}

3231
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3232 3233 3234
{
	int i;

T
Tariq Toukan 已提交
3235
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3236
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3237

3238
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3239 3240 3241 3242
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3243 3244
}

3245
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3246
{
3247
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3248 3249 3250 3251 3252 3253
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3268
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3269 3270 3271 3272
{
	int err = 0;
	int i;

3273 3274
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3275 3276 3277 3278 3279 3280 3281
		if (err)
			return err;
	}

	return 0;
}

3282 3283
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3284 3285
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3286
	struct mlx5e_channels new_channels = {};
3287
	u8 tc = mqprio->num_tc;
3288 3289
	int err = 0;

3290 3291
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3292 3293 3294 3295 3296
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3297 3298
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3299

S
Saeed Mahameed 已提交
3300
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3301 3302 3303
		priv->channels.params = new_channels.params;
		goto out;
	}
3304

3305
	err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3306 3307
	if (err)
		goto out;
3308

3309 3310
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
S
Saeed Mahameed 已提交
3311
out:
3312 3313 3314 3315
	mutex_unlock(&priv->state_lock);
	return err;
}

3316
#ifdef CONFIG_MLX5_ESWITCH
3317
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3318 3319
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3320
{
3321 3322
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3323 3324
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3325
	case TC_CLSFLOWER_DESTROY:
3326 3327
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3328
	case TC_CLSFLOWER_STATS:
3329 3330
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3331
	default:
3332
		return -EOPNOTSUPP;
3333 3334
	}
}
3335

3336 3337
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3338 3339 3340 3341 3342
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3343 3344
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS |
						 MLX5E_TC_NIC_OFFLOAD);
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3361
					     priv, priv, f->extack);
3362 3363 3364 3365 3366 3367 3368 3369
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3370
#endif
3371

3372 3373
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3374
{
3375
	switch (type) {
3376
#ifdef CONFIG_MLX5_ESWITCH
3377 3378
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3379
#endif
3380
	case TC_SETUP_QDISC_MQPRIO:
3381
		return mlx5e_setup_tc_mqprio(dev, type_data);
3382 3383 3384
	default:
		return -EOPNOTSUPP;
	}
3385 3386
}

3387
void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s)
3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
{
	int i;

	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++) {
		struct mlx5e_channel_stats *channel_stats = &priv->channel_stats[i];
		struct mlx5e_rq_stats *rq_stats = &channel_stats->rq;
		int j;

		s->rx_packets   += rq_stats->packets;
		s->rx_bytes     += rq_stats->bytes;

		for (j = 0; j < priv->max_opened_tc; j++) {
			struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];

			s->tx_packets    += sq_stats->packets;
			s->tx_bytes      += sq_stats->bytes;
			s->tx_dropped    += sq_stats->dropped;
		}
	}
}

3409
void
3410 3411 3412 3413
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3414
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3415

3416 3417 3418 3419
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3420

3421 3422 3423 3424 3425 3426
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3427
		mlx5e_fold_sw_stats64(priv, stats);
3428
	}
3429 3430 3431 3432

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3433 3434 3435
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3436
	stats->rx_crc_errors =
3437 3438 3439
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3440 3441 3442 3443 3444 3445 3446
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3447 3448
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3449 3450 3451 3452 3453 3454
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3455
	queue_work(priv->wq, &priv->set_rx_mode_work);
3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3470
	queue_work(priv->wq, &priv->set_rx_mode_work);
3471 3472 3473 3474

	return 0;
}

3475
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3476 3477
	do {						\
		if (enable)				\
3478
			*features |= feature;		\
3479
		else					\
3480
			*features &= ~feature;		\
3481 3482 3483 3484 3485
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3486 3487
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3488
	struct mlx5_core_dev *mdev = priv->mdev;
3489
	struct mlx5e_channels new_channels = {};
3490
	struct mlx5e_params *old_params;
3491 3492
	int err = 0;
	bool reset;
3493 3494 3495

	mutex_lock(&priv->state_lock);

3496
	old_params = &priv->channels.params;
3497 3498 3499 3500 3501 3502
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3503
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3504

3505
	new_channels.params = *old_params;
3506 3507
	new_channels.params.lro_en = enable;

3508
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3509 3510 3511 3512 3513
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3514
	if (!reset) {
3515
		*old_params = new_channels.params;
3516 3517
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3518
	}
3519

3520
	err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
3521
out:
3522
	mutex_unlock(&priv->state_lock);
3523 3524 3525
	return err;
}

3526
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3527 3528 3529 3530
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3531
		mlx5e_enable_cvlan_filter(priv);
3532
	else
3533
		mlx5e_disable_cvlan_filter(priv);
3534 3535 3536 3537

	return 0;
}

3538
#ifdef CONFIG_MLX5_ESWITCH
3539 3540 3541
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3542

3543
	if (!enable && mlx5e_tc_num_filters(priv, MLX5E_TC_NIC_OFFLOAD)) {
3544 3545 3546 3547 3548
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3549 3550
	return 0;
}
3551
#endif
3552

3553 3554 3555 3556 3557 3558 3559 3560
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3578 3579 3580
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3581
	int err = 0;
3582 3583 3584

	mutex_lock(&priv->state_lock);

3585
	priv->channels.params.vlan_strip_disable = !enable;
3586 3587 3588 3589
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3590
	if (err)
3591
		priv->channels.params.vlan_strip_disable = enable;
3592

3593
unlock:
3594 3595 3596 3597 3598
	mutex_unlock(&priv->state_lock);

	return err;
}

3599
#ifdef CONFIG_MLX5_EN_ARFS
3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3614
static int mlx5e_handle_feature(struct net_device *netdev,
3615
				netdev_features_t *features,
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3629 3630
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3631 3632 3633
		return err;
	}

3634
	MLX5E_SET_FEATURE(features, feature, enable);
3635 3636 3637 3638 3639 3640
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3641
	netdev_features_t oper_features = netdev->features;
3642 3643 3644 3645
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3646

3647 3648
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3649
				    set_feature_cvlan_filter);
3650
#ifdef CONFIG_MLX5_ESWITCH
3651
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3652
#endif
3653 3654 3655
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3656
#ifdef CONFIG_MLX5_EN_ARFS
3657
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3658
#endif
3659

3660 3661 3662 3663 3664 3665
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3666 3667
}

3668 3669 3670 3671
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3672
	struct mlx5e_params *params;
3673 3674

	mutex_lock(&priv->state_lock);
3675
	params = &priv->channels.params;
3676 3677 3678 3679 3680
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3681
		if (!params->vlan_strip_disable)
3682 3683
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3684 3685 3686 3687 3688 3689
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3690 3691 3692 3693 3694 3695
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
		features &= ~NETIF_F_RXHASH;
		if (netdev->features & NETIF_F_RXHASH)
			netdev_warn(netdev, "Disabling rxhash, not supported when CQE compress is active\n");
	}

3696 3697 3698 3699 3700
	mutex_unlock(&priv->state_lock);

	return features;
}

3701 3702
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3703 3704
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3705
	struct mlx5e_channels new_channels = {};
3706
	struct mlx5e_params *params;
3707
	int err = 0;
3708
	bool reset;
3709 3710

	mutex_lock(&priv->state_lock);
3711

3712
	params = &priv->channels.params;
3713

3714
	reset = !params->lro_en;
3715
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3716

3717 3718 3719
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3720
	if (params->xdp_prog &&
3721
	    !mlx5e_rx_is_linear_skb(&new_channels.params)) {
3722
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
3723
			   new_mtu, mlx5e_xdp_max_mtu(params));
3724 3725 3726 3727
		err = -EINVAL;
		goto out;
	}

3728
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3729
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev, &new_channels.params);
3730 3731 3732
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

3733
		reset = reset && (is_linear || (ppw_old != ppw_new));
3734 3735
	}

3736
	if (!reset) {
3737
		params->sw_mtu = new_mtu;
3738 3739
		if (set_mtu_cb)
			set_mtu_cb(priv);
3740
		netdev->mtu = params->sw_mtu;
3741 3742
		goto out;
	}
3743

3744
	err = mlx5e_safe_switch_channels(priv, &new_channels, set_mtu_cb);
3745
	if (err)
3746 3747
		goto out;

3748
	netdev->mtu = new_channels.params.sw_mtu;
3749

3750 3751
out:
	mutex_unlock(&priv->state_lock);
3752 3753 3754
	return err;
}

3755 3756 3757 3758 3759
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3760 3761 3762 3763 3764
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3765 3766
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

3821 3822 3823
	/* might need to fix some features */
	netdev_update_features(priv->netdev);

3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3838 3839
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3840 3841
	struct mlx5e_priv *priv = netdev_priv(dev);

3842 3843
	switch (cmd) {
	case SIOCSHWTSTAMP:
3844
		return mlx5e_hwstamp_set(priv, ifr);
3845
	case SIOCGHWTSTAMP:
3846
		return mlx5e_hwstamp_get(priv, ifr);
3847 3848 3849 3850 3851
	default:
		return -EOPNOTSUPP;
	}
}

3852
#ifdef CONFIG_MLX5_ESWITCH
3853
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3854 3855 3856 3857 3858 3859 3860
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3861 3862
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3863 3864 3865 3866
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3867 3868 3869
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3870 3871 3872 3873
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3874 3875 3876 3877 3878 3879 3880 3881
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3882 3883 3884 3885 3886 3887 3888
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3889

3890 3891
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
3892 3893 3894 3895 3896
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3897
					   max_tx_rate, min_tx_rate);
3898 3899
}

3900 3901 3902
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3903
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3904
		return IFLA_VF_LINK_STATE_DISABLE;
3905
	case MLX5_VPORT_ADMIN_STATE_UP:
3906 3907 3908 3909 3910 3911 3912 3913 3914
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3915
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3916
	case IFLA_VF_LINK_STATE_ENABLE:
3917
		return MLX5_VPORT_ADMIN_STATE_UP;
3918
	}
3919
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

3932 3933
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

3946 3947
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
3948 3949 3950 3951 3952 3953 3954
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3955
#endif
3956

3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
3971
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
3985
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4008
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4009 4010 4011
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4012 4013 4014
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4015
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4016 4017
		return;

4018
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4019 4020
}

4021
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4022 4023 4024
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4025 4026 4027
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4028
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4029 4030
		return;

4031
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4032 4033
}

4034 4035 4036
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4037
{
4038
	unsigned int offset = 0;
4039
	struct udphdr *udph;
4040 4041
	u8 proto;
	u16 port;
4042 4043 4044 4045 4046 4047

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4048
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4049 4050 4051 4052 4053
		break;
	default:
		goto out;
	}

4054 4055 4056 4057
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4058 4059 4060
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4061
		/* Verify if UDP port is being offloaded by HW */
4062
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4063
			return features;
4064 4065 4066 4067 4068 4069

#if IS_ENABLED(CONFIG_GENEVE)
		/* Support Geneve offload for default UDP port */
		if (port == GENEVE_UDP_PORT && mlx5_geneve_tx_allowed(priv->mdev))
			return features;
#endif
4070
	}
4071 4072 4073 4074 4075 4076

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4077 4078 4079
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4080 4081 4082 4083 4084 4085
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4086 4087 4088 4089 4090
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4091 4092 4093
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4094
		return mlx5e_tunnel_features_check(priv, skb, features);
4095 4096 4097 4098

	return features;
}

4099
static void mlx5e_tx_timeout_work(struct work_struct *work)
4100
{
4101 4102
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
4103 4104 4105
	bool report_failed = false;
	int err;
	int i;
4106

4107 4108 4109 4110 4111
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4112

4113
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4114 4115
		struct netdev_queue *dev_queue =
			netdev_get_tx_queue(priv->netdev, i);
4116
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4117

4118
		if (!netif_xmit_stopped(dev_queue))
4119
			continue;
4120

4121 4122
		if (mlx5e_tx_reporter_timeout(sq))
			report_failed = true;
4123 4124
	}

4125
	if (!report_failed)
4126 4127
		goto unlock;

4128
	err = mlx5e_safe_reopen_channels(priv);
4129 4130
	if (err)
		netdev_err(priv->netdev,
4131
			   "mlx5e_safe_reopen_channels failed recovering from a tx_timeout, err(%d).\n",
4132 4133
			   err);

4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4145 4146
}

4147
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4148 4149
{
	struct net_device *netdev = priv->netdev;
4150
	struct mlx5e_channels new_channels = {};
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4162 4163 4164
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

4165
	if (!mlx5e_rx_is_linear_skb(&new_channels.params)) {
4166
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
4167 4168
			    new_channels.params.sw_mtu,
			    mlx5e_xdp_max_mtu(&new_channels.params));
4169 4170 4171
		return -EINVAL;
	}

4172 4173 4174
	return 0;
}

4175 4176 4177 4178 4179
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4180
	int err = 0;
4181 4182 4183 4184
	int i;

	mutex_lock(&priv->state_lock);

4185
	if (prog) {
4186
		err = mlx5e_xdp_allowed(priv, prog);
4187 4188
		if (err)
			goto unlock;
4189 4190
	}

4191 4192
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4193
	reset = (!priv->channels.params.xdp_prog || !prog);
4194 4195 4196

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4197 4198 4199 4200
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4201
		prog = bpf_prog_add(prog, priv->channels.num);
4202 4203 4204 4205 4206
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4207

4208 4209 4210
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4211
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4212 4213 4214 4215
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4216
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4217 4218

	if (was_opened && reset)
4219
		err = mlx5e_open_locked(netdev);
4220 4221 4222 4223 4224 4225 4226

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4227 4228
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4229

4230
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4231 4232 4233 4234 4235
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4236
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4249
static u32 mlx5e_xdp_query(struct net_device *dev)
4250 4251
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4252 4253
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4254

4255 4256 4257 4258 4259 4260 4261
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4262 4263
}

4264
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4265 4266 4267 4268 4269
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4270
		xdp->prog_id = mlx5e_xdp_query(dev);
4271 4272 4273 4274 4275 4276
		return 0;
	default:
		return -EINVAL;
	}
}

4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
#ifdef CONFIG_MLX5_ESWITCH
static int mlx5e_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				struct net_device *dev, u32 filter_mask,
				int nlflags)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 mode, setting;
	int err;

	err = mlx5_eswitch_get_vepa(mdev->priv.eswitch, &setting);
	if (err)
		return err;
	mode = setting ? BRIDGE_MODE_VEPA : BRIDGE_MODE_VEB;
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
				       mode,
				       0, 0, nlflags, filter_mask, NULL);
}

static int mlx5e_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
				u16 flags, struct netlink_ext_ack *extack)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	struct nlattr *attr, *br_spec;
	u16 mode = BRIDGE_MODE_UNDEF;
	u8 setting;
	int rem;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
	if (!br_spec)
		return -EINVAL;

	nla_for_each_nested(attr, br_spec, rem) {
		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

		mode = nla_get_u16(attr);
		if (mode > BRIDGE_MODE_VEPA)
			return -EINVAL;

		break;
	}

	if (mode == BRIDGE_MODE_UNDEF)
		return -EINVAL;

	setting = (mode == BRIDGE_MODE_VEPA) ?  1 : 0;
	return mlx5_eswitch_set_vepa(mdev->priv.eswitch, setting);
}
#endif

4332
const struct net_device_ops mlx5e_netdev_ops = {
4333 4334 4335
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4336
	.ndo_setup_tc            = mlx5e_setup_tc,
4337
	.ndo_select_queue        = mlx5e_select_queue,
4338 4339 4340
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4341 4342
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4343
	.ndo_set_features        = mlx5e_set_features,
4344
	.ndo_fix_features        = mlx5e_fix_features,
4345
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4346
	.ndo_do_ioctl            = mlx5e_ioctl,
4347
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4348 4349 4350
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4351
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4352
	.ndo_bpf		 = mlx5e_xdp,
4353
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4354 4355 4356
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4357
#ifdef CONFIG_MLX5_ESWITCH
4358 4359 4360
	.ndo_bridge_setlink      = mlx5e_bridge_setlink,
	.ndo_bridge_getlink      = mlx5e_bridge_getlink,

4361
	/* SRIOV E-Switch NDOs */
4362 4363
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4364
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4365
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4366
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4367 4368 4369
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4370
#endif
4371 4372 4373 4374 4375
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4376
		return -EOPNOTSUPP;
4377 4378 4379 4380 4381
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4382 4383 4384 4385
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4386 4387
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4388
		return -EOPNOTSUPP;
4389
	}
4390 4391
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4392
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4393
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4394

4395 4396 4397
	return 0;
}

4398
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4399 4400 4401 4402 4403 4404 4405 4406
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4407
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4408
{
4409 4410
	u32 link_speed = 0;
	u32 pci_bw = 0;
4411

4412
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4413
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4414 4415 4416 4417 4418 4419 4420
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4421 4422
}

4423
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4424
{
4425 4426 4427 4428 4429 4430 4431 4432 4433 4434
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4435

4436 4437 4438
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4439

4440 4441 4442
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4443
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4465 4466 4467 4468 4469 4470

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4471 4472
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4473
	if (params->rx_dim_enabled) {
4474 4475 4476 4477 4478
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4479
	}
4480

4481
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4482 4483
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4484 4485
}

4486
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
4509
	     !mlx5e_rx_is_linear_skb(params)))
4510 4511 4512 4513 4514
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4515 4516
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4517
{
4518 4519
	enum mlx5e_traffic_types tt;

4520
	rss_params->hfunc = ETH_RSS_HASH_TOP;
4521 4522 4523 4524
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4525 4526 4527
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4528 4529
}

4530
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4531
			    struct mlx5e_rss_params *rss_params,
4532
			    struct mlx5e_params *params,
4533
			    u16 max_channels, u16 mtu)
4534
{
4535
	u8 rx_cq_period_mode;
4536

4537 4538
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4539 4540
	params->num_channels = max_channels;
	params->num_tc       = 1;
4541

4542 4543
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4544 4545
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4546

4547 4548 4549 4550
	/* XDP SQ */
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE,
			MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe));

4551
	/* set CQE compression */
4552
	params->rx_cqe_compress_def = false;
4553
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4554
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4555
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4556

4557
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4558
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4559 4560

	/* RQ */
4561
	mlx5e_build_rq_params(mdev, params);
4562

4563
	/* HW LRO */
4564

4565
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4566
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4567 4568
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4569
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4570

4571
	/* CQ moderation params */
4572
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4573 4574
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4575
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4576
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4577 4578
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4579

4580
	/* TX inline */
4581
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4582

4583
	/* RSS */
4584
	mlx5e_build_rss_params(rss_params, params->num_channels);
4585 4586
	params->tunneled_offload_en =
		mlx5e_tunnel_inner_ft_supported(mdev);
4587
}
4588 4589 4590 4591 4592

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4593
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4594 4595 4596 4597 4598
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4599 4600
}

4601
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4602 4603 4604
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4605 4606
	bool fcs_supported;
	bool fcs_enabled;
4607

4608
	SET_NETDEV_DEV(netdev, mdev->device);
4609

4610 4611
	netdev->netdev_ops = &mlx5e_netdev_ops;

4612
#ifdef CONFIG_MLX5_CORE_EN_DCB
4613 4614
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4615
#endif
4616

4617 4618 4619 4620
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4621
	netdev->vlan_features    |= NETIF_F_SG;
4622 4623 4624 4625 4626 4627 4628 4629
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4630 4631 4632
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4633 4634
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4635 4636 4637
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4638
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4639 4640
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4641
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4642

4643 4644
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev) ||
	    MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4645
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4646
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4647 4648
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4649 4650 4651
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4652
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev)) {
4653 4654 4655 4656
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4657
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4658 4659
	}

4660 4661 4662 4663 4664 4665 4666 4667 4668
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4669 4670 4671 4672 4673
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4674 4675 4676 4677 4678
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4679 4680 4681
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4682
	netdev->features          = netdev->hw_features;
4683
	if (!priv->channels.params.lro_en)
4684 4685
		netdev->features  &= ~NETIF_F_LRO;

4686 4687 4688
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4689 4690 4691
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4692 4693 4694 4695
	/* prefere CQE compression over rxhash */
	if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
		netdev->features &= ~NETIF_F_RXHASH;

4696 4697 4698 4699
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4700
	    FT_CAP(flow_table_modify)) {
4701
#ifdef CONFIG_MLX5_ESWITCH
4702
		netdev->hw_features      |= NETIF_F_HW_TC;
4703
#endif
4704
#ifdef CONFIG_MLX5_EN_ARFS
4705 4706 4707
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4708

4709
	netdev->features         |= NETIF_F_HIGHDMA;
4710
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4711 4712 4713 4714

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4715
	mlx5e_ipsec_build_netdev(priv);
4716
	mlx5e_tls_build_netdev(priv);
4717 4718
}

4719
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4720 4721 4722 4723 4724 4725 4726 4727 4728
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4729 4730 4731 4732 4733 4734

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4735 4736
}

4737
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4738
{
4739 4740
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4741

4742 4743
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4744 4745
}

4746 4747 4748 4749
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4750 4751
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4752
	struct mlx5e_rss_params *rss = &priv->rss_params;
4753
	int err;
4754

4755
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4756 4757 4758
	if (err)
		return err;

4759 4760 4761
	mlx5e_build_nic_params(mdev, rss, &priv->channels.params,
			       mlx5e_get_netdev_max_channels(netdev),
			       netdev->mtu);
4762 4763 4764

	mlx5e_timestamp_init(priv);

4765 4766 4767
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4768 4769 4770
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4771
	mlx5e_build_nic_netdev(netdev);
4772
	mlx5e_build_tc2txq_maps(priv);
4773 4774

	return 0;
4775 4776 4777 4778
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4779
	mlx5e_tls_cleanup(priv);
4780
	mlx5e_ipsec_cleanup(priv);
4781
	mlx5e_netdev_cleanup(priv->netdev, priv);
4782 4783 4784 4785 4786 4787 4788
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4789 4790 4791 4792 4793 4794 4795 4796
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4797 4798
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4799
		goto err_close_drop_rq;
4800 4801

	err = mlx5e_create_direct_rqts(priv);
4802
	if (err)
4803 4804
		goto err_destroy_indirect_rqts;

4805
	err = mlx5e_create_indirect_tirs(priv, true);
4806
	if (err)
4807 4808 4809
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4810
	if (err)
4811 4812 4813 4814 4815 4816 4817 4818
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4819
	err = mlx5e_tc_nic_init(priv);
4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4830
	mlx5e_destroy_indirect_tirs(priv, true);
4831
err_destroy_direct_rqts:
4832
	mlx5e_destroy_direct_rqts(priv);
4833 4834
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4835 4836 4837 4838
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4839 4840 4841 4842 4843
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4844
	mlx5e_tc_nic_cleanup(priv);
4845 4846
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4847
	mlx5e_destroy_indirect_tirs(priv, true);
4848
	mlx5e_destroy_direct_rqts(priv);
4849
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4850 4851
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4865
	mlx5e_dcbnl_initialize(priv);
4866
#endif
4867
	mlx5e_tx_reporter_create(priv);
4868 4869 4870 4871 4872 4873 4874
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4875 4876 4877

	mlx5e_init_l2_addr(priv);

4878 4879 4880 4881
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4882
	mlx5e_set_netdev_mtu_boundaries(priv);
4883
	mlx5e_set_dev_port_mtu(priv);
4884

4885 4886
	mlx5_lag_add(mdev, netdev);

4887
	mlx5e_enable_async_events(priv);
4888 4889
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
4890

4891 4892
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4893 4894 4895
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4896 4897

	queue_work(priv->wq, &priv->set_rx_mode_work);
4898 4899 4900 4901 4902 4903

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4904 4905 4906 4907
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4908 4909
	struct mlx5_core_dev *mdev = priv->mdev;

4910 4911 4912 4913 4914
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4915 4916 4917 4918 4919 4920
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4921
	queue_work(priv->wq, &priv->set_rx_mode_work);
4922

4923 4924 4925
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

4926
	mlx5e_disable_async_events(priv);
4927
	mlx5_lag_remove(mdev);
4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4939
	.update_stats	   = mlx5e_update_ndo_stats,
4940
	.update_carrier	   = mlx5e_update_carrier,
4941 4942
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4943 4944 4945
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4946 4947
/* mlx5e generic netdev management API (move to en_common.c) */

4948
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4949 4950 4951 4952 4953
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4954
{
4955 4956 4957 4958 4959 4960 4961
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
4962

4963 4964 4965 4966
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4967
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4968

4969 4970 4971 4972
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

4973 4974 4975 4976
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
4977
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
4978 4979
#endif

4980 4981 4982 4983 4984 4985 4986 4987
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

4988 4989
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
4990
				       int nch,
4991
				       void *ppriv)
4992 4993
{
	struct net_device *netdev;
4994
	int err;
4995

4996
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4997
				    nch * profile->max_tc,
4998
				    nch);
4999 5000 5001 5002 5003
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5004 5005 5006 5007 5008
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5009 5010 5011

	return netdev;

5012
err_free_netdev:
5013 5014 5015 5016 5017
	free_netdev(netdev);

	return NULL;
}

5018
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5019 5020
{
	const struct mlx5e_profile *profile;
5021
	int max_nch;
5022 5023 5024 5025
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5026

5027 5028 5029 5030 5031
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5032
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5033 5034 5035
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5036 5037
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5038
		goto out;
5039

5040 5041
	err = profile->init_rx(priv);
	if (err)
5042
		goto err_cleanup_tx;
5043

5044 5045
	if (profile->enable)
		profile->enable(priv);
5046

5047
	return 0;
5048

5049
err_cleanup_tx:
5050
	profile->cleanup_tx(priv);
5051

5052 5053
out:
	return err;
5054 5055
}

5056
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5057 5058 5059 5060 5061
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5062 5063 5064 5065
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5066 5067
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5068
	cancel_work_sync(&priv->update_stats_work);
5069 5070
}

5071 5072 5073 5074 5075 5076 5077 5078 5079 5080
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5097
	err = mlx5e_attach_netdev(priv);
5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5114
	mlx5e_detach_netdev(priv);
5115 5116 5117
	mlx5e_destroy_mdev_resources(mdev);
}

5118 5119
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5120
	struct net_device *netdev;
5121 5122
	void *priv;
	int err;
5123
	int nch;
5124

5125 5126
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5127 5128
		return NULL;

5129 5130 5131 5132 5133 5134 5135 5136
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
	    mlx5_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5137
	nch = mlx5e_get_max_num_channels(mdev);
5138
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5139 5140
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5141
		return NULL;
5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5156
	}
5157

5158 5159 5160
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5161 5162 5163 5164 5165
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5166
	mlx5e_destroy_netdev(priv);
5167
	return NULL;
5168 5169 5170 5171
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5172
	struct mlx5e_priv *priv;
5173

5174 5175 5176 5177 5178 5179 5180
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5181 5182 5183
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5184
	unregister_netdev(priv->netdev);
5185
	mlx5e_detach(mdev, vpriv);
5186
	mlx5e_destroy_netdev(priv);
5187 5188
}

5189
static struct mlx5_interface mlx5e_interface = {
5190 5191
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5192 5193
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5194 5195 5196 5197 5198
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5199
	mlx5e_ipsec_build_inverse_table();
5200
	mlx5e_build_ptys2ethtool_map();
5201 5202 5203 5204 5205 5206 5207
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}