en_main.c 136.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <net/geneve.h>
38
#include <linux/bpf.h>
39
#include <linux/if_bridge.h>
40
#include <net/page_pool.h>
41
#include <net/xdp_sock.h>
42
#include "eswitch.h"
43
#include "en.h"
44
#include "en/txrx.h"
45
#include "en_tc.h"
46
#include "en_rep.h"
47
#include "en_accel/ipsec.h"
48
#include "en_accel/ipsec_rxtx.h"
49
#include "en_accel/en_accel.h"
50
#include "en_accel/tls.h"
51
#include "accel/ipsec.h"
52
#include "accel/tls.h"
53
#include "lib/vxlan.h"
54
#include "lib/clock.h"
55
#include "en/port.h"
56
#include "en/xdp.h"
57
#include "lib/eq.h"
58
#include "en/monitor_stats.h"
59
#include "en/reporter.h"
60
#include "en/params.h"
61 62 63 64
#include "en/xsk/umem.h"
#include "en/xsk/setup.h"
#include "en/xsk/rx.h"
#include "en/xsk/tx.h"
65

66

67
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
68
{
69
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
70 71
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
72 73 74 75 76 77 78 79 80 81 82
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
83 84
}

85
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
86
			       struct mlx5e_params *params)
87
{
88 89 90
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
91

92 93
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
94
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
95
		       BIT(mlx5e_mpwqe_get_log_rq_size(params, NULL)) :
96
		       BIT(params->log_rq_mtu_frames),
97
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params, NULL)),
98
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
99 100
}

101 102 103
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	if (!mlx5e_check_fragmented_striding_rq_cap(mdev))
		return false;

	if (MLX5_IPSEC_DEV(mdev))
		return false;

	if (params->xdp_prog) {
		/* XSK params are not considered here. If striding RQ is in use,
		 * and an XSK is being opened, mlx5e_rx_mpwqe_is_linear_skb will
		 * be called with the known XSK params.
		 */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
			return false;
	}

	return true;
120
}
121

122
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
123
{
124 125
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
126
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
127
		MLX5_WQ_TYPE_CYCLIC;
128 129
}

130
void mlx5e_update_carrier(struct mlx5e_priv *priv)
131 132 133 134 135
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
136
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
137
					    0);
138

139 140
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
141
		netif_carrier_on(priv->netdev);
142 143
	} else {
		netdev_info(priv->netdev, "Link down\n");
144
		netif_carrier_off(priv->netdev);
145
	}
146 147 148 149 150 151 152 153 154
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
155 156
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
157 158 159
	mutex_unlock(&priv->state_lock);
}

160
void mlx5e_update_stats(struct mlx5e_priv *priv)
161
{
162
	int i;
163

164 165 166
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
167 168
}

169
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
170
{
171 172 173 174 175 176
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
177 178
}

179
static void mlx5e_update_stats_work(struct work_struct *work)
180
{
181
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
182
					       update_stats_work);
183

184
	mutex_lock(&priv->state_lock);
185
	priv->profile->update_stats(priv);
186 187 188
	mutex_unlock(&priv->state_lock);
}

189 190 191 192 193 194 195 196 197 198 199
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

200
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
201
{
202 203
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
204

205 206
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
207

208 209 210
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
211
		queue_work(priv->wq, &priv->update_carrier_work);
212 213
		break;
	default:
214
		return NOTIFY_DONE;
215
	}
216 217

	return NOTIFY_OK;
218 219 220 221
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
222 223
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
224 225 226 227
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
228
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
229 230
}

S
Saeed Mahameed 已提交
231 232
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
233
				       struct mlx5e_umr_wqe *wqe)
234 235 236
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
237
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
238 239 240 241 242 243

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

244
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
245
	ucseg->xlt_octowords =
246 247 248 249
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

250 251 252 253 254 255
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
256
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
257 258 259 260 261 262 263 264 265 266 267 268 269
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

270 271 272
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
273
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
274

275 276
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
277
				       GFP_KERNEL, cpu_to_node(c->cpu));
278
	if (!rq->mpwqe.info)
279
		return -ENOMEM;
280

281
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
282 283 284 285

	return 0;
}

286
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
287 288
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
289 290 291 292 293 294
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

295
	in = kvzalloc(inlen, GFP_KERNEL);
296 297 298 299 300 301 302 303 304
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
305
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
306 307 308

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
309
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
310 311
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
312
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
313

T
Tariq Toukan 已提交
314
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
315 316 317 318 319

	kvfree(in);
	return err;
}

320
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
321
{
322
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
323

324
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
325 326
}

327 328 329 330 331
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

371
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
372 373 374 375 376 377 378 379 380 381 382 383 384 385
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

386
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
387
			  struct mlx5e_params *params,
388 389
			  struct mlx5e_xsk_param *xsk,
			  struct xdp_umem *umem,
390
			  struct mlx5e_rq_param *rqp,
391
			  struct mlx5e_rq *rq)
392
{
393
	struct page_pool_params pp_params = { 0 };
394
	struct mlx5_core_dev *mdev = c->mdev;
395
	void *rqc = rqp->rqc;
396
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
397 398
	u32 num_xsk_frames = 0;
	u32 rq_xdp_ix;
399
	u32 pool_size;
400 401 402 403
	int wq_sz;
	int err;
	int i;

404
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
405

406
	rq->wq_type = params->rq_wq_type;
407 408
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
409
	rq->tstamp  = c->tstamp;
410
	rq->clock   = &mdev->clock;
411 412
	rq->channel = c;
	rq->ix      = c->ix;
413
	rq->mdev    = mdev;
414
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
415
	rq->xdpsq   = &c->rq_xdpsq;
416 417 418 419 420 421
	rq->umem    = umem;

	if (rq->umem)
		rq->stats = &c->priv->channel_stats[c->ix].xskrq;
	else
		rq->stats = &c->priv->channel_stats[c->ix].rq;
422

423
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
424 425 426 427 428
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
429

430 431 432 433
	rq_xdp_ix = rq->ix;
	if (xsk)
		rq_xdp_ix += params->num_channels * MLX5E_RQ_GROUP_XSK;
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq_xdp_ix);
434
	if (err < 0)
435 436
		goto err_rq_wq_destroy;

437
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
438 439
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params, xsk);
	rq->buff.umem_headroom = xsk ? xsk->headroom : 0;
440
	pool_size = 1 << params->log_rq_mtu_frames;
441

442
	switch (rq->wq_type) {
443
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
444 445 446 447 448 449 450 451
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
452

453 454 455 456 457 458
		if (xsk)
			num_xsk_frames = wq_sz <<
				mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE <<
			mlx5e_mpwqe_get_log_rq_size(params, xsk);
459

460
		rq->post_wqes = mlx5e_post_rx_mpwqes;
461
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
462

463
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
464 465 466 467 468 469 470
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
471 472 473 474 475 476
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

477 478 479 480 481 482 483 484 485
		rq->mpwqe.skb_from_cqe_mpwrq = xsk ?
			mlx5e_xsk_skb_from_cqe_mpwrq_linear :
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ?
				mlx5e_skb_from_cqe_mpwrq_linear :
				mlx5e_skb_from_cqe_mpwrq_nonlinear;

		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk);
		rq->mpwqe.num_strides =
			BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk));
486

487
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
488 489
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
490 491 492 493
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
494
			goto err_free;
495
		break;
496 497 498
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
499 500 501 502 503
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

504
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
505

506 507 508
		if (xsk)
			num_xsk_frames = wq_sz << rq->wqe.info.log_num_frags;

509 510
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
511 512
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
513
				      GFP_KERNEL, cpu_to_node(c->cpu));
514 515
		if (!rq->wqe.frags) {
			err = -ENOMEM;
516
			goto err_free;
517
		}
518

519
		err = mlx5e_init_di_list(rq, wq_sz, c->cpu);
520 521
		if (err)
			goto err_free;
522

523
		rq->post_wqes = mlx5e_post_rx_wqes;
524
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
525

526 527 528 529 530 531
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
532 533 534
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
535
			goto err_free;
536 537
		}

538 539 540 541 542
		rq->wqe.skb_from_cqe = xsk ?
			mlx5e_xsk_skb_from_cqe_linear :
			mlx5e_rx_is_linear_skb(params, NULL) ?
				mlx5e_skb_from_cqe_linear :
				mlx5e_skb_from_cqe_nonlinear;
543
		rq->mkey_be = c->mkey_be;
544
	}
545

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
	if (xsk) {
		err = mlx5e_xsk_resize_reuseq(umem, num_xsk_frames);
		if (unlikely(err)) {
			mlx5_core_err(mdev, "Unable to allocate the Reuse Ring for %u frames\n",
				      num_xsk_frames);
			goto err_free;
		}

		rq->zca.free = mlx5e_xsk_zca_free;
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_ZERO_COPY,
						 &rq->zca);
	} else {
		/* Create a page_pool and register it with rxq */
		pp_params.order     = 0;
		pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
		pp_params.pool_size = pool_size;
		pp_params.nid       = cpu_to_node(c->cpu);
		pp_params.dev       = c->pdev;
		pp_params.dma_dir   = rq->buff.map_dir;

		/* page_pool can be used even when there is no rq->xdp_prog,
		 * given page_pool does not handle DMA mapping there is no
		 * required state to clear. And page_pool gracefully handle
		 * elevated refcnt.
		 */
		rq->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rq->page_pool)) {
			err = PTR_ERR(rq->page_pool);
			rq->page_pool = NULL;
			goto err_free;
		}
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_PAGE_POOL, rq->page_pool);
580
	}
581
	if (err)
582
		goto err_free;
583

584
	for (i = 0; i < wq_sz; i++) {
585
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
586
			struct mlx5e_rx_wqe_ll *wqe =
587
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
588 589
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
590
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
591

592 593 594
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
595
		} else {
596 597
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
613
		}
614 615
	}

616 617 618 619
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
620
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_CQE;
621 622 623
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
624
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
625 626
	}

627 628 629
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

630 631
	return 0;

632 633 634
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
635
		kvfree(rq->mpwqe.info);
636 637 638 639 640 641
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
642

643
err_rq_wq_destroy:
644 645
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
646
	xdp_rxq_info_unreg(&rq->xdp_rxq);
647
	page_pool_destroy(rq->page_pool);
648 649 650 651 652
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

653
static void mlx5e_free_rq(struct mlx5e_rq *rq)
654
{
655 656
	int i;

657 658 659
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

660 661
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
662
		kvfree(rq->mpwqe.info);
663
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
664
		break;
665
	default: /* MLX5_WQ_TYPE_CYCLIC */
666 667
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
668 669
	}

670 671 672 673
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

674 675 676 677 678
		/* With AF_XDP, page_cache is not used, so this loop is not
		 * entered, and it's safe to call mlx5e_page_release_dynamic
		 * directly.
		 */
		mlx5e_page_release_dynamic(rq, dma_info, false);
679
	}
680 681

	xdp_rxq_info_unreg(&rq->xdp_rxq);
682
	page_pool_destroy(rq->page_pool);
683 684 685
	mlx5_wq_destroy(&rq->wq_ctrl);
}

686 687
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
688
{
689
	struct mlx5_core_dev *mdev = rq->mdev;
690 691 692 693 694 695 696 697 698

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
699
	in = kvzalloc(inlen, GFP_KERNEL);
700 701 702 703 704 705 706 707
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

708
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
709 710
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
711
						MLX5_ADAPTER_PAGE_SHIFT);
712 713
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

714 715
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
716

717
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
718 719 720 721 722 723

	kvfree(in);

	return err;
}

724 725
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
726
{
727
	struct mlx5_core_dev *mdev = rq->mdev;
728 729 730 731 732 733 734

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
735
	in = kvzalloc(inlen, GFP_KERNEL);
736 737 738 739 740 741 742 743
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

744
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
745 746 747 748 749 750

	kvfree(in);

	return err;
}

751 752 753 754 755 756 757 758 759 760 761 762
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
763
	in = kvzalloc(inlen, GFP_KERNEL);
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

782 783 784
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
785
	struct mlx5_core_dev *mdev = c->mdev;
786 787 788 789 790 791
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
792
	in = kvzalloc(inlen, GFP_KERNEL);
793 794 795 796 797 798
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
799 800
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
801 802 803 804 805 806 807 808 809 810
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

811
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
812
{
813
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
814 815
}

816
int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
817
{
818
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
819
	struct mlx5e_channel *c = rq->channel;
820

821
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
822

823
	do {
824
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
825 826 827
			return 0;

		msleep(20);
828 829 830
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
831
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
832 833 834 835

	return -ETIMEDOUT;
}

836 837 838 839 840
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

841 842
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
843 844
		u16 head = wq->head;
		int i;
845

846 847 848 849 850
		/* Outstanding UMR WQEs (in progress) start at wq->head */
		for (i = 0; i < rq->mpwqe.umr_in_progress; i++) {
			rq->dealloc_wqe(rq, head);
			head = mlx5_wq_ll_get_wqe_next_ix(wq, head);
		}
851 852

		while (!mlx5_wq_ll_is_empty(wq)) {
853
			struct mlx5e_rx_wqe_ll *wqe;
854 855 856 857 858 859 860 861 862

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
863
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
864

865 866
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
867
			rq->dealloc_wqe(rq, wqe_ix);
868
			mlx5_wq_cyc_pop(wq);
869
		}
870
	}
871

872 873
}

874 875 876
int mlx5e_open_rq(struct mlx5e_channel *c, struct mlx5e_params *params,
		  struct mlx5e_rq_param *param, struct mlx5e_xsk_param *xsk,
		  struct xdp_umem *umem, struct mlx5e_rq *rq)
877 878 879
{
	int err;

880
	err = mlx5e_alloc_rq(c, params, xsk, umem, param, rq);
881 882 883
	if (err)
		return err;

884
	err = mlx5e_create_rq(rq, param);
885
	if (err)
886
		goto err_free_rq;
887

888
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
889
	if (err)
890
		goto err_destroy_rq;
891

892
	if (params->rx_dim_enabled)
893
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
894

895 896 897 898 899
	/* We disable csum_complete when XDP is enabled since
	 * XDP programs might manipulate packets which will render
	 * skb->checksum incorrect.
	 */
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE) || c->xdp)
900 901
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

902 903 904 905
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
906 907
err_free_rq:
	mlx5e_free_rq(rq);
908 909 910 911

	return err;
}

912 913 914
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
915
	mlx5e_trigger_irq(&rq->channel->icosq);
916 917
}

918
void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
919
{
920
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
921
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
922
}
923

924
void mlx5e_close_rq(struct mlx5e_rq *rq)
925
{
926
	cancel_work_sync(&rq->dim.work);
927
	mlx5e_destroy_rq(rq);
928 929
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
930 931
}

S
Saeed Mahameed 已提交
932
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
933
{
934
	kvfree(sq->db.xdpi_fifo.xi);
935
	kvfree(sq->db.wqe_info);
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
954 955
}

S
Saeed Mahameed 已提交
956
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
957
{
958
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
959
	int err;
960

961 962 963 964 965
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

966 967
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
968
		mlx5e_free_xdpsq_db(sq);
969
		return err;
970 971 972 973 974
	}

	return 0;
}

S
Saeed Mahameed 已提交
975
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
976
			     struct mlx5e_params *params,
977
			     struct xdp_umem *umem,
S
Saeed Mahameed 已提交
978
			     struct mlx5e_sq_param *param,
979 980
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
981 982
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
983
	struct mlx5_core_dev *mdev = c->mdev;
984
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
985 986 987 988 989 990
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
991
	sq->min_inline_mode = params->tx_min_inline_mode;
992
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
993 994 995 996 997 998 999
	sq->umem      = umem;

	sq->stats = sq->umem ?
		&c->priv->channel_stats[c->ix].xsksq :
		is_redirect ?
			&c->priv->channel_stats[c->ix].xdpsq :
			&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1000

1001
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1002
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1003 1004
	if (err)
		return err;
1005
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1006

1007
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1026
{
1027
	kvfree(sq->db.ico_wqe);
1028 1029
}

S
Saeed Mahameed 已提交
1030
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1031
{
1032
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
1033

1034 1035
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1036
				       GFP_KERNEL, numa);
1037 1038 1039 1040 1041 1042
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1043 1044 1045
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1046
{
S
Saeed Mahameed 已提交
1047
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1048
	struct mlx5_core_dev *mdev = c->mdev;
1049
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1050
	int err;
1051

S
Saeed Mahameed 已提交
1052 1053
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1054

1055
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1056
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1057 1058
	if (err)
		return err;
1059
	wq->db = &wq->db[MLX5_SND_DBR];
1060

1061
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1062 1063 1064
	if (err)
		goto err_sq_wq_destroy;

1065
	return 0;
S
Saeed Mahameed 已提交
1066 1067 1068 1069 1070

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1071 1072
}

S
Saeed Mahameed 已提交
1073
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1074
{
S
Saeed Mahameed 已提交
1075 1076
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1077 1078
}

S
Saeed Mahameed 已提交
1079
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1080
{
1081 1082
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1083 1084
}

S
Saeed Mahameed 已提交
1085
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1086
{
S
Saeed Mahameed 已提交
1087 1088 1089
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1090 1091
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1092
					GFP_KERNEL, numa);
1093 1094
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1095
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1096
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1097 1098
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1099
	}
S
Saeed Mahameed 已提交
1100 1101 1102 1103

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1104 1105
}

1106
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
S
Saeed Mahameed 已提交
1107
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1108
			     int txq_ix,
1109
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1110
			     struct mlx5e_sq_param *param,
1111 1112
			     struct mlx5e_txqsq *sq,
			     int tc)
1113
{
S
Saeed Mahameed 已提交
1114
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1115
	struct mlx5_core_dev *mdev = c->mdev;
1116
	struct mlx5_wq_cyc *wq = &sq->wq;
1117 1118
	int err;

1119
	sq->pdev      = c->pdev;
1120
	sq->tstamp    = c->tstamp;
1121
	sq->clock     = &mdev->clock;
1122 1123
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1124
	sq->ch_ix     = c->ix;
1125
	sq->txq_ix    = txq_ix;
1126
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1127
	sq->min_inline_mode = params->tx_min_inline_mode;
1128
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1129
	sq->stop_room = MLX5E_SQ_STOP_ROOM;
1130
	INIT_WORK(&sq->recover_work, mlx5e_tx_err_cqe_work);
1131 1132
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1133
	if (mlx5_accel_is_tls_device(c->priv->mdev)) {
1134
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1135 1136
		sq->stop_room += MLX5E_SQ_TLS_ROOM;
	}
1137

1138
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1139
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1140
	if (err)
1141
		return err;
1142
	wq->db    = &wq->db[MLX5_SND_DBR];
1143

1144
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1145
	if (err)
1146 1147
		goto err_sq_wq_destroy;

1148 1149 1150
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1151 1152 1153 1154 1155 1156 1157 1158
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1159
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1160
{
S
Saeed Mahameed 已提交
1161
	mlx5e_free_txqsq_db(sq);
1162 1163 1164
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1165 1166 1167 1168 1169 1170 1171 1172
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1173
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1174 1175 1176
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1177 1178 1179 1180 1181 1182 1183 1184
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1185
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1186
	in = kvzalloc(inlen, GFP_KERNEL);
1187 1188 1189 1190 1191 1192 1193
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1194 1195 1196
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1197 1198

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1199
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1200

1201
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1202
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1203 1204

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1205
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1206
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1207
					  MLX5_ADAPTER_PAGE_SHIFT);
1208
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1209

1210 1211
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1212

1213
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1214 1215 1216 1217 1218 1219

	kvfree(in);

	return err;
}

1220 1221
int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
		    struct mlx5e_modify_sq_param *p)
1222 1223 1224 1225 1226 1227 1228
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1229
	in = kvzalloc(inlen, GFP_KERNEL);
1230 1231 1232 1233 1234
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1235 1236 1237
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1238
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1239
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1240
	}
1241

1242
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1243 1244 1245 1246 1247 1248

	kvfree(in);

	return err;
}

1249
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1250
{
1251
	mlx5_core_destroy_sq(mdev, sqn);
1252 1253
}

1254
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1255 1256 1257
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1258
{
1259
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1260 1261
	int err;

1262
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1263 1264 1265 1266 1267
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1268
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1269
	if (err)
1270
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1271 1272 1273 1274

	return err;
}

1275 1276 1277
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1278
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1279
			    u32 tisn,
1280
			    int txq_ix,
1281
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1282
			    struct mlx5e_sq_param *param,
1283 1284
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1285 1286
{
	struct mlx5e_create_sq_param csp = {};
1287
	u32 tx_rate;
1288 1289
	int err;

1290
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1291 1292 1293
	if (err)
		return err;

1294
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1295
	csp.tis_lst_sz      = 1;
1296 1297 1298
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1299
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1300
	if (err)
S
Saeed Mahameed 已提交
1301
		goto err_free_txqsq;
1302

1303
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1304
	if (tx_rate)
1305
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1306

1307 1308 1309
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1310 1311
	return 0;

S
Saeed Mahameed 已提交
1312
err_free_txqsq:
1313
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1314
	mlx5e_free_txqsq(sq);
1315 1316 1317 1318

	return err;
}

1319
void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
1320
{
1321
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1322
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1323 1324 1325 1326 1327
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1328
void mlx5e_tx_disable_queue(struct netdev_queue *txq)
1329 1330 1331 1332 1333 1334
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1335
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1336
{
1337
	struct mlx5e_channel *c = sq->channel;
1338
	struct mlx5_wq_cyc *wq = &sq->wq;
1339

1340
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1341
	/* prevent netif_tx_wake_queue */
1342
	napi_synchronize(&c->napi);
1343

1344
	mlx5e_tx_disable_queue(sq->txq);
1345

S
Saeed Mahameed 已提交
1346
	/* last doorbell out, godspeed .. */
1347 1348
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1349
		struct mlx5e_tx_wqe *nop;
1350

1351 1352 1353
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1354
	}
1355 1356 1357 1358 1359
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1360
	struct mlx5_core_dev *mdev = c->mdev;
1361
	struct mlx5_rate_limit rl = {0};
1362

1363
	cancel_work_sync(&sq->dim.work);
1364
	cancel_work_sync(&sq->recover_work);
1365
	mlx5e_destroy_sq(mdev, sq->sqn);
1366 1367 1368 1369
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1370 1371 1372 1373
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1374
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work)
1375
{
1376 1377
	struct mlx5e_txqsq *sq = container_of(recover_work, struct mlx5e_txqsq,
					      recover_work);
1378

1379
	mlx5e_tx_reporter_err_cqe(sq);
1380 1381
}

1382 1383
int mlx5e_open_icosq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct mlx5e_icosq *sq)
S
Saeed Mahameed 已提交
1384 1385 1386 1387
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1388
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1389 1390 1391 1392 1393
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1394
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1395
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1396
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

1409
void mlx5e_close_icosq(struct mlx5e_icosq *sq)
S
Saeed Mahameed 已提交
1410 1411 1412 1413 1414 1415
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1416
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1417 1418 1419
	mlx5e_free_icosq(sq);
}

1420 1421 1422
int mlx5e_open_xdpsq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct xdp_umem *umem,
		     struct mlx5e_xdpsq *sq, bool is_redirect)
S
Saeed Mahameed 已提交
1423 1424 1425 1426
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1427
	err = mlx5e_alloc_xdpsq(c, params, umem, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1428 1429 1430 1431
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1432
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1433 1434 1435 1436
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1437
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1438 1439 1440
	if (err)
		goto err_free_xdpsq;

1441 1442 1443 1444 1445 1446
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1447

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1460

1461 1462
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1463

1464 1465
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1466

1467
			wi->num_wqebbs = 1;
1468
			wi->num_pkts   = 1;
1469
		}
S
Saeed Mahameed 已提交
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1481
void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
S
Saeed Mahameed 已提交
1482 1483 1484 1485 1486 1487
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1488
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1489
	mlx5e_free_xdpsq_descs(sq);
S
Saeed Mahameed 已提交
1490
	mlx5e_free_xdpsq(sq);
1491 1492
}

1493 1494 1495
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1496 1497 1498
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1499
	unsigned int irqn;
1500 1501 1502
	int err;
	u32 i;

1503 1504 1505 1506
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1528
	cq->mdev = mdev;
1529 1530 1531 1532

	return 0;
}

1533 1534 1535 1536 1537 1538 1539
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1540 1541
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1552
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1553
{
1554
	mlx5_wq_destroy(&cq->wq_ctrl);
1555 1556
}

1557
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1558
{
1559
	u32 out[MLX5_ST_SZ_DW(create_cq_out)];
1560
	struct mlx5_core_dev *mdev = cq->mdev;
1561 1562 1563 1564 1565
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1566
	unsigned int irqn_not_used;
1567 1568 1569
	int eqn;
	int err;

1570 1571 1572 1573
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1574
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1575
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1576
	in = kvzalloc(inlen, GFP_KERNEL);
1577 1578 1579 1580 1581 1582 1583
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1584
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1585
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1586

T
Tariq Toukan 已提交
1587
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1588
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1589
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1590
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1591
					    MLX5_ADAPTER_PAGE_SHIFT);
1592 1593
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

1594
	err = mlx5_core_create_cq(mdev, mcq, in, inlen, out, sizeof(out));
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1606
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1607
{
1608
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1609 1610
}

1611
int mlx5e_open_cq(struct mlx5e_channel *c, struct dim_cq_moder moder,
1612
		  struct mlx5e_cq_param *param, struct mlx5e_cq *cq)
1613
{
1614
	struct mlx5_core_dev *mdev = c->mdev;
1615 1616
	int err;

1617
	err = mlx5e_alloc_cq(c, param, cq);
1618 1619 1620
	if (err)
		return err;

1621
	err = mlx5e_create_cq(cq, param);
1622
	if (err)
1623
		goto err_free_cq;
1624

1625
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1626
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1627 1628
	return 0;

1629 1630
err_free_cq:
	mlx5e_free_cq(cq);
1631 1632 1633 1634

	return err;
}

1635
void mlx5e_close_cq(struct mlx5e_cq *cq)
1636 1637
{
	mlx5e_destroy_cq(cq);
1638
	mlx5e_free_cq(cq);
1639 1640 1641
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1642
			     struct mlx5e_params *params,
1643 1644 1645 1646 1647 1648
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1649 1650
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1673
			  struct mlx5e_params *params,
1674 1675
			  struct mlx5e_channel_param *cparam)
{
1676
	struct mlx5e_priv *priv = c->priv;
1677
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1678

1679
	for (tc = 0; tc < params->num_tc; tc++) {
1680
		int txq_ix = c->ix + tc * max_nch;
1681

1682
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1683
				       params, &cparam->sq, &c->sq[tc], tc);
1684 1685 1686 1687 1688 1689 1690 1691
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1692
		mlx5e_close_txqsq(&c->sq[tc]);
1693 1694 1695 1696 1697 1698 1699 1700 1701

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1702
		mlx5e_close_txqsq(&c->sq[tc]);
1703 1704
}

1705
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1706
				struct mlx5e_txqsq *sq, u32 rate)
1707 1708 1709
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1710
	struct mlx5e_modify_sq_param msp = {0};
1711
	struct mlx5_rate_limit rl = {0};
1712 1713 1714 1715 1716 1717 1718
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1719 1720
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1721
		/* remove current rl index to free space to next ones */
1722 1723
		mlx5_rl_remove_rate(mdev, &rl);
	}
1724 1725 1726 1727

	sq->rate_limit = 0;

	if (rate) {
1728 1729
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1730 1731 1732 1733 1734 1735 1736
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1737 1738 1739 1740
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1741
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1742 1743 1744 1745 1746
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1747
			mlx5_rl_remove_rate(mdev, &rl);
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1759
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
static int mlx5e_alloc_xps_cpumask(struct mlx5e_channel *c,
				   struct mlx5e_params *params)
{
	int num_comp_vectors = mlx5_comp_vectors_count(c->mdev);
	int irq;

	if (!zalloc_cpumask_var(&c->xps_cpumask, GFP_KERNEL))
		return -ENOMEM;

	for (irq = c->ix; irq < num_comp_vectors; irq += params->num_channels) {
		int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(c->mdev, irq));

		cpumask_set_cpu(cpu, c->xps_cpumask);
	}

	return 0;
}

static void mlx5e_free_xps_cpumask(struct mlx5e_channel *c)
{
	free_cpumask_var(c->xps_cpumask);
}

1809 1810 1811
static int mlx5e_open_queues(struct mlx5e_channel *c,
			     struct mlx5e_params *params,
			     struct mlx5e_channel_param *cparam)
1812
{
1813
	struct dim_cq_moder icocq_moder = {0, 0};
1814 1815
	int err;

1816
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1817
	if (err)
1818
		return err;
1819

1820
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1821 1822 1823
	if (err)
		goto err_close_icosq_cq;

1824
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1825 1826 1827
	if (err)
		goto err_close_tx_cqs;

1828 1829 1830 1831
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1832
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1833
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
1834
				     &cparam->tx_cq, &c->rq_xdpsq.cq) : 0;
1835 1836 1837
	if (err)
		goto err_close_rx_cq;

1838 1839
	napi_enable(&c->napi);

1840
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1841 1842 1843
	if (err)
		goto err_disable_napi;

1844
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1845 1846 1847
	if (err)
		goto err_close_icosq;

1848
	if (c->xdp) {
1849
		err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL,
1850 1851 1852 1853
				       &c->rq_xdpsq, false);
		if (err)
			goto err_close_sqs;
	}
1854

1855
	err = mlx5e_open_rq(c, params, &cparam->rq, NULL, NULL, &c->rq);
1856
	if (err)
1857
		goto err_close_xdp_sq;
1858

1859
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL, &c->xdpsq, true);
1860 1861 1862
	if (err)
		goto err_close_rq;

1863
	return 0;
1864 1865 1866 1867

err_close_rq:
	mlx5e_close_rq(&c->rq);

1868
err_close_xdp_sq:
1869
	if (c->xdp)
1870
		mlx5e_close_xdpsq(&c->rq_xdpsq);
1871 1872 1873 1874

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1875
err_close_icosq:
S
Saeed Mahameed 已提交
1876
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1877

1878 1879
err_disable_napi:
	napi_disable(&c->napi);
1880

1881
	if (c->xdp)
1882
		mlx5e_close_cq(&c->rq_xdpsq.cq);
1883 1884

err_close_rx_cq:
1885 1886
	mlx5e_close_cq(&c->rq.cq);

1887 1888 1889
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

1890 1891 1892
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1893 1894 1895
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
	return err;
}

static void mlx5e_close_queues(struct mlx5e_channel *c)
{
	mlx5e_close_xdpsq(&c->xdpsq);
	mlx5e_close_rq(&c->rq);
	if (c->xdp)
		mlx5e_close_xdpsq(&c->rq_xdpsq);
	mlx5e_close_sqs(c);
	mlx5e_close_icosq(&c->icosq);
	napi_disable(&c->napi);
	if (c->xdp)
		mlx5e_close_cq(&c->rq_xdpsq.cq);
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_cq(&c->xdpsq.cq);
	mlx5e_close_tx_cqs(c);
	mlx5e_close_cq(&c->icosq.cq);
}

static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
			      struct mlx5e_params *params,
			      struct mlx5e_channel_param *cparam,
1919
			      struct xdp_umem *umem,
1920 1921 1922 1923
			      struct mlx5e_channel **cp)
{
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
	struct net_device *netdev = priv->netdev;
1924
	struct mlx5e_xsk_param xsk;
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	struct mlx5e_channel *c;
	unsigned int irq;
	int err;
	int eqn;

	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = priv->mdev->device;
	c->netdev   = priv->netdev;
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
	c->stats    = &priv->channel_stats[ix].ch;
	c->irq_desc = irq_to_desc(irq);

	err = mlx5e_alloc_xps_cpumask(c, params);
	if (err)
		goto err_free_channel;

	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

	err = mlx5e_open_queues(c, params, cparam);
	if (unlikely(err))
		goto err_napi_del;

1961 1962 1963 1964 1965 1966 1967
	if (umem) {
		mlx5e_build_xsk_param(umem, &xsk);
		err = mlx5e_open_xsk(priv, params, &xsk, umem, c);
		if (unlikely(err))
			goto err_close_queues;
	}

1968 1969 1970 1971
	*cp = c;

	return 0;

1972 1973 1974
err_close_queues:
	mlx5e_close_queues(c);

1975 1976
err_napi_del:
	netif_napi_del(&c->napi);
1977 1978 1979
	mlx5e_free_xps_cpumask(c);

err_free_channel:
1980
	kvfree(c);
1981 1982 1983 1984

	return err;
}

1985 1986 1987 1988 1989 1990 1991
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1992
	netif_set_xps_queue(c->netdev, c->xps_cpumask, c->ix);
1993 1994 1995

	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_activate_xsk(c);
1996 1997 1998 1999 2000 2001
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

2002 2003 2004
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_deactivate_xsk(c);

2005 2006 2007 2008 2009
	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2010 2011
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2012 2013
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_close_xsk(c);
2014
	mlx5e_close_queues(c);
2015
	netif_napi_del(&c->napi);
2016
	mlx5e_free_xps_cpumask(c);
E
Eric Dumazet 已提交
2017

2018
	kvfree(c);
2019 2020
}

2021 2022 2023 2024
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
2025
				      struct mlx5e_xsk_param *xsk,
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

2038
	if (mlx5e_rx_is_linear_skb(params, xsk)) {
2039 2040
		int frag_stride;

2041
		frag_stride = mlx5e_rx_get_linear_frag_sz(params, xsk);
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2092 2093 2094 2095 2096 2097 2098
static u8 mlx5e_get_rq_log_wq_sz(void *rqc)
{
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	return MLX5_GET(wq, wq, log_wq_sz);
}

2099 2100 2101 2102
void mlx5e_build_rq_param(struct mlx5e_priv *priv,
			  struct mlx5e_params *params,
			  struct mlx5e_xsk_param *xsk,
			  struct mlx5e_rq_param *param)
2103
{
2104
	struct mlx5_core_dev *mdev = priv->mdev;
2105 2106
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2107
	int ndsegs = 1;
2108

2109
	switch (params->rq_wq_type) {
2110
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2111
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2112
			 mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk) -
2113
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2114
		MLX5_SET(wq, wq, log_wqe_stride_size,
2115
			 mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk) -
2116
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2117
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params, xsk));
2118
		break;
2119
	default: /* MLX5_WQ_TYPE_CYCLIC */
2120
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2121
		mlx5e_build_rq_frags_info(mdev, params, xsk, &param->frags_info);
2122
		ndsegs = param->frags_info.num_frags;
2123 2124
	}

2125
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2126
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2127 2128
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2129
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2130
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2131
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2132
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2133

2134
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2135 2136
}

2137
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2138
				      struct mlx5e_rq_param *param)
2139
{
2140
	struct mlx5_core_dev *mdev = priv->mdev;
2141 2142 2143
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2144 2145 2146
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2147
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2148

2149
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2150 2151
}

2152 2153
void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
				 struct mlx5e_sq_param *param)
2154 2155 2156 2157 2158
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2159
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2160

2161
	param->wq.buf_numa_node = dev_to_node(priv->mdev->device);
T
Tariq Toukan 已提交
2162 2163 2164
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2165
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2166 2167 2168 2169
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);
2170
	bool allow_swp;
T
Tariq Toukan 已提交
2171

2172 2173
	allow_swp = mlx5_geneve_tx_allowed(priv->mdev) ||
		    !!MLX5_IPSEC_DEV(priv->mdev);
T
Tariq Toukan 已提交
2174
	mlx5e_build_sq_param_common(priv, param);
2175
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2176
	MLX5_SET(sqc, sqc, allow_swp, allow_swp);
2177 2178 2179 2180 2181 2182 2183
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2184
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2185 2186
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2187 2188
}

2189 2190 2191 2192
void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_xsk_param *xsk,
			     struct mlx5e_cq_param *param)
2193
{
2194
	struct mlx5_core_dev *mdev = priv->mdev;
2195
	void *cqc = param->cqc;
2196
	u8 log_cq_size;
2197

2198
	switch (params->rq_wq_type) {
2199
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2200 2201
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params, xsk) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);
2202
		break;
2203
	default: /* MLX5_WQ_TYPE_CYCLIC */
2204
		log_cq_size = params->log_rq_mtu_frames;
2205 2206 2207
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2208
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2209 2210 2211
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2212 2213

	mlx5e_build_common_cq_param(priv, param);
2214
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2215 2216
}

2217 2218 2219
void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_cq_param *param)
2220 2221 2222
{
	void *cqc = param->cqc;

2223
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2224 2225

	mlx5e_build_common_cq_param(priv, param);
2226
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2227 2228
}

2229 2230 2231
void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
			      u8 log_wq_size,
			      struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2232 2233 2234 2235 2236 2237
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2238

2239
	param->cq_period_mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2240 2241
}

2242 2243 2244
void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
			     u8 log_wq_size,
			     struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2245 2246 2247 2248 2249 2250 2251
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2252
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2253 2254
}

2255 2256 2257
void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_sq_param *param)
2258 2259 2260 2261 2262
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2263
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2264
	param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE);
2265 2266
}

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
static u8 mlx5e_build_icosq_log_wq_sz(struct mlx5e_params *params,
				      struct mlx5e_rq_param *rqp)
{
	switch (params->rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return order_base_2(MLX5E_UMR_WQEBBS) +
			mlx5e_get_rq_log_wq_sz(rqp->rqc);
	default: /* MLX5_WQ_TYPE_CYCLIC */
		return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
	}
}

2279 2280 2281
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2282
{
2283
	u8 icosq_log_wq_sz;
T
Tariq Toukan 已提交
2284

2285
	mlx5e_build_rq_param(priv, params, NULL, &cparam->rq);
2286 2287 2288

	icosq_log_wq_sz = mlx5e_build_icosq_log_wq_sz(params, &cparam->rq);

2289 2290 2291
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
2292
	mlx5e_build_rx_cq_param(priv, params, NULL, &cparam->rx_cq);
2293 2294
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2295 2296
}

2297 2298
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2299
{
2300
	struct mlx5e_channel_param *cparam;
2301
	int err = -ENOMEM;
2302 2303
	int i;

2304
	chs->num = chs->params.num_channels;
2305

2306
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2307
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2308 2309
	if (!chs->c || !cparam)
		goto err_free;
2310

2311
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2312
	for (i = 0; i < chs->num; i++) {
2313 2314 2315 2316 2317 2318
		struct xdp_umem *umem = NULL;

		if (chs->params.xdp_prog)
			umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, i);

		err = mlx5e_open_channel(priv, i, &chs->params, cparam, umem, &chs->c[i]);
2319 2320 2321 2322
		if (err)
			goto err_close_channels;
	}

2323 2324 2325 2326
	if (!IS_ERR_OR_NULL(priv->tx_reporter))
		devlink_health_reporter_state_update(priv->tx_reporter,
						     DEVLINK_HEALTH_REPORTER_STATE_HEALTHY);

2327
	kvfree(cparam);
2328 2329 2330 2331
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2332
		mlx5e_close_channel(chs->c[i]);
2333

2334
err_free:
2335
	kfree(chs->c);
2336
	kvfree(cparam);
2337
	chs->num = 0;
2338 2339 2340
	return err;
}

2341
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2342 2343 2344
{
	int i;

2345 2346 2347 2348
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

2349 2350
#define MLX5E_RQ_WQES_TIMEOUT 20000 /* msecs */

2351 2352 2353 2354 2355
static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2356 2357 2358 2359
	for (i = 0; i < chs->num; i++) {
		int timeout = err ? 0 : MLX5E_RQ_WQES_TIMEOUT;

		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq, timeout);
2360 2361 2362 2363

		/* Don't wait on the XSK RQ, because the newer xdpsock sample
		 * doesn't provide any Fill Ring entries at the setup stage.
		 */
2364
	}
2365

2366
	return err ? -ETIMEDOUT : 0;
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2377
void mlx5e_close_channels(struct mlx5e_channels *chs)
2378 2379
{
	int i;
2380

2381 2382
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2383

2384 2385
	kfree(chs->c);
	chs->num = 0;
2386 2387
}

2388 2389
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2390 2391 2392 2393 2394
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2395
	u32 *in;
2396
	int i;
2397 2398

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2399
	in = kvzalloc(inlen, GFP_KERNEL);
2400 2401 2402 2403 2404 2405 2406 2407
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2408 2409
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2410

2411 2412 2413
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2414 2415

	kvfree(in);
T
Tariq Toukan 已提交
2416 2417 2418
	return err;
}

2419
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2420
{
2421 2422
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2423 2424
}

2425
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2426 2427
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2428
	int err;
2429

2430 2431 2432 2433
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2434 2435
}

2436
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
T
Tariq Toukan 已提交
2437
{
2438
	const int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
T
Tariq Toukan 已提交
2439 2440 2441
	int err;
	int ix;

2442 2443 2444
	for (ix = 0; ix < max_nch; ix++) {
		err = mlx5e_create_rqt(priv, 1 /*size */, &tirs[ix].rqt);
		if (unlikely(err))
T
Tariq Toukan 已提交
2445 2446 2447 2448 2449 2450
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2451
	mlx5_core_warn(priv->mdev, "create rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2452
	for (ix--; ix >= 0; ix--)
2453
		mlx5e_destroy_rqt(priv, &tirs[ix].rqt);
T
Tariq Toukan 已提交
2454

2455 2456 2457
	return err;
}

2458
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
2459
{
2460
	const int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2461 2462
	int i;

2463 2464
	for (i = 0; i < max_nch; i++)
		mlx5e_destroy_rqt(priv, &tirs[i].rqt);
2465 2466
}

2467 2468 2469 2470 2471 2472 2473
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2474
int mlx5e_bits_invert(unsigned long a, int size)
2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2499
			ix = priv->rss_params.indirection_rqt[ix];
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2510 2511 2512 2513
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2514
	u32 *in;
2515 2516 2517
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2518
	in = kvzalloc(inlen, GFP_KERNEL);
2519 2520 2521 2522 2523 2524 2525
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2526
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2527
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2528 2529 2530 2531 2532

	kvfree(in);
	return err;
}

2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2547
{
T
Tariq Toukan 已提交
2548 2549 2550
	u32 rqtn;
	int ix;

2551
	if (priv->indir_rqt.enabled) {
2552
		/* RSS RQ table */
2553
		rqtn = priv->indir_rqt.rqtn;
2554
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2555 2556
	}

2557
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2558 2559
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2560 2561 2562
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2563 2564 2565
		};

		/* Direct RQ Tables */
2566 2567
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2568

2569
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2570
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2571
	}
2572 2573
}

2574 2575 2576 2577 2578
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2579 2580 2581
		{
			.rss = {
				.channels  = chs,
2582
				.hfunc     = priv->rss_params.hfunc,
2583 2584
			}
		},
2585 2586 2587 2588 2589 2590 2591 2592 2593
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2594 2595 2596
		{
			.rqn = priv->drop_rq.rqn,
		},
2597 2598 2599 2600 2601
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2650
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2651
{
2652
	if (!params->lro_en)
2653 2654 2655 2656 2657 2658 2659 2660
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2661
		 (MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2662
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2663 2664
}

2665
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2666
				    const struct mlx5e_tirc_config *ttconfig,
2667
				    void *tirc, bool inner)
2668
{
2669 2670
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2671

2672 2673
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2674 2675 2676 2677 2678 2679
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2680
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2681
	}
2682 2683 2684 2685 2686 2687
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2688 2689
}

2690 2691 2692 2693 2694 2695 2696 2697
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2698 2699 2700
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2701
	struct mlx5e_rss_params *rss = &priv->rss_params;
2702 2703
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2704
	struct mlx5e_tirc_config ttconfig;
2705 2706 2707 2708 2709 2710
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2711 2712 2713
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2714 2715 2716 2717 2718 2719 2720 2721
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2722 2723 2724
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2725 2726 2727 2728 2729
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2730
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2731 2732 2733 2734 2735 2736 2737
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2738
	int tt;
T
Tariq Toukan 已提交
2739
	int ix;
2740 2741

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2742
	in = kvzalloc(inlen, GFP_KERNEL);
2743 2744 2745 2746 2747 2748
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2749
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2750

T
Tariq Toukan 已提交
2751
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2752
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2753
					   inlen);
T
Tariq Toukan 已提交
2754
		if (err)
T
Tariq Toukan 已提交
2755
			goto free_in;
T
Tariq Toukan 已提交
2756
	}
2757

2758
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2759 2760 2761 2762 2763 2764 2765
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2766 2767 2768 2769 2770
	kvfree(in);

	return err;
}

2771 2772
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2773
{
2774
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2775 2776
	int err;

2777
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2778 2779 2780
	if (err)
		return err;

2781 2782 2783 2784
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2785

2786 2787
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2788 2789 2790
{
	u16 hw_mtu = 0;
	int err;
2791

2792 2793 2794 2795
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2796
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2797 2798
}

2799
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2800
{
2801
	struct mlx5e_params *params = &priv->channels.params;
2802
	struct net_device *netdev = priv->netdev;
2803
	struct mlx5_core_dev *mdev = priv->mdev;
2804 2805 2806
	u16 mtu;
	int err;

2807
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2808 2809
	if (err)
		return err;
2810

2811 2812
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2813
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2814
			    __func__, mtu, params->sw_mtu);
2815

2816
	params->sw_mtu = mtu;
2817 2818 2819
	return 0;
}

2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
void mlx5e_set_netdev_mtu_boundaries(struct mlx5e_priv *priv)
{
	struct mlx5e_params *params = &priv->channels.params;
	struct net_device *netdev   = priv->netdev;
	struct mlx5_core_dev *mdev  = priv->mdev;
	u16 max_mtu;

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;

	mlx5_query_port_max_mtu(mdev, &max_mtu, 1);
	netdev->max_mtu = min_t(unsigned int, MLX5E_HW2SW_MTU(params, max_mtu),
				ETH_MAX_MTU);
}

2835 2836 2837
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2838 2839
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2840 2841 2842 2843 2844 2845 2846 2847 2848
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2849 2850 2851
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2852
	for (tc = 0; tc < ntc; tc++)
2853
		netdev_set_tc_queue(netdev, tc, nch, 0);
2854 2855
}

2856
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2857
{
2858
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2859 2860
	int i, tc;

2861
	for (i = 0; i < max_nch; i++)
2862
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2863 2864 2865 2866 2867 2868 2869 2870
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2881
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2882
{
2883
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
2884
	int num_rxqs = priv->channels.num * MLX5E_NUM_RQ_GROUPS;
2885 2886 2887
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2888
	netif_set_real_num_tx_queues(netdev, num_txqs);
2889
	netif_set_real_num_rx_queues(netdev, num_rxqs);
2890

2891
	mlx5e_build_tx2sq_maps(priv);
2892
	mlx5e_activate_channels(&priv->channels);
2893
	mlx5e_xdp_tx_enable(priv);
2894
	netif_tx_start_all_queues(priv->netdev);
2895

2896
	if (mlx5e_is_vport_rep(priv))
2897 2898
		mlx5e_add_sqs_fwd_rules(priv);

2899
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2900
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2901 2902

	mlx5e_xsk_redirect_rqts_to_channels(priv, &priv->channels);
2903 2904
}

2905
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2906
{
2907 2908
	mlx5e_xsk_redirect_rqts_to_drop(priv, &priv->channels);

2909 2910
	mlx5e_redirect_rqts_to_drop(priv);

2911
	if (mlx5e_is_vport_rep(priv))
2912 2913
		mlx5e_remove_sqs_fwd_rules(priv);

2914 2915 2916 2917 2918
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2919
	mlx5e_xdp_tx_disable(priv);
2920 2921 2922
	mlx5e_deactivate_channels(&priv->channels);
}

2923 2924 2925
static void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				       struct mlx5e_channels *new_chs,
				       mlx5e_fp_hw_modify hw_modify)
2926 2927 2928
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2929
	int carrier_ok;
2930

2931 2932
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2933
	carrier_ok = netif_carrier_ok(netdev);
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2944 2945 2946 2947
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2948
	priv->profile->update_rx(priv);
2949 2950
	mlx5e_activate_priv_channels(priv);

2951 2952 2953
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2954 2955
}

2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
int mlx5e_safe_switch_channels(struct mlx5e_priv *priv,
			       struct mlx5e_channels *new_chs,
			       mlx5e_fp_hw_modify hw_modify)
{
	int err;

	err = mlx5e_open_channels(priv, new_chs);
	if (err)
		return err;

	mlx5e_switch_priv_channels(priv, new_chs, hw_modify);
	return 0;
}

2970 2971 2972 2973 2974 2975 2976 2977
int mlx5e_safe_reopen_channels(struct mlx5e_priv *priv)
{
	struct mlx5e_channels new_channels = {};

	new_channels.params = priv->channels.params;
	return mlx5e_safe_switch_channels(priv, &new_channels, NULL);
}

2978
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2979 2980 2981 2982 2983
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2984 2985 2986
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2987
	bool is_xdp = priv->channels.params.xdp_prog;
2988 2989 2990
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);
2991 2992
	if (is_xdp)
		mlx5e_xdp_set_open(priv);
2993

2994
	err = mlx5e_open_channels(priv, &priv->channels);
2995
	if (err)
2996
		goto err_clear_state_opened_flag;
2997

2998
	priv->profile->update_rx(priv);
2999
	mlx5e_activate_priv_channels(priv);
3000 3001
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
3002

3003
	mlx5e_queue_update_stats(priv);
3004
	return 0;
3005 3006

err_clear_state_opened_flag:
3007 3008
	if (is_xdp)
		mlx5e_xdp_set_closed(priv);
3009 3010
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
3011 3012
}

3013
int mlx5e_open(struct net_device *netdev)
3014 3015 3016 3017 3018 3019
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
3020 3021
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
3022 3023
	mutex_unlock(&priv->state_lock);

3024
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
3025 3026
		udp_tunnel_get_rx_info(netdev);

3027 3028 3029 3030 3031 3032 3033
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3034 3035 3036 3037 3038 3039
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3040 3041
	if (priv->channels.params.xdp_prog)
		mlx5e_xdp_set_closed(priv);
3042 3043 3044
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3045 3046
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3047 3048 3049 3050

	return 0;
}

3051
int mlx5e_close(struct net_device *netdev)
3052 3053 3054 3055
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3056 3057 3058
	if (!netif_device_present(netdev))
		return -ENODEV;

3059
	mutex_lock(&priv->state_lock);
3060
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3061 3062 3063 3064 3065 3066
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3067
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3068 3069
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3070 3071 3072 3073 3074 3075 3076
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3077 3078
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3079 3080 3081
	if (err)
		return err;

3082 3083 3084
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3085
	rq->mdev = mdev;
3086 3087 3088 3089

	return 0;
}

3090
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3091 3092
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3093
{
3094 3095
	param->wq.buf_numa_node = dev_to_node(mdev->device);
	param->wq.db_numa_node  = dev_to_node(mdev->device);
3096

3097
	return mlx5e_alloc_cq_common(mdev, param, cq);
3098 3099
}

3100 3101
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3102
{
3103
	struct mlx5_core_dev *mdev = priv->mdev;
3104 3105 3106
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3107 3108
	int err;

3109
	mlx5e_build_drop_rq_param(priv, &rq_param);
3110

3111
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3112 3113 3114
	if (err)
		return err;

3115
	err = mlx5e_create_cq(cq, &cq_param);
3116
	if (err)
3117
		goto err_free_cq;
3118

3119
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3120
	if (err)
3121
		goto err_destroy_cq;
3122

3123
	err = mlx5e_create_rq(drop_rq, &rq_param);
3124
	if (err)
3125
		goto err_free_rq;
3126

3127 3128 3129 3130
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3131 3132
	return 0;

3133
err_free_rq:
3134
	mlx5e_free_rq(drop_rq);
3135 3136

err_destroy_cq:
3137
	mlx5e_destroy_cq(cq);
3138

3139
err_free_cq:
3140
	mlx5e_free_cq(cq);
3141

3142 3143 3144
	return err;
}

3145
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3146
{
3147 3148 3149 3150
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3151 3152
}

3153
int mlx5e_create_tis(struct mlx5_core_dev *mdev, void *in, u32 *tisn)
3154 3155 3156
{
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3157
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3158

3159 3160 3161
	if (MLX5_GET(tisc, tisc, tls_en))
		MLX5_SET(tisc, tisc, pd, mdev->mlx5e_res.pdn);

3162 3163 3164
	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3165
	return mlx5_core_create_tis(mdev, in, MLX5_ST_SZ_BYTES(create_tis_in), tisn);
3166 3167
}

3168
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3169
{
3170
	mlx5_core_destroy_tis(mdev, tisn);
3171 3172
}

3173
int mlx5e_create_tises(struct mlx5e_priv *priv)
3174 3175 3176 3177
{
	int err;
	int tc;

3178
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3179 3180 3181 3182 3183 3184 3185 3186
		u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
		void *tisc;

		tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

		MLX5_SET(tisc, tisc, prio, tc << 1);

		err = mlx5e_create_tis(priv->mdev, in, &priv->tisn[tc]);
3187 3188 3189 3190 3191 3192 3193 3194
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3195
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3196 3197 3198 3199

	return err;
}

3200
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3201 3202 3203
{
	int tc;

3204
	mlx5e_tx_reporter_destroy(priv);
3205
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3206
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3207 3208
}

3209 3210
static void mlx5e_build_indir_tir_ctx_common(struct mlx5e_priv *priv,
					     u32 rqtn, u32 *tirc)
3211
{
3212
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3213 3214
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
3215 3216
	MLX5_SET(tirc, tirc, tunneled_offload_en,
		 priv->channels.params.tunneled_offload_en);
3217

3218
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3219
}
3220

3221 3222 3223 3224 3225
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
3226
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3227
				       &tirc_default_config[tt], tirc, false);
3228 3229
}

3230
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3231
{
3232
	mlx5e_build_indir_tir_ctx_common(priv, rqtn, tirc);
T
Tariq Toukan 已提交
3233 3234 3235
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3236 3237 3238 3239 3240 3241 3242 3243 3244
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
				       &tirc_default_config[tt], tirc, true);
}

3245
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3246
{
3247
	struct mlx5e_tir *tir;
3248 3249
	void *tirc;
	int inlen;
3250
	int i = 0;
3251
	int err;
T
Tariq Toukan 已提交
3252 3253
	u32 *in;
	int tt;
3254 3255

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3256
	in = kvzalloc(inlen, GFP_KERNEL);
3257 3258 3259
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3260 3261
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3262
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3263
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3264
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3265
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3266 3267 3268 3269
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3270 3271
	}

3272
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3288 3289 3290 3291
	kvfree(in);

	return 0;

3292 3293 3294 3295
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3296 3297 3298 3299 3300 3301 3302 3303
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3304
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3305
{
3306
	const int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
3307 3308 3309
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
3310
	int err = 0;
3311 3312 3313 3314
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3315
	in = kvzalloc(inlen, GFP_KERNEL);
3316 3317 3318
	if (!in)
		return -ENOMEM;

3319
	for (ix = 0; ix < max_nch; ix++) {
T
Tariq Toukan 已提交
3320
		memset(in, 0, inlen);
3321
		tir = &tirs[ix];
T
Tariq Toukan 已提交
3322
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3323
		mlx5e_build_direct_tir_ctx(priv, tir->rqt.rqtn, tirc);
3324
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3325
		if (unlikely(err))
T
Tariq Toukan 已提交
3326 3327 3328
			goto err_destroy_ch_tirs;
	}

3329
	goto out;
3330

T
Tariq Toukan 已提交
3331
err_destroy_ch_tirs:
3332
	mlx5_core_warn(priv->mdev, "create tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3333
	for (ix--; ix >= 0; ix--)
3334
		mlx5e_destroy_tir(priv->mdev, &tirs[ix]);
T
Tariq Toukan 已提交
3335

3336
out:
T
Tariq Toukan 已提交
3337
	kvfree(in);
3338 3339 3340 3341

	return err;
}

3342
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3343 3344 3345
{
	int i;

T
Tariq Toukan 已提交
3346
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3347
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3348

3349
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3350 3351 3352 3353
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3354 3355
}

3356
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3357
{
3358
	const int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
3359 3360
	int i;

3361 3362
	for (i = 0; i < max_nch; i++)
		mlx5e_destroy_tir(priv->mdev, &tirs[i]);
3363 3364
}

3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3379
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3380 3381 3382 3383
{
	int err = 0;
	int i;

3384 3385
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3386 3387 3388 3389 3390 3391 3392
		if (err)
			return err;
	}

	return 0;
}

3393 3394
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3395 3396
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3397
	struct mlx5e_channels new_channels = {};
3398
	u8 tc = mqprio->num_tc;
3399 3400
	int err = 0;

3401 3402
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3403 3404 3405 3406 3407
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3408 3409
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3410

S
Saeed Mahameed 已提交
3411
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3412 3413 3414
		priv->channels.params = new_channels.params;
		goto out;
	}
3415

3416
	err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3417 3418
	if (err)
		goto out;
3419

3420 3421
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
S
Saeed Mahameed 已提交
3422
out:
3423 3424 3425 3426
	mutex_unlock(&priv->state_lock);
	return err;
}

3427
#ifdef CONFIG_MLX5_ESWITCH
3428
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3429 3430
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3431
{
3432 3433
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3434 3435
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3436
	case TC_CLSFLOWER_DESTROY:
3437 3438
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3439
	case TC_CLSFLOWER_STATS:
3440 3441
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3442
	default:
3443
		return -EOPNOTSUPP;
3444 3445
	}
}
3446

3447 3448
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3449 3450 3451 3452 3453
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3454 3455
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS |
						 MLX5E_TC_NIC_OFFLOAD);
3456 3457 3458 3459
	default:
		return -EOPNOTSUPP;
	}
}
3460
#endif
3461

3462 3463
static LIST_HEAD(mlx5e_block_cb_list);

3464 3465
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3466
{
3467 3468
	struct mlx5e_priv *priv = netdev_priv(dev);

3469
	switch (type) {
3470
#ifdef CONFIG_MLX5_ESWITCH
3471
	case TC_SETUP_BLOCK:
3472 3473
		return flow_block_cb_setup_simple(type_data,
						  &mlx5e_block_cb_list,
3474 3475
						  mlx5e_setup_tc_block_cb,
						  priv, priv, true);
3476
#endif
3477
	case TC_SETUP_QDISC_MQPRIO:
3478
		return mlx5e_setup_tc_mqprio(dev, type_data);
3479 3480 3481
	default:
		return -EOPNOTSUPP;
	}
3482 3483
}

3484
void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s)
3485 3486 3487 3488 3489
{
	int i;

	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++) {
		struct mlx5e_channel_stats *channel_stats = &priv->channel_stats[i];
3490
		struct mlx5e_rq_stats *xskrq_stats = &channel_stats->xskrq;
3491 3492 3493
		struct mlx5e_rq_stats *rq_stats = &channel_stats->rq;
		int j;

3494 3495
		s->rx_packets   += rq_stats->packets + xskrq_stats->packets;
		s->rx_bytes     += rq_stats->bytes + xskrq_stats->bytes;
3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506

		for (j = 0; j < priv->max_opened_tc; j++) {
			struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];

			s->tx_packets    += sq_stats->packets;
			s->tx_bytes      += sq_stats->bytes;
			s->tx_dropped    += sq_stats->dropped;
		}
	}
}

3507
void
3508 3509 3510 3511
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3512
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3513

3514 3515 3516 3517
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3518

3519 3520 3521 3522 3523 3524
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3525
		mlx5e_fold_sw_stats64(priv, stats);
3526
	}
3527 3528 3529 3530

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3531 3532 3533
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3534
	stats->rx_crc_errors =
3535 3536 3537
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3538 3539 3540 3541 3542 3543 3544
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3545 3546
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3547 3548 3549 3550 3551 3552
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3553
	queue_work(priv->wq, &priv->set_rx_mode_work);
3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3568
	queue_work(priv->wq, &priv->set_rx_mode_work);
3569 3570 3571 3572

	return 0;
}

3573
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3574 3575
	do {						\
		if (enable)				\
3576
			*features |= feature;		\
3577
		else					\
3578
			*features &= ~feature;		\
3579 3580 3581 3582 3583
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3584 3585
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3586
	struct mlx5_core_dev *mdev = priv->mdev;
3587
	struct mlx5e_channels new_channels = {};
3588
	struct mlx5e_params *old_params;
3589 3590
	int err = 0;
	bool reset;
3591 3592 3593

	mutex_lock(&priv->state_lock);

3594 3595 3596 3597 3598 3599 3600
	if (enable && priv->xsk.refcnt) {
		netdev_warn(netdev, "LRO is incompatible with AF_XDP (%hu XSKs are active)\n",
			    priv->xsk.refcnt);
		err = -EINVAL;
		goto out;
	}

3601
	old_params = &priv->channels.params;
3602 3603 3604 3605 3606 3607
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3608
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3609

3610
	new_channels.params = *old_params;
3611 3612
	new_channels.params.lro_en = enable;

3613
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3614 3615
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params, NULL) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params, NULL))
3616 3617 3618
			reset = false;
	}

3619
	if (!reset) {
3620
		*old_params = new_channels.params;
3621 3622
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3623
	}
3624

3625
	err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
3626
out:
3627
	mutex_unlock(&priv->state_lock);
3628 3629 3630
	return err;
}

3631
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3632 3633 3634 3635
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3636
		mlx5e_enable_cvlan_filter(priv);
3637
	else
3638
		mlx5e_disable_cvlan_filter(priv);
3639 3640 3641 3642

	return 0;
}

3643
#ifdef CONFIG_MLX5_ESWITCH
3644 3645 3646
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3647

3648
	if (!enable && mlx5e_tc_num_filters(priv, MLX5E_TC_NIC_OFFLOAD)) {
3649 3650 3651 3652 3653
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3654 3655
	return 0;
}
3656
#endif
3657

3658 3659 3660 3661 3662 3663 3664 3665
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3683 3684 3685
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3686
	int err = 0;
3687 3688 3689

	mutex_lock(&priv->state_lock);

3690
	priv->channels.params.vlan_strip_disable = !enable;
3691 3692 3693 3694
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3695
	if (err)
3696
		priv->channels.params.vlan_strip_disable = enable;
3697

3698
unlock:
3699 3700 3701 3702 3703
	mutex_unlock(&priv->state_lock);

	return err;
}

3704
#ifdef CONFIG_MLX5_EN_ARFS
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3719
static int mlx5e_handle_feature(struct net_device *netdev,
3720
				netdev_features_t *features,
3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3734 3735
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3736 3737 3738
		return err;
	}

3739
	MLX5E_SET_FEATURE(features, feature, enable);
3740 3741 3742
	return 0;
}

3743
int mlx5e_set_features(struct net_device *netdev, netdev_features_t features)
3744
{
3745
	netdev_features_t oper_features = netdev->features;
3746 3747 3748 3749
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3750

3751 3752
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3753
				    set_feature_cvlan_filter);
3754
#ifdef CONFIG_MLX5_ESWITCH
3755
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3756
#endif
3757 3758 3759
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3760
#ifdef CONFIG_MLX5_EN_ARFS
3761
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3762
#endif
3763

3764 3765 3766 3767 3768 3769
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3770 3771
}

3772 3773 3774 3775
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3776
	struct mlx5e_params *params;
3777 3778

	mutex_lock(&priv->state_lock);
3779
	params = &priv->channels.params;
3780 3781 3782 3783 3784
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3785
		if (!params->vlan_strip_disable)
3786 3787
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3788 3789 3790 3791 3792 3793
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3794 3795 3796 3797 3798 3799
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
		features &= ~NETIF_F_RXHASH;
		if (netdev->features & NETIF_F_RXHASH)
			netdev_warn(netdev, "Disabling rxhash, not supported when CQE compress is active\n");
	}

3800 3801 3802 3803 3804
	mutex_unlock(&priv->state_lock);

	return features;
}

3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841
static bool mlx5e_xsk_validate_mtu(struct net_device *netdev,
				   struct mlx5e_channels *chs,
				   struct mlx5e_params *new_params,
				   struct mlx5_core_dev *mdev)
{
	u16 ix;

	for (ix = 0; ix < chs->params.num_channels; ix++) {
		struct xdp_umem *umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, ix);
		struct mlx5e_xsk_param xsk;

		if (!umem)
			continue;

		mlx5e_build_xsk_param(umem, &xsk);

		if (!mlx5e_validate_xsk_param(new_params, &xsk, mdev)) {
			u32 hr = mlx5e_get_linear_rq_headroom(new_params, &xsk);
			int max_mtu_frame, max_mtu_page, max_mtu;

			/* Two criteria must be met:
			 * 1. HW MTU + all headrooms <= XSK frame size.
			 * 2. Size of SKBs allocated on XDP_PASS <= PAGE_SIZE.
			 */
			max_mtu_frame = MLX5E_HW2SW_MTU(new_params, xsk.chunk_size - hr);
			max_mtu_page = mlx5e_xdp_max_mtu(new_params, &xsk);
			max_mtu = min(max_mtu_frame, max_mtu_page);

			netdev_err(netdev, "MTU %d is too big for an XSK running on channel %hu. Try MTU <= %d\n",
				   new_params->sw_mtu, ix, max_mtu);
			return false;
		}
	}

	return true;
}

3842 3843
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3844 3845
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3846
	struct mlx5e_channels new_channels = {};
3847
	struct mlx5e_params *params;
3848
	int err = 0;
3849
	bool reset;
3850 3851

	mutex_lock(&priv->state_lock);
3852

3853
	params = &priv->channels.params;
3854

3855
	reset = !params->lro_en;
3856
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3857

3858 3859 3860
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3861
	if (params->xdp_prog &&
3862
	    !mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
3863
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
3864
			   new_mtu, mlx5e_xdp_max_mtu(params, NULL));
3865 3866 3867 3868
		err = -EINVAL;
		goto out;
	}

3869 3870 3871
	if (priv->xsk.refcnt &&
	    !mlx5e_xsk_validate_mtu(netdev, &priv->channels,
				    &new_channels.params, priv->mdev)) {
3872 3873 3874 3875
		err = -EINVAL;
		goto out;
	}

3876
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3877 3878 3879 3880 3881 3882 3883 3884
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev,
							      &new_channels.params,
							      NULL);
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params, NULL);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params, NULL);

		/* If XSK is active, XSK RQs are linear. */
		is_linear |= priv->xsk.refcnt;
3885

3886
		/* Always reset in linear mode - hw_mtu is used in data path. */
3887
		reset = reset && (is_linear || (ppw_old != ppw_new));
3888 3889
	}

3890
	if (!reset) {
3891
		params->sw_mtu = new_mtu;
3892 3893
		if (set_mtu_cb)
			set_mtu_cb(priv);
3894
		netdev->mtu = params->sw_mtu;
3895 3896
		goto out;
	}
3897

3898
	err = mlx5e_safe_switch_channels(priv, &new_channels, set_mtu_cb);
3899
	if (err)
3900 3901
		goto out;

3902
	netdev->mtu = new_channels.params.sw_mtu;
3903

3904 3905
out:
	mutex_unlock(&priv->state_lock);
3906 3907 3908
	return err;
}

3909 3910 3911 3912 3913
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3914 3915 3916 3917 3918
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3919 3920
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

3975 3976 3977
	/* might need to fix some features */
	netdev_update_features(priv->netdev);

3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3992 3993
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3994 3995
	struct mlx5e_priv *priv = netdev_priv(dev);

3996 3997
	switch (cmd) {
	case SIOCSHWTSTAMP:
3998
		return mlx5e_hwstamp_set(priv, ifr);
3999
	case SIOCGHWTSTAMP:
4000
		return mlx5e_hwstamp_get(priv, ifr);
4001 4002 4003 4004 4005
	default:
		return -EOPNOTSUPP;
	}
}

4006
#ifdef CONFIG_MLX5_ESWITCH
4007
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
4008 4009 4010 4011 4012 4013 4014
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

4015 4016
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
4017 4018 4019 4020
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

4021 4022 4023
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

4024 4025 4026 4027
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

4028 4029 4030 4031 4032 4033 4034 4035
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

4036 4037 4038 4039 4040 4041 4042
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
4043

4044 4045
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
4046 4047 4048 4049 4050
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
4051
					   max_tx_rate, min_tx_rate);
4052 4053
}

4054 4055 4056
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
4057
	case MLX5_VPORT_ADMIN_STATE_DOWN:
4058
		return IFLA_VF_LINK_STATE_DISABLE;
4059
	case MLX5_VPORT_ADMIN_STATE_UP:
4060 4061 4062 4063 4064 4065 4066 4067 4068
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
4069
		return MLX5_VPORT_ADMIN_STATE_DOWN;
4070
	case IFLA_VF_LINK_STATE_ENABLE:
4071
		return MLX5_VPORT_ADMIN_STATE_UP;
4072
	}
4073
	return MLX5_VPORT_ADMIN_STATE_AUTO;
4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

4086 4087
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

4100 4101
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
4102 4103 4104 4105 4106 4107 4108
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4109
#endif
4110

4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4125
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4139
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4162
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4163 4164 4165
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4166 4167 4168
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4169
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4170 4171
		return;

4172
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4173 4174
}

4175
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4176 4177 4178
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4179 4180 4181
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4182
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4183 4184
		return;

4185
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4186 4187
}

4188 4189 4190
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4191
{
4192
	unsigned int offset = 0;
4193
	struct udphdr *udph;
4194 4195
	u8 proto;
	u16 port;
4196 4197 4198 4199 4200 4201

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4202
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4203 4204 4205 4206 4207
		break;
	default:
		goto out;
	}

4208 4209 4210 4211
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4212 4213 4214
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4215
		/* Verify if UDP port is being offloaded by HW */
4216
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4217
			return features;
4218 4219 4220 4221 4222 4223

#if IS_ENABLED(CONFIG_GENEVE)
		/* Support Geneve offload for default UDP port */
		if (port == GENEVE_UDP_PORT && mlx5_geneve_tx_allowed(priv->mdev))
			return features;
#endif
4224
	}
4225 4226 4227 4228 4229 4230

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4231 4232 4233
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4234 4235 4236 4237 4238 4239
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4240 4241 4242 4243 4244
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4245 4246 4247
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4248
		return mlx5e_tunnel_features_check(priv, skb, features);
4249 4250 4251 4252

	return features;
}

4253
static void mlx5e_tx_timeout_work(struct work_struct *work)
4254
{
4255 4256
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
4257 4258 4259
	bool report_failed = false;
	int err;
	int i;
4260

4261 4262 4263 4264 4265
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4266

4267
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4268 4269
		struct netdev_queue *dev_queue =
			netdev_get_tx_queue(priv->netdev, i);
4270
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4271

4272
		if (!netif_xmit_stopped(dev_queue))
4273
			continue;
4274

4275 4276
		if (mlx5e_tx_reporter_timeout(sq))
			report_failed = true;
4277 4278
	}

4279
	if (!report_failed)
4280 4281
		goto unlock;

4282
	err = mlx5e_safe_reopen_channels(priv);
4283 4284
	if (err)
		netdev_err(priv->netdev,
4285
			   "mlx5e_safe_reopen_channels failed recovering from a tx_timeout, err(%d).\n",
4286 4287
			   err);

4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4299 4300
}

4301
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4302 4303
{
	struct net_device *netdev = priv->netdev;
4304
	struct mlx5e_channels new_channels = {};
4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4316 4317 4318
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

4319 4320 4321 4322
	/* No XSK params: AF_XDP can't be enabled yet at the point of setting
	 * the XDP program.
	 */
	if (!mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
4323
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
4324
			    new_channels.params.sw_mtu,
4325
			    mlx5e_xdp_max_mtu(&new_channels.params, NULL));
4326 4327 4328
		return -EINVAL;
	}

4329 4330 4331
	return 0;
}

4332 4333 4334 4335 4336 4337 4338 4339 4340 4341
static int mlx5e_xdp_update_state(struct mlx5e_priv *priv)
{
	if (priv->channels.params.xdp_prog)
		mlx5e_xdp_set_open(priv);
	else
		mlx5e_xdp_set_closed(priv);

	return 0;
}

4342 4343 4344 4345 4346
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4347
	int err = 0;
4348 4349 4350 4351
	int i;

	mutex_lock(&priv->state_lock);

4352
	if (prog) {
4353
		err = mlx5e_xdp_allowed(priv, prog);
4354 4355
		if (err)
			goto unlock;
4356 4357
	}

4358 4359
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4360
	reset = (!priv->channels.params.xdp_prog || !prog);
4361

4362 4363 4364 4365
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4366
		prog = bpf_prog_add(prog, priv->channels.num);
4367 4368 4369 4370 4371
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4372

4373 4374 4375 4376 4377 4378 4379 4380
	if (was_opened && reset) {
		struct mlx5e_channels new_channels = {};

		new_channels.params = priv->channels.params;
		new_channels.params.xdp_prog = prog;
		mlx5e_set_rq_type(priv->mdev, &new_channels.params);
		old_prog = priv->channels.params.xdp_prog;

4381
		err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_xdp_update_state);
4382 4383 4384 4385 4386 4387 4388 4389 4390
		if (err)
			goto unlock;
	} else {
		/* exchange programs, extra prog reference we got from caller
		 * as long as we don't fail from this point onwards.
		 */
		old_prog = xchg(&priv->channels.params.xdp_prog, prog);
	}

4391 4392 4393
	if (old_prog)
		bpf_prog_put(old_prog);

4394
	if (!was_opened && reset) /* change RQ type according to priv->xdp_prog */
4395
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4396

4397
	if (!was_opened || reset)
4398 4399 4400 4401 4402
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4403 4404
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4405
		bool xsk_open = test_bit(MLX5E_CHANNEL_STATE_XSK, c->state);
4406

4407
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4408 4409
		if (xsk_open)
			clear_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4410 4411 4412 4413
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);
4414 4415 4416 4417 4418 4419 4420 4421
		if (old_prog)
			bpf_prog_put(old_prog);

		if (xsk_open) {
			old_prog = xchg(&c->xskrq.xdp_prog, prog);
			if (old_prog)
				bpf_prog_put(old_prog);
		}
4422

4423
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4424 4425
		if (xsk_open)
			set_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4426 4427 4428 4429 4430 4431 4432 4433 4434
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4435
static u32 mlx5e_xdp_query(struct net_device *dev)
4436 4437
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4438 4439
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4440

4441 4442 4443 4444 4445 4446 4447
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4448 4449
}

4450
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4451 4452 4453 4454 4455
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4456
		xdp->prog_id = mlx5e_xdp_query(dev);
4457
		return 0;
4458 4459 4460
	case XDP_SETUP_XSK_UMEM:
		return mlx5e_xsk_setup_umem(dev, xdp->xsk.umem,
					    xdp->xsk.queue_id);
4461 4462 4463 4464 4465
	default:
		return -EINVAL;
	}
}

4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
#ifdef CONFIG_MLX5_ESWITCH
static int mlx5e_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				struct net_device *dev, u32 filter_mask,
				int nlflags)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 mode, setting;
	int err;

	err = mlx5_eswitch_get_vepa(mdev->priv.eswitch, &setting);
	if (err)
		return err;
	mode = setting ? BRIDGE_MODE_VEPA : BRIDGE_MODE_VEB;
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
				       mode,
				       0, 0, nlflags, filter_mask, NULL);
}

static int mlx5e_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
				u16 flags, struct netlink_ext_ack *extack)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	struct nlattr *attr, *br_spec;
	u16 mode = BRIDGE_MODE_UNDEF;
	u8 setting;
	int rem;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
	if (!br_spec)
		return -EINVAL;

	nla_for_each_nested(attr, br_spec, rem) {
		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

		mode = nla_get_u16(attr);
		if (mode > BRIDGE_MODE_VEPA)
			return -EINVAL;

		break;
	}

	if (mode == BRIDGE_MODE_UNDEF)
		return -EINVAL;

	setting = (mode == BRIDGE_MODE_VEPA) ?  1 : 0;
	return mlx5_eswitch_set_vepa(mdev->priv.eswitch, setting);
}
#endif

4521
const struct net_device_ops mlx5e_netdev_ops = {
4522 4523 4524
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4525
	.ndo_setup_tc            = mlx5e_setup_tc,
4526
	.ndo_select_queue        = mlx5e_select_queue,
4527 4528 4529
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4530 4531
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4532
	.ndo_set_features        = mlx5e_set_features,
4533
	.ndo_fix_features        = mlx5e_fix_features,
4534
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4535
	.ndo_do_ioctl            = mlx5e_ioctl,
4536
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4537 4538 4539
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4540
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4541
	.ndo_bpf		 = mlx5e_xdp,
4542
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4543
	.ndo_xsk_async_xmit      = mlx5e_xsk_async_xmit,
4544 4545 4546
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4547
#ifdef CONFIG_MLX5_ESWITCH
4548 4549 4550
	.ndo_bridge_setlink      = mlx5e_bridge_setlink,
	.ndo_bridge_getlink      = mlx5e_bridge_getlink,

4551
	/* SRIOV E-Switch NDOs */
4552 4553
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4554
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4555
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4556
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4557 4558 4559
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4560
#endif
4561 4562 4563 4564 4565
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4566
		return -EOPNOTSUPP;
4567 4568 4569 4570 4571
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4572 4573 4574 4575
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4576 4577
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4578
		return -EOPNOTSUPP;
4579
	}
4580 4581
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4582
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4583
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4584

4585 4586 4587
	return 0;
}

4588
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4589 4590 4591 4592 4593 4594 4595 4596
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4597
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4598
{
4599 4600
	u32 link_speed = 0;
	u32 pci_bw = 0;
4601

4602
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4603
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4604 4605 4606 4607 4608 4609 4610
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4611 4612
}

4613
static struct dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4614
{
4615
	struct dim_cq_moder moder;
4616 4617 4618 4619 4620 4621 4622 4623 4624

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4625

4626
static struct dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
4627
{
4628
	struct dim_cq_moder moder;
4629

4630 4631 4632
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4633
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4634 4635 4636 4637 4638 4639 4640 4641
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
4642 4643
		DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		DIM_CQ_PERIOD_MODE_START_FROM_EQE;
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4655 4656 4657 4658 4659 4660

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4661 4662
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4663
	if (params->rx_dim_enabled) {
4664 4665 4666 4667 4668
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4669
	}
4670

4671
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4672 4673
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4674 4675
}

4676
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4688 4689 4690 4691 4692 4693 4694
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
4695 4696
	 *
	 * No XSK params: checking the availability of striding RQ in general.
4697 4698 4699
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
4700 4701
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ||
	     !mlx5e_rx_is_linear_skb(params, NULL)))
4702 4703 4704 4705 4706
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4707 4708
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4709
{
4710 4711
	enum mlx5e_traffic_types tt;

4712
	rss_params->hfunc = ETH_RSS_HASH_TOP;
4713 4714 4715 4716
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4717 4718 4719
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4720 4721
}

4722
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4723
			    struct mlx5e_xsk *xsk,
4724
			    struct mlx5e_rss_params *rss_params,
4725
			    struct mlx5e_params *params,
4726
			    u16 max_channels, u16 mtu)
4727
{
4728
	u8 rx_cq_period_mode;
4729

4730 4731
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4732 4733
	params->num_channels = max_channels;
	params->num_tc       = 1;
4734

4735 4736
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4737 4738
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4739

4740 4741 4742 4743
	/* XDP SQ */
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE,
			MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe));

4744
	/* set CQE compression */
4745
	params->rx_cqe_compress_def = false;
4746
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4747
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4748
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4749

4750
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4751
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4752 4753

	/* RQ */
4754
	mlx5e_build_rq_params(mdev, params);
4755

4756
	/* HW LRO */
4757

4758
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4759 4760 4761
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		/* No XSK params: checking the availability of striding RQ in general. */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
4762
			params->lro_en = !slow_pci_heuristic(mdev);
4763
	}
4764
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4765

4766
	/* CQ moderation params */
4767
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4768 4769
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4770
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4771
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4772 4773
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4774

4775
	/* TX inline */
4776
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4777

4778
	/* RSS */
4779
	mlx5e_build_rss_params(rss_params, params->num_channels);
4780 4781
	params->tunneled_offload_en =
		mlx5e_tunnel_inner_ft_supported(mdev);
4782 4783 4784

	/* AF_XDP */
	params->xsk = xsk;
4785
}
4786 4787 4788 4789 4790

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4791
	mlx5_query_mac_address(priv->mdev, netdev->dev_addr);
4792 4793 4794 4795 4796
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4797 4798
}

4799
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4800 4801 4802
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4803 4804
	bool fcs_supported;
	bool fcs_enabled;
4805

4806
	SET_NETDEV_DEV(netdev, mdev->device);
4807

4808 4809
	netdev->netdev_ops = &mlx5e_netdev_ops;

4810
#ifdef CONFIG_MLX5_CORE_EN_DCB
4811 4812
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4813
#endif
4814

4815 4816 4817 4818
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4819
	netdev->vlan_features    |= NETIF_F_SG;
4820
	netdev->vlan_features    |= NETIF_F_HW_CSUM;
4821 4822 4823 4824 4825 4826
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4827 4828 4829 4830 4831
	netdev->mpls_features    |= NETIF_F_SG;
	netdev->mpls_features    |= NETIF_F_HW_CSUM;
	netdev->mpls_features    |= NETIF_F_TSO;
	netdev->mpls_features    |= NETIF_F_TSO6;

4832 4833 4834
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4835 4836
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4837 4838 4839
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4840
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4841 4842
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4843
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4844

4845 4846
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev) ||
	    MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4847
		netdev->hw_enc_features |= NETIF_F_HW_CSUM;
4848 4849
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4850 4851 4852
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4853
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev)) {
4854 4855 4856 4857
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4858
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4859 4860
	}

4861 4862 4863 4864 4865 4866 4867 4868 4869
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4870 4871 4872 4873 4874
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4875 4876 4877 4878 4879
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4880 4881 4882
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4883
	netdev->features          = netdev->hw_features;
4884
	if (!priv->channels.params.lro_en)
4885 4886
		netdev->features  &= ~NETIF_F_LRO;

4887 4888 4889
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4890 4891 4892
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4893 4894 4895 4896
	/* prefere CQE compression over rxhash */
	if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
		netdev->features &= ~NETIF_F_RXHASH;

4897 4898 4899 4900
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4901
	    FT_CAP(flow_table_modify)) {
4902
#ifdef CONFIG_MLX5_ESWITCH
4903
		netdev->hw_features      |= NETIF_F_HW_TC;
4904
#endif
4905
#ifdef CONFIG_MLX5_EN_ARFS
4906 4907 4908
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4909

4910
	netdev->features         |= NETIF_F_HIGHDMA;
4911
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4912 4913 4914 4915

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4916
	mlx5e_ipsec_build_netdev(priv);
4917
	mlx5e_tls_build_netdev(priv);
4918 4919
}

4920
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4921 4922 4923 4924 4925 4926 4927 4928 4929
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4930 4931 4932 4933 4934 4935

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4936 4937
}

4938
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4939
{
4940 4941
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4942

4943 4944
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4945 4946
}

4947 4948 4949 4950
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4951 4952
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4953
	struct mlx5e_rss_params *rss = &priv->rss_params;
4954
	int err;
4955

4956
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4957 4958 4959
	if (err)
		return err;

4960
	mlx5e_build_nic_params(mdev, &priv->xsk, rss, &priv->channels.params,
4961 4962
			       mlx5e_get_netdev_max_channels(netdev),
			       netdev->mtu);
4963 4964 4965

	mlx5e_timestamp_init(priv);

4966 4967 4968
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4969 4970 4971
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4972
	mlx5e_build_nic_netdev(netdev);
4973
	mlx5e_build_tc2txq_maps(priv);
4974 4975

	return 0;
4976 4977 4978 4979
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4980
	mlx5e_tls_cleanup(priv);
4981
	mlx5e_ipsec_cleanup(priv);
4982
	mlx5e_netdev_cleanup(priv->netdev, priv);
4983 4984 4985 4986 4987 4988 4989
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4990 4991 4992 4993 4994 4995 4996 4997
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4998 4999
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
5000
		goto err_close_drop_rq;
5001

5002
	err = mlx5e_create_direct_rqts(priv, priv->direct_tir);
5003
	if (err)
5004 5005
		goto err_destroy_indirect_rqts;

5006
	err = mlx5e_create_indirect_tirs(priv, true);
5007
	if (err)
5008 5009
		goto err_destroy_direct_rqts;

5010
	err = mlx5e_create_direct_tirs(priv, priv->direct_tir);
5011
	if (err)
5012 5013
		goto err_destroy_indirect_tirs;

5014 5015 5016 5017 5018 5019 5020 5021
	err = mlx5e_create_direct_rqts(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_direct_tirs;

	err = mlx5e_create_direct_tirs(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_xsk_rqts;

5022 5023 5024
	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
5025
		goto err_destroy_xsk_tirs;
5026 5027
	}

5028
	err = mlx5e_tc_nic_init(priv);
5029 5030 5031 5032 5033 5034 5035
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
5036 5037 5038 5039
err_destroy_xsk_tirs:
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
err_destroy_xsk_rqts:
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
5040
err_destroy_direct_tirs:
5041
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5042
err_destroy_indirect_tirs:
5043
	mlx5e_destroy_indirect_tirs(priv, true);
5044
err_destroy_direct_rqts:
5045
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5046 5047
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5048 5049 5050 5051
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
5052 5053 5054 5055 5056
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
5057
	mlx5e_tc_nic_cleanup(priv);
5058
	mlx5e_destroy_flow_steering(priv);
5059 5060 5061
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5062
	mlx5e_destroy_indirect_tirs(priv, true);
5063
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5064
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5065 5066
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
5080
	mlx5e_dcbnl_initialize(priv);
5081
#endif
5082
	mlx5e_tx_reporter_create(priv);
5083 5084 5085 5086 5087 5088 5089
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
5090 5091 5092

	mlx5e_init_l2_addr(priv);

5093 5094 5095 5096
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

5097
	mlx5e_set_netdev_mtu_boundaries(priv);
5098
	mlx5e_set_dev_port_mtu(priv);
5099

5100 5101
	mlx5_lag_add(mdev, netdev);

5102
	mlx5e_enable_async_events(priv);
5103 5104
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
5105

5106 5107
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
5108 5109 5110
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5111 5112

	queue_work(priv->wq, &priv->set_rx_mode_work);
5113 5114 5115 5116 5117 5118

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
5119 5120 5121 5122
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
5123 5124
	struct mlx5_core_dev *mdev = priv->mdev;

5125 5126 5127 5128 5129
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

5130 5131 5132 5133 5134 5135
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

5136
	queue_work(priv->wq, &priv->set_rx_mode_work);
5137

5138 5139 5140
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

5141
	mlx5e_disable_async_events(priv);
5142
	mlx5_lag_remove(mdev);
5143 5144
}

5145 5146 5147 5148 5149
int mlx5e_update_nic_rx(struct mlx5e_priv *priv)
{
	return mlx5e_refresh_tirs(priv, false);
}

5150 5151 5152 5153 5154 5155 5156 5157 5158
static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
5159
	.update_rx	   = mlx5e_update_nic_rx,
5160
	.update_stats	   = mlx5e_update_ndo_stats,
5161
	.update_carrier	   = mlx5e_update_carrier,
5162 5163
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
5164 5165 5166
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

5167 5168
/* mlx5e generic netdev management API (move to en_common.c) */

5169
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
5170 5171 5172 5173 5174
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
5175
{
5176 5177 5178 5179 5180 5181 5182
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
5183

5184 5185 5186 5187
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
5188
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
5189

5190 5191 5192 5193
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

5194 5195 5196 5197
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
5198
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
5199 5200
#endif

5201 5202 5203 5204 5205 5206 5207 5208
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

5209 5210
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
5211
				       int nch,
5212
				       void *ppriv)
5213 5214
{
	struct net_device *netdev;
5215
	int err;
5216

5217
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5218
				    nch * profile->max_tc,
5219
				    nch * MLX5E_NUM_RQ_GROUPS);
5220 5221 5222 5223 5224
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5225 5226 5227 5228 5229
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5230 5231 5232

	return netdev;

5233
err_free_netdev:
5234 5235 5236 5237 5238
	free_netdev(netdev);

	return NULL;
}

5239
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5240 5241
{
	const struct mlx5e_profile *profile;
5242
	int max_nch;
5243 5244 5245 5246
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5247

5248 5249 5250 5251 5252
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5253
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5254 5255 5256
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5257 5258
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5259
		goto out;
5260

5261 5262
	err = profile->init_rx(priv);
	if (err)
5263
		goto err_cleanup_tx;
5264

5265 5266
	if (profile->enable)
		profile->enable(priv);
5267

5268
	return 0;
5269

5270
err_cleanup_tx:
5271
	profile->cleanup_tx(priv);
5272

5273 5274
out:
	return err;
5275 5276
}

5277
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5278 5279 5280 5281 5282
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5283 5284 5285 5286
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5287 5288
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5289
	cancel_work_sync(&priv->update_stats_work);
5290 5291
}

5292 5293 5294 5295 5296 5297 5298 5299 5300 5301
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5318
	err = mlx5e_attach_netdev(priv);
5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

5332 5333 5334 5335 5336
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev)
		return;
#endif

5337 5338 5339
	if (!netif_device_present(netdev))
		return;

5340
	mlx5e_detach_netdev(priv);
5341 5342 5343
	mlx5e_destroy_mdev_resources(mdev);
}

5344 5345
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5346
	struct net_device *netdev;
5347 5348
	void *priv;
	int err;
5349
	int nch;
5350

5351 5352
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5353 5354
		return NULL;

5355 5356
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
5357
	    mlx5_eswitch_mode(mdev->priv.eswitch) == MLX5_ESWITCH_OFFLOADS) {
5358 5359 5360 5361 5362
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5363
	nch = mlx5e_get_max_num_channels(mdev);
5364
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5365 5366
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5367
		return NULL;
5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5382
	}
5383

5384 5385 5386
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5387 5388 5389 5390 5391
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5392
	mlx5e_destroy_netdev(priv);
5393
	return NULL;
5394 5395 5396 5397
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5398
	struct mlx5e_priv *priv;
5399

5400 5401 5402 5403 5404 5405 5406
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5407 5408 5409
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5410
	unregister_netdev(priv->netdev);
5411
	mlx5e_detach(mdev, vpriv);
5412
	mlx5e_destroy_netdev(priv);
5413 5414
}

5415
static struct mlx5_interface mlx5e_interface = {
5416 5417
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5418 5419
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5420 5421 5422 5423 5424
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5425
	mlx5e_ipsec_build_inverse_table();
5426
	mlx5e_build_ptys2ethtool_map();
5427 5428 5429 5430 5431 5432 5433
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}