en_main.c 121.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "vxlan.h"
49
#include "en/port.h"
50 51

struct mlx5e_rq_param {
52 53
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
54 55 56 57 58 59 60 61 62 63 64
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
65
	u8                         cq_period_mode;
66 67 68 69 70
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
71
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
72
	struct mlx5e_sq_param      icosq;
73 74
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
75
	struct mlx5e_cq_param      icosq_cq;
76 77
};

78
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
79
{
80
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
81 82
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
83 84 85 86 87 88 89 90 91 92 93
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
94 95
}

96 97
static u32 mlx5e_mpwqe_get_linear_frag_sz(struct mlx5e_params *params)
{
98 99 100
	if (!params->xdp_prog) {
		u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
		u16 rq_headroom = MLX5_RX_HEADROOM + NET_IP_ALIGN;
101

102 103 104 105
		return MLX5_SKB_FRAG_SZ(rq_headroom + hw_mtu);
	}

	return PAGE_SIZE;
106 107 108 109 110 111 112 113 114
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
	u32 linear_frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

	if (params->lro_en || frag_sz > PAGE_SIZE)
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

135 136 137 138 139 140 141 142 143 144 145
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
146
{
147 148 149
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return order_base_2(mlx5e_mpwqe_get_linear_frag_sz(params));

150 151 152 153
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

154 155
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
156 157 158 159 160
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

161 162
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
163 164 165 166 167 168 169 170 171
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;

	linear_rq_headroom += NET_IP_ALIGN;

	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST)
		return linear_rq_headroom;

172 173 174
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return linear_rq_headroom;

175 176 177
	return 0;
}

178
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
179
			       struct mlx5e_params *params)
180
{
181
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
182 183 184
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
185
	switch (params->rq_wq_type) {
186 187 188
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
189
		/* Extra room needed for build_skb */
190
		params->lro_wqe_sz -= mlx5e_get_rq_headroom(mdev, params) +
191
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
192 193
	}

194 195
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
196 197
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
198
		       BIT(params->log_rq_mtu_frames),
199
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
200
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
201 202
}

203 204 205 206
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
207 208
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
209
}
210

211
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
212
{
213 214
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
215 216
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		MLX5_WQ_TYPE_LINKED_LIST;
217 218
}

219 220 221 222 223 224
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
225 226
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
227

228 229
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
230
		netif_carrier_on(priv->netdev);
231 232
	} else {
		netdev_info(priv->netdev, "Link down\n");
233
		netif_carrier_off(priv->netdev);
234
	}
235 236 237 238 239 240 241 242 243
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
244 245
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
246 247 248
	mutex_unlock(&priv->state_lock);
}

249
void mlx5e_update_stats(struct mlx5e_priv *priv)
250
{
251
	int i;
252

253 254 255
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
256 257
}

258 259
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
260 261 262 263 264 265
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
266 267
}

268
void mlx5e_update_stats_work(struct work_struct *work)
269 270 271 272 273 274
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
275
		priv->profile->update_stats(priv);
276 277
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
278 279 280 281
	}
	mutex_unlock(&priv->state_lock);
}

282 283
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
284
{
285 286
	struct mlx5e_priv *priv = vpriv;

287
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
288 289
		return;

290 291 292
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
293
		queue_work(priv->wq, &priv->update_carrier_work);
294 295 296 297 298 299 300 301
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
302
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
303 304 305 306
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
307
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
308
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
309 310
}

S
Saeed Mahameed 已提交
311 312
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
313
				       struct mlx5e_umr_wqe *wqe)
314 315 316
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
317
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
318 319 320 321 322 323

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

324
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
325
	ucseg->xlt_octowords =
326 327 328 329 330 331 332 333 334
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

335
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
336
				      GFP_KERNEL, cpu_to_node(c->cpu));
337
	if (!rq->mpwqe.info)
338
		return -ENOMEM;
339

340
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
341 342 343 344

	return 0;
}

345
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
346 347
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
348 349 350 351 352 353
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

354
	in = kvzalloc(inlen, GFP_KERNEL);
355 356 357 358 359 360 361 362 363
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
364
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
365 366 367

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
368
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
369 370
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
371
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
372

T
Tariq Toukan 已提交
373
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
374 375 376 377 378

	kvfree(in);
	return err;
}

379
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
380
{
381
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
382

383
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
384 385
}

386 387 388 389 390
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

391
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
392 393
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
394
			  struct mlx5e_rq *rq)
395
{
396
	struct page_pool_params pp_params = { 0 };
397
	struct mlx5_core_dev *mdev = c->mdev;
398
	void *rqc = rqp->rqc;
399
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
400
	u32 byte_count, pool_size;
401
	int npages;
402 403 404 405
	int wq_sz;
	int err;
	int i;

406
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
407

408
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
409 410 411 412 413 414 415 416
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

417
	rq->wq_type = params->rq_wq_type;
418 419
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
420
	rq->tstamp  = c->tstamp;
421
	rq->clock   = &mdev->clock;
422 423
	rq->channel = c;
	rq->ix      = c->ix;
424
	rq->mdev    = mdev;
425
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
426

427
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
428 429 430 431 432
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
433

434 435
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
436 437
		goto err_rq_wq_destroy;

438
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
439
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
440
	pool_size = 1 << params->log_rq_mtu_frames;
441

442
	switch (rq->wq_type) {
443
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
444 445

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
446
		rq->post_wqes = mlx5e_post_rx_mpwqes;
447
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
448

449
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
450 451 452 453 454 455 456
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
457 458 459 460 461 462
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

463 464 465 466
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
467 468
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
469

470
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
471

472
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
473 474
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
475 476 477 478 479
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
480 481
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
482 483
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
484
				     GFP_KERNEL, cpu_to_node(c->cpu));
485
		if (!rq->wqe.frag_info) {
486 487 488
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
489
		rq->post_wqes = mlx5e_post_rx_wqes;
490
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
491

492 493 494 495 496 497
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
498
		if (!rq->handle_rx_cqe) {
499
			kfree(rq->wqe.frag_info);
500 501 502 503 504
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

505
		byte_count = params->lro_en  ?
506
				params->lro_wqe_sz :
507
				MLX5E_SW2HW_MTU(params, params->sw_mtu);
508 509
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
510
			byte_count += MLX5E_METADATA_ETHER_LEN;
511
#endif
512
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
513 514

		/* calc the required page order */
515
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
516
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
517 518
		rq->buff.page_order = order_base_2(npages);

519
		byte_count |= MLX5_HW_START_PADDING;
520
		rq->mkey_be = c->mkey_be;
521
	}
522

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
	/* Create a page_pool and register it with rxq */
	pp_params.order     = rq->buff.page_order;
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		if (rq->wq_type != MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
			kfree(rq->wqe.frag_info);
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
		goto err_rq_wq_destroy;
543
	}
544 545 546 547
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
		goto err_rq_wq_destroy;
548

549 550 551
	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

552
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
553
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
554

555
			wqe->data.addr = cpu_to_be64(dma_offset + rq->buff.headroom);
556 557
		}

558
		wqe->data.byte_count = cpu_to_be32(byte_count);
559
		wqe->data.lkey = rq->mkey_be;
560 561
	}

562 563 564 565 566 567 568 569 570 571 572
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

573 574 575
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

576 577
	return 0;

T
Tariq Toukan 已提交
578 579 580
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

581
err_rq_wq_destroy:
582 583
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
584
	xdp_rxq_info_unreg(&rq->xdp_rxq);
585 586
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
587 588 589 590 591
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

592
static void mlx5e_free_rq(struct mlx5e_rq *rq)
593
{
594 595
	int i;

596 597 598
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

599
	xdp_rxq_info_unreg(&rq->xdp_rxq);
600 601
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
602

603 604
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
605
		kfree(rq->mpwqe.info);
606
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
607 608
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
609
		kfree(rq->wqe.frag_info);
610 611
	}

612 613 614 615 616 617
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
618 619 620
	mlx5_wq_destroy(&rq->wq_ctrl);
}

621 622
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
623
{
624
	struct mlx5_core_dev *mdev = rq->mdev;
625 626 627 628 629 630 631 632 633

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
634
	in = kvzalloc(inlen, GFP_KERNEL);
635 636 637 638 639 640 641 642
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

643
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
644 645
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
646
						MLX5_ADAPTER_PAGE_SHIFT);
647 648
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

649 650
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
651

652
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
653 654 655 656 657 658

	kvfree(in);

	return err;
}

659 660
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
661
{
662
	struct mlx5_core_dev *mdev = rq->mdev;
663 664 665 666 667 668 669

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
670
	in = kvzalloc(inlen, GFP_KERNEL);
671 672 673 674 675 676 677 678
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

679
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
680 681 682 683 684 685

	kvfree(in);

	return err;
}

686 687 688 689 690 691 692 693 694 695 696 697
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
698
	in = kvzalloc(inlen, GFP_KERNEL);
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

717 718 719
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
720
	struct mlx5_core_dev *mdev = c->mdev;
721 722 723 724 725 726
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
727
	in = kvzalloc(inlen, GFP_KERNEL);
728 729 730 731 732 733
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
734 735
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
736 737 738 739 740 741 742 743 744 745
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

746
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
747
{
748
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
749 750
}

751
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
752
{
753
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
754
	struct mlx5e_channel *c = rq->channel;
755

756
	struct mlx5_wq_ll *wq = &rq->wq;
757
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
758

759
	do {
760
		if (wq->cur_sz >= min_wqes)
761 762 763
			return 0;

		msleep(20);
764 765 766 767
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
		    c->ix, rq->rqn, wq->cur_sz, min_wqes);
768 769 770 771

	return -ETIMEDOUT;
}

772 773 774 775 776 777 778
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

779
	/* UMR WQE (if in progress) is always at wq->head */
780 781
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
782
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
783

784 785 786 787 788 789 790 791
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
792 793 794 795 796 797 798 799 800 801

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
802 803
}

804
static int mlx5e_open_rq(struct mlx5e_channel *c,
805
			 struct mlx5e_params *params,
806 807 808 809 810
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

811
	err = mlx5e_alloc_rq(c, params, param, rq);
812 813 814
	if (err)
		return err;

815
	err = mlx5e_create_rq(rq, param);
816
	if (err)
817
		goto err_free_rq;
818

819
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
820
	if (err)
821
		goto err_destroy_rq;
822

823
	if (params->rx_dim_enabled)
824
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
825

826 827 828 829
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
830 831
err_free_rq:
	mlx5e_free_rq(rq);
832 833 834 835

	return err;
}

836 837 838
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
839
	struct mlx5_wq_cyc *wq = &sq->wq;
840 841
	struct mlx5e_tx_wqe *nopwqe;

842 843
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

844 845
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
846 847
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
848 849 850
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
851
{
852
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
853
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
854
}
855

856 857
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
858
	cancel_work_sync(&rq->dim.work);
859
	mlx5e_destroy_rq(rq);
860 861
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
862 863
}

S
Saeed Mahameed 已提交
864
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
865
{
S
Saeed Mahameed 已提交
866
	kfree(sq->db.di);
867 868
}

S
Saeed Mahameed 已提交
869
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
870 871 872
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
873
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
874
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
875 876
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
877 878 879 880 881 882
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
883
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
884
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
885 886 887 888
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
889
	struct mlx5_core_dev *mdev = c->mdev;
890
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
891 892 893 894 895 896
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
897
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
898

899
	param->wq.db_numa_node = cpu_to_node(c->cpu);
900
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
901 902
	if (err)
		return err;
903
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
904

905
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
924
{
925
	kfree(sq->db.ico_wqe);
926 927
}

S
Saeed Mahameed 已提交
928
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
929 930 931 932 933 934 935 936 937 938 939
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
940 941 942
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
943
{
S
Saeed Mahameed 已提交
944
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
945
	struct mlx5_core_dev *mdev = c->mdev;
946
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
947
	int err;
948

S
Saeed Mahameed 已提交
949 950
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
951

952
	param->wq.db_numa_node = cpu_to_node(c->cpu);
953
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
954 955
	if (err)
		return err;
956
	wq->db = &wq->db[MLX5_SND_DBR];
957

958
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
959 960 961
	if (err)
		goto err_sq_wq_destroy;

962
	return 0;
S
Saeed Mahameed 已提交
963 964 965 966 967

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
968 969
}

S
Saeed Mahameed 已提交
970
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
971
{
S
Saeed Mahameed 已提交
972 973
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
974 975
}

S
Saeed Mahameed 已提交
976
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
977
{
S
Saeed Mahameed 已提交
978 979
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
980 981
}

S
Saeed Mahameed 已提交
982
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
983
{
S
Saeed Mahameed 已提交
984 985 986 987 988 989 990
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
991
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
992 993
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
994
	}
S
Saeed Mahameed 已提交
995 996 997 998

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
999 1000
}

1001
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1002
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1003
			     int txq_ix,
1004
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1005 1006
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1007
{
S
Saeed Mahameed 已提交
1008
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1009
	struct mlx5_core_dev *mdev = c->mdev;
1010
	struct mlx5_wq_cyc *wq = &sq->wq;
1011 1012
	int err;

1013
	sq->pdev      = c->pdev;
1014
	sq->tstamp    = c->tstamp;
1015
	sq->clock     = &mdev->clock;
1016 1017
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1018
	sq->txq_ix    = txq_ix;
1019
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1020
	sq->min_inline_mode = params->tx_min_inline_mode;
1021
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1022 1023
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1024 1025
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1026

1027
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1028
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1029
	if (err)
1030
		return err;
1031
	wq->db    = &wq->db[MLX5_SND_DBR];
1032

1033
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1034
	if (err)
1035 1036
		goto err_sq_wq_destroy;

1037 1038 1039
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1040 1041 1042 1043 1044 1045 1046 1047
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1048
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1049
{
S
Saeed Mahameed 已提交
1050
	mlx5e_free_txqsq_db(sq);
1051 1052 1053
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1054 1055 1056 1057 1058 1059 1060 1061
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1062
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1063 1064 1065
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1066 1067 1068 1069 1070 1071 1072 1073
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1074
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1075
	in = kvzalloc(inlen, GFP_KERNEL);
1076 1077 1078 1079 1080 1081 1082
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1083 1084 1085
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1086 1087

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1088
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1089

1090
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1091
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1092 1093

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1094
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1095
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1096
					  MLX5_ADAPTER_PAGE_SHIFT);
1097
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1098

1099 1100
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1101

1102
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1103 1104 1105 1106 1107 1108

	kvfree(in);

	return err;
}

1109 1110 1111 1112 1113 1114 1115
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1116
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1117
			   struct mlx5e_modify_sq_param *p)
1118 1119 1120 1121 1122 1123 1124
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1125
	in = kvzalloc(inlen, GFP_KERNEL);
1126 1127 1128 1129 1130
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1131 1132 1133
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1134
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1135
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1136
	}
1137

1138
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1139 1140 1141 1142 1143 1144

	kvfree(in);

	return err;
}

1145
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1146
{
1147
	mlx5_core_destroy_sq(mdev, sqn);
1148 1149
}

1150
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1151 1152 1153
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1154
{
1155
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1156 1157
	int err;

1158
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1159 1160 1161 1162 1163
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1164
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1165
	if (err)
1166
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1167 1168 1169 1170

	return err;
}

1171 1172 1173
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1174
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1175
			    u32 tisn,
1176
			    int txq_ix,
1177
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1178 1179 1180 1181
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1182
	u32 tx_rate;
1183 1184
	int err;

1185
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1186 1187 1188
	if (err)
		return err;

1189
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1190
	csp.tis_lst_sz      = 1;
1191 1192 1193
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1194
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1195
	if (err)
S
Saeed Mahameed 已提交
1196
		goto err_free_txqsq;
1197

1198
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1199
	if (tx_rate)
1200
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1201

1202 1203 1204
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1205 1206
	return 0;

S
Saeed Mahameed 已提交
1207
err_free_txqsq:
1208
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1209
	mlx5e_free_txqsq(sq);
1210 1211 1212 1213

	return err;
}

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1224 1225
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1226
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1227
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1228 1229 1230 1231 1232
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1233 1234 1235 1236 1237 1238 1239
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1240
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1241
{
1242
	struct mlx5e_channel *c = sq->channel;
1243
	struct mlx5_wq_cyc *wq = &sq->wq;
1244

1245
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1246
	/* prevent netif_tx_wake_queue */
1247
	napi_synchronize(&c->napi);
1248

S
Saeed Mahameed 已提交
1249
	netif_tx_disable_queue(sq->txq);
1250

S
Saeed Mahameed 已提交
1251
	/* last doorbell out, godspeed .. */
1252 1253
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1254
		struct mlx5e_tx_wqe *nop;
1255

1256 1257 1258
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1259
	}
1260 1261 1262 1263 1264
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1265
	struct mlx5_core_dev *mdev = c->mdev;
1266
	struct mlx5_rate_limit rl = {0};
1267

1268
	mlx5e_destroy_sq(mdev, sq->sqn);
1269 1270 1271 1272
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1273 1274 1275 1276
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
	sq->stats.recover++;
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1378
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1379
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1380 1381 1382 1383 1384 1385
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1386
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1387 1388 1389 1390 1391
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1392
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1393
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1394
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1414
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1415 1416 1417 1418
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1419
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1420 1421 1422 1423 1424 1425 1426 1427 1428
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1429
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1430 1431 1432 1433
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1434
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1435 1436 1437 1438
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1439
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1478
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1479 1480
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1481 1482
}

1483 1484 1485
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1486 1487 1488
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1489
	unsigned int irqn;
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1516
	cq->mdev = mdev;
1517 1518 1519 1520

	return 0;
}

1521 1522 1523 1524 1525 1526 1527
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1528 1529
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1540
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1541
{
1542
	mlx5_wq_destroy(&cq->wq_ctrl);
1543 1544
}

1545
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1546
{
1547
	struct mlx5_core_dev *mdev = cq->mdev;
1548 1549 1550 1551 1552
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1553
	unsigned int irqn_not_used;
1554 1555 1556 1557
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1558
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1559
	in = kvzalloc(inlen, GFP_KERNEL);
1560 1561 1562 1563 1564 1565 1566
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1567
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1568
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1569 1570 1571

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1572
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1573
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1574
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1575
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1576
					    MLX5_ADAPTER_PAGE_SHIFT);
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1591
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1592
{
1593
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1594 1595 1596
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1597
			 struct net_dim_cq_moder moder,
1598
			 struct mlx5e_cq_param *param,
1599
			 struct mlx5e_cq *cq)
1600
{
1601
	struct mlx5_core_dev *mdev = c->mdev;
1602 1603
	int err;

1604
	err = mlx5e_alloc_cq(c, param, cq);
1605 1606 1607
	if (err)
		return err;

1608
	err = mlx5e_create_cq(cq, param);
1609
	if (err)
1610
		goto err_free_cq;
1611

1612
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1613
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1614 1615
	return 0;

1616 1617
err_free_cq:
	mlx5e_free_cq(cq);
1618 1619 1620 1621 1622 1623 1624

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1625
	mlx5e_free_cq(cq);
1626 1627
}

1628 1629 1630 1631 1632
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1633
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1634
			     struct mlx5e_params *params,
1635 1636 1637 1638 1639 1640
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1641 1642
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1665
			  struct mlx5e_params *params,
1666 1667 1668 1669 1670
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1671 1672
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1673

1674 1675
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1676 1677 1678 1679 1680 1681 1682 1683
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1684
		mlx5e_close_txqsq(&c->sq[tc]);
1685 1686 1687 1688 1689 1690 1691 1692 1693

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1694
		mlx5e_close_txqsq(&c->sq[tc]);
1695 1696
}

1697
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1698
				struct mlx5e_txqsq *sq, u32 rate)
1699 1700 1701
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1702
	struct mlx5e_modify_sq_param msp = {0};
1703
	struct mlx5_rate_limit rl = {0};
1704 1705 1706 1707 1708 1709 1710
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1711 1712
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1713
		/* remove current rl index to free space to next ones */
1714 1715
		mlx5_rl_remove_rate(mdev, &rl);
	}
1716 1717 1718 1719

	sq->rate_limit = 0;

	if (rate) {
1720 1721
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1722 1723 1724 1725 1726 1727 1728
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1729 1730 1731 1732
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1733
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1734 1735 1736 1737 1738
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1739
			mlx5_rl_remove_rate(mdev, &rl);
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1751
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1778
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1779
			      struct mlx5e_params *params,
1780 1781 1782
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1783
	struct net_dim_cq_moder icocq_moder = {0, 0};
1784
	struct net_device *netdev = priv->netdev;
1785
	int cpu = mlx5e_get_cpu(priv, ix);
1786
	struct mlx5e_channel *c;
1787
	unsigned int irq;
1788
	int err;
1789
	int eqn;
1790

1791
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1792 1793 1794 1795
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1796 1797
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1798
	c->ix       = ix;
1799
	c->cpu      = cpu;
1800 1801
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1802
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1803 1804
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1805

1806 1807 1808
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1809 1810
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1811
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1812 1813 1814
	if (err)
		goto err_napi_del;

1815
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1816 1817 1818
	if (err)
		goto err_close_icosq_cq;

1819
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1820 1821 1822
	if (err)
		goto err_close_tx_cqs;

1823
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1824 1825
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1826 1827 1828
	if (err)
		goto err_close_rx_cq;

1829 1830
	napi_enable(&c->napi);

1831
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1832 1833 1834
	if (err)
		goto err_disable_napi;

1835
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1836 1837 1838
	if (err)
		goto err_close_icosq;

1839
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1840 1841
	if (err)
		goto err_close_sqs;
1842

1843
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1844
	if (err)
1845
		goto err_close_xdp_sq;
1846 1847 1848 1849

	*cp = c;

	return 0;
1850
err_close_xdp_sq:
1851
	if (c->xdp)
S
Saeed Mahameed 已提交
1852
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1853 1854 1855 1856

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1857
err_close_icosq:
S
Saeed Mahameed 已提交
1858
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1859

1860 1861
err_disable_napi:
	napi_disable(&c->napi);
1862
	if (c->xdp)
1863
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1864 1865

err_close_rx_cq:
1866 1867 1868 1869 1870
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1871 1872 1873
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1874 1875 1876 1877 1878 1879 1880
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1881 1882 1883 1884 1885 1886 1887
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1888
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1900 1901 1902
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1903
	if (c->xdp)
S
Saeed Mahameed 已提交
1904
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1905
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1906
	mlx5e_close_icosq(&c->icosq);
1907
	napi_disable(&c->napi);
1908
	if (c->xdp)
1909
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1910 1911
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1912
	mlx5e_close_cq(&c->icosq.cq);
1913
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1914

1915 1916 1917 1918
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1919
				 struct mlx5e_params *params,
1920 1921
				 struct mlx5e_rq_param *param)
{
1922
	struct mlx5_core_dev *mdev = priv->mdev;
1923 1924 1925
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1926
	switch (params->rq_wq_type) {
1927
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1928
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
1929 1930
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
1931
		MLX5_SET(wq, wq, log_wqe_stride_size,
1932 1933
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
1934
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
1935
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
1936 1937 1938
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
1939
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
1940 1941
	}

1942 1943
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1944
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
1945
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1946
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1947
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1948

1949
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1950 1951
}

1952
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
1953
				      struct mlx5e_rq_param *param)
1954
{
1955
	struct mlx5_core_dev *mdev = priv->mdev;
1956 1957 1958 1959 1960
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1961
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
1962 1963

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1964 1965
}

T
Tariq Toukan 已提交
1966 1967
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1968 1969 1970 1971 1972
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1973
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1974

1975
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1976 1977 1978
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1979
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1980 1981 1982 1983 1984 1985
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1986
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1987
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1988 1989 1990 1991 1992 1993 1994
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1995
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1996 1997 1998
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1999
				    struct mlx5e_params *params,
2000 2001
				    struct mlx5e_cq_param *param)
{
2002
	struct mlx5_core_dev *mdev = priv->mdev;
2003
	void *cqc = param->cqc;
2004
	u8 log_cq_size;
2005

2006
	switch (params->rq_wq_type) {
2007
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2008 2009
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2010 2011
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
2012
		log_cq_size = params->log_rq_mtu_frames;
2013 2014 2015
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2016
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2017 2018 2019
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2020 2021

	mlx5e_build_common_cq_param(priv, param);
2022
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2023 2024 2025
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2026
				    struct mlx5e_params *params,
2027 2028 2029 2030
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2031
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2032 2033

	mlx5e_build_common_cq_param(priv, param);
2034
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2035 2036
}

T
Tariq Toukan 已提交
2037
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2038 2039
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2040 2041 2042 2043 2044 2045
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2046

2047
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2048 2049 2050
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2051 2052
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2053 2054 2055 2056 2057 2058 2059
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2060
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2061 2062
}

2063
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2064
				    struct mlx5e_params *params,
2065 2066 2067 2068 2069 2070
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2071
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2072 2073
}

2074 2075 2076
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2077
{
2078
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2079

2080 2081 2082 2083 2084 2085 2086
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2087 2088
}

2089 2090
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2091
{
2092
	struct mlx5e_channel_param *cparam;
2093
	int err = -ENOMEM;
2094 2095
	int i;

2096
	chs->num = chs->params.num_channels;
2097

2098
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2099
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2100 2101
	if (!chs->c || !cparam)
		goto err_free;
2102

2103
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2104
	for (i = 0; i < chs->num; i++) {
2105
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2106 2107 2108 2109
		if (err)
			goto err_close_channels;
	}

2110
	kfree(cparam);
2111 2112 2113 2114
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2115
		mlx5e_close_channel(chs->c[i]);
2116

2117
err_free:
2118
	kfree(chs->c);
2119
	kfree(cparam);
2120
	chs->num = 0;
2121 2122 2123
	return err;
}

2124
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2125 2126 2127
{
	int i;

2128 2129 2130 2131 2132 2133 2134 2135 2136
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2137 2138 2139
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2140

2141
	return err ? -ETIMEDOUT : 0;
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2152
void mlx5e_close_channels(struct mlx5e_channels *chs)
2153 2154
{
	int i;
2155

2156 2157
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2158

2159 2160
	kfree(chs->c);
	chs->num = 0;
2161 2162
}

2163 2164
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2165 2166 2167 2168 2169
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2170
	u32 *in;
2171
	int i;
2172 2173

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2174
	in = kvzalloc(inlen, GFP_KERNEL);
2175 2176 2177 2178 2179 2180 2181 2182
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2183 2184
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2185

2186 2187 2188
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2189 2190

	kvfree(in);
T
Tariq Toukan 已提交
2191 2192 2193
	return err;
}

2194
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2195
{
2196 2197
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2198 2199
}

2200
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2201 2202
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2203
	int err;
2204

2205 2206 2207 2208
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2209 2210
}

2211
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2212
{
2213
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2214 2215 2216
	int err;
	int ix;

2217
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2218
		rqt = &priv->direct_tir[ix].rqt;
2219
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2220 2221 2222 2223 2224 2225 2226
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2227
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2228
	for (ix--; ix >= 0; ix--)
2229
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2230

2231 2232 2233
	return err;
}

2234 2235 2236 2237 2238 2239 2240 2241
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2242 2243 2244 2245 2246 2247 2248
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2249
int mlx5e_bits_invert(unsigned long a, int size)
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2274
			ix = priv->channels.params.indirection_rqt[ix];
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2285 2286 2287 2288
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2289
	u32 *in;
2290 2291 2292
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2293
	in = kvzalloc(inlen, GFP_KERNEL);
2294 2295 2296 2297 2298 2299 2300
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2301
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2302
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2303 2304 2305 2306 2307

	kvfree(in);
	return err;
}

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2322
{
T
Tariq Toukan 已提交
2323 2324 2325
	u32 rqtn;
	int ix;

2326
	if (priv->indir_rqt.enabled) {
2327
		/* RSS RQ table */
2328
		rqtn = priv->indir_rqt.rqtn;
2329
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2330 2331
	}

2332 2333 2334
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2335 2336 2337
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2338 2339 2340
		};

		/* Direct RQ Tables */
2341 2342
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2343

2344
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2345
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2346
	}
2347 2348
}

2349 2350 2351 2352 2353
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2354 2355 2356 2357 2358 2359
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2360 2361 2362 2363 2364 2365 2366 2367 2368
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2369 2370 2371
		{
			.rqn = priv->drop_rq.rqn,
		},
2372 2373 2374 2375 2376
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2377
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2378
{
2379
	if (!params->lro_en)
2380 2381 2382 2383 2384 2385 2386 2387
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2388 2389
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2390 2391
}

2392 2393
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2394
				    void *tirc, bool inner)
2395
{
2396 2397
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2411 2412
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2413 2414 2415 2416 2417 2418
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2419
		memcpy(rss_key, params->toeplitz_hash_key, len);
2420
	}
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2503 2504
}

T
Tariq Toukan 已提交
2505
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2506 2507 2508 2509 2510 2511 2512
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2513
	int tt;
T
Tariq Toukan 已提交
2514
	int ix;
2515 2516

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2517
	in = kvzalloc(inlen, GFP_KERNEL);
2518 2519 2520 2521 2522 2523
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2524
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2525

T
Tariq Toukan 已提交
2526
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2527
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2528
					   inlen);
T
Tariq Toukan 已提交
2529
		if (err)
T
Tariq Toukan 已提交
2530
			goto free_in;
T
Tariq Toukan 已提交
2531
	}
2532

2533
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2534 2535 2536 2537 2538 2539 2540
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2541 2542 2543 2544 2545
	kvfree(in);

	return err;
}

2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2561 2562
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2563
{
2564
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2565 2566
	int err;

2567
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2568 2569 2570
	if (err)
		return err;

2571 2572 2573 2574
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2575

2576 2577
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2578 2579 2580
{
	u16 hw_mtu = 0;
	int err;
2581

2582 2583 2584 2585
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2586
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2587 2588
}

2589
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2590
{
2591
	struct mlx5e_params *params = &priv->channels.params;
2592
	struct net_device *netdev = priv->netdev;
2593
	struct mlx5_core_dev *mdev = priv->mdev;
2594 2595 2596
	u16 mtu;
	int err;

2597
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2598 2599
	if (err)
		return err;
2600

2601 2602
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2603
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2604
			    __func__, mtu, params->sw_mtu);
2605

2606
	params->sw_mtu = mtu;
2607 2608 2609
	return 0;
}

2610 2611 2612
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2613 2614
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2615 2616 2617 2618 2619 2620 2621 2622 2623
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2624 2625 2626
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2627
	for (tc = 0; tc < ntc; tc++)
2628
		netdev_set_tc_queue(netdev, tc, nch, 0);
2629 2630
}

2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2650
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2651
{
2652 2653 2654 2655
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2656 2657
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2658

2659 2660
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
2661 2662 2663
	write_lock(&priv->stats_lock);
	priv->channels_active = true;
	write_unlock(&priv->stats_lock);
2664
	netif_tx_start_all_queues(priv->netdev);
2665

2666
	if (MLX5_VPORT_MANAGER(priv->mdev))
2667 2668
		mlx5e_add_sqs_fwd_rules(priv);

2669
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2670
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2671 2672
}

2673
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2674
{
2675 2676
	mlx5e_redirect_rqts_to_drop(priv);

2677
	if (MLX5_VPORT_MANAGER(priv->mdev))
2678 2679
		mlx5e_remove_sqs_fwd_rules(priv);

2680 2681 2682 2683 2684
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2685 2686 2687
	write_lock(&priv->stats_lock);
	priv->channels_active = false;
	write_unlock(&priv->stats_lock);
2688 2689 2690
	mlx5e_deactivate_channels(&priv->channels);
}

2691
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2692 2693
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2694 2695 2696
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2697
	int carrier_ok;
2698 2699
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2700
	carrier_ok = netif_carrier_ok(netdev);
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2711 2712 2713 2714
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2715 2716 2717
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2718 2719 2720
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2721 2722
}

2723
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2724 2725 2726 2727 2728
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2729 2730 2731 2732 2733 2734 2735
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2736
	err = mlx5e_open_channels(priv, &priv->channels);
2737
	if (err)
2738
		goto err_clear_state_opened_flag;
2739

2740
	mlx5e_refresh_tirs(priv, false);
2741
	mlx5e_activate_priv_channels(priv);
2742 2743
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2744

2745 2746
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2747

2748
	return 0;
2749 2750 2751 2752

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2753 2754
}

2755
int mlx5e_open(struct net_device *netdev)
2756 2757 2758 2759 2760 2761
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2762 2763
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2764 2765
	mutex_unlock(&priv->state_lock);

2766 2767 2768
	if (mlx5e_vxlan_allowed(priv->mdev))
		udp_tunnel_get_rx_info(netdev);

2769 2770 2771 2772 2773 2774 2775
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2776 2777 2778 2779 2780 2781
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2782 2783 2784
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2785 2786
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2787 2788 2789 2790

	return 0;
}

2791
int mlx5e_close(struct net_device *netdev)
2792 2793 2794 2795
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2796 2797 2798
	if (!netif_device_present(netdev))
		return -ENODEV;

2799
	mutex_lock(&priv->state_lock);
2800
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2801 2802 2803 2804 2805 2806
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2807
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2808 2809
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2822 2823 2824
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2825
	rq->mdev = mdev;
2826 2827 2828 2829

	return 0;
}

2830
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2831 2832
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2833
{
2834 2835 2836
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

2837
	return mlx5e_alloc_cq_common(mdev, param, cq);
2838 2839
}

2840
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
2841
			      struct mlx5e_rq *drop_rq)
2842
{
2843
	struct mlx5_core_dev *mdev = priv->mdev;
2844 2845 2846
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2847 2848
	int err;

2849
	mlx5e_build_drop_rq_param(priv, &rq_param);
2850

2851
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2852 2853 2854
	if (err)
		return err;

2855
	err = mlx5e_create_cq(cq, &cq_param);
2856
	if (err)
2857
		goto err_free_cq;
2858

2859
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2860
	if (err)
2861
		goto err_destroy_cq;
2862

2863
	err = mlx5e_create_rq(drop_rq, &rq_param);
2864
	if (err)
2865
		goto err_free_rq;
2866

2867 2868 2869 2870
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

2871 2872
	return 0;

2873
err_free_rq:
2874
	mlx5e_free_rq(drop_rq);
2875 2876

err_destroy_cq:
2877
	mlx5e_destroy_cq(cq);
2878

2879
err_free_cq:
2880
	mlx5e_free_cq(cq);
2881

2882 2883 2884
	return err;
}

2885
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2886
{
2887 2888 2889 2890
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2891 2892
}

2893 2894
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2895
{
2896
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2897 2898
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2899
	MLX5_SET(tisc, tisc, prio, tc << 1);
2900
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2901
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2902 2903 2904 2905

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2906
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2907 2908
}

2909
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2910
{
2911
	mlx5_core_destroy_tis(mdev, tisn);
2912 2913
}

2914
int mlx5e_create_tises(struct mlx5e_priv *priv)
2915 2916 2917 2918
{
	int err;
	int tc;

2919
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2920
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2921 2922 2923 2924 2925 2926 2927 2928
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2929
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2930 2931 2932 2933

	return err;
}

2934
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2935 2936 2937
{
	int tc;

2938
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2939
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2940 2941
}

2942 2943 2944
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2945
{
2946
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2947

2948
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2949

A
Achiad Shochat 已提交
2950
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2951
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2952
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2953 2954
}

2955
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2956
{
2957
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2958

2959
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2960 2961 2962 2963 2964 2965

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2966
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2967
{
2968
	struct mlx5e_tir *tir;
2969 2970
	void *tirc;
	int inlen;
2971
	int i = 0;
2972
	int err;
T
Tariq Toukan 已提交
2973 2974
	u32 *in;
	int tt;
2975 2976

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2977
	in = kvzalloc(inlen, GFP_KERNEL);
2978 2979 2980
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2981 2982
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2983
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2984
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2985
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2986
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2987 2988 2989 2990
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2991 2992
	}

2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3009 3010 3011 3012
	kvfree(in);

	return 0;

3013 3014 3015 3016
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3017 3018 3019 3020 3021 3022 3023 3024
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3025
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3036
	in = kvzalloc(inlen, GFP_KERNEL);
3037 3038 3039
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3040 3041
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3042
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3043
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3044
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3045
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3046 3047 3048 3049 3050 3051
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3052 3053
	return 0;

T
Tariq Toukan 已提交
3054
err_destroy_ch_tirs:
3055
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3056
	for (ix--; ix >= 0; ix--)
3057
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3058 3059

	kvfree(in);
3060 3061 3062 3063

	return err;
}

3064
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3065 3066 3067
{
	int i;

T
Tariq Toukan 已提交
3068
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3069
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3070 3071 3072 3073 3074 3075

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3076 3077
}

3078
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3079 3080 3081 3082 3083 3084 3085 3086
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3101
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3102 3103 3104 3105
{
	int err = 0;
	int i;

3106 3107
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3108 3109 3110 3111 3112 3113 3114
		if (err)
			return err;
	}

	return 0;
}

3115 3116
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3117 3118
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3119
	struct mlx5e_channels new_channels = {};
3120
	u8 tc = mqprio->num_tc;
3121 3122
	int err = 0;

3123 3124
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3125 3126 3127 3128 3129
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3130 3131
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3132

S
Saeed Mahameed 已提交
3133
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3134 3135 3136
		priv->channels.params = new_channels.params;
		goto out;
	}
3137

S
Saeed Mahameed 已提交
3138 3139 3140
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3141

3142
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3143
out:
3144 3145 3146 3147
	mutex_unlock(&priv->state_lock);
	return err;
}

3148
#ifdef CONFIG_MLX5_ESWITCH
3149
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3150 3151
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3152
{
3153 3154
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3155
		return mlx5e_configure_flower(priv, cls_flower, flags);
3156
	case TC_CLSFLOWER_DESTROY:
3157
		return mlx5e_delete_flower(priv, cls_flower, flags);
3158
	case TC_CLSFLOWER_STATS:
3159
		return mlx5e_stats_flower(priv, cls_flower, flags);
3160
	default:
3161
		return -EOPNOTSUPP;
3162 3163
	}
}
3164

3165 3166
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3167 3168 3169
{
	struct mlx5e_priv *priv = cb_priv;

3170
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3171 3172
		return -EOPNOTSUPP;

3173 3174
	switch (type) {
	case TC_SETUP_CLSFLOWER:
3175
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3201
#endif
3202

3203 3204
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3205
{
3206
	switch (type) {
3207
#ifdef CONFIG_MLX5_ESWITCH
3208 3209
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3210
#endif
3211
	case TC_SETUP_QDISC_MQPRIO:
3212
		return mlx5e_setup_tc_mqprio(dev, type_data);
3213 3214 3215
	default:
		return -EOPNOTSUPP;
	}
3216 3217
}

3218
static void
3219 3220 3221
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3222
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3223
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3224
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3225

3226 3227 3228 3229 3230 3231
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3232
		mlx5e_grp_sw_update_stats(priv);
3233 3234 3235 3236 3237 3238
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3239 3240 3241 3242

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3243 3244 3245
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3246
	stats->rx_crc_errors =
3247 3248 3249
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3250 3251 3252 3253 3254 3255 3256
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3257 3258
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3259 3260 3261 3262 3263 3264
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3265
	queue_work(priv->wq, &priv->set_rx_mode_work);
3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3280
	queue_work(priv->wq, &priv->set_rx_mode_work);
3281 3282 3283 3284

	return 0;
}

3285
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3286 3287
	do {						\
		if (enable)				\
3288
			*features |= feature;		\
3289
		else					\
3290
			*features &= ~feature;		\
3291 3292 3293 3294 3295
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3296 3297
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3298
	struct mlx5_core_dev *mdev = priv->mdev;
3299
	struct mlx5e_channels new_channels = {};
3300
	struct mlx5e_params *old_params;
3301 3302
	int err = 0;
	bool reset;
3303 3304 3305

	mutex_lock(&priv->state_lock);

3306 3307
	old_params = &priv->channels.params;
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3308

3309
	new_channels.params = *old_params;
3310 3311
	new_channels.params.lro_en = enable;

3312 3313 3314 3315 3316 3317
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3318
	if (!reset) {
3319
		*old_params = new_channels.params;
3320 3321
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3322
	}
3323

3324 3325 3326
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3327

3328 3329
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3330
	mutex_unlock(&priv->state_lock);
3331 3332 3333
	return err;
}

3334
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3335 3336 3337 3338
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3339
		mlx5e_enable_cvlan_filter(priv);
3340
	else
3341
		mlx5e_disable_cvlan_filter(priv);
3342 3343 3344 3345 3346 3347 3348

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3349

3350
	if (!enable && mlx5e_tc_num_filters(priv)) {
3351 3352 3353 3354 3355
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3356 3357 3358
	return 0;
}

3359 3360 3361 3362 3363 3364 3365 3366
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3384 3385 3386
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3387
	int err = 0;
3388 3389 3390

	mutex_lock(&priv->state_lock);

3391
	priv->channels.params.vlan_strip_disable = !enable;
3392 3393 3394 3395
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3396
	if (err)
3397
		priv->channels.params.vlan_strip_disable = enable;
3398

3399
unlock:
3400 3401 3402 3403 3404
	mutex_unlock(&priv->state_lock);

	return err;
}

3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3420
static int mlx5e_handle_feature(struct net_device *netdev,
3421
				netdev_features_t *features,
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3435 3436
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3437 3438 3439
		return err;
	}

3440
	MLX5E_SET_FEATURE(features, feature, enable);
3441 3442 3443 3444 3445 3446
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3447
	netdev_features_t oper_features = netdev->features;
3448 3449 3450 3451
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3452

3453 3454
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3455
				    set_feature_cvlan_filter);
3456 3457 3458 3459
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3460
#ifdef CONFIG_RFS_ACCEL
3461
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3462
#endif
3463

3464 3465 3466 3467 3468 3469
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3470 3471
}

3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3491 3492 3493
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3494
	struct mlx5e_channels new_channels = {};
3495
	struct mlx5e_params *params;
3496
	int err = 0;
3497
	bool reset;
3498 3499

	mutex_lock(&priv->state_lock);
3500

3501
	params = &priv->channels.params;
3502

3503
	reset = !params->lro_en;
3504
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3505

3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

	if (params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3516
	if (!reset) {
3517
		params->sw_mtu = new_mtu;
3518
		mlx5e_set_dev_port_mtu(priv);
3519
		netdev->mtu = params->sw_mtu;
3520 3521
		goto out;
	}
3522

3523
	err = mlx5e_open_channels(priv, &new_channels);
3524
	if (err)
3525 3526 3527
		goto out;

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3528
	netdev->mtu = new_channels.params.sw_mtu;
3529

3530 3531
out:
	mutex_unlock(&priv->state_lock);
3532 3533 3534
	return err;
}

3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3609 3610
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3611 3612
	struct mlx5e_priv *priv = netdev_priv(dev);

3613 3614
	switch (cmd) {
	case SIOCSHWTSTAMP:
3615
		return mlx5e_hwstamp_set(priv, ifr);
3616
	case SIOCGHWTSTAMP:
3617
		return mlx5e_hwstamp_get(priv, ifr);
3618 3619 3620 3621 3622
	default:
		return -EOPNOTSUPP;
	}
}

3623
#ifdef CONFIG_MLX5_ESWITCH
3624 3625 3626 3627 3628 3629 3630 3631
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3632 3633
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3634 3635 3636 3637
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3638 3639 3640
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3641 3642 3643 3644
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3645 3646 3647 3648 3649 3650 3651 3652
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3653 3654 3655 3656 3657 3658 3659
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3660 3661 3662 3663 3664 3665 3666 3667

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3668
					   max_tx_rate, min_tx_rate);
3669 3670
}

3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3726
#endif
3727

3728 3729
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3730 3731 3732
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3733 3734 3735
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3736 3737 3738
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3739
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3740 3741
}

3742 3743
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3744 3745 3746
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3747 3748 3749
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3750 3751 3752
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3753
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3754 3755
}

3756 3757 3758
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3759
{
3760
	unsigned int offset = 0;
3761
	struct udphdr *udph;
3762 3763
	u8 proto;
	u16 port;
3764 3765 3766 3767 3768 3769

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3770
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3771 3772 3773 3774 3775
		break;
	default:
		goto out;
	}

3776 3777 3778 3779
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3780 3781 3782
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3783 3784 3785 3786
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3802 3803 3804 3805 3806
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3807 3808 3809
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3810
		return mlx5e_tunnel_features_check(priv, skb, features);
3811 3812 3813 3814

	return features;
}

3815 3816 3817
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
3818
	struct mlx5_eq *eq = sq->cq.mcq.eq;
3819 3820 3821
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
3822
		   eq->eqn, eq->cons_index, eq->irqn);
3823 3824 3825 3826 3827 3828

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
3829
	sq->channel->stats.eq_rearm++;
3830 3831 3832
	return true;
}

3833
static void mlx5e_tx_timeout_work(struct work_struct *work)
3834
{
3835 3836 3837
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
3838
	bool reopen_channels = false;
3839
	int i, err;
3840

3841 3842 3843 3844 3845
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
3846

3847
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3848
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
3849
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3850

3851
		if (!netif_xmit_stopped(dev_queue))
3852
			continue;
3853 3854 3855

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
3856 3857
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
3858

3859 3860 3861 3862 3863 3864 3865
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
3866 3867
	}

3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
3889 3890
}

3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3907 3908 3909 3910 3911 3912
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3913 3914
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3915
	reset = (!priv->channels.params.xdp_prog || !prog);
3916 3917 3918

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3919 3920 3921 3922
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3923
		prog = bpf_prog_add(prog, priv->channels.num);
3924 3925 3926 3927 3928
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3929

3930 3931 3932
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3933
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3934 3935 3936 3937
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3938
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
3939 3940 3941 3942 3943 3944 3945 3946 3947 3948

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3949 3950
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3951

3952
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3953 3954 3955 3956 3957
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3958
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3971
static u32 mlx5e_xdp_query(struct net_device *dev)
3972 3973
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3974 3975
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3976

3977 3978 3979 3980 3981 3982 3983
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3984 3985
}

3986
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3987 3988 3989 3990 3991
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3992 3993
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3994 3995 3996 3997 3998 3999
		return 0;
	default:
		return -EINVAL;
	}
}

4000 4001 4002 4003 4004 4005 4006
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4007 4008
	struct mlx5e_channels *chs = &priv->channels;

4009 4010
	int i;

4011 4012
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
4013 4014 4015
}
#endif

4016
static const struct net_device_ops mlx5e_netdev_ops = {
4017 4018 4019
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4020
	.ndo_setup_tc            = mlx5e_setup_tc,
4021
	.ndo_select_queue        = mlx5e_select_queue,
4022 4023 4024
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4025 4026
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4027
	.ndo_set_features        = mlx5e_set_features,
4028
	.ndo_fix_features        = mlx5e_fix_features,
4029 4030
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
4031
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4032 4033 4034
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4035 4036 4037
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4038
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4039
	.ndo_bpf		 = mlx5e_xdp,
4040 4041 4042
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
4043
#ifdef CONFIG_MLX5_ESWITCH
4044
	/* SRIOV E-Switch NDOs */
4045 4046
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4047
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4048
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4049
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4050 4051 4052
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4053 4054
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4055
#endif
4056 4057 4058 4059 4060
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4061
		return -EOPNOTSUPP;
4062 4063 4064 4065 4066
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4067 4068 4069 4070
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4071 4072
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4073
		return -EOPNOTSUPP;
4074
	}
4075 4076
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4077
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4078
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4079

4080 4081 4082
	return 0;
}

4083
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4084 4085 4086 4087 4088 4089 4090 4091
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4092
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4093
{
4094 4095
	u32 link_speed = 0;
	u32 pci_bw = 0;
4096

4097
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4098
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4099 4100 4101 4102 4103 4104 4105
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4106 4107
}

4108
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4109
{
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4120

4121 4122 4123
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4124

4125 4126 4127
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4128
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4150 4151 4152 4153 4154 4155

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4156 4157
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4158
	if (params->rx_dim_enabled) {
4159 4160 4161 4162 4163
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4164
	}
4165

4166
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4167 4168
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4169 4170
}

4171
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4183 4184
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4185
			    u16 max_channels, u16 mtu)
4186
{
4187
	u8 rx_cq_period_mode;
4188

4189 4190
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4191 4192
	params->num_channels = max_channels;
	params->num_tc       = 1;
4193

4194 4195
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4196 4197
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4198

4199
	/* set CQE compression */
4200
	params->rx_cqe_compress_def = false;
4201
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4202
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4203
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4204

4205 4206 4207
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4208 4209 4210
	if (mlx5e_striding_rq_possible(mdev, params))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ,
				!slow_pci_heuristic(mdev));
4211 4212
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4213

4214
	/* HW LRO */
4215

4216
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4217
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4218 4219
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4220
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4221

4222
	/* CQ moderation params */
4223
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4224 4225
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4226
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4227
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4228 4229
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4230

4231
	/* TX inline */
4232
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4233

4234 4235 4236
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4237
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4238 4239
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4240

4241 4242 4243 4244 4245 4246
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4247

4248 4249 4250 4251
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4252
	priv->msglevel    = MLX5E_MSG_LEVEL;
4253

4254 4255
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4256

4257
	mutex_init(&priv->state_lock);
4258
	rwlock_init(&priv->stats_lock);
4259 4260 4261

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4262
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4263
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4264 4265

	mlx5e_timestamp_init(priv);
4266 4267 4268 4269 4270 4271
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4272
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4273 4274 4275 4276 4277
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4278 4279
}

4280
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4281 4282 4283
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4284
#endif
4285

4286
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4287 4288 4289
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4290 4291
	bool fcs_supported;
	bool fcs_enabled;
4292 4293 4294

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4295 4296
	netdev->netdev_ops = &mlx5e_netdev_ops;

4297
#ifdef CONFIG_MLX5_CORE_EN_DCB
4298 4299
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4300
#endif
4301

4302 4303 4304 4305
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4306
	netdev->vlan_features    |= NETIF_F_SG;
4307 4308 4309 4310 4311 4312 4313 4314
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4315 4316 4317
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4318 4319 4320 4321
	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4322
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4323 4324
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4325
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4326

4327 4328
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4329
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4330
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4331 4332
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4333 4334 4335 4336 4337 4338 4339 4340
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4341
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4342 4343
	}

4344 4345 4346 4347 4348 4349 4350 4351 4352
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4353 4354 4355 4356 4357
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4358 4359 4360
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4361
	netdev->features          = netdev->hw_features;
4362
	if (!priv->channels.params.lro_en)
4363 4364
		netdev->features  &= ~NETIF_F_LRO;

4365 4366 4367
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4368 4369 4370
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4371 4372 4373 4374
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4375 4376 4377 4378 4379 4380
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4381

4382
	netdev->features         |= NETIF_F_HIGHDMA;
4383
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4384 4385 4386 4387

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4388

4389
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4390
	if (MLX5_VPORT_MANAGER(mdev))
4391 4392
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4393 4394

	mlx5e_ipsec_build_netdev(priv);
4395
	mlx5e_tls_build_netdev(priv);
4396 4397
}

4398
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4399 4400 4401 4402 4403 4404 4405 4406 4407
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4408 4409 4410 4411 4412 4413

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4414 4415
}

4416
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4417
{
4418 4419
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4420

4421 4422
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4423 4424
}

4425 4426
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4427 4428
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4429 4430
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4431
	int err;
4432

4433
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4434 4435 4436
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4437 4438 4439
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4440 4441 4442 4443 4444 4445
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4446
	mlx5e_tls_cleanup(priv);
4447
	mlx5e_ipsec_cleanup(priv);
4448 4449 4450 4451 4452 4453 4454 4455
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4456 4457
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4458 4459 4460
		return err;

	err = mlx5e_create_direct_rqts(priv);
4461
	if (err)
4462 4463 4464
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4465
	if (err)
4466 4467 4468
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4469
	if (err)
4470 4471 4472 4473 4474 4475 4476 4477
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4478
	err = mlx5e_tc_nic_init(priv);
4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4491
	mlx5e_destroy_direct_rqts(priv);
4492 4493 4494 4495 4496 4497 4498
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4499
	mlx5e_tc_nic_cleanup(priv);
4500 4501 4502
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4503
	mlx5e_destroy_direct_rqts(priv);
4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4518
	mlx5e_dcbnl_initialize(priv);
4519 4520 4521 4522 4523 4524 4525 4526
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4527 4528 4529 4530
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4531 4532 4533 4534
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4535 4536 4537
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4538
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4539
	mlx5e_set_dev_port_mtu(priv);
4540

4541 4542
	mlx5_lag_add(mdev, netdev);

4543
	mlx5e_enable_async_events(priv);
4544

4545
	if (MLX5_VPORT_MANAGER(priv->mdev))
4546
		mlx5e_register_vport_reps(priv);
4547

4548 4549
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4550 4551 4552
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4553 4554

	queue_work(priv->wq, &priv->set_rx_mode_work);
4555 4556 4557 4558 4559 4560

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4561 4562 4563 4564
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4565 4566
	struct mlx5_core_dev *mdev = priv->mdev;

4567 4568 4569 4570 4571
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4572 4573 4574 4575 4576 4577
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4578
	queue_work(priv->wq, &priv->set_rx_mode_work);
4579

4580
	if (MLX5_VPORT_MANAGER(priv->mdev))
4581 4582
		mlx5e_unregister_vport_reps(priv);

4583
	mlx5e_disable_async_events(priv);
4584
	mlx5_lag_remove(mdev);
4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4596
	.update_stats	   = mlx5e_update_ndo_stats,
4597
	.max_nch	   = mlx5e_get_max_num_channels,
4598
	.update_carrier	   = mlx5e_update_carrier,
4599 4600
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4601 4602 4603
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4604 4605
/* mlx5e generic netdev management API (move to en_common.c) */

4606 4607 4608
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4609
{
4610
	int nch = profile->max_nch(mdev);
4611 4612 4613
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4614
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4615
				    nch * profile->max_tc,
4616
				    nch);
4617 4618 4619 4620 4621
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4622 4623 4624 4625
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4626
	profile->init(mdev, netdev, profile, ppriv);
4627 4628 4629 4630 4631

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4632 4633
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4634 4635 4636 4637 4638
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4639 4640
	if (profile->cleanup)
		profile->cleanup(priv);
4641 4642 4643 4644 4645
	free_netdev(netdev);

	return NULL;
}

4646
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4647
{
4648
	struct mlx5_core_dev *mdev = priv->mdev;
4649 4650 4651 4652 4653
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4654

4655 4656
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4657
		goto out;
4658

4659 4660 4661
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4662 4663
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4664
		goto err_destroy_q_counters;
4665 4666
	}

4667 4668
	err = profile->init_rx(priv);
	if (err)
4669 4670
		goto err_close_drop_rq;

4671 4672
	if (profile->enable)
		profile->enable(priv);
4673

4674
	return 0;
4675 4676

err_close_drop_rq:
4677
	mlx5e_close_drop_rq(&priv->drop_rq);
4678

4679 4680
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4681
	profile->cleanup_tx(priv);
4682

4683 4684
out:
	return err;
4685 4686
}

4687
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4688 4689 4690 4691 4692
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4693 4694 4695 4696
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4697
	profile->cleanup_rx(priv);
4698
	mlx5e_close_drop_rq(&priv->drop_rq);
4699
	mlx5e_destroy_q_counters(priv);
4700 4701 4702 4703
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4731
	err = mlx5e_attach_netdev(priv);
4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4748
	mlx5e_detach_netdev(priv);
4749 4750 4751
	mlx5e_destroy_mdev_resources(mdev);
}

4752 4753
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4754 4755
	struct net_device *netdev;
	void *rpriv = NULL;
4756 4757
	void *priv;
	int err;
4758

4759 4760
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4761 4762
		return NULL;

4763
#ifdef CONFIG_MLX5_ESWITCH
4764
	if (MLX5_VPORT_MANAGER(mdev)) {
4765
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4766
		if (!rpriv) {
4767
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4768 4769 4770
			return NULL;
		}
	}
4771
#endif
4772

4773
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4774 4775
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4776
		goto err_free_rpriv;
4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4791
	}
4792

4793 4794 4795
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4796 4797 4798 4799 4800
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4801
	mlx5e_destroy_netdev(priv);
4802
err_free_rpriv:
4803
	kfree(rpriv);
4804
	return NULL;
4805 4806 4807 4808 4809
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4810
	void *ppriv = priv->ppriv;
4811

4812 4813 4814
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4815
	unregister_netdev(priv->netdev);
4816
	mlx5e_detach(mdev, vpriv);
4817
	mlx5e_destroy_netdev(priv);
4818
	kfree(ppriv);
4819 4820
}

4821 4822 4823 4824 4825 4826 4827 4828
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4829 4830
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4831 4832
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4833 4834 4835 4836 4837 4838 4839
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4840
	mlx5e_ipsec_build_inverse_table();
4841
	mlx5e_build_ptys2ethtool_map();
4842 4843 4844 4845 4846 4847 4848
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}