en_main.c 118.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
75
{
76
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
77 78
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
79 80 81 82 83 84 85 86 87 88 89
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
90 91
}

92 93
static u32 mlx5e_mpwqe_get_linear_frag_sz(struct mlx5e_params *params)
{
94 95 96
	if (!params->xdp_prog) {
		u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
		u16 rq_headroom = MLX5_RX_HEADROOM + NET_IP_ALIGN;
97

98 99 100 101
		return MLX5_SKB_FRAG_SZ(rq_headroom + hw_mtu);
	}

	return PAGE_SIZE;
102 103 104 105 106 107 108 109 110
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
	u32 linear_frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

	if (params->lro_en || frag_sz > PAGE_SIZE)
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

131 132 133 134 135 136 137 138 139 140 141
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
142
{
143 144 145
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return order_base_2(mlx5e_mpwqe_get_linear_frag_sz(params));

146 147 148 149
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

150 151
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
152 153 154 155 156
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

157 158
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
159 160 161 162 163 164 165 166 167
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;

	linear_rq_headroom += NET_IP_ALIGN;

	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST)
		return linear_rq_headroom;

168 169 170
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return linear_rq_headroom;

171 172 173
	return 0;
}

174
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
175
			       struct mlx5e_params *params)
176
{
177
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
178 179 180
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
181
	switch (params->rq_wq_type) {
182 183 184
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
185
		/* Extra room needed for build_skb */
186
		params->lro_wqe_sz -= mlx5e_get_rq_headroom(mdev, params) +
187
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
188 189
	}

190 191
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
192 193
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
194
		       BIT(params->log_rq_mtu_frames),
195
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
196
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
197 198
}

199 200 201 202
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
203 204
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
205
}
206

207
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
208
{
209 210
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
211 212
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		MLX5_WQ_TYPE_LINKED_LIST;
213 214
}

215 216 217 218 219 220
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
221 222
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
223

224 225
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
226
		netif_carrier_on(priv->netdev);
227 228
	} else {
		netdev_info(priv->netdev, "Link down\n");
229
		netif_carrier_off(priv->netdev);
230
	}
231 232 233 234 235 236 237 238 239
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
240 241
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
242 243 244
	mutex_unlock(&priv->state_lock);
}

245
void mlx5e_update_stats(struct mlx5e_priv *priv)
246
{
247
	int i;
248

249 250 251
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
252 253
}

254 255
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
256 257 258 259 260 261
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
262 263
}

264
void mlx5e_update_stats_work(struct work_struct *work)
265 266 267 268 269 270
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
271
		priv->profile->update_stats(priv);
272 273
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
274 275 276 277
	}
	mutex_unlock(&priv->state_lock);
}

278 279
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
280
{
281 282
	struct mlx5e_priv *priv = vpriv;

283
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
284 285
		return;

286 287 288
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
289
		queue_work(priv->wq, &priv->update_carrier_work);
290 291 292 293 294 295 296 297
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
298
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
299 300 301 302
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
303
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
304
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
305 306
}

S
Saeed Mahameed 已提交
307 308
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
309
				       struct mlx5e_umr_wqe *wqe)
310 311 312
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
313
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
314 315 316 317 318 319

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

320
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
321
	ucseg->xlt_octowords =
322 323 324 325 326 327 328 329 330
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

331
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
332
				      GFP_KERNEL, cpu_to_node(c->cpu));
333
	if (!rq->mpwqe.info)
334
		return -ENOMEM;
335

336
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
337 338 339 340

	return 0;
}

341
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
342 343
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
344 345 346 347 348 349
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

350
	in = kvzalloc(inlen, GFP_KERNEL);
351 352 353 354 355 356 357 358 359 360 361 362 363
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
364
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
365 366
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
367
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
368

T
Tariq Toukan 已提交
369
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
370 371 372 373 374

	kvfree(in);
	return err;
}

375
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
376
{
377
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
378

379
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
380 381
}

382 383 384 385 386
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

387
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
388 389
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
390
			  struct mlx5e_rq *rq)
391
{
392
	struct mlx5_core_dev *mdev = c->mdev;
393
	void *rqc = rqp->rqc;
394
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
395
	u32 byte_count;
396
	int npages;
397 398 399 400
	int wq_sz;
	int err;
	int i;

401
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
402

403
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
404 405 406 407 408 409 410 411
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

412
	rq->wq_type = params->rq_wq_type;
413 414
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
415
	rq->tstamp  = c->tstamp;
416
	rq->clock   = &mdev->clock;
417 418
	rq->channel = c;
	rq->ix      = c->ix;
419
	rq->mdev    = mdev;
420
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
421

422
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
423 424 425 426 427
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
428

429 430
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
431 432
		goto err_rq_wq_destroy;

433
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
434
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
435

436
	switch (rq->wq_type) {
437
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
438
		rq->post_wqes = mlx5e_post_rx_mpwqes;
439
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
440

441
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
442 443 444 445 446 447 448
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
449 450 451 452 453 454
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

455 456 457 458
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
459 460
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
461

462
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
463

464
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
465 466
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
467 468 469 470 471
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
472 473
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
474 475
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
476
				     GFP_KERNEL, cpu_to_node(c->cpu));
477
		if (!rq->wqe.frag_info) {
478 479 480
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
481
		rq->post_wqes = mlx5e_post_rx_wqes;
482
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
483

484 485 486 487 488 489
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
490
		if (!rq->handle_rx_cqe) {
491
			kfree(rq->wqe.frag_info);
492 493 494 495 496
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

497
		byte_count = params->lro_en  ?
498
				params->lro_wqe_sz :
499
				MLX5E_SW2HW_MTU(params, params->sw_mtu);
500 501
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
502
			byte_count += MLX5E_METADATA_ETHER_LEN;
503
#endif
504
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
505 506

		/* calc the required page order */
507
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
508
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
509 510
		rq->buff.page_order = order_base_2(npages);

511
		byte_count |= MLX5_HW_START_PADDING;
512
		rq->mkey_be = c->mkey_be;
513
	}
514 515 516 517

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

518
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
519
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
520

521
			wqe->data.addr = cpu_to_be64(dma_offset + rq->buff.headroom);
522 523
		}

524
		wqe->data.byte_count = cpu_to_be32(byte_count);
525
		wqe->data.lkey = rq->mkey_be;
526 527
	}

528 529 530 531 532 533 534 535 536 537 538
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

539 540 541
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

542 543
	return 0;

T
Tariq Toukan 已提交
544 545 546
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

547
err_rq_wq_destroy:
548 549
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
550
	xdp_rxq_info_unreg(&rq->xdp_rxq);
551 552 553 554 555
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

556
static void mlx5e_free_rq(struct mlx5e_rq *rq)
557
{
558 559
	int i;

560 561 562
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

563 564
	xdp_rxq_info_unreg(&rq->xdp_rxq);

565 566
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
567
		kfree(rq->mpwqe.info);
568
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
569 570
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
571
		kfree(rq->wqe.frag_info);
572 573
	}

574 575 576 577 578 579
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
580 581 582
	mlx5_wq_destroy(&rq->wq_ctrl);
}

583 584
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
585
{
586
	struct mlx5_core_dev *mdev = rq->mdev;
587 588 589 590 591 592 593 594 595

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
596
	in = kvzalloc(inlen, GFP_KERNEL);
597 598 599 600 601 602 603 604
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

605
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
606 607
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
608
						MLX5_ADAPTER_PAGE_SHIFT);
609 610 611 612 613
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

614
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
615 616 617 618 619 620

	kvfree(in);

	return err;
}

621 622
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
623
{
624
	struct mlx5_core_dev *mdev = rq->mdev;
625 626 627 628 629 630 631

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
632
	in = kvzalloc(inlen, GFP_KERNEL);
633 634 635 636 637 638 639 640
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

641
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
642 643 644 645 646 647

	kvfree(in);

	return err;
}

648 649 650 651 652 653 654 655 656 657 658 659
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
660
	in = kvzalloc(inlen, GFP_KERNEL);
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

679 680 681
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
682
	struct mlx5_core_dev *mdev = c->mdev;
683 684 685 686 687 688
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
689
	in = kvzalloc(inlen, GFP_KERNEL);
690 691 692 693 694 695
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
696 697
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
698 699 700 701 702 703 704 705 706 707
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

708
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
709
{
710
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
711 712 713 714
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
715
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
716
	struct mlx5e_channel *c = rq->channel;
717

718
	struct mlx5_wq_ll *wq = &rq->wq;
719
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
720

721
	while (time_before(jiffies, exp_time)) {
722
		if (wq->cur_sz >= min_wqes)
723 724 725 726 727
			return 0;

		msleep(20);
	}

728
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
729
		    rq->rqn, wq->cur_sz, min_wqes);
730 731 732
	return -ETIMEDOUT;
}

733 734 735 736 737 738 739
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

740
	/* UMR WQE (if in progress) is always at wq->head */
741 742
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
743
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
744

745 746 747 748 749 750 751 752
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
753 754 755 756 757 758 759 760 761 762

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
763 764
}

765
static int mlx5e_open_rq(struct mlx5e_channel *c,
766
			 struct mlx5e_params *params,
767 768 769 770 771
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

772
	err = mlx5e_alloc_rq(c, params, param, rq);
773 774 775
	if (err)
		return err;

776
	err = mlx5e_create_rq(rq, param);
777
	if (err)
778
		goto err_free_rq;
779

780
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
781
	if (err)
782
		goto err_destroy_rq;
783

784
	if (params->rx_dim_enabled)
785
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
786

787 788 789 790
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
791 792
err_free_rq:
	mlx5e_free_rq(rq);
793 794 795 796

	return err;
}

797 798 799 800 801 802 803 804 805 806 807 808 809
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
810
{
811
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
812
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
813
}
814

815 816
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
817
	cancel_work_sync(&rq->dim.work);
818
	mlx5e_destroy_rq(rq);
819 820
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
821 822
}

S
Saeed Mahameed 已提交
823
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
824
{
S
Saeed Mahameed 已提交
825
	kfree(sq->db.di);
826 827
}

S
Saeed Mahameed 已提交
828
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
829 830 831
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
832
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
833
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
834 835
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
836 837 838 839 840 841
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
842
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
843
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
844 845 846 847
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
848
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
849 850 851 852 853 854
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
855
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
856

857
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
858 859 860 861 862
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

863
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
882
{
883
	kfree(sq->db.ico_wqe);
884 885
}

S
Saeed Mahameed 已提交
886
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
887 888 889 890 891 892 893 894 895 896 897
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
898 899 900
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
901
{
S
Saeed Mahameed 已提交
902
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
903
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
904
	int err;
905

S
Saeed Mahameed 已提交
906 907
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
908

909
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
910 911 912 913
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
914

915
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
916 917 918 919
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
920 921

	return 0;
S
Saeed Mahameed 已提交
922 923 924 925 926

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
927 928
}

S
Saeed Mahameed 已提交
929
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
930
{
S
Saeed Mahameed 已提交
931 932
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
933 934
}

S
Saeed Mahameed 已提交
935
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
936
{
S
Saeed Mahameed 已提交
937 938
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
939 940
}

S
Saeed Mahameed 已提交
941
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
942
{
S
Saeed Mahameed 已提交
943 944 945 946 947 948 949
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
950
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
951 952
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
953
	}
S
Saeed Mahameed 已提交
954 955 956 957

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
958 959
}

960
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
961
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
962
			     int txq_ix,
963
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
964 965
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
966
{
S
Saeed Mahameed 已提交
967
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
968
	struct mlx5_core_dev *mdev = c->mdev;
969 970
	int err;

971
	sq->pdev      = c->pdev;
972
	sq->tstamp    = c->tstamp;
973
	sq->clock     = &mdev->clock;
974 975
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
976
	sq->txq_ix    = txq_ix;
977
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
978
	sq->min_inline_mode = params->tx_min_inline_mode;
979
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
980 981
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
982

983
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
984
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
985
	if (err)
986
		return err;
S
Saeed Mahameed 已提交
987
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
988

989
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
990
	if (err)
991 992
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
993
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
994 995 996 997 998 999 1000 1001 1002

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1003
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1004
{
S
Saeed Mahameed 已提交
1005
	mlx5e_free_txqsq_db(sq);
1006 1007 1008
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1009 1010 1011 1012 1013 1014 1015 1016
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1017
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1018 1019 1020
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1021 1022 1023 1024 1025 1026 1027 1028
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1029
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1030
	in = kvzalloc(inlen, GFP_KERNEL);
1031 1032 1033 1034 1035 1036 1037
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1038 1039 1040
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1041 1042

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1043
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1044

1045
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1046
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1047 1048

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1049
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1050
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1051
					  MLX5_ADAPTER_PAGE_SHIFT);
1052
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1053

1054
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1055

1056
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1057 1058 1059 1060 1061 1062

	kvfree(in);

	return err;
}

1063 1064 1065 1066 1067 1068 1069
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1070
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1071
			   struct mlx5e_modify_sq_param *p)
1072 1073 1074 1075 1076 1077 1078
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1079
	in = kvzalloc(inlen, GFP_KERNEL);
1080 1081 1082 1083 1084
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1085 1086 1087
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1088
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1089
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1090
	}
1091

1092
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1093 1094 1095 1096 1097 1098

	kvfree(in);

	return err;
}

1099
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1100
{
1101
	mlx5_core_destroy_sq(mdev, sqn);
1102 1103
}

1104
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1105 1106 1107
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1108
{
1109
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1110 1111
	int err;

1112
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1113 1114 1115 1116 1117
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1118
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1119
	if (err)
1120
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1121 1122 1123 1124

	return err;
}

1125 1126 1127
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1128
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1129
			    u32 tisn,
1130
			    int txq_ix,
1131
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1132 1133 1134 1135
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1136
	u32 tx_rate;
1137 1138
	int err;

1139
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1140 1141 1142
	if (err)
		return err;

1143
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1144
	csp.tis_lst_sz      = 1;
1145 1146 1147
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1148
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1149
	if (err)
S
Saeed Mahameed 已提交
1150
		goto err_free_txqsq;
1151

1152
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1153
	if (tx_rate)
1154
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1155

1156 1157
	return 0;

S
Saeed Mahameed 已提交
1158
err_free_txqsq:
1159
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1160
	mlx5e_free_txqsq(sq);
1161 1162 1163 1164

	return err;
}

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1175 1176
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1177
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1178
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1179 1180 1181 1182 1183
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1184 1185 1186 1187 1188 1189 1190
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1191
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1192
{
1193 1194
	struct mlx5e_channel *c = sq->channel;

1195
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1196
	/* prevent netif_tx_wake_queue */
1197
	napi_synchronize(&c->napi);
1198

S
Saeed Mahameed 已提交
1199
	netif_tx_disable_queue(sq->txq);
1200

S
Saeed Mahameed 已提交
1201 1202 1203
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1204

S
Saeed Mahameed 已提交
1205
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1206 1207
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1208
	}
1209 1210 1211 1212 1213
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1214
	struct mlx5_core_dev *mdev = c->mdev;
1215

1216
	mlx5e_destroy_sq(mdev, sq->sqn);
1217 1218
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1219 1220 1221 1222
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
	sq->stats.recover++;
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1324
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1325
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1326 1327 1328 1329 1330 1331
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1332
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1333 1334 1335 1336 1337
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1338
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1339
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1340
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1360
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1361 1362 1363 1364
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1365
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1366 1367 1368 1369 1370 1371 1372 1373 1374
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1375
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1376 1377 1378 1379
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1380
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1381 1382 1383 1384
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1385
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1424
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1425 1426
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1427 1428
}

1429 1430 1431
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1432 1433 1434
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1435
	unsigned int irqn;
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1462
	cq->mdev = mdev;
1463 1464 1465 1466

	return 0;
}

1467 1468 1469 1470 1471 1472 1473
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1474 1475
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1486
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1487
{
1488
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1489 1490
}

1491
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1492
{
1493
	struct mlx5_core_dev *mdev = cq->mdev;
1494 1495 1496 1497 1498
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1499
	unsigned int irqn_not_used;
1500 1501 1502 1503
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1504
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1505
	in = kvzalloc(inlen, GFP_KERNEL);
1506 1507 1508 1509 1510 1511 1512
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1513 1514
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1515 1516 1517

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1518
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1519
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1520
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1521
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1522
					    MLX5_ADAPTER_PAGE_SHIFT);
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1537
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1538
{
1539
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1540 1541 1542
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1543
			 struct net_dim_cq_moder moder,
1544
			 struct mlx5e_cq_param *param,
1545
			 struct mlx5e_cq *cq)
1546
{
1547
	struct mlx5_core_dev *mdev = c->mdev;
1548 1549
	int err;

1550
	err = mlx5e_alloc_cq(c, param, cq);
1551 1552 1553
	if (err)
		return err;

1554
	err = mlx5e_create_cq(cq, param);
1555
	if (err)
1556
		goto err_free_cq;
1557

1558
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1559
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1560 1561
	return 0;

1562 1563
err_free_cq:
	mlx5e_free_cq(cq);
1564 1565 1566 1567 1568 1569 1570

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1571
	mlx5e_free_cq(cq);
1572 1573
}

1574 1575 1576 1577 1578
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1579
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1580
			     struct mlx5e_params *params,
1581 1582 1583 1584 1585 1586
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1587 1588
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1611
			  struct mlx5e_params *params,
1612 1613 1614 1615 1616
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1617 1618
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1619

1620 1621
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1622 1623 1624 1625 1626 1627 1628 1629
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1630
		mlx5e_close_txqsq(&c->sq[tc]);
1631 1632 1633 1634 1635 1636 1637 1638 1639

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1640
		mlx5e_close_txqsq(&c->sq[tc]);
1641 1642
}

1643
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1644
				struct mlx5e_txqsq *sq, u32 rate)
1645 1646 1647
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1648
	struct mlx5e_modify_sq_param msp = {0};
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1671 1672 1673 1674
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1675
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1693
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1720
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1721
			      struct mlx5e_params *params,
1722 1723 1724
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1725
	struct net_dim_cq_moder icocq_moder = {0, 0};
1726
	struct net_device *netdev = priv->netdev;
1727
	int cpu = mlx5e_get_cpu(priv, ix);
1728
	struct mlx5e_channel *c;
1729
	unsigned int irq;
1730
	int err;
1731
	int eqn;
1732

1733
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1734 1735 1736 1737
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1738 1739
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1740
	c->ix       = ix;
1741
	c->cpu      = cpu;
1742 1743
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1744
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1745 1746
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1747

1748 1749 1750
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1751 1752
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1753
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1754 1755 1756
	if (err)
		goto err_napi_del;

1757
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1758 1759 1760
	if (err)
		goto err_close_icosq_cq;

1761
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1762 1763 1764
	if (err)
		goto err_close_tx_cqs;

1765
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1766 1767
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1768 1769 1770
	if (err)
		goto err_close_rx_cq;

1771 1772
	napi_enable(&c->napi);

1773
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1774 1775 1776
	if (err)
		goto err_disable_napi;

1777
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1778 1779 1780
	if (err)
		goto err_close_icosq;

1781
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1782 1783
	if (err)
		goto err_close_sqs;
1784

1785
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1786
	if (err)
1787
		goto err_close_xdp_sq;
1788 1789 1790 1791

	*cp = c;

	return 0;
1792
err_close_xdp_sq:
1793
	if (c->xdp)
S
Saeed Mahameed 已提交
1794
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1795 1796 1797 1798

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1799
err_close_icosq:
S
Saeed Mahameed 已提交
1800
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1801

1802 1803
err_disable_napi:
	napi_disable(&c->napi);
1804
	if (c->xdp)
1805
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1806 1807

err_close_rx_cq:
1808 1809 1810 1811 1812
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1813 1814 1815
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1816 1817 1818 1819 1820 1821 1822
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1823 1824 1825 1826 1827 1828 1829
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1830
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1842 1843 1844
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1845
	if (c->xdp)
S
Saeed Mahameed 已提交
1846
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1847
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1848
	mlx5e_close_icosq(&c->icosq);
1849
	napi_disable(&c->napi);
1850
	if (c->xdp)
1851
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1852 1853
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1854
	mlx5e_close_cq(&c->icosq.cq);
1855
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1856

1857 1858 1859 1860
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1861
				 struct mlx5e_params *params,
1862 1863
				 struct mlx5e_rq_param *param)
{
1864
	struct mlx5_core_dev *mdev = priv->mdev;
1865 1866 1867
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1868
	switch (params->rq_wq_type) {
1869
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1870
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
1871 1872
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
1873
		MLX5_SET(wq, wq, log_wqe_stride_size,
1874 1875
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
1876
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
1877
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
1878 1879 1880
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
1881
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
1882 1883
	}

1884 1885
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1886
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
1887
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1888
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1889
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1890

1891
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1892 1893 1894
	param->wq.linear = 1;
}

1895
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
1896
				      struct mlx5e_rq_param *param)
1897
{
1898
	struct mlx5_core_dev *mdev = priv->mdev;
1899 1900 1901 1902 1903
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1904
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
1905 1906

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1907 1908
}

T
Tariq Toukan 已提交
1909 1910
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1911 1912 1913 1914 1915
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1916
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1917

1918
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1919 1920 1921
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1922
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1923 1924 1925 1926 1927 1928
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1929
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1930
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1931 1932 1933 1934 1935 1936 1937
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1938
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1939 1940 1941
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1942
				    struct mlx5e_params *params,
1943 1944
				    struct mlx5e_cq_param *param)
{
1945
	struct mlx5_core_dev *mdev = priv->mdev;
1946
	void *cqc = param->cqc;
1947
	u8 log_cq_size;
1948

1949
	switch (params->rq_wq_type) {
1950
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1951 1952
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
1953 1954
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1955
		log_cq_size = params->log_rq_mtu_frames;
1956 1957 1958
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1959
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1960 1961 1962
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1963 1964

	mlx5e_build_common_cq_param(priv, param);
1965
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1966 1967 1968
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1969
				    struct mlx5e_params *params,
1970 1971 1972 1973
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1974
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1975 1976

	mlx5e_build_common_cq_param(priv, param);
1977
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
1978 1979
}

T
Tariq Toukan 已提交
1980
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1981 1982
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1983 1984 1985 1986 1987 1988
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1989

1990
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
1991 1992 1993
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
1994 1995
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
1996 1997 1998 1999 2000 2001 2002
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2003
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2004 2005
}

2006
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2007
				    struct mlx5e_params *params,
2008 2009 2010 2011 2012 2013
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2014
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2015 2016
}

2017 2018 2019
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2020
{
2021
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2022

2023 2024 2025 2026 2027 2028 2029
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2030 2031
}

2032 2033
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2034
{
2035
	struct mlx5e_channel_param *cparam;
2036
	int err = -ENOMEM;
2037 2038
	int i;

2039
	chs->num = chs->params.num_channels;
2040

2041
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2042
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2043 2044
	if (!chs->c || !cparam)
		goto err_free;
2045

2046
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2047
	for (i = 0; i < chs->num; i++) {
2048
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2049 2050 2051 2052
		if (err)
			goto err_close_channels;
	}

2053
	kfree(cparam);
2054 2055 2056 2057
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2058
		mlx5e_close_channel(chs->c[i]);
2059

2060
err_free:
2061
	kfree(chs->c);
2062
	kfree(cparam);
2063
	chs->num = 0;
2064 2065 2066
	return err;
}

2067
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2068 2069 2070
{
	int i;

2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2097
void mlx5e_close_channels(struct mlx5e_channels *chs)
2098 2099
{
	int i;
2100

2101 2102
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2103

2104 2105
	kfree(chs->c);
	chs->num = 0;
2106 2107
}

2108 2109
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2110 2111 2112 2113 2114
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2115
	u32 *in;
2116
	int i;
2117 2118

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2119
	in = kvzalloc(inlen, GFP_KERNEL);
2120 2121 2122 2123 2124 2125 2126 2127
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2128 2129
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2130

2131 2132 2133
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2134 2135

	kvfree(in);
T
Tariq Toukan 已提交
2136 2137 2138
	return err;
}

2139
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2140
{
2141 2142
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2143 2144
}

2145
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2146 2147
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2148
	int err;
2149

2150 2151 2152 2153
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2154 2155
}

2156
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2157
{
2158
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2159 2160 2161
	int err;
	int ix;

2162
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2163
		rqt = &priv->direct_tir[ix].rqt;
2164
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2165 2166 2167 2168 2169 2170 2171
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2172
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2173
	for (ix--; ix >= 0; ix--)
2174
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2175

2176 2177 2178
	return err;
}

2179 2180 2181 2182 2183 2184 2185 2186
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2187 2188 2189 2190 2191 2192 2193
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2194
int mlx5e_bits_invert(unsigned long a, int size)
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2219
			ix = priv->channels.params.indirection_rqt[ix];
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2230 2231 2232 2233
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2234
	u32 *in;
2235 2236 2237
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2238
	in = kvzalloc(inlen, GFP_KERNEL);
2239 2240 2241 2242 2243 2244 2245
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2246
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2247
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2248 2249 2250 2251 2252

	kvfree(in);
	return err;
}

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2267
{
T
Tariq Toukan 已提交
2268 2269 2270
	u32 rqtn;
	int ix;

2271
	if (priv->indir_rqt.enabled) {
2272
		/* RSS RQ table */
2273
		rqtn = priv->indir_rqt.rqtn;
2274
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2275 2276
	}

2277 2278 2279
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2280 2281 2282
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2283 2284 2285
		};

		/* Direct RQ Tables */
2286 2287
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2288

2289
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2290
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2291
	}
2292 2293
}

2294 2295 2296 2297 2298
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2299 2300 2301 2302 2303 2304
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2305 2306 2307 2308 2309 2310 2311 2312 2313
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2314 2315 2316
		{
			.rqn = priv->drop_rq.rqn,
		},
2317 2318 2319 2320 2321
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2322
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2323
{
2324
	if (!params->lro_en)
2325 2326 2327 2328 2329 2330 2331 2332
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2333 2334
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2335 2336
}

2337 2338
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2339
				    void *tirc, bool inner)
2340
{
2341 2342
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2356 2357
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2358 2359 2360 2361 2362 2363
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2364
		memcpy(rss_key, params->toeplitz_hash_key, len);
2365
	}
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2448 2449
}

T
Tariq Toukan 已提交
2450
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2451 2452 2453 2454 2455 2456 2457
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2458
	int tt;
T
Tariq Toukan 已提交
2459
	int ix;
2460 2461

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2462
	in = kvzalloc(inlen, GFP_KERNEL);
2463 2464 2465 2466 2467 2468
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2469
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2470

T
Tariq Toukan 已提交
2471
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2472
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2473
					   inlen);
T
Tariq Toukan 已提交
2474
		if (err)
T
Tariq Toukan 已提交
2475
			goto free_in;
T
Tariq Toukan 已提交
2476
	}
2477

2478
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2479 2480 2481 2482 2483 2484 2485
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2486 2487 2488 2489 2490
	kvfree(in);

	return err;
}

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2506 2507
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2508
{
2509
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2510 2511
	int err;

2512
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2513 2514 2515
	if (err)
		return err;

2516 2517 2518 2519
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2520

2521 2522
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2523 2524 2525
{
	u16 hw_mtu = 0;
	int err;
2526

2527 2528 2529 2530
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2531
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2532 2533
}

2534
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2535
{
2536
	struct mlx5e_params *params = &priv->channels.params;
2537
	struct net_device *netdev = priv->netdev;
2538
	struct mlx5_core_dev *mdev = priv->mdev;
2539 2540 2541
	u16 mtu;
	int err;

2542
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2543 2544
	if (err)
		return err;
2545

2546 2547
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2548
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2549
			    __func__, mtu, params->sw_mtu);
2550

2551
	params->sw_mtu = mtu;
2552 2553 2554
	return 0;
}

2555 2556 2557
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2558 2559
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2560 2561 2562 2563 2564 2565 2566 2567 2568
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2569 2570 2571
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2572
	for (tc = 0; tc < ntc; tc++)
2573
		netdev_set_tc_queue(netdev, tc, nch, 0);
2574 2575
}

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2595
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2596
{
2597 2598 2599 2600
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2601 2602
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2603

2604 2605 2606
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2607

2608
	if (MLX5_VPORT_MANAGER(priv->mdev))
2609 2610
		mlx5e_add_sqs_fwd_rules(priv);

2611
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2612
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2613 2614
}

2615
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2616
{
2617 2618
	mlx5e_redirect_rqts_to_drop(priv);

2619
	if (MLX5_VPORT_MANAGER(priv->mdev))
2620 2621
		mlx5e_remove_sqs_fwd_rules(priv);

2622 2623 2624 2625 2626 2627 2628 2629
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2630
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2631 2632
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2633 2634 2635
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2636
	int carrier_ok;
2637 2638
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2639
	carrier_ok = netif_carrier_ok(netdev);
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2650 2651 2652 2653
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2654 2655 2656
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2657 2658 2659
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2660 2661
}

2662
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2663 2664 2665 2666 2667
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2668 2669 2670 2671 2672 2673 2674
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2675
	err = mlx5e_open_channels(priv, &priv->channels);
2676
	if (err)
2677
		goto err_clear_state_opened_flag;
2678

2679
	mlx5e_refresh_tirs(priv, false);
2680
	mlx5e_activate_priv_channels(priv);
2681 2682
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2683

2684 2685
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2686

2687
	return 0;
2688 2689 2690 2691

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2692 2693
}

2694
int mlx5e_open(struct net_device *netdev)
2695 2696 2697 2698 2699 2700
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2701 2702
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2703 2704
	mutex_unlock(&priv->state_lock);

2705 2706 2707
	if (mlx5e_vxlan_allowed(priv->mdev))
		udp_tunnel_get_rx_info(netdev);

2708 2709 2710 2711 2712 2713 2714
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2715 2716 2717 2718 2719 2720
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2721 2722 2723
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2724 2725
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2726 2727 2728 2729

	return 0;
}

2730
int mlx5e_close(struct net_device *netdev)
2731 2732 2733 2734
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2735 2736 2737
	if (!netif_device_present(netdev))
		return -ENODEV;

2738
	mutex_lock(&priv->state_lock);
2739
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2740 2741 2742 2743 2744 2745
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2746
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2747 2748
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2761 2762 2763
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2764
	rq->mdev = mdev;
2765 2766 2767 2768

	return 0;
}

2769
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2770 2771
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2772
{
2773 2774 2775
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

2776
	return mlx5e_alloc_cq_common(mdev, param, cq);
2777 2778
}

2779
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
2780
			      struct mlx5e_rq *drop_rq)
2781
{
2782
	struct mlx5_core_dev *mdev = priv->mdev;
2783 2784 2785
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2786 2787
	int err;

2788
	mlx5e_build_drop_rq_param(priv, &rq_param);
2789

2790
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2791 2792 2793
	if (err)
		return err;

2794
	err = mlx5e_create_cq(cq, &cq_param);
2795
	if (err)
2796
		goto err_free_cq;
2797

2798
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2799
	if (err)
2800
		goto err_destroy_cq;
2801

2802
	err = mlx5e_create_rq(drop_rq, &rq_param);
2803
	if (err)
2804
		goto err_free_rq;
2805

2806 2807 2808 2809
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

2810 2811
	return 0;

2812
err_free_rq:
2813
	mlx5e_free_rq(drop_rq);
2814 2815

err_destroy_cq:
2816
	mlx5e_destroy_cq(cq);
2817

2818
err_free_cq:
2819
	mlx5e_free_cq(cq);
2820

2821 2822 2823
	return err;
}

2824
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2825
{
2826 2827 2828 2829
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2830 2831
}

2832 2833
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2834
{
2835
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2836 2837
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2838
	MLX5_SET(tisc, tisc, prio, tc << 1);
2839
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2840
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2841 2842 2843 2844

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2845
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2846 2847
}

2848
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2849
{
2850
	mlx5_core_destroy_tis(mdev, tisn);
2851 2852
}

2853
int mlx5e_create_tises(struct mlx5e_priv *priv)
2854 2855 2856 2857
{
	int err;
	int tc;

2858
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2859
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2860 2861 2862 2863 2864 2865 2866 2867
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2868
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2869 2870 2871 2872

	return err;
}

2873
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2874 2875 2876
{
	int tc;

2877
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2878
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2879 2880
}

2881 2882 2883
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2884
{
2885
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2886

2887
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2888

A
Achiad Shochat 已提交
2889
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2890
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2891
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2892 2893
}

2894
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2895
{
2896
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2897

2898
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2899 2900 2901 2902 2903 2904

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2905
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2906
{
2907
	struct mlx5e_tir *tir;
2908 2909
	void *tirc;
	int inlen;
2910
	int i = 0;
2911
	int err;
T
Tariq Toukan 已提交
2912 2913
	u32 *in;
	int tt;
2914 2915

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2916
	in = kvzalloc(inlen, GFP_KERNEL);
2917 2918 2919
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2920 2921
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2922
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2923
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2924
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2925
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2926 2927 2928 2929
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2930 2931
	}

2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2948 2949 2950 2951
	kvfree(in);

	return 0;

2952 2953 2954 2955
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2956 2957 2958 2959 2960 2961 2962 2963
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2964
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2975
	in = kvzalloc(inlen, GFP_KERNEL);
2976 2977 2978
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2979 2980
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2981
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2982
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2983
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2984
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2985 2986 2987 2988 2989 2990
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2991 2992
	return 0;

T
Tariq Toukan 已提交
2993
err_destroy_ch_tirs:
2994
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
2995
	for (ix--; ix >= 0; ix--)
2996
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2997 2998

	kvfree(in);
2999 3000 3001 3002

	return err;
}

3003
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3004 3005 3006
{
	int i;

T
Tariq Toukan 已提交
3007
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3008
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3009 3010 3011 3012 3013 3014

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3015 3016
}

3017
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3018 3019 3020 3021 3022 3023 3024 3025
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3040
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3041 3042 3043 3044
{
	int err = 0;
	int i;

3045 3046
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3047 3048 3049 3050 3051 3052 3053
		if (err)
			return err;
	}

	return 0;
}

3054 3055
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3056 3057
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3058
	struct mlx5e_channels new_channels = {};
3059
	u8 tc = mqprio->num_tc;
3060 3061
	int err = 0;

3062 3063
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3064 3065 3066 3067 3068
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3069 3070
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3071

S
Saeed Mahameed 已提交
3072
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3073 3074 3075
		priv->channels.params = new_channels.params;
		goto out;
	}
3076

S
Saeed Mahameed 已提交
3077 3078 3079
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3080

3081
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3082
out:
3083 3084 3085 3086
	mutex_unlock(&priv->state_lock);
	return err;
}

3087
#ifdef CONFIG_MLX5_ESWITCH
3088
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3089
				     struct tc_cls_flower_offload *cls_flower)
3090
{
3091 3092
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3093
		return mlx5e_configure_flower(priv, cls_flower);
3094 3095 3096 3097 3098
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3099
		return -EOPNOTSUPP;
3100 3101
	}
}
3102 3103 3104 3105 3106 3107

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

3108
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3109 3110
		return -EOPNOTSUPP;

3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3139
#endif
3140

3141 3142
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3143
{
3144
	switch (type) {
3145
#ifdef CONFIG_MLX5_ESWITCH
3146 3147
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3148
#endif
3149
	case TC_SETUP_QDISC_MQPRIO:
3150
		return mlx5e_setup_tc_mqprio(dev, type_data);
3151 3152 3153
	default:
		return -EOPNOTSUPP;
	}
3154 3155
}

3156
static void
3157 3158 3159
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3160
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3161
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3162
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3163

3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3176 3177 3178 3179

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3180 3181 3182
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3183
	stats->rx_crc_errors =
3184 3185 3186
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3187 3188 3189 3190 3191 3192 3193
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3194 3195
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3196 3197 3198 3199 3200 3201
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3202
	queue_work(priv->wq, &priv->set_rx_mode_work);
3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3217
	queue_work(priv->wq, &priv->set_rx_mode_work);
3218 3219 3220 3221

	return 0;
}

3222
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3223 3224
	do {						\
		if (enable)				\
3225
			*features |= feature;		\
3226
		else					\
3227
			*features &= ~feature;		\
3228 3229 3230 3231 3232
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3233 3234
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3235
	struct mlx5_core_dev *mdev = priv->mdev;
3236
	struct mlx5e_channels new_channels = {};
3237
	struct mlx5e_params *old_params;
3238 3239
	int err = 0;
	bool reset;
3240 3241 3242

	mutex_lock(&priv->state_lock);

3243 3244
	old_params = &priv->channels.params;
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3245

3246
	new_channels.params = *old_params;
3247 3248
	new_channels.params.lro_en = enable;

3249 3250 3251 3252 3253 3254
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3255
	if (!reset) {
3256
		*old_params = new_channels.params;
3257 3258
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3259
	}
3260

3261 3262 3263
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3264

3265 3266
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3267
	mutex_unlock(&priv->state_lock);
3268 3269 3270
	return err;
}

3271
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3272 3273 3274 3275
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3276
		mlx5e_enable_cvlan_filter(priv);
3277
	else
3278
		mlx5e_disable_cvlan_filter(priv);
3279 3280 3281 3282 3283 3284 3285

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3286

3287
	if (!enable && mlx5e_tc_num_filters(priv)) {
3288 3289 3290 3291 3292
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3293 3294 3295
	return 0;
}

3296 3297 3298 3299 3300 3301 3302 3303
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3321 3322 3323
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3324
	int err = 0;
3325 3326 3327

	mutex_lock(&priv->state_lock);

3328
	priv->channels.params.vlan_strip_disable = !enable;
3329 3330 3331 3332
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3333
	if (err)
3334
		priv->channels.params.vlan_strip_disable = enable;
3335

3336
unlock:
3337 3338 3339 3340 3341
	mutex_unlock(&priv->state_lock);

	return err;
}

3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3357
static int mlx5e_handle_feature(struct net_device *netdev,
3358
				netdev_features_t *features,
3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3372 3373
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3374 3375 3376
		return err;
	}

3377
	MLX5E_SET_FEATURE(features, feature, enable);
3378 3379 3380 3381 3382 3383
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3384
	netdev_features_t oper_features = netdev->features;
3385 3386 3387 3388
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3389

3390 3391
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3392
				    set_feature_cvlan_filter);
3393 3394 3395 3396
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3397
#ifdef CONFIG_RFS_ACCEL
3398
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3399
#endif
3400

3401 3402 3403 3404 3405 3406
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3407 3408
}

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3428 3429 3430
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3431
	struct mlx5e_channels new_channels = {};
3432
	struct mlx5e_params *params;
3433
	int err = 0;
3434
	bool reset;
3435 3436

	mutex_lock(&priv->state_lock);
3437

3438
	params = &priv->channels.params;
3439

3440
	reset = !params->lro_en;
3441
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3442

3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

	if (params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3453
	if (!reset) {
3454
		params->sw_mtu = new_mtu;
3455
		mlx5e_set_dev_port_mtu(priv);
3456
		netdev->mtu = params->sw_mtu;
3457 3458
		goto out;
	}
3459

3460
	err = mlx5e_open_channels(priv, &new_channels);
3461
	if (err)
3462 3463 3464
		goto out;

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3465
	netdev->mtu = new_channels.params.sw_mtu;
3466

3467 3468
out:
	mutex_unlock(&priv->state_lock);
3469 3470 3471
	return err;
}

3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3546 3547
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3548 3549
	struct mlx5e_priv *priv = netdev_priv(dev);

3550 3551
	switch (cmd) {
	case SIOCSHWTSTAMP:
3552
		return mlx5e_hwstamp_set(priv, ifr);
3553
	case SIOCGHWTSTAMP:
3554
		return mlx5e_hwstamp_get(priv, ifr);
3555 3556 3557 3558 3559
	default:
		return -EOPNOTSUPP;
	}
}

3560
#ifdef CONFIG_MLX5_ESWITCH
3561 3562 3563 3564 3565 3566 3567 3568
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3569 3570
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3571 3572 3573 3574
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3575 3576 3577
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3578 3579 3580 3581
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3582 3583 3584 3585 3586 3587 3588 3589
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3590 3591 3592 3593 3594 3595 3596
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3597 3598 3599 3600 3601 3602 3603 3604

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3605
					   max_tx_rate, min_tx_rate);
3606 3607
}

3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3663
#endif
3664

3665 3666
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3667 3668 3669
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3670 3671 3672
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3673 3674 3675
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3676
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3677 3678
}

3679 3680
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3681 3682 3683
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3684 3685 3686
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3687 3688 3689
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3690
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3691 3692
}

3693 3694 3695
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3696
{
3697
	unsigned int offset = 0;
3698
	struct udphdr *udph;
3699 3700
	u8 proto;
	u16 port;
3701 3702 3703 3704 3705 3706

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3707
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3708 3709 3710 3711 3712
		break;
	default:
		goto out;
	}

3713 3714 3715 3716
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3717 3718 3719
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3720 3721 3722 3723
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3739 3740 3741 3742 3743
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3744 3745 3746
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3747
		return mlx5e_tunnel_features_check(priv, skb, features);
3748 3749 3750 3751

	return features;
}

3752 3753 3754
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
3755
	struct mlx5_eq *eq = sq->cq.mcq.eq;
3756 3757 3758
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
3759
		   eq->eqn, eq->cons_index, eq->irqn);
3760 3761 3762 3763 3764 3765

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
3766
	sq->channel->stats.eq_rearm++;
3767 3768 3769
	return true;
}

3770
static void mlx5e_tx_timeout_work(struct work_struct *work)
3771
{
3772 3773 3774
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
3775
	bool reopen_channels = false;
3776
	int i, err;
3777

3778 3779 3780 3781 3782
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
3783

3784
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3785
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
3786
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3787

3788
		if (!netif_xmit_stopped(dev_queue))
3789
			continue;
3790 3791 3792

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
3793 3794
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
3795

3796 3797 3798 3799 3800 3801 3802
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
3803 3804
	}

3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
3826 3827
}

3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3844 3845 3846 3847 3848 3849
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3850 3851
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3852
	reset = (!priv->channels.params.xdp_prog || !prog);
3853 3854 3855

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3856 3857 3858 3859
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3860
		prog = bpf_prog_add(prog, priv->channels.num);
3861 3862 3863 3864 3865
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3866

3867 3868 3869
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3870
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3871 3872 3873 3874
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3875
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
3876 3877 3878 3879 3880 3881 3882 3883 3884 3885

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3886 3887
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3888

3889
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3890 3891 3892 3893 3894
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3895
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3908
static u32 mlx5e_xdp_query(struct net_device *dev)
3909 3910
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3911 3912
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3913

3914 3915 3916 3917 3918 3919 3920
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3921 3922
}

3923
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3924 3925 3926 3927 3928
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3929 3930
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3931 3932 3933 3934 3935 3936
		return 0;
	default:
		return -EINVAL;
	}
}

3937 3938 3939 3940 3941 3942 3943
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3944 3945
	struct mlx5e_channels *chs = &priv->channels;

3946 3947
	int i;

3948 3949
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3950 3951 3952
}
#endif

3953
static const struct net_device_ops mlx5e_netdev_ops = {
3954 3955 3956
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3957
	.ndo_setup_tc            = mlx5e_setup_tc,
3958
	.ndo_select_queue        = mlx5e_select_queue,
3959 3960 3961
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3962 3963
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3964
	.ndo_set_features        = mlx5e_set_features,
3965
	.ndo_fix_features        = mlx5e_fix_features,
3966 3967
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3968
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3969 3970 3971
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3972 3973 3974
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3975
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3976
	.ndo_bpf		 = mlx5e_xdp,
3977 3978 3979
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3980
#ifdef CONFIG_MLX5_ESWITCH
3981
	/* SRIOV E-Switch NDOs */
3982 3983
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3984
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3985
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3986
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3987 3988 3989
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3990 3991
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3992
#endif
3993 3994 3995 3996 3997
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3998
		return -EOPNOTSUPP;
3999 4000 4001 4002 4003
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4004 4005 4006 4007
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4008 4009
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4010
		return -EOPNOTSUPP;
4011
	}
4012 4013
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4014
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4015
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4016

4017 4018 4019
	return 0;
}

4020
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4021 4022 4023 4024 4025 4026 4027 4028
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

4059
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4060
{
4061 4062
	u32 link_speed = 0;
	u32 pci_bw = 0;
4063

4064 4065 4066 4067 4068 4069 4070 4071 4072
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4073 4074
}

4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4093 4094
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4095
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
4096 4097 4098 4099

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
4100
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
4101 4102 4103 4104

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
4105

4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
	if (params->rx_dim_enabled) {
		switch (cq_period_mode) {
		case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE);
			break;
		case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
		default:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE);
		}
	}
4118

4119
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4120 4121
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4122 4123
}

4124
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4136 4137
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4138
			    u16 max_channels, u16 mtu)
4139
{
4140
	u8 cq_period_mode = 0;
4141

4142 4143
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4144 4145
	params->num_channels = max_channels;
	params->num_tc       = 1;
4146

4147 4148
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4149 4150
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4151

4152
	/* set CQE compression */
4153
	params->rx_cqe_compress_def = false;
4154
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4155
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4156
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4157

4158 4159 4160
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4161 4162 4163
	if (mlx5e_striding_rq_possible(mdev, params))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ,
				!slow_pci_heuristic(mdev));
4164 4165
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4166

4167
	/* HW LRO */
4168

4169
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4170
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4171 4172
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4173
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4174

4175 4176 4177 4178
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4179
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4180
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
4181
	mlx5e_set_tx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
4182

4183
	/* TX inline */
4184
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4185

4186 4187 4188
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4189
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4190 4191
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4192

4193 4194 4195 4196 4197 4198
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4199

4200 4201 4202 4203
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4204
	priv->msglevel    = MLX5E_MSG_LEVEL;
4205

4206 4207
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4208

4209 4210 4211 4212
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4213
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4214
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4215 4216

	mlx5e_timestamp_init(priv);
4217 4218 4219 4220 4221 4222
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4223
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4224 4225 4226 4227 4228
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4229 4230
}

4231
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4232 4233 4234
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4235
#endif
4236

4237
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4238 4239 4240
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4241 4242
	bool fcs_supported;
	bool fcs_enabled;
4243 4244 4245

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4246 4247
	netdev->netdev_ops = &mlx5e_netdev_ops;

4248
#ifdef CONFIG_MLX5_CORE_EN_DCB
4249 4250
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4251
#endif
4252

4253 4254 4255 4256
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4257
	netdev->vlan_features    |= NETIF_F_SG;
4258 4259 4260 4261 4262 4263 4264 4265
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4266 4267 4268
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4269 4270 4271 4272
	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4273
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4274 4275
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4276
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4277

4278 4279
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4280
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4281
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4282 4283
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4284 4285 4286 4287 4288 4289 4290 4291
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4292
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4293 4294
	}

4295 4296 4297 4298 4299 4300 4301 4302 4303
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4304 4305 4306 4307 4308
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4309 4310 4311
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4312
	netdev->features          = netdev->hw_features;
4313
	if (!priv->channels.params.lro_en)
4314 4315
		netdev->features  &= ~NETIF_F_LRO;

4316 4317 4318
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4319 4320 4321
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4322 4323 4324 4325
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4326 4327 4328 4329 4330 4331
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4332

4333
	netdev->features         |= NETIF_F_HIGHDMA;
4334
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4335 4336 4337 4338

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4339

4340
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4341
	if (MLX5_VPORT_MANAGER(mdev))
4342 4343
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4344 4345

	mlx5e_ipsec_build_netdev(priv);
4346 4347
}

4348
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4349 4350 4351 4352 4353 4354 4355 4356 4357
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4358 4359 4360 4361 4362 4363

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4364 4365
}

4366
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4367
{
4368 4369
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4370

4371 4372
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4373 4374
}

4375 4376
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4377 4378
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4379 4380
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4381
	int err;
4382

4383
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4384 4385 4386
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4387 4388 4389 4390 4391 4392
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4393
	mlx5e_ipsec_cleanup(priv);
4394 4395 4396 4397 4398 4399 4400 4401
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4402 4403
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4404 4405 4406
		return err;

	err = mlx5e_create_direct_rqts(priv);
4407
	if (err)
4408 4409 4410
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4411
	if (err)
4412 4413 4414
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4415
	if (err)
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4437
	mlx5e_destroy_direct_rqts(priv);
4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4449
	mlx5e_destroy_direct_rqts(priv);
4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4464
	mlx5e_dcbnl_initialize(priv);
4465 4466 4467 4468 4469 4470 4471 4472
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4473 4474 4475 4476
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4477 4478 4479 4480
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4481 4482 4483
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4484
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4485
	mlx5e_set_dev_port_mtu(priv);
4486

4487 4488
	mlx5_lag_add(mdev, netdev);

4489
	mlx5e_enable_async_events(priv);
4490

4491
	if (MLX5_VPORT_MANAGER(priv->mdev))
4492
		mlx5e_register_vport_reps(priv);
4493

4494 4495
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4496 4497 4498
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4499 4500

	queue_work(priv->wq, &priv->set_rx_mode_work);
4501 4502 4503 4504 4505 4506

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4507 4508 4509 4510
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4511 4512
	struct mlx5_core_dev *mdev = priv->mdev;

4513 4514 4515 4516 4517
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4518 4519 4520 4521 4522 4523
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4524
	queue_work(priv->wq, &priv->set_rx_mode_work);
4525

4526
	if (MLX5_VPORT_MANAGER(priv->mdev))
4527 4528
		mlx5e_unregister_vport_reps(priv);

4529
	mlx5e_disable_async_events(priv);
4530
	mlx5_lag_remove(mdev);
4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4542
	.update_stats	   = mlx5e_update_ndo_stats,
4543
	.max_nch	   = mlx5e_get_max_num_channels,
4544
	.update_carrier	   = mlx5e_update_carrier,
4545 4546
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4547 4548 4549
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4550 4551
/* mlx5e generic netdev management API (move to en_common.c) */

4552 4553 4554
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4555
{
4556
	int nch = profile->max_nch(mdev);
4557 4558 4559
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4560
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4561
				    nch * profile->max_tc,
4562
				    nch);
4563 4564 4565 4566 4567
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4568 4569 4570 4571
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4572
	profile->init(mdev, netdev, profile, ppriv);
4573 4574 4575 4576 4577

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4578 4579
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4580 4581 4582 4583 4584
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4585 4586
	if (profile->cleanup)
		profile->cleanup(priv);
4587 4588 4589 4590 4591
	free_netdev(netdev);

	return NULL;
}

4592
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4593
{
4594
	struct mlx5_core_dev *mdev = priv->mdev;
4595 4596 4597 4598 4599
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4600

4601 4602
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4603
		goto out;
4604

4605 4606 4607
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4608 4609
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4610
		goto err_destroy_q_counters;
4611 4612
	}

4613 4614
	err = profile->init_rx(priv);
	if (err)
4615 4616
		goto err_close_drop_rq;

4617 4618
	if (profile->enable)
		profile->enable(priv);
4619

4620
	return 0;
4621 4622

err_close_drop_rq:
4623
	mlx5e_close_drop_rq(&priv->drop_rq);
4624

4625 4626
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4627
	profile->cleanup_tx(priv);
4628

4629 4630
out:
	return err;
4631 4632
}

4633
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4634 4635 4636 4637 4638
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4639 4640 4641 4642
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4643
	profile->cleanup_rx(priv);
4644
	mlx5e_close_drop_rq(&priv->drop_rq);
4645
	mlx5e_destroy_q_counters(priv);
4646 4647 4648 4649
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4677
	err = mlx5e_attach_netdev(priv);
4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4694
	mlx5e_detach_netdev(priv);
4695 4696 4697
	mlx5e_destroy_mdev_resources(mdev);
}

4698 4699
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4700 4701
	struct net_device *netdev;
	void *rpriv = NULL;
4702 4703
	void *priv;
	int err;
4704

4705 4706
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4707 4708
		return NULL;

4709
#ifdef CONFIG_MLX5_ESWITCH
4710
	if (MLX5_VPORT_MANAGER(mdev)) {
4711
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4712
		if (!rpriv) {
4713
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4714 4715 4716
			return NULL;
		}
	}
4717
#endif
4718

4719
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4720 4721
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4722
		goto err_free_rpriv;
4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4737
	}
4738

4739 4740 4741
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4742 4743 4744 4745 4746
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4747
	mlx5e_destroy_netdev(priv);
4748
err_free_rpriv:
4749
	kfree(rpriv);
4750
	return NULL;
4751 4752 4753 4754 4755
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4756
	void *ppriv = priv->ppriv;
4757

4758 4759 4760
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4761
	unregister_netdev(priv->netdev);
4762
	mlx5e_detach(mdev, vpriv);
4763
	mlx5e_destroy_netdev(priv);
4764
	kfree(ppriv);
4765 4766
}

4767 4768 4769 4770 4771 4772 4773 4774
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4775 4776
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4777 4778
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4779 4780 4781 4782 4783 4784 4785
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4786
	mlx5e_ipsec_build_inverse_table();
4787
	mlx5e_build_ptys2ethtool_map();
4788 4789 4790 4791 4792 4793 4794
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}