en_main.c 117.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
75 76 77 78 79 80
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

81 82 83 84 85 86 87 88 89 90 91 92 93 94
u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

95 96 97 98 99 100 101 102 103 104 105 106 107
static u16 mlx5e_get_rq_headroom(struct mlx5e_params *params)
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;

	linear_rq_headroom += NET_IP_ALIGN;

	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST)
		return linear_rq_headroom;

	return 0;
}

108
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
109
			       struct mlx5e_params *params)
110
{
111 112
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
113
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
114
		params->log_rq_size = is_kdump_kernel() ?
115 116
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
117 118
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
119
		params->log_rq_size = is_kdump_kernel() ?
120 121
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
122 123

		/* Extra room needed for build_skb */
124
		params->lro_wqe_sz -= mlx5e_get_rq_headroom(params) +
125
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
126 127
	}

128 129 130
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
131
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
132
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
133 134
}

135 136 137 138 139 140
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
		!params->xdp_prog && !MLX5_IPSEC_DEV(mdev);
}
141

142
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
143
{
144 145
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
146 147
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		MLX5_WQ_TYPE_LINKED_LIST;
148 149
}

150 151 152 153 154 155
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
156 157
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
158

159 160
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
161
		netif_carrier_on(priv->netdev);
162 163
	} else {
		netdev_info(priv->netdev, "Link down\n");
164
		netif_carrier_off(priv->netdev);
165
	}
166 167 168 169 170 171 172 173 174
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
175 176
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
177 178 179
	mutex_unlock(&priv->state_lock);
}

180
void mlx5e_update_stats(struct mlx5e_priv *priv)
181
{
182
	int i;
183

184 185 186
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
187 188
}

189 190
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
191 192 193 194 195 196
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
197 198
}

199
void mlx5e_update_stats_work(struct work_struct *work)
200 201 202 203 204 205
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
206
		priv->profile->update_stats(priv);
207 208
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
209 210 211 212
	}
	mutex_unlock(&priv->state_lock);
}

213 214
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
215
{
216 217
	struct mlx5e_priv *priv = vpriv;

218
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
219 220
		return;

221 222 223
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
224
		queue_work(priv->wq, &priv->update_carrier_work);
225 226 227 228 229 230 231 232
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
233
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
234 235 236 237
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
238
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
239
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
240 241
}

242 243 244 245 246 247 248 249 250 251
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
252 253 254 255
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
256 257 258 259
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
260
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
261 262 263 264 265 266 267 268 269
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
270
	ucseg->xlt_octowords =
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

288
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
289
				      GFP_KERNEL, cpu_to_node(c->cpu));
290
	if (!rq->mpwqe.info)
291 292 293
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
294 295
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
					cpu_to_node(c->cpu));
296
	if (unlikely(!rq->mpwqe.mtt_no_align))
297 298 299
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
300
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
301

302
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
303 304 305 306 307 308 309 310 311 312 313 314 315
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
316
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
317 318 319 320

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
321
	kfree(rq->mpwqe.mtt_no_align);
322
err_free_wqe_info:
323
	kfree(rq->mpwqe.info);
324 325 326 327 328 329 330 331 332 333 334 335

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
336
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
337 338 339 340

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
341 342
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
343 344
}

345
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
346 347
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
348 349 350 351 352 353
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
354 355 356
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

357
	in = kvzalloc(inlen, GFP_KERNEL);
358 359 360 361 362 363 364 365 366 367 368 369 370
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
371
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
372 373
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
374
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
375

T
Tariq Toukan 已提交
376
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
377 378 379 380 381

	kvfree(in);
	return err;
}

382
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
383
{
384
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
385

386
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
387 388
}

389
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
390 391
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
392
			  struct mlx5e_rq *rq)
393
{
394
	struct mlx5_core_dev *mdev = c->mdev;
395
	void *rqc = rqp->rqc;
396
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
397
	u32 byte_count;
398
	int npages;
399 400 401 402
	int wq_sz;
	int err;
	int i;

403
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
404

405
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
406 407 408 409 410 411 412 413
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

414
	rq->wq_type = params->rq_wq_type;
415 416
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
417
	rq->tstamp  = c->tstamp;
418
	rq->clock   = &mdev->clock;
419 420
	rq->channel = c;
	rq->ix      = c->ix;
421
	rq->mdev    = mdev;
422

423
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
424 425 426 427 428
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
429

430 431
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
432 433
		goto err_rq_wq_destroy;

434
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
435
	rq->buff.headroom = mlx5e_get_rq_headroom(params);
436

437
	switch (rq->wq_type) {
438
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
439

440
		rq->post_wqes = mlx5e_post_rx_mpwqes;
441
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
442

443
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
444 445 446 447 448 449 450
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
451 452 453 454 455 456
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

457 458
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
459

460
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
461

462
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
463 464
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
465 466 467 468 469
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
470 471
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
472 473
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
474
				     GFP_KERNEL, cpu_to_node(c->cpu));
475
		if (!rq->wqe.frag_info) {
476 477 478
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
479
		rq->post_wqes = mlx5e_post_rx_wqes;
480
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
481

482 483 484 485 486 487
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
488
		if (!rq->handle_rx_cqe) {
489
			kfree(rq->wqe.frag_info);
490 491 492 493 494
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

495
		byte_count = params->lro_en  ?
496
				params->lro_wqe_sz :
497
				MLX5E_SW2HW_MTU(c->priv, c->netdev->mtu);
498 499
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
500
			byte_count += MLX5E_METADATA_ETHER_LEN;
501
#endif
502
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
503 504

		/* calc the required page order */
505
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
506
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
507 508
		rq->buff.page_order = order_base_2(npages);

509
		byte_count |= MLX5_HW_START_PADDING;
510
		rq->mkey_be = c->mkey_be;
511
	}
512 513 514 515

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

516 517 518 519 520 521
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
			u64 dma_offset = (u64)mlx5e_get_wqe_mtt_offset(rq, i) << PAGE_SHIFT;

			wqe->data.addr = cpu_to_be64(dma_offset);
		}

522
		wqe->data.byte_count = cpu_to_be32(byte_count);
523
		wqe->data.lkey = rq->mkey_be;
524 525
	}

526 527 528 529 530 531 532 533 534 535 536
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

537 538 539
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

540 541
	return 0;

T
Tariq Toukan 已提交
542 543 544
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

545
err_rq_wq_destroy:
546 547
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
548
	xdp_rxq_info_unreg(&rq->xdp_rxq);
549 550 551 552 553
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

554
static void mlx5e_free_rq(struct mlx5e_rq *rq)
555
{
556 557
	int i;

558 559 560
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

561 562
	xdp_rxq_info_unreg(&rq->xdp_rxq);

563 564
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
565
		mlx5e_rq_free_mpwqe_info(rq);
566
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
567 568
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
569
		kfree(rq->wqe.frag_info);
570 571
	}

572 573 574 575 576 577
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
578 579 580
	mlx5_wq_destroy(&rq->wq_ctrl);
}

581 582
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
583
{
584
	struct mlx5_core_dev *mdev = rq->mdev;
585 586 587 588 589 590 591 592 593

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
594
	in = kvzalloc(inlen, GFP_KERNEL);
595 596 597 598 599 600 601 602
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

603
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
604 605
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
606
						MLX5_ADAPTER_PAGE_SHIFT);
607 608 609 610 611
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

612
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
613 614 615 616 617 618

	kvfree(in);

	return err;
}

619 620
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
621
{
622
	struct mlx5_core_dev *mdev = rq->mdev;
623 624 625 626 627 628 629

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
630
	in = kvzalloc(inlen, GFP_KERNEL);
631 632 633 634 635 636 637 638
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

639
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
640 641 642 643 644 645

	kvfree(in);

	return err;
}

646 647 648 649 650 651 652 653 654 655 656 657
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
658
	in = kvzalloc(inlen, GFP_KERNEL);
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

677 678 679
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
680
	struct mlx5_core_dev *mdev = c->mdev;
681 682 683 684 685 686
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
687
	in = kvzalloc(inlen, GFP_KERNEL);
688 689 690 691 692 693
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
694 695
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
696 697 698 699 700 701 702 703 704 705
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

706
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
707
{
708
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
709 710 711 712
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
713
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
714
	struct mlx5e_channel *c = rq->channel;
715

716
	struct mlx5_wq_ll *wq = &rq->wq;
717
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
718

719
	while (time_before(jiffies, exp_time)) {
720
		if (wq->cur_sz >= min_wqes)
721 722 723 724 725
			return 0;

		msleep(20);
	}

726
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
727
		    rq->rqn, wq->cur_sz, min_wqes);
728 729 730
	return -ETIMEDOUT;
}

731 732 733 734 735 736 737
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

738
	/* UMR WQE (if in progress) is always at wq->head */
739 740
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
741
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
742

743 744 745 746 747 748 749 750
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
751 752 753 754 755 756 757 758 759 760

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
761 762
}

763
static int mlx5e_open_rq(struct mlx5e_channel *c,
764
			 struct mlx5e_params *params,
765 766 767 768 769
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

770
	err = mlx5e_alloc_rq(c, params, param, rq);
771 772 773
	if (err)
		return err;

774
	err = mlx5e_create_rq(rq, param);
775
	if (err)
776
		goto err_free_rq;
777

778
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
779
	if (err)
780
		goto err_destroy_rq;
781

782
	if (params->rx_dim_enabled)
783
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
784

785 786 787 788
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
789 790
err_free_rq:
	mlx5e_free_rq(rq);
791 792 793 794

	return err;
}

795 796 797 798 799 800 801 802 803 804 805 806 807
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
808
{
809
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
810
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
811
}
812

813 814
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
815
	cancel_work_sync(&rq->dim.work);
816
	mlx5e_destroy_rq(rq);
817 818
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
819 820
}

S
Saeed Mahameed 已提交
821
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
822
{
S
Saeed Mahameed 已提交
823
	kfree(sq->db.di);
824 825
}

S
Saeed Mahameed 已提交
826
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
827 828 829
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
830
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
831
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
832 833
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
834 835 836 837 838 839
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
840
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
841
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
842 843 844 845
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
846
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
847 848 849 850 851 852
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
853
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
854

855
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
856 857 858 859 860
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

861
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
880
{
881
	kfree(sq->db.ico_wqe);
882 883
}

S
Saeed Mahameed 已提交
884
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
885 886 887 888 889 890 891 892 893 894 895
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
896 897 898
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
899
{
S
Saeed Mahameed 已提交
900
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
901
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
902
	int err;
903

S
Saeed Mahameed 已提交
904 905 906
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
907

908
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
909 910 911 912
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
913

914
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
915 916 917 918
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
919 920

	return 0;
S
Saeed Mahameed 已提交
921 922 923 924 925

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
926 927
}

S
Saeed Mahameed 已提交
928
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
929
{
S
Saeed Mahameed 已提交
930 931
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
932 933
}

S
Saeed Mahameed 已提交
934
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
935
{
S
Saeed Mahameed 已提交
936 937
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
938 939
}

S
Saeed Mahameed 已提交
940
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
941
{
S
Saeed Mahameed 已提交
942 943 944 945 946 947 948
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
949
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
950 951
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
952
	}
S
Saeed Mahameed 已提交
953 954 955 956

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
957 958
}

959
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
960
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
961
			     int txq_ix,
962
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
963 964
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
965
{
S
Saeed Mahameed 已提交
966
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
967
	struct mlx5_core_dev *mdev = c->mdev;
968 969
	int err;

970
	sq->pdev      = c->pdev;
971
	sq->tstamp    = c->tstamp;
972
	sq->clock     = &mdev->clock;
973 974
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
975
	sq->txq_ix    = txq_ix;
976
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
977
	sq->min_inline_mode = params->tx_min_inline_mode;
978
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
979 980
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
981

982
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
983
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
984
	if (err)
985
		return err;
S
Saeed Mahameed 已提交
986
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
987

988
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
989
	if (err)
990 991
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
992
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
993 994 995 996 997 998 999 1000 1001

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1002
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1003
{
S
Saeed Mahameed 已提交
1004
	mlx5e_free_txqsq_db(sq);
1005 1006 1007
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1008 1009 1010 1011 1012 1013 1014 1015
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1016
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1017 1018 1019
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1020 1021 1022 1023 1024 1025 1026 1027
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1028
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1029
	in = kvzalloc(inlen, GFP_KERNEL);
1030 1031 1032 1033 1034 1035 1036
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1037 1038 1039
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1040 1041

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1042
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1043

1044
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1045
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1046 1047

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1048
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1049
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1050
					  MLX5_ADAPTER_PAGE_SHIFT);
1051
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1052

1053
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1054

1055
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1056 1057 1058 1059 1060 1061

	kvfree(in);

	return err;
}

1062 1063 1064 1065 1066 1067 1068
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1069
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1070
			   struct mlx5e_modify_sq_param *p)
1071 1072 1073 1074 1075 1076 1077
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1078
	in = kvzalloc(inlen, GFP_KERNEL);
1079 1080 1081 1082 1083
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1084 1085 1086
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1087
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1088
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1089
	}
1090

1091
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1092 1093 1094 1095 1096 1097

	kvfree(in);

	return err;
}

1098
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1099
{
1100
	mlx5_core_destroy_sq(mdev, sqn);
1101 1102
}

1103
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1104 1105 1106
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1107
{
1108
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1109 1110
	int err;

1111
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1112 1113 1114 1115 1116
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1117
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1118
	if (err)
1119
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1120 1121 1122 1123

	return err;
}

1124 1125 1126
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1127
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1128
			    u32 tisn,
1129
			    int txq_ix,
1130
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1131 1132 1133 1134
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1135
	u32 tx_rate;
1136 1137
	int err;

1138
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1139 1140 1141
	if (err)
		return err;

1142
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1143
	csp.tis_lst_sz      = 1;
1144 1145 1146
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1147
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1148
	if (err)
S
Saeed Mahameed 已提交
1149
		goto err_free_txqsq;
1150

1151
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1152
	if (tx_rate)
1153
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1154

1155 1156
	return 0;

S
Saeed Mahameed 已提交
1157
err_free_txqsq:
1158
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1159
	mlx5e_free_txqsq(sq);
1160 1161 1162 1163

	return err;
}

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1174 1175
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1176
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1177
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1178 1179 1180 1181 1182
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1183 1184 1185 1186 1187 1188 1189
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1190
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1191
{
1192 1193
	struct mlx5e_channel *c = sq->channel;

1194
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1195
	/* prevent netif_tx_wake_queue */
1196
	napi_synchronize(&c->napi);
1197

S
Saeed Mahameed 已提交
1198
	netif_tx_disable_queue(sq->txq);
1199

S
Saeed Mahameed 已提交
1200 1201 1202
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1203

S
Saeed Mahameed 已提交
1204
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1205 1206
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1207
	}
1208 1209 1210 1211 1212
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1213
	struct mlx5_core_dev *mdev = c->mdev;
1214

1215
	mlx5e_destroy_sq(mdev, sq->sqn);
1216 1217
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1218 1219 1220 1221
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
	sq->stats.recover++;
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1323
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1324
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1325 1326 1327 1328 1329 1330
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1331
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1332 1333 1334 1335 1336
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1337
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1338
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1339
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1359
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1360 1361 1362 1363
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1364
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1365 1366 1367 1368 1369 1370 1371 1372 1373
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1374
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1375 1376 1377 1378
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1379
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1380 1381 1382 1383
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1384
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1423
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1424 1425
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1426 1427
}

1428 1429 1430
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1431 1432 1433
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1434
	unsigned int irqn;
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1461
	cq->mdev = mdev;
1462 1463 1464 1465

	return 0;
}

1466 1467 1468 1469 1470 1471 1472
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1473 1474
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1485
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1486
{
1487
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1488 1489
}

1490
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1491
{
1492
	struct mlx5_core_dev *mdev = cq->mdev;
1493 1494 1495 1496 1497
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1498
	unsigned int irqn_not_used;
1499 1500 1501 1502
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1503
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1504
	in = kvzalloc(inlen, GFP_KERNEL);
1505 1506 1507 1508 1509 1510 1511
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1512 1513
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1514 1515 1516

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1517
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1518
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1519
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1520
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1521
					    MLX5_ADAPTER_PAGE_SHIFT);
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1536
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1537
{
1538
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1539 1540 1541
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1542
			 struct net_dim_cq_moder moder,
1543
			 struct mlx5e_cq_param *param,
1544
			 struct mlx5e_cq *cq)
1545
{
1546
	struct mlx5_core_dev *mdev = c->mdev;
1547 1548
	int err;

1549
	err = mlx5e_alloc_cq(c, param, cq);
1550 1551 1552
	if (err)
		return err;

1553
	err = mlx5e_create_cq(cq, param);
1554
	if (err)
1555
		goto err_free_cq;
1556

1557
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1558
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1559 1560
	return 0;

1561 1562
err_free_cq:
	mlx5e_free_cq(cq);
1563 1564 1565 1566 1567 1568 1569

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1570
	mlx5e_free_cq(cq);
1571 1572
}

1573 1574 1575 1576 1577
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1578
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1579
			     struct mlx5e_params *params,
1580 1581 1582 1583 1584 1585
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1586 1587
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1610
			  struct mlx5e_params *params,
1611 1612 1613 1614 1615
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1616 1617
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1618

1619 1620
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1621 1622 1623 1624 1625 1626 1627 1628
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1629
		mlx5e_close_txqsq(&c->sq[tc]);
1630 1631 1632 1633 1634 1635 1636 1637 1638

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1639
		mlx5e_close_txqsq(&c->sq[tc]);
1640 1641
}

1642
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1643
				struct mlx5e_txqsq *sq, u32 rate)
1644 1645 1646
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1647
	struct mlx5e_modify_sq_param msp = {0};
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1670 1671 1672 1673
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1674
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1692
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1719
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1720
			      struct mlx5e_params *params,
1721 1722 1723
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1724
	struct net_dim_cq_moder icocq_moder = {0, 0};
1725
	struct net_device *netdev = priv->netdev;
1726
	int cpu = mlx5e_get_cpu(priv, ix);
1727
	struct mlx5e_channel *c;
1728
	unsigned int irq;
1729
	int err;
1730
	int eqn;
1731

1732
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1733 1734 1735 1736
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1737 1738
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1739
	c->ix       = ix;
1740
	c->cpu      = cpu;
1741 1742
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1743
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1744 1745
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1746

1747 1748 1749
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1750 1751
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1752
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1753 1754 1755
	if (err)
		goto err_napi_del;

1756
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1757 1758 1759
	if (err)
		goto err_close_icosq_cq;

1760
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1761 1762 1763
	if (err)
		goto err_close_tx_cqs;

1764
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1765 1766
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1767 1768 1769
	if (err)
		goto err_close_rx_cq;

1770 1771
	napi_enable(&c->napi);

1772
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1773 1774 1775
	if (err)
		goto err_disable_napi;

1776
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1777 1778 1779
	if (err)
		goto err_close_icosq;

1780
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1781 1782
	if (err)
		goto err_close_sqs;
1783

1784
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1785
	if (err)
1786
		goto err_close_xdp_sq;
1787 1788 1789 1790

	*cp = c;

	return 0;
1791
err_close_xdp_sq:
1792
	if (c->xdp)
S
Saeed Mahameed 已提交
1793
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1794 1795 1796 1797

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1798
err_close_icosq:
S
Saeed Mahameed 已提交
1799
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1800

1801 1802
err_disable_napi:
	napi_disable(&c->napi);
1803
	if (c->xdp)
1804
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1805 1806

err_close_rx_cq:
1807 1808 1809 1810 1811
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1812 1813 1814
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1815 1816 1817 1818 1819 1820 1821
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1822 1823 1824 1825 1826 1827 1828
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1829
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1841 1842 1843
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1844
	if (c->xdp)
S
Saeed Mahameed 已提交
1845
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1846
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1847
	mlx5e_close_icosq(&c->icosq);
1848
	napi_disable(&c->napi);
1849
	if (c->xdp)
1850
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1851 1852
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1853
	mlx5e_close_cq(&c->icosq.cq);
1854
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1855

1856 1857 1858 1859
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1860
				 struct mlx5e_params *params,
1861 1862
				 struct mlx5e_rq_param *param)
{
1863
	struct mlx5_core_dev *mdev = priv->mdev;
1864 1865 1866
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1867
	switch (params->rq_wq_type) {
1868
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1869 1870 1871 1872
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size,
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) - 6);
1873 1874 1875 1876 1877 1878
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1879 1880
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1881
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1882
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
1883
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1884
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1885
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1886

1887
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1888 1889 1890
	param->wq.linear = 1;
}

1891
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
1892
				      struct mlx5e_rq_param *param)
1893
{
1894
	struct mlx5_core_dev *mdev = priv->mdev;
1895 1896 1897 1898 1899
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1900
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
1901 1902

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1903 1904
}

T
Tariq Toukan 已提交
1905 1906
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1907 1908 1909 1910 1911
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1912
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1913

1914
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1915 1916 1917
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1918
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1919 1920 1921 1922 1923 1924
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1925
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1926
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1927 1928 1929 1930 1931 1932 1933
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1934
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1935 1936 1937
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1938
				    struct mlx5e_params *params,
1939 1940 1941
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1942
	u8 log_cq_size;
1943

1944
	switch (params->rq_wq_type) {
1945
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1946 1947
		log_cq_size = params->log_rq_size +
			mlx5e_mpwqe_get_log_num_strides(priv->mdev, params);
1948 1949
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1950
		log_cq_size = params->log_rq_size;
1951 1952 1953
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1954
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1955 1956 1957
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1958 1959

	mlx5e_build_common_cq_param(priv, param);
1960
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1961 1962 1963
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1964
				    struct mlx5e_params *params,
1965 1966 1967 1968
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1969
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1970 1971

	mlx5e_build_common_cq_param(priv, param);
1972
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
1973 1974
}

T
Tariq Toukan 已提交
1975
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1976 1977
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1978 1979 1980 1981 1982 1983
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1984

1985
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
1986 1987 1988
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
1989 1990
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
1991 1992 1993 1994 1995 1996 1997
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
1998
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
1999 2000
}

2001
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2002
				    struct mlx5e_params *params,
2003 2004 2005 2006 2007 2008
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2009
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2010 2011
}

2012 2013 2014
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2015
{
2016
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2017

2018 2019 2020 2021 2022 2023 2024
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2025 2026
}

2027 2028
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2029
{
2030
	struct mlx5e_channel_param *cparam;
2031
	int err = -ENOMEM;
2032 2033
	int i;

2034
	chs->num = chs->params.num_channels;
2035

2036
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2037
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2038 2039
	if (!chs->c || !cparam)
		goto err_free;
2040

2041
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2042
	for (i = 0; i < chs->num; i++) {
2043
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2044 2045 2046 2047
		if (err)
			goto err_close_channels;
	}

2048
	kfree(cparam);
2049 2050 2051 2052
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2053
		mlx5e_close_channel(chs->c[i]);
2054

2055
err_free:
2056
	kfree(chs->c);
2057
	kfree(cparam);
2058
	chs->num = 0;
2059 2060 2061
	return err;
}

2062
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2063 2064 2065
{
	int i;

2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2092
void mlx5e_close_channels(struct mlx5e_channels *chs)
2093 2094
{
	int i;
2095

2096 2097
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2098

2099 2100
	kfree(chs->c);
	chs->num = 0;
2101 2102
}

2103 2104
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2105 2106 2107 2108 2109
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2110
	u32 *in;
2111
	int i;
2112 2113

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2114
	in = kvzalloc(inlen, GFP_KERNEL);
2115 2116 2117 2118 2119 2120 2121 2122
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2123 2124
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2125

2126 2127 2128
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2129 2130

	kvfree(in);
T
Tariq Toukan 已提交
2131 2132 2133
	return err;
}

2134
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2135
{
2136 2137
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2138 2139
}

2140
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2141 2142
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2143
	int err;
2144

2145 2146 2147 2148
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2149 2150
}

2151
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2152
{
2153
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2154 2155 2156
	int err;
	int ix;

2157
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2158
		rqt = &priv->direct_tir[ix].rqt;
2159
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2160 2161 2162 2163 2164 2165 2166
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2167
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2168
	for (ix--; ix >= 0; ix--)
2169
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2170

2171 2172 2173
	return err;
}

2174 2175 2176 2177 2178 2179 2180 2181
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2182 2183 2184 2185 2186 2187 2188
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2189
int mlx5e_bits_invert(unsigned long a, int size)
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2214
			ix = priv->channels.params.indirection_rqt[ix];
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2225 2226 2227 2228
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2229
	u32 *in;
2230 2231 2232
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2233
	in = kvzalloc(inlen, GFP_KERNEL);
2234 2235 2236 2237 2238 2239 2240
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2241
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2242
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2243 2244 2245 2246 2247

	kvfree(in);
	return err;
}

2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2262
{
T
Tariq Toukan 已提交
2263 2264 2265
	u32 rqtn;
	int ix;

2266
	if (priv->indir_rqt.enabled) {
2267
		/* RSS RQ table */
2268
		rqtn = priv->indir_rqt.rqtn;
2269
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2270 2271
	}

2272 2273 2274
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2275 2276 2277
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2278 2279 2280
		};

		/* Direct RQ Tables */
2281 2282
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2283

2284
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2285
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2286
	}
2287 2288
}

2289 2290 2291 2292 2293
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2294 2295 2296 2297 2298 2299
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2300 2301 2302 2303 2304 2305 2306 2307 2308
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2309 2310 2311
		{
			.rqn = priv->drop_rq.rqn,
		},
2312 2313 2314 2315 2316
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2317
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2318
{
2319
	if (!params->lro_en)
2320 2321 2322 2323 2324 2325 2326 2327
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2328 2329
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2330 2331
}

2332 2333
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2334
				    void *tirc, bool inner)
2335
{
2336 2337
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2351 2352
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2353 2354 2355 2356 2357 2358
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2359
		memcpy(rss_key, params->toeplitz_hash_key, len);
2360
	}
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2443 2444
}

T
Tariq Toukan 已提交
2445
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2446 2447 2448 2449 2450 2451 2452
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2453
	int tt;
T
Tariq Toukan 已提交
2454
	int ix;
2455 2456

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2457
	in = kvzalloc(inlen, GFP_KERNEL);
2458 2459 2460 2461 2462 2463
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2464
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2465

T
Tariq Toukan 已提交
2466
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2467
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2468
					   inlen);
T
Tariq Toukan 已提交
2469
		if (err)
T
Tariq Toukan 已提交
2470
			goto free_in;
T
Tariq Toukan 已提交
2471
	}
2472

2473
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2474 2475 2476 2477 2478 2479 2480
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2481 2482 2483 2484 2485
	kvfree(in);

	return err;
}

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2501
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2502 2503
{
	struct mlx5_core_dev *mdev = priv->mdev;
2504
	u16 hw_mtu = MLX5E_SW2HW_MTU(priv, mtu);
2505 2506
	int err;

2507
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2508 2509 2510
	if (err)
		return err;

2511 2512 2513 2514
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2515

2516 2517 2518 2519 2520
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2521

2522 2523 2524 2525
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2526
	*mtu = MLX5E_HW2SW_MTU(priv, hw_mtu);
2527 2528
}

2529
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2530
{
2531
	struct net_device *netdev = priv->netdev;
2532 2533 2534 2535 2536 2537
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2538

2539 2540 2541 2542
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2543

2544
	netdev->mtu = mtu;
2545 2546 2547
	return 0;
}

2548 2549 2550
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2551 2552
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2553 2554 2555 2556 2557 2558 2559 2560 2561
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2562 2563 2564
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2565
	for (tc = 0; tc < ntc; tc++)
2566
		netdev_set_tc_queue(netdev, tc, nch, 0);
2567 2568
}

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2588
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2589
{
2590 2591 2592 2593
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2594 2595
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2596

2597 2598 2599
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2600

2601
	if (MLX5_VPORT_MANAGER(priv->mdev))
2602 2603
		mlx5e_add_sqs_fwd_rules(priv);

2604
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2605
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2606 2607
}

2608
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2609
{
2610 2611
	mlx5e_redirect_rqts_to_drop(priv);

2612
	if (MLX5_VPORT_MANAGER(priv->mdev))
2613 2614
		mlx5e_remove_sqs_fwd_rules(priv);

2615 2616 2617 2618 2619 2620 2621 2622
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2623
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2624 2625
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2626 2627 2628
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2629
	int carrier_ok;
2630 2631
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2632
	carrier_ok = netif_carrier_ok(netdev);
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2643 2644 2645 2646
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2647 2648 2649
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2650 2651 2652
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2653 2654
}

2655
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2656 2657 2658 2659 2660
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2661 2662 2663 2664 2665 2666 2667
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2668
	err = mlx5e_open_channels(priv, &priv->channels);
2669
	if (err)
2670
		goto err_clear_state_opened_flag;
2671

2672
	mlx5e_refresh_tirs(priv, false);
2673
	mlx5e_activate_priv_channels(priv);
2674 2675
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2676

2677 2678
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2679

2680
	return 0;
2681 2682 2683 2684

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2685 2686
}

2687
int mlx5e_open(struct net_device *netdev)
2688 2689 2690 2691 2692 2693
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2694 2695
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2696 2697 2698 2699 2700 2701 2702 2703 2704
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2705 2706 2707 2708 2709 2710
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2711 2712 2713
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2714 2715
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2716 2717 2718 2719

	return 0;
}

2720
int mlx5e_close(struct net_device *netdev)
2721 2722 2723 2724
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2725 2726 2727
	if (!netif_device_present(netdev))
		return -ENODEV;

2728
	mutex_lock(&priv->state_lock);
2729
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2730 2731 2732 2733 2734 2735
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2736
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2737 2738
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2751 2752 2753
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2754
	rq->mdev = mdev;
2755 2756 2757 2758

	return 0;
}

2759
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2760 2761
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2762
{
2763 2764 2765
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

2766
	return mlx5e_alloc_cq_common(mdev, param, cq);
2767 2768
}

2769
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
2770
			      struct mlx5e_rq *drop_rq)
2771
{
2772
	struct mlx5_core_dev *mdev = priv->mdev;
2773 2774 2775
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2776 2777
	int err;

2778
	mlx5e_build_drop_rq_param(priv, &rq_param);
2779

2780
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2781 2782 2783
	if (err)
		return err;

2784
	err = mlx5e_create_cq(cq, &cq_param);
2785
	if (err)
2786
		goto err_free_cq;
2787

2788
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2789
	if (err)
2790
		goto err_destroy_cq;
2791

2792
	err = mlx5e_create_rq(drop_rq, &rq_param);
2793
	if (err)
2794
		goto err_free_rq;
2795

2796 2797 2798 2799
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

2800 2801
	return 0;

2802
err_free_rq:
2803
	mlx5e_free_rq(drop_rq);
2804 2805

err_destroy_cq:
2806
	mlx5e_destroy_cq(cq);
2807

2808
err_free_cq:
2809
	mlx5e_free_cq(cq);
2810

2811 2812 2813
	return err;
}

2814
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2815
{
2816 2817 2818 2819
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2820 2821
}

2822 2823
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2824
{
2825
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2826 2827
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2828
	MLX5_SET(tisc, tisc, prio, tc << 1);
2829
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2830
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2831 2832 2833 2834

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2835
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2836 2837
}

2838
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2839
{
2840
	mlx5_core_destroy_tis(mdev, tisn);
2841 2842
}

2843
int mlx5e_create_tises(struct mlx5e_priv *priv)
2844 2845 2846 2847
{
	int err;
	int tc;

2848
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2849
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2850 2851 2852 2853 2854 2855 2856 2857
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2858
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2859 2860 2861 2862

	return err;
}

2863
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2864 2865 2866
{
	int tc;

2867
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2868
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2869 2870
}

2871 2872 2873
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2874
{
2875
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2876

2877
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2878

A
Achiad Shochat 已提交
2879
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2880
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2881
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2882 2883
}

2884
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2885
{
2886
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2887

2888
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2889 2890 2891 2892 2893 2894

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2895
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2896
{
2897
	struct mlx5e_tir *tir;
2898 2899
	void *tirc;
	int inlen;
2900
	int i = 0;
2901
	int err;
T
Tariq Toukan 已提交
2902 2903
	u32 *in;
	int tt;
2904 2905

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2906
	in = kvzalloc(inlen, GFP_KERNEL);
2907 2908 2909
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2910 2911
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2912
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2913
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2914
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2915
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2916 2917 2918 2919
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2920 2921
	}

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2938 2939 2940 2941
	kvfree(in);

	return 0;

2942 2943 2944 2945
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2946 2947 2948 2949 2950 2951 2952 2953
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2954
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2965
	in = kvzalloc(inlen, GFP_KERNEL);
2966 2967 2968
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2969 2970
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2971
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2972
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2973
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2974
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2975 2976 2977 2978 2979 2980
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2981 2982
	return 0;

T
Tariq Toukan 已提交
2983
err_destroy_ch_tirs:
2984
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
2985
	for (ix--; ix >= 0; ix--)
2986
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2987 2988

	kvfree(in);
2989 2990 2991 2992

	return err;
}

2993
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
2994 2995 2996
{
	int i;

T
Tariq Toukan 已提交
2997
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
2998
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
2999 3000 3001 3002 3003 3004

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3005 3006
}

3007
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3008 3009 3010 3011 3012 3013 3014 3015
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3030
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3031 3032 3033 3034
{
	int err = 0;
	int i;

3035 3036
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3037 3038 3039 3040 3041 3042 3043
		if (err)
			return err;
	}

	return 0;
}

3044 3045
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3046 3047
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3048
	struct mlx5e_channels new_channels = {};
3049
	u8 tc = mqprio->num_tc;
3050 3051
	int err = 0;

3052 3053
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3054 3055 3056 3057 3058
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3059 3060
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3061

S
Saeed Mahameed 已提交
3062
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3063 3064 3065
		priv->channels.params = new_channels.params;
		goto out;
	}
3066

S
Saeed Mahameed 已提交
3067 3068 3069
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3070

3071
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3072
out:
3073 3074 3075 3076
	mutex_unlock(&priv->state_lock);
	return err;
}

3077
#ifdef CONFIG_MLX5_ESWITCH
3078
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3079
				     struct tc_cls_flower_offload *cls_flower)
3080
{
3081 3082
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3083
		return mlx5e_configure_flower(priv, cls_flower);
3084 3085 3086 3087 3088
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3089
		return -EOPNOTSUPP;
3090 3091
	}
}
3092 3093 3094 3095 3096 3097

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

3098
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3099 3100
		return -EOPNOTSUPP;

3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3129
#endif
3130

3131 3132
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3133
{
3134
	switch (type) {
3135
#ifdef CONFIG_MLX5_ESWITCH
3136 3137
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3138
#endif
3139
	case TC_SETUP_QDISC_MQPRIO:
3140
		return mlx5e_setup_tc_mqprio(dev, type_data);
3141 3142 3143
	default:
		return -EOPNOTSUPP;
	}
3144 3145
}

3146
static void
3147 3148 3149
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3150
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3151
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3152
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3153

3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3166 3167 3168 3169

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3170 3171 3172
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3173
	stats->rx_crc_errors =
3174 3175 3176
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3177 3178 3179 3180 3181 3182 3183
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3184 3185
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3186 3187 3188 3189 3190 3191
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3192
	queue_work(priv->wq, &priv->set_rx_mode_work);
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3207
	queue_work(priv->wq, &priv->set_rx_mode_work);
3208 3209 3210 3211

	return 0;
}

3212
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3213 3214
	do {						\
		if (enable)				\
3215
			*features |= feature;		\
3216
		else					\
3217
			*features &= ~feature;		\
3218 3219 3220 3221 3222
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3223 3224
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3225 3226 3227
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3228 3229 3230

	mutex_lock(&priv->state_lock);

3231 3232
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3233

3234 3235 3236 3237 3238 3239 3240
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3241
	}
3242

3243 3244 3245
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3246

3247 3248
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3249
	mutex_unlock(&priv->state_lock);
3250 3251 3252
	return err;
}

3253
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3254 3255 3256 3257
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3258
		mlx5e_enable_cvlan_filter(priv);
3259
	else
3260
		mlx5e_disable_cvlan_filter(priv);
3261 3262 3263 3264 3265 3266 3267

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3268

3269
	if (!enable && mlx5e_tc_num_filters(priv)) {
3270 3271 3272 3273 3274
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3275 3276 3277
	return 0;
}

3278 3279 3280 3281 3282 3283 3284 3285
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3303 3304 3305
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3306
	int err = 0;
3307 3308 3309

	mutex_lock(&priv->state_lock);

3310
	priv->channels.params.vlan_strip_disable = !enable;
3311 3312 3313 3314
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3315
	if (err)
3316
		priv->channels.params.vlan_strip_disable = enable;
3317

3318
unlock:
3319 3320 3321 3322 3323
	mutex_unlock(&priv->state_lock);

	return err;
}

3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3339
static int mlx5e_handle_feature(struct net_device *netdev,
3340
				netdev_features_t *features,
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3354 3355
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3356 3357 3358
		return err;
	}

3359
	MLX5E_SET_FEATURE(features, feature, enable);
3360 3361 3362 3363 3364 3365
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3366
	netdev_features_t oper_features = netdev->features;
3367 3368 3369 3370
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3371

3372 3373
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3374
				    set_feature_cvlan_filter);
3375 3376 3377 3378
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3379
#ifdef CONFIG_RFS_ACCEL
3380
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3381
#endif
3382

3383 3384 3385 3386 3387 3388
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3389 3390
}

3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3410 3411 3412
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3413 3414
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3415
	int err = 0;
3416
	bool reset;
3417 3418

	mutex_lock(&priv->state_lock);
3419

3420 3421
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3422 3423
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3424
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3425

3426
	curr_mtu    = netdev->mtu;
3427
	netdev->mtu = new_mtu;
3428

3429 3430 3431 3432
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3433

3434 3435 3436 3437 3438 3439 3440 3441
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3442

3443 3444
out:
	mutex_unlock(&priv->state_lock);
3445 3446 3447
	return err;
}

3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3522 3523
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3524 3525
	struct mlx5e_priv *priv = netdev_priv(dev);

3526 3527
	switch (cmd) {
	case SIOCSHWTSTAMP:
3528
		return mlx5e_hwstamp_set(priv, ifr);
3529
	case SIOCGHWTSTAMP:
3530
		return mlx5e_hwstamp_get(priv, ifr);
3531 3532 3533 3534 3535
	default:
		return -EOPNOTSUPP;
	}
}

3536
#ifdef CONFIG_MLX5_ESWITCH
3537 3538 3539 3540 3541 3542 3543 3544
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3545 3546
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3547 3548 3549 3550
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3551 3552 3553
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3554 3555 3556 3557
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3558 3559 3560 3561 3562 3563 3564 3565
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3566 3567 3568 3569 3570 3571 3572
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3573 3574 3575 3576 3577 3578 3579 3580

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3581
					   max_tx_rate, min_tx_rate);
3582 3583
}

3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3639
#endif
3640

3641 3642
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3643 3644 3645
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3646 3647 3648
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3649 3650 3651
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3652
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3653 3654
}

3655 3656
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3657 3658 3659
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3660 3661 3662
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3663 3664 3665
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3666
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3667 3668
}

3669 3670 3671
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3672
{
3673
	unsigned int offset = 0;
3674
	struct udphdr *udph;
3675 3676
	u8 proto;
	u16 port;
3677 3678 3679 3680 3681 3682

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3683
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3684 3685 3686 3687 3688
		break;
	default:
		goto out;
	}

3689 3690 3691 3692
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3693 3694 3695
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3696 3697 3698 3699
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3715 3716 3717 3718 3719
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3720 3721 3722
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3723
		return mlx5e_tunnel_features_check(priv, skb, features);
3724 3725 3726 3727

	return features;
}

3728 3729 3730
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
3731
	struct mlx5_eq *eq = sq->cq.mcq.eq;
3732 3733 3734
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
3735
		   eq->eqn, eq->cons_index, eq->irqn);
3736 3737 3738 3739 3740 3741

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
3742
	sq->channel->stats.eq_rearm++;
3743 3744 3745
	return true;
}

3746
static void mlx5e_tx_timeout_work(struct work_struct *work)
3747
{
3748 3749 3750
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
3751
	bool reopen_channels = false;
3752
	int i, err;
3753

3754 3755 3756 3757 3758
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
3759

3760
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3761
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
3762
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3763

3764
		if (!netif_xmit_stopped(dev_queue))
3765
			continue;
3766 3767 3768

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
3769 3770
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
3771

3772 3773 3774 3775 3776 3777 3778
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
3779 3780
	}

3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
3802 3803
}

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3820 3821 3822 3823 3824 3825
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3826 3827
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3828
	reset = (!priv->channels.params.xdp_prog || !prog);
3829 3830 3831

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3832 3833 3834 3835
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3836
		prog = bpf_prog_add(prog, priv->channels.num);
3837 3838 3839 3840 3841
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3842

3843 3844 3845
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3846
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3847 3848 3849 3850
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3851
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
3852 3853 3854 3855 3856 3857 3858 3859 3860 3861

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3862 3863
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3864

3865
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3866 3867 3868 3869 3870
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3871
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3884
static u32 mlx5e_xdp_query(struct net_device *dev)
3885 3886
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3887 3888
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3889

3890 3891 3892 3893 3894 3895 3896
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3897 3898
}

3899
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3900 3901 3902 3903 3904
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3905 3906
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3907 3908 3909 3910 3911 3912
		return 0;
	default:
		return -EINVAL;
	}
}

3913 3914 3915 3916 3917 3918 3919
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3920 3921
	struct mlx5e_channels *chs = &priv->channels;

3922 3923
	int i;

3924 3925
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3926 3927 3928
}
#endif

3929
static const struct net_device_ops mlx5e_netdev_ops = {
3930 3931 3932
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3933
	.ndo_setup_tc            = mlx5e_setup_tc,
3934
	.ndo_select_queue        = mlx5e_select_queue,
3935 3936 3937
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3938 3939
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3940
	.ndo_set_features        = mlx5e_set_features,
3941
	.ndo_fix_features        = mlx5e_fix_features,
3942 3943
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3944
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3945 3946 3947
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3948 3949 3950
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3951
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3952
	.ndo_bpf		 = mlx5e_xdp,
3953 3954 3955
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3956
#ifdef CONFIG_MLX5_ESWITCH
3957
	/* SRIOV E-Switch NDOs */
3958 3959
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3960
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3961
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3962
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3963 3964 3965
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3966 3967
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3968
#endif
3969 3970 3971 3972 3973
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3974
		return -EOPNOTSUPP;
3975 3976 3977 3978 3979
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3980 3981 3982 3983
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3984 3985
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3986
		return -EOPNOTSUPP;
3987
	}
3988 3989
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3990
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
3991
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
3992

3993 3994 3995
	return 0;
}

3996
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
3997 3998 3999 4000 4001 4002 4003 4004
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

4035
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4036
{
4037 4038
	u32 link_speed = 0;
	u32 pci_bw = 0;
4039

4040 4041 4042 4043 4044 4045 4046 4047 4048
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4049 4050
}

4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4069 4070
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4071
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
4072 4073 4074 4075

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
4076
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
4077 4078 4079 4080

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
4081

4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
	if (params->rx_dim_enabled) {
		switch (cq_period_mode) {
		case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE);
			break;
		case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
		default:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE);
		}
	}
4094

4095
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4096 4097
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4098 4099
}

4100
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4112 4113 4114
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
4115
{
4116
	u8 cq_period_mode = 0;
4117

4118 4119
	params->num_channels = max_channels;
	params->num_tc       = 1;
4120

4121 4122
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4123 4124
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4125

4126
	/* set CQE compression */
4127
	params->rx_cqe_compress_def = false;
4128
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4129
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4130
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4131

4132 4133 4134
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4135 4136 4137
	if (mlx5e_striding_rq_possible(mdev, params))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ,
				!slow_pci_heuristic(mdev));
4138 4139
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4140

4141
	/* HW LRO */
4142

4143
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4144
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4145
		params->lro_en = !slow_pci_heuristic(mdev);
4146
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4147

4148 4149 4150 4151
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4152
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4153
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
4154
	mlx5e_set_tx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
4155

4156
	/* TX inline */
4157
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4158

4159 4160 4161
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4162
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4163 4164
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4165

4166 4167 4168 4169 4170 4171
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4172

4173 4174 4175 4176
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4177
	priv->msglevel    = MLX5E_MSG_LEVEL;
4178
	priv->hard_mtu = MLX5E_ETH_HARD_MTU;
4179

4180
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
4181

4182 4183 4184 4185
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4186
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4187
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4188 4189

	mlx5e_timestamp_init(priv);
4190 4191 4192 4193 4194 4195
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4196
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4197 4198 4199 4200 4201
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4202 4203
}

4204
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4205 4206 4207
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4208
#endif
4209

4210
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4211 4212 4213
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4214 4215
	bool fcs_supported;
	bool fcs_enabled;
4216 4217 4218

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4219 4220
	netdev->netdev_ops = &mlx5e_netdev_ops;

4221
#ifdef CONFIG_MLX5_CORE_EN_DCB
4222 4223
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4224
#endif
4225

4226 4227 4228 4229
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4230
	netdev->vlan_features    |= NETIF_F_SG;
4231 4232 4233 4234 4235 4236 4237 4238
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4239 4240 4241
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4242 4243 4244 4245
	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4246
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4247 4248
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4249
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4250

4251 4252
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4253
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4254
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4255 4256
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4257 4258 4259 4260 4261 4262 4263 4264
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4265
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4266 4267
	}

4268 4269 4270 4271 4272 4273 4274 4275 4276
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4277 4278 4279 4280 4281
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4282 4283 4284
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4285
	netdev->features          = netdev->hw_features;
4286
	if (!priv->channels.params.lro_en)
4287 4288
		netdev->features  &= ~NETIF_F_LRO;

4289 4290 4291
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4292 4293 4294
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4295 4296 4297 4298
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4299 4300 4301 4302 4303 4304
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4305

4306
	netdev->features         |= NETIF_F_HIGHDMA;
4307
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4308 4309 4310 4311

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4312

4313
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4314
	if (MLX5_VPORT_MANAGER(mdev))
4315 4316
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4317 4318

	mlx5e_ipsec_build_netdev(priv);
4319 4320
}

4321
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4322 4323 4324 4325 4326 4327 4328 4329 4330
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4331 4332 4333 4334 4335 4336

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4337 4338
}

4339
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4340
{
4341 4342
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4343

4344 4345
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4346 4347
}

4348 4349
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4350 4351
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4352 4353
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4354
	int err;
4355

4356
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4357 4358 4359
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4360 4361 4362 4363 4364 4365
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4366
	mlx5e_ipsec_cleanup(priv);
4367 4368 4369 4370 4371 4372 4373 4374
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4375 4376
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4377 4378 4379
		return err;

	err = mlx5e_create_direct_rqts(priv);
4380
	if (err)
4381 4382 4383
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4384
	if (err)
4385 4386 4387
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4388
	if (err)
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4410
	mlx5e_destroy_direct_rqts(priv);
4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4422
	mlx5e_destroy_direct_rqts(priv);
4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4437
	mlx5e_dcbnl_initialize(priv);
4438 4439 4440 4441 4442 4443 4444 4445
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4446 4447 4448 4449
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4450 4451 4452 4453
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4454 4455 4456
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4457
	netdev->max_mtu = MLX5E_HW2SW_MTU(priv, max_mtu);
4458
	mlx5e_set_dev_port_mtu(priv);
4459

4460 4461
	mlx5_lag_add(mdev, netdev);

4462
	mlx5e_enable_async_events(priv);
4463

4464
	if (MLX5_VPORT_MANAGER(priv->mdev))
4465
		mlx5e_register_vport_reps(priv);
4466

4467 4468
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4469 4470 4471
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4472 4473 4474 4475 4476 4477 4478 4479
	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4480 4481 4482 4483 4484 4485

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4486 4487 4488 4489
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4490 4491
	struct mlx5_core_dev *mdev = priv->mdev;

4492 4493 4494 4495 4496
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4497 4498 4499 4500 4501 4502
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4503
	queue_work(priv->wq, &priv->set_rx_mode_work);
4504

4505
	if (MLX5_VPORT_MANAGER(priv->mdev))
4506 4507
		mlx5e_unregister_vport_reps(priv);

4508
	mlx5e_disable_async_events(priv);
4509
	mlx5_lag_remove(mdev);
4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4521
	.update_stats	   = mlx5e_update_ndo_stats,
4522
	.max_nch	   = mlx5e_get_max_num_channels,
4523
	.update_carrier	   = mlx5e_update_carrier,
4524 4525
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4526 4527 4528
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4529 4530
/* mlx5e generic netdev management API (move to en_common.c) */

4531 4532 4533
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4534
{
4535
	int nch = profile->max_nch(mdev);
4536 4537 4538
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4539
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4540
				    nch * profile->max_tc,
4541
				    nch);
4542 4543 4544 4545 4546
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4547 4548 4549 4550
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4551
	profile->init(mdev, netdev, profile, ppriv);
4552 4553 4554 4555 4556

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4557 4558
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4559 4560 4561 4562 4563
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4564 4565
	if (profile->cleanup)
		profile->cleanup(priv);
4566 4567 4568 4569 4570
	free_netdev(netdev);

	return NULL;
}

4571
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4572
{
4573
	struct mlx5_core_dev *mdev = priv->mdev;
4574 4575 4576 4577 4578
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4579

4580 4581
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4582
		goto out;
4583

4584 4585 4586
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4587 4588
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4589
		goto err_destroy_q_counters;
4590 4591
	}

4592 4593
	err = profile->init_rx(priv);
	if (err)
4594 4595
		goto err_close_drop_rq;

4596 4597
	if (profile->enable)
		profile->enable(priv);
4598

4599
	return 0;
4600 4601

err_close_drop_rq:
4602
	mlx5e_close_drop_rq(&priv->drop_rq);
4603

4604 4605
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4606
	profile->cleanup_tx(priv);
4607

4608 4609
out:
	return err;
4610 4611
}

4612
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4613 4614 4615 4616 4617
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4618 4619 4620 4621
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4622
	profile->cleanup_rx(priv);
4623
	mlx5e_close_drop_rq(&priv->drop_rq);
4624
	mlx5e_destroy_q_counters(priv);
4625 4626 4627 4628
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4656
	err = mlx5e_attach_netdev(priv);
4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4673
	mlx5e_detach_netdev(priv);
4674 4675 4676
	mlx5e_destroy_mdev_resources(mdev);
}

4677 4678
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4679 4680
	struct net_device *netdev;
	void *rpriv = NULL;
4681 4682
	void *priv;
	int err;
4683

4684 4685
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4686 4687
		return NULL;

4688
#ifdef CONFIG_MLX5_ESWITCH
4689
	if (MLX5_VPORT_MANAGER(mdev)) {
4690
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4691
		if (!rpriv) {
4692
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4693 4694 4695
			return NULL;
		}
	}
4696
#endif
4697

4698
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4699 4700
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4701
		goto err_free_rpriv;
4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4716
	}
4717

4718 4719 4720
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4721 4722 4723 4724 4725
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4726
	mlx5e_destroy_netdev(priv);
4727
err_free_rpriv:
4728
	kfree(rpriv);
4729
	return NULL;
4730 4731 4732 4733 4734
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4735
	void *ppriv = priv->ppriv;
4736

4737 4738 4739
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4740
	unregister_netdev(priv->netdev);
4741
	mlx5e_detach(mdev, vpriv);
4742
	mlx5e_destroy_netdev(priv);
4743
	kfree(ppriv);
4744 4745
}

4746 4747 4748 4749 4750 4751 4752 4753
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4754 4755
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4756 4757
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4758 4759 4760 4761 4762 4763 4764
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4765
	mlx5e_ipsec_build_inverse_table();
4766
	mlx5e_build_ptys2ethtool_map();
4767 4768 4769 4770 4771 4772 4773
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}