en_main.c 120.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "vxlan.h"
49 50

struct mlx5e_rq_param {
51 52
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
53 54 55 56 57 58 59 60 61 62 63
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
64
	u8                         cq_period_mode;
65 66 67 68 69
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
70
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
71
	struct mlx5e_sq_param      icosq;
72 73
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
74
	struct mlx5e_cq_param      icosq_cq;
75 76
};

77
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
78
{
79
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
80 81
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
82 83 84 85 86 87 88 89 90 91 92
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
93 94
}

95 96
static u32 mlx5e_mpwqe_get_linear_frag_sz(struct mlx5e_params *params)
{
97 98 99
	if (!params->xdp_prog) {
		u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
		u16 rq_headroom = MLX5_RX_HEADROOM + NET_IP_ALIGN;
100

101 102 103 104
		return MLX5_SKB_FRAG_SZ(rq_headroom + hw_mtu);
	}

	return PAGE_SIZE;
105 106 107 108 109 110 111 112 113
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
	u32 linear_frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

	if (params->lro_en || frag_sz > PAGE_SIZE)
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

134 135 136 137 138 139 140 141 142 143 144
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
145
{
146 147 148
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return order_base_2(mlx5e_mpwqe_get_linear_frag_sz(params));

149 150 151 152
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

153 154
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
155 156 157 158 159
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

160 161
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
162 163 164 165 166 167 168 169 170
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;

	linear_rq_headroom += NET_IP_ALIGN;

	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST)
		return linear_rq_headroom;

171 172 173
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return linear_rq_headroom;

174 175 176
	return 0;
}

177
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
178
			       struct mlx5e_params *params)
179
{
180
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
181 182 183
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
184
	switch (params->rq_wq_type) {
185 186 187
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
188
		/* Extra room needed for build_skb */
189
		params->lro_wqe_sz -= mlx5e_get_rq_headroom(mdev, params) +
190
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
191 192
	}

193 194
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
195 196
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
197
		       BIT(params->log_rq_mtu_frames),
198
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
199
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
200 201
}

202 203 204 205
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
206 207
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
208
}
209

210
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
211
{
212 213
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
214 215
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		MLX5_WQ_TYPE_LINKED_LIST;
216 217
}

218 219 220 221 222 223
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
224 225
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
226

227 228
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
229
		netif_carrier_on(priv->netdev);
230 231
	} else {
		netdev_info(priv->netdev, "Link down\n");
232
		netif_carrier_off(priv->netdev);
233
	}
234 235 236 237 238 239 240 241 242
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
243 244
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
245 246 247
	mutex_unlock(&priv->state_lock);
}

248
void mlx5e_update_stats(struct mlx5e_priv *priv)
249
{
250
	int i;
251

252 253 254
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
255 256
}

257 258
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
259 260 261 262 263 264
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
265 266
}

267
void mlx5e_update_stats_work(struct work_struct *work)
268 269 270 271 272 273
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
274
		priv->profile->update_stats(priv);
275 276
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
277 278 279 280
	}
	mutex_unlock(&priv->state_lock);
}

281 282
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
283
{
284 285
	struct mlx5e_priv *priv = vpriv;

286
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
287 288
		return;

289 290 291
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
292
		queue_work(priv->wq, &priv->update_carrier_work);
293 294 295 296 297 298 299 300
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
301
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
302 303 304 305
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
306
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
307
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
308 309
}

S
Saeed Mahameed 已提交
310 311
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
312
				       struct mlx5e_umr_wqe *wqe)
313 314 315
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
316
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
317 318 319 320 321 322

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

323
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
324
	ucseg->xlt_octowords =
325 326 327 328 329 330 331 332 333
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

334
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
335
				      GFP_KERNEL, cpu_to_node(c->cpu));
336
	if (!rq->mpwqe.info)
337
		return -ENOMEM;
338

339
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
340 341 342 343

	return 0;
}

344
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
345 346
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
347 348 349 350 351 352
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

353
	in = kvzalloc(inlen, GFP_KERNEL);
354 355 356 357 358 359 360 361 362
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
363
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
364 365 366

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
367
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
368 369
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
370
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
371

T
Tariq Toukan 已提交
372
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
373 374 375 376 377

	kvfree(in);
	return err;
}

378
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
379
{
380
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
381

382
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
383 384
}

385 386 387 388 389
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

390
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
391 392
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
393
			  struct mlx5e_rq *rq)
394
{
395
	struct page_pool_params pp_params = { 0 };
396
	struct mlx5_core_dev *mdev = c->mdev;
397
	void *rqc = rqp->rqc;
398
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
399
	u32 byte_count, pool_size;
400
	int npages;
401 402 403 404
	int wq_sz;
	int err;
	int i;

405
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
406

407
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
408 409 410 411 412 413 414 415
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

416
	rq->wq_type = params->rq_wq_type;
417 418
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
419
	rq->tstamp  = c->tstamp;
420
	rq->clock   = &mdev->clock;
421 422
	rq->channel = c;
	rq->ix      = c->ix;
423
	rq->mdev    = mdev;
424
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
425

426
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
427 428 429 430 431
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
432

433 434
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
435 436
		goto err_rq_wq_destroy;

437
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
438
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
439
	pool_size = 1 << params->log_rq_mtu_frames;
440

441
	switch (rq->wq_type) {
442
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
443 444

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
445
		rq->post_wqes = mlx5e_post_rx_mpwqes;
446
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
447

448
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
449 450 451 452 453 454 455
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
456 457 458 459 460 461
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

462 463 464 465
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
466 467
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
468

469
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
470

471
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
472 473
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
474 475 476 477 478
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
479 480
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
481 482
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
483
				     GFP_KERNEL, cpu_to_node(c->cpu));
484
		if (!rq->wqe.frag_info) {
485 486 487
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
488
		rq->post_wqes = mlx5e_post_rx_wqes;
489
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
490

491 492 493 494 495 496
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
497
		if (!rq->handle_rx_cqe) {
498
			kfree(rq->wqe.frag_info);
499 500 501 502 503
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

504
		byte_count = params->lro_en  ?
505
				params->lro_wqe_sz :
506
				MLX5E_SW2HW_MTU(params, params->sw_mtu);
507 508
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
509
			byte_count += MLX5E_METADATA_ETHER_LEN;
510
#endif
511
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
512 513

		/* calc the required page order */
514
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
515
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
516 517
		rq->buff.page_order = order_base_2(npages);

518
		byte_count |= MLX5_HW_START_PADDING;
519
		rq->mkey_be = c->mkey_be;
520
	}
521

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
	/* Create a page_pool and register it with rxq */
	pp_params.order     = rq->buff.page_order;
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		if (rq->wq_type != MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
			kfree(rq->wqe.frag_info);
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
		goto err_rq_wq_destroy;
542
	}
543 544 545 546
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
		goto err_rq_wq_destroy;
547

548 549 550
	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

551
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
552
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
553

554
			wqe->data.addr = cpu_to_be64(dma_offset + rq->buff.headroom);
555 556
		}

557
		wqe->data.byte_count = cpu_to_be32(byte_count);
558
		wqe->data.lkey = rq->mkey_be;
559 560
	}

561 562 563 564 565 566 567 568 569 570 571
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

572 573 574
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

575 576
	return 0;

T
Tariq Toukan 已提交
577 578 579
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

580
err_rq_wq_destroy:
581 582
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
583
	xdp_rxq_info_unreg(&rq->xdp_rxq);
584 585
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
586 587 588 589 590
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

591
static void mlx5e_free_rq(struct mlx5e_rq *rq)
592
{
593 594
	int i;

595 596 597
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

598
	xdp_rxq_info_unreg(&rq->xdp_rxq);
599 600
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
601

602 603
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
604
		kfree(rq->mpwqe.info);
605
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
606 607
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
608
		kfree(rq->wqe.frag_info);
609 610
	}

611 612 613 614 615 616
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
617 618 619
	mlx5_wq_destroy(&rq->wq_ctrl);
}

620 621
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
622
{
623
	struct mlx5_core_dev *mdev = rq->mdev;
624 625 626 627 628 629 630 631 632

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
633
	in = kvzalloc(inlen, GFP_KERNEL);
634 635 636 637 638 639 640 641
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

642
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
643 644
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
645
						MLX5_ADAPTER_PAGE_SHIFT);
646 647 648 649 650
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

651
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
652 653 654 655 656 657

	kvfree(in);

	return err;
}

658 659
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
660
{
661
	struct mlx5_core_dev *mdev = rq->mdev;
662 663 664 665 666 667 668

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
669
	in = kvzalloc(inlen, GFP_KERNEL);
670 671 672 673 674 675 676 677
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

678
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
679 680 681 682 683 684

	kvfree(in);

	return err;
}

685 686 687 688 689 690 691 692 693 694 695 696
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
697
	in = kvzalloc(inlen, GFP_KERNEL);
698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

716 717 718
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
719
	struct mlx5_core_dev *mdev = c->mdev;
720 721 722 723 724 725
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
726
	in = kvzalloc(inlen, GFP_KERNEL);
727 728 729 730 731 732
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
733 734
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
735 736 737 738 739 740 741 742 743 744
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

745
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
746
{
747
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
748 749
}

750
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
751
{
752
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
753
	struct mlx5e_channel *c = rq->channel;
754

755
	struct mlx5_wq_ll *wq = &rq->wq;
756
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
757

758
	do {
759
		if (wq->cur_sz >= min_wqes)
760 761 762
			return 0;

		msleep(20);
763 764 765 766
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
		    c->ix, rq->rqn, wq->cur_sz, min_wqes);
767 768 769 770

	return -ETIMEDOUT;
}

771 772 773 774 775 776 777
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

778
	/* UMR WQE (if in progress) is always at wq->head */
779 780
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
781
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
782

783 784 785 786 787 788 789 790
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
791 792 793 794 795 796 797 798 799 800

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
801 802
}

803
static int mlx5e_open_rq(struct mlx5e_channel *c,
804
			 struct mlx5e_params *params,
805 806 807 808 809
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

810
	err = mlx5e_alloc_rq(c, params, param, rq);
811 812 813
	if (err)
		return err;

814
	err = mlx5e_create_rq(rq, param);
815
	if (err)
816
		goto err_free_rq;
817

818
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
819
	if (err)
820
		goto err_destroy_rq;
821

822
	if (params->rx_dim_enabled)
823
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
824

825 826 827 828
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
829 830
err_free_rq:
	mlx5e_free_rq(rq);
831 832 833 834

	return err;
}

835 836 837 838 839 840 841 842 843 844 845 846 847
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
848
{
849
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
850
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
851
}
852

853 854
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
855
	cancel_work_sync(&rq->dim.work);
856
	mlx5e_destroy_rq(rq);
857 858
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
859 860
}

S
Saeed Mahameed 已提交
861
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
862
{
S
Saeed Mahameed 已提交
863
	kfree(sq->db.di);
864 865
}

S
Saeed Mahameed 已提交
866
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
867 868 869
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
870
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
871
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
872 873
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
874 875 876 877 878 879
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
880
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
881
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
882 883 884 885
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
886
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
887 888 889 890 891 892
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
893
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
894

895
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
896 897 898 899 900
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

901
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
920
{
921
	kfree(sq->db.ico_wqe);
922 923
}

S
Saeed Mahameed 已提交
924
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
925 926 927 928 929 930 931 932 933 934 935
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
936 937 938
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
939
{
S
Saeed Mahameed 已提交
940
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
941
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
942
	int err;
943

S
Saeed Mahameed 已提交
944 945
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
946

947
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
948 949 950 951
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
952

953
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
954 955 956 957
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
958 959

	return 0;
S
Saeed Mahameed 已提交
960 961 962 963 964

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
965 966
}

S
Saeed Mahameed 已提交
967
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
968
{
S
Saeed Mahameed 已提交
969 970
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
971 972
}

S
Saeed Mahameed 已提交
973
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
974
{
S
Saeed Mahameed 已提交
975 976
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
977 978
}

S
Saeed Mahameed 已提交
979
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
980
{
S
Saeed Mahameed 已提交
981 982 983 984 985 986 987
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
988
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
989 990
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
991
	}
S
Saeed Mahameed 已提交
992 993 994 995

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
996 997
}

998
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
999
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1000
			     int txq_ix,
1001
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1002 1003
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1004
{
S
Saeed Mahameed 已提交
1005
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1006
	struct mlx5_core_dev *mdev = c->mdev;
1007 1008
	int err;

1009
	sq->pdev      = c->pdev;
1010
	sq->tstamp    = c->tstamp;
1011
	sq->clock     = &mdev->clock;
1012 1013
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1014
	sq->txq_ix    = txq_ix;
1015
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1016
	sq->min_inline_mode = params->tx_min_inline_mode;
1017
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1018 1019
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1020 1021
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1022

1023
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1024
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1025
	if (err)
1026
		return err;
S
Saeed Mahameed 已提交
1027
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1028

1029
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1030
	if (err)
1031 1032
		goto err_sq_wq_destroy;

1033 1034 1035
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

S
Saeed Mahameed 已提交
1036
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1037 1038 1039 1040 1041 1042 1043 1044 1045

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1046
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1047
{
S
Saeed Mahameed 已提交
1048
	mlx5e_free_txqsq_db(sq);
1049 1050 1051
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1052 1053 1054 1055 1056 1057 1058 1059
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1060
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1061 1062 1063
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1064 1065 1066 1067 1068 1069 1070 1071
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1072
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1073
	in = kvzalloc(inlen, GFP_KERNEL);
1074 1075 1076 1077 1078 1079 1080
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1081 1082 1083
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1084 1085

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1086
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1087

1088
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1089
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1090 1091

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1092
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1093
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1094
					  MLX5_ADAPTER_PAGE_SHIFT);
1095
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1096

1097
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1098

1099
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1100 1101 1102 1103 1104 1105

	kvfree(in);

	return err;
}

1106 1107 1108 1109 1110 1111 1112
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1113
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1114
			   struct mlx5e_modify_sq_param *p)
1115 1116 1117 1118 1119 1120 1121
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1122
	in = kvzalloc(inlen, GFP_KERNEL);
1123 1124 1125 1126 1127
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1128 1129 1130
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1131
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1132
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1133
	}
1134

1135
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1136 1137 1138 1139 1140 1141

	kvfree(in);

	return err;
}

1142
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1143
{
1144
	mlx5_core_destroy_sq(mdev, sqn);
1145 1146
}

1147
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1148 1149 1150
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1151
{
1152
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1153 1154
	int err;

1155
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1156 1157 1158 1159 1160
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1161
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1162
	if (err)
1163
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1164 1165 1166 1167

	return err;
}

1168 1169 1170
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1171
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1172
			    u32 tisn,
1173
			    int txq_ix,
1174
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1175 1176 1177 1178
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1179
	u32 tx_rate;
1180 1181
	int err;

1182
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1183 1184 1185
	if (err)
		return err;

1186
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1187
	csp.tis_lst_sz      = 1;
1188 1189 1190
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1191
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1192
	if (err)
S
Saeed Mahameed 已提交
1193
		goto err_free_txqsq;
1194

1195
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1196
	if (tx_rate)
1197
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1198

1199 1200 1201
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1202 1203
	return 0;

S
Saeed Mahameed 已提交
1204
err_free_txqsq:
1205
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1206
	mlx5e_free_txqsq(sq);
1207 1208 1209 1210

	return err;
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1221 1222
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1223
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1224
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1225 1226 1227 1228 1229
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1230 1231 1232 1233 1234 1235 1236
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1237
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1238
{
1239 1240
	struct mlx5e_channel *c = sq->channel;

1241
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1242
	/* prevent netif_tx_wake_queue */
1243
	napi_synchronize(&c->napi);
1244

S
Saeed Mahameed 已提交
1245
	netif_tx_disable_queue(sq->txq);
1246

S
Saeed Mahameed 已提交
1247 1248 1249
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1250

S
Saeed Mahameed 已提交
1251
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1252 1253
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1254
	}
1255 1256 1257 1258 1259
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1260
	struct mlx5_core_dev *mdev = c->mdev;
1261
	struct mlx5_rate_limit rl = {0};
1262

1263
	mlx5e_destroy_sq(mdev, sq->sqn);
1264 1265 1266 1267
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1268 1269 1270 1271
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
	sq->stats.recover++;
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1373
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1374
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1375 1376 1377 1378 1379 1380
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1381
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1382 1383 1384 1385 1386
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1387
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1388
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1389
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1409
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1410 1411 1412 1413
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1414
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1415 1416 1417 1418 1419 1420 1421 1422 1423
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1424
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1425 1426 1427 1428
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1429
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1430 1431 1432 1433
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1434
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1473
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1474 1475
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1476 1477
}

1478 1479 1480
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1481 1482 1483
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1484
	unsigned int irqn;
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1511
	cq->mdev = mdev;
1512 1513 1514 1515

	return 0;
}

1516 1517 1518 1519 1520 1521 1522
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1523 1524
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1535
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1536
{
1537
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1538 1539
}

1540
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1541
{
1542
	struct mlx5_core_dev *mdev = cq->mdev;
1543 1544 1545 1546 1547
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1548
	unsigned int irqn_not_used;
1549 1550 1551 1552
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1553
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1554
	in = kvzalloc(inlen, GFP_KERNEL);
1555 1556 1557 1558 1559 1560 1561
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1562 1563
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1564 1565 1566

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1567
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1568
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1569
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1570
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1571
					    MLX5_ADAPTER_PAGE_SHIFT);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1586
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1587
{
1588
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1589 1590 1591
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1592
			 struct net_dim_cq_moder moder,
1593
			 struct mlx5e_cq_param *param,
1594
			 struct mlx5e_cq *cq)
1595
{
1596
	struct mlx5_core_dev *mdev = c->mdev;
1597 1598
	int err;

1599
	err = mlx5e_alloc_cq(c, param, cq);
1600 1601 1602
	if (err)
		return err;

1603
	err = mlx5e_create_cq(cq, param);
1604
	if (err)
1605
		goto err_free_cq;
1606

1607
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1608
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1609 1610
	return 0;

1611 1612
err_free_cq:
	mlx5e_free_cq(cq);
1613 1614 1615 1616 1617 1618 1619

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1620
	mlx5e_free_cq(cq);
1621 1622
}

1623 1624 1625 1626 1627
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1628
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1629
			     struct mlx5e_params *params,
1630 1631 1632 1633 1634 1635
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1636 1637
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1660
			  struct mlx5e_params *params,
1661 1662 1663 1664 1665
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1666 1667
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1668

1669 1670
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1671 1672 1673 1674 1675 1676 1677 1678
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1679
		mlx5e_close_txqsq(&c->sq[tc]);
1680 1681 1682 1683 1684 1685 1686 1687 1688

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1689
		mlx5e_close_txqsq(&c->sq[tc]);
1690 1691
}

1692
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1693
				struct mlx5e_txqsq *sq, u32 rate)
1694 1695 1696
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1697
	struct mlx5e_modify_sq_param msp = {0};
1698
	struct mlx5_rate_limit rl = {0};
1699 1700 1701 1702 1703 1704 1705
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1706 1707
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1708
		/* remove current rl index to free space to next ones */
1709 1710
		mlx5_rl_remove_rate(mdev, &rl);
	}
1711 1712 1713 1714

	sq->rate_limit = 0;

	if (rate) {
1715 1716
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1717 1718 1719 1720 1721 1722 1723
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1724 1725 1726 1727
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1728
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1729 1730 1731 1732 1733
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1734
			mlx5_rl_remove_rate(mdev, &rl);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1746
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1773
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1774
			      struct mlx5e_params *params,
1775 1776 1777
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1778
	struct net_dim_cq_moder icocq_moder = {0, 0};
1779
	struct net_device *netdev = priv->netdev;
1780
	int cpu = mlx5e_get_cpu(priv, ix);
1781
	struct mlx5e_channel *c;
1782
	unsigned int irq;
1783
	int err;
1784
	int eqn;
1785

1786
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1787 1788 1789 1790
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1791 1792
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1793
	c->ix       = ix;
1794
	c->cpu      = cpu;
1795 1796
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1797
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1798 1799
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1800

1801 1802 1803
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1804 1805
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1806
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1807 1808 1809
	if (err)
		goto err_napi_del;

1810
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1811 1812 1813
	if (err)
		goto err_close_icosq_cq;

1814
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1815 1816 1817
	if (err)
		goto err_close_tx_cqs;

1818
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1819 1820
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1821 1822 1823
	if (err)
		goto err_close_rx_cq;

1824 1825
	napi_enable(&c->napi);

1826
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1827 1828 1829
	if (err)
		goto err_disable_napi;

1830
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1831 1832 1833
	if (err)
		goto err_close_icosq;

1834
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1835 1836
	if (err)
		goto err_close_sqs;
1837

1838
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1839
	if (err)
1840
		goto err_close_xdp_sq;
1841 1842 1843 1844

	*cp = c;

	return 0;
1845
err_close_xdp_sq:
1846
	if (c->xdp)
S
Saeed Mahameed 已提交
1847
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1848 1849 1850 1851

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1852
err_close_icosq:
S
Saeed Mahameed 已提交
1853
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1854

1855 1856
err_disable_napi:
	napi_disable(&c->napi);
1857
	if (c->xdp)
1858
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1859 1860

err_close_rx_cq:
1861 1862 1863 1864 1865
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1866 1867 1868
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1869 1870 1871 1872 1873 1874 1875
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1876 1877 1878 1879 1880 1881 1882
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1883
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1895 1896 1897
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1898
	if (c->xdp)
S
Saeed Mahameed 已提交
1899
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1900
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1901
	mlx5e_close_icosq(&c->icosq);
1902
	napi_disable(&c->napi);
1903
	if (c->xdp)
1904
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1905 1906
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1907
	mlx5e_close_cq(&c->icosq.cq);
1908
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1909

1910 1911 1912 1913
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1914
				 struct mlx5e_params *params,
1915 1916
				 struct mlx5e_rq_param *param)
{
1917
	struct mlx5_core_dev *mdev = priv->mdev;
1918 1919 1920
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1921
	switch (params->rq_wq_type) {
1922
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1923
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
1924 1925
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
1926
		MLX5_SET(wq, wq, log_wqe_stride_size,
1927 1928
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
1929
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
1930
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
1931 1932 1933
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
1934
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
1935 1936
	}

1937 1938
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1939
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
1940
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1941
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1942
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1943

1944
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1945 1946
}

1947
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
1948
				      struct mlx5e_rq_param *param)
1949
{
1950
	struct mlx5_core_dev *mdev = priv->mdev;
1951 1952 1953 1954 1955
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1956
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
1957 1958

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1959 1960
}

T
Tariq Toukan 已提交
1961 1962
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1963 1964 1965 1966 1967
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1968
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1969

1970
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1971 1972 1973
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1974
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1975 1976 1977 1978 1979 1980
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1981
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1982
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1983 1984 1985 1986 1987 1988 1989
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1990
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1991 1992 1993
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1994
				    struct mlx5e_params *params,
1995 1996
				    struct mlx5e_cq_param *param)
{
1997
	struct mlx5_core_dev *mdev = priv->mdev;
1998
	void *cqc = param->cqc;
1999
	u8 log_cq_size;
2000

2001
	switch (params->rq_wq_type) {
2002
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2003 2004
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2005 2006
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
2007
		log_cq_size = params->log_rq_mtu_frames;
2008 2009 2010
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2011
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2012 2013 2014
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2015 2016

	mlx5e_build_common_cq_param(priv, param);
2017
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2018 2019 2020
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2021
				    struct mlx5e_params *params,
2022 2023 2024 2025
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2026
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2027 2028

	mlx5e_build_common_cq_param(priv, param);
2029
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2030 2031
}

T
Tariq Toukan 已提交
2032
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2033 2034
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2035 2036 2037 2038 2039 2040
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2041

2042
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2043 2044 2045
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2046 2047
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2048 2049 2050 2051 2052 2053 2054
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2055
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2056 2057
}

2058
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2059
				    struct mlx5e_params *params,
2060 2061 2062 2063 2064 2065
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2066
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2067 2068
}

2069 2070 2071
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2072
{
2073
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2074

2075 2076 2077 2078 2079 2080 2081
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2082 2083
}

2084 2085
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2086
{
2087
	struct mlx5e_channel_param *cparam;
2088
	int err = -ENOMEM;
2089 2090
	int i;

2091
	chs->num = chs->params.num_channels;
2092

2093
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2094
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2095 2096
	if (!chs->c || !cparam)
		goto err_free;
2097

2098
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2099
	for (i = 0; i < chs->num; i++) {
2100
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2101 2102 2103 2104
		if (err)
			goto err_close_channels;
	}

2105
	kfree(cparam);
2106 2107 2108 2109
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2110
		mlx5e_close_channel(chs->c[i]);
2111

2112
err_free:
2113
	kfree(chs->c);
2114
	kfree(cparam);
2115
	chs->num = 0;
2116 2117 2118
	return err;
}

2119
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2120 2121 2122
{
	int i;

2123 2124 2125 2126 2127 2128 2129 2130 2131
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2132 2133 2134
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2135

2136
	return err ? -ETIMEDOUT : 0;
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2147
void mlx5e_close_channels(struct mlx5e_channels *chs)
2148 2149
{
	int i;
2150

2151 2152
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2153

2154 2155
	kfree(chs->c);
	chs->num = 0;
2156 2157
}

2158 2159
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2160 2161 2162 2163 2164
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2165
	u32 *in;
2166
	int i;
2167 2168

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2169
	in = kvzalloc(inlen, GFP_KERNEL);
2170 2171 2172 2173 2174 2175 2176 2177
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2178 2179
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2180

2181 2182 2183
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2184 2185

	kvfree(in);
T
Tariq Toukan 已提交
2186 2187 2188
	return err;
}

2189
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2190
{
2191 2192
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2193 2194
}

2195
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2196 2197
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2198
	int err;
2199

2200 2201 2202 2203
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2204 2205
}

2206
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2207
{
2208
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2209 2210 2211
	int err;
	int ix;

2212
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2213
		rqt = &priv->direct_tir[ix].rqt;
2214
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2215 2216 2217 2218 2219 2220 2221
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2222
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2223
	for (ix--; ix >= 0; ix--)
2224
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2225

2226 2227 2228
	return err;
}

2229 2230 2231 2232 2233 2234 2235 2236
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2237 2238 2239 2240 2241 2242 2243
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2244
int mlx5e_bits_invert(unsigned long a, int size)
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2269
			ix = priv->channels.params.indirection_rqt[ix];
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2280 2281 2282 2283
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2284
	u32 *in;
2285 2286 2287
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2288
	in = kvzalloc(inlen, GFP_KERNEL);
2289 2290 2291 2292 2293 2294 2295
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2296
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2297
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2298 2299 2300 2301 2302

	kvfree(in);
	return err;
}

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2317
{
T
Tariq Toukan 已提交
2318 2319 2320
	u32 rqtn;
	int ix;

2321
	if (priv->indir_rqt.enabled) {
2322
		/* RSS RQ table */
2323
		rqtn = priv->indir_rqt.rqtn;
2324
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2325 2326
	}

2327 2328 2329
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2330 2331 2332
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2333 2334 2335
		};

		/* Direct RQ Tables */
2336 2337
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2338

2339
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2340
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2341
	}
2342 2343
}

2344 2345 2346 2347 2348
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2349 2350 2351 2352 2353 2354
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2355 2356 2357 2358 2359 2360 2361 2362 2363
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2364 2365 2366
		{
			.rqn = priv->drop_rq.rqn,
		},
2367 2368 2369 2370 2371
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2372
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2373
{
2374
	if (!params->lro_en)
2375 2376 2377 2378 2379 2380 2381 2382
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2383 2384
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2385 2386
}

2387 2388
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2389
				    void *tirc, bool inner)
2390
{
2391 2392
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2406 2407
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2408 2409 2410 2411 2412 2413
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2414
		memcpy(rss_key, params->toeplitz_hash_key, len);
2415
	}
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2498 2499
}

T
Tariq Toukan 已提交
2500
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2501 2502 2503 2504 2505 2506 2507
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2508
	int tt;
T
Tariq Toukan 已提交
2509
	int ix;
2510 2511

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2512
	in = kvzalloc(inlen, GFP_KERNEL);
2513 2514 2515 2516 2517 2518
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2519
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2520

T
Tariq Toukan 已提交
2521
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2522
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2523
					   inlen);
T
Tariq Toukan 已提交
2524
		if (err)
T
Tariq Toukan 已提交
2525
			goto free_in;
T
Tariq Toukan 已提交
2526
	}
2527

2528
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2529 2530 2531 2532 2533 2534 2535
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2536 2537 2538 2539 2540
	kvfree(in);

	return err;
}

2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2556 2557
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2558
{
2559
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2560 2561
	int err;

2562
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2563 2564 2565
	if (err)
		return err;

2566 2567 2568 2569
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2570

2571 2572
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2573 2574 2575
{
	u16 hw_mtu = 0;
	int err;
2576

2577 2578 2579 2580
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2581
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2582 2583
}

2584
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2585
{
2586
	struct mlx5e_params *params = &priv->channels.params;
2587
	struct net_device *netdev = priv->netdev;
2588
	struct mlx5_core_dev *mdev = priv->mdev;
2589 2590 2591
	u16 mtu;
	int err;

2592
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2593 2594
	if (err)
		return err;
2595

2596 2597
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2598
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2599
			    __func__, mtu, params->sw_mtu);
2600

2601
	params->sw_mtu = mtu;
2602 2603 2604
	return 0;
}

2605 2606 2607
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2608 2609
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2610 2611 2612 2613 2614 2615 2616 2617 2618
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2619 2620 2621
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2622
	for (tc = 0; tc < ntc; tc++)
2623
		netdev_set_tc_queue(netdev, tc, nch, 0);
2624 2625
}

2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2645
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2646
{
2647 2648 2649 2650
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2651 2652
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2653

2654 2655 2656
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2657

2658
	if (MLX5_VPORT_MANAGER(priv->mdev))
2659 2660
		mlx5e_add_sqs_fwd_rules(priv);

2661
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2662
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2663 2664
}

2665
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2666
{
2667 2668
	mlx5e_redirect_rqts_to_drop(priv);

2669
	if (MLX5_VPORT_MANAGER(priv->mdev))
2670 2671
		mlx5e_remove_sqs_fwd_rules(priv);

2672 2673 2674 2675 2676 2677 2678 2679
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2680
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2681 2682
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2683 2684 2685
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2686
	int carrier_ok;
2687 2688
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2689
	carrier_ok = netif_carrier_ok(netdev);
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2700 2701 2702 2703
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2704 2705 2706
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2707 2708 2709
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2710 2711
}

2712
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2713 2714 2715 2716 2717
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2718 2719 2720 2721 2722 2723 2724
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2725
	err = mlx5e_open_channels(priv, &priv->channels);
2726
	if (err)
2727
		goto err_clear_state_opened_flag;
2728

2729
	mlx5e_refresh_tirs(priv, false);
2730
	mlx5e_activate_priv_channels(priv);
2731 2732
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2733

2734 2735
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2736

2737
	return 0;
2738 2739 2740 2741

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2742 2743
}

2744
int mlx5e_open(struct net_device *netdev)
2745 2746 2747 2748 2749 2750
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2751 2752
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2753 2754
	mutex_unlock(&priv->state_lock);

2755 2756 2757
	if (mlx5e_vxlan_allowed(priv->mdev))
		udp_tunnel_get_rx_info(netdev);

2758 2759 2760 2761 2762 2763 2764
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2765 2766 2767 2768 2769 2770
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2771 2772 2773
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2774 2775
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2776 2777 2778 2779

	return 0;
}

2780
int mlx5e_close(struct net_device *netdev)
2781 2782 2783 2784
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2785 2786 2787
	if (!netif_device_present(netdev))
		return -ENODEV;

2788
	mutex_lock(&priv->state_lock);
2789
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2790 2791 2792 2793 2794 2795
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2796
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2797 2798
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2811 2812 2813
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2814
	rq->mdev = mdev;
2815 2816 2817 2818

	return 0;
}

2819
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2820 2821
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2822
{
2823 2824 2825
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

2826
	return mlx5e_alloc_cq_common(mdev, param, cq);
2827 2828
}

2829
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
2830
			      struct mlx5e_rq *drop_rq)
2831
{
2832
	struct mlx5_core_dev *mdev = priv->mdev;
2833 2834 2835
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2836 2837
	int err;

2838
	mlx5e_build_drop_rq_param(priv, &rq_param);
2839

2840
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2841 2842 2843
	if (err)
		return err;

2844
	err = mlx5e_create_cq(cq, &cq_param);
2845
	if (err)
2846
		goto err_free_cq;
2847

2848
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2849
	if (err)
2850
		goto err_destroy_cq;
2851

2852
	err = mlx5e_create_rq(drop_rq, &rq_param);
2853
	if (err)
2854
		goto err_free_rq;
2855

2856 2857 2858 2859
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

2860 2861
	return 0;

2862
err_free_rq:
2863
	mlx5e_free_rq(drop_rq);
2864 2865

err_destroy_cq:
2866
	mlx5e_destroy_cq(cq);
2867

2868
err_free_cq:
2869
	mlx5e_free_cq(cq);
2870

2871 2872 2873
	return err;
}

2874
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2875
{
2876 2877 2878 2879
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2880 2881
}

2882 2883
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2884
{
2885
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2886 2887
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2888
	MLX5_SET(tisc, tisc, prio, tc << 1);
2889
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2890
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2891 2892 2893 2894

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2895
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2896 2897
}

2898
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2899
{
2900
	mlx5_core_destroy_tis(mdev, tisn);
2901 2902
}

2903
int mlx5e_create_tises(struct mlx5e_priv *priv)
2904 2905 2906 2907
{
	int err;
	int tc;

2908
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2909
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2910 2911 2912 2913 2914 2915 2916 2917
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2918
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2919 2920 2921 2922

	return err;
}

2923
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2924 2925 2926
{
	int tc;

2927
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2928
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2929 2930
}

2931 2932 2933
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2934
{
2935
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2936

2937
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2938

A
Achiad Shochat 已提交
2939
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2940
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2941
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2942 2943
}

2944
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2945
{
2946
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2947

2948
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2949 2950 2951 2952 2953 2954

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2955
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2956
{
2957
	struct mlx5e_tir *tir;
2958 2959
	void *tirc;
	int inlen;
2960
	int i = 0;
2961
	int err;
T
Tariq Toukan 已提交
2962 2963
	u32 *in;
	int tt;
2964 2965

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2966
	in = kvzalloc(inlen, GFP_KERNEL);
2967 2968 2969
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2970 2971
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2972
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2973
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2974
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2975
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2976 2977 2978 2979
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2980 2981
	}

2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2998 2999 3000 3001
	kvfree(in);

	return 0;

3002 3003 3004 3005
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3006 3007 3008 3009 3010 3011 3012 3013
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3014
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3025
	in = kvzalloc(inlen, GFP_KERNEL);
3026 3027 3028
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3029 3030
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3031
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3032
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3033
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3034
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3035 3036 3037 3038 3039 3040
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3041 3042
	return 0;

T
Tariq Toukan 已提交
3043
err_destroy_ch_tirs:
3044
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3045
	for (ix--; ix >= 0; ix--)
3046
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3047 3048

	kvfree(in);
3049 3050 3051 3052

	return err;
}

3053
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3054 3055 3056
{
	int i;

T
Tariq Toukan 已提交
3057
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3058
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3059 3060 3061 3062 3063 3064

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3065 3066
}

3067
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3068 3069 3070 3071 3072 3073 3074 3075
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3090
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3091 3092 3093 3094
{
	int err = 0;
	int i;

3095 3096
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3097 3098 3099 3100 3101 3102 3103
		if (err)
			return err;
	}

	return 0;
}

3104 3105
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3106 3107
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3108
	struct mlx5e_channels new_channels = {};
3109
	u8 tc = mqprio->num_tc;
3110 3111
	int err = 0;

3112 3113
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3114 3115 3116 3117 3118
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3119 3120
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3121

S
Saeed Mahameed 已提交
3122
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3123 3124 3125
		priv->channels.params = new_channels.params;
		goto out;
	}
3126

S
Saeed Mahameed 已提交
3127 3128 3129
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3130

3131
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3132
out:
3133 3134 3135 3136
	mutex_unlock(&priv->state_lock);
	return err;
}

3137
#ifdef CONFIG_MLX5_ESWITCH
3138
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3139 3140
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3141
{
3142 3143
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3144
		return mlx5e_configure_flower(priv, cls_flower, flags);
3145
	case TC_CLSFLOWER_DESTROY:
3146
		return mlx5e_delete_flower(priv, cls_flower, flags);
3147
	case TC_CLSFLOWER_STATS:
3148
		return mlx5e_stats_flower(priv, cls_flower, flags);
3149
	default:
3150
		return -EOPNOTSUPP;
3151 3152
	}
}
3153

3154 3155
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3156 3157 3158
{
	struct mlx5e_priv *priv = cb_priv;

3159
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3160 3161
		return -EOPNOTSUPP;

3162 3163
	switch (type) {
	case TC_SETUP_CLSFLOWER:
3164
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3190
#endif
3191

3192 3193
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3194
{
3195
	switch (type) {
3196
#ifdef CONFIG_MLX5_ESWITCH
3197 3198
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3199
#endif
3200
	case TC_SETUP_QDISC_MQPRIO:
3201
		return mlx5e_setup_tc_mqprio(dev, type_data);
3202 3203 3204
	default:
		return -EOPNOTSUPP;
	}
3205 3206
}

3207
static void
3208 3209 3210
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3211
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3212
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3213
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3214

3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3227 3228 3229 3230

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3231 3232 3233
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3234
	stats->rx_crc_errors =
3235 3236 3237
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3238 3239 3240 3241 3242 3243 3244
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3245 3246
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3247 3248 3249 3250 3251 3252
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3253
	queue_work(priv->wq, &priv->set_rx_mode_work);
3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3268
	queue_work(priv->wq, &priv->set_rx_mode_work);
3269 3270 3271 3272

	return 0;
}

3273
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3274 3275
	do {						\
		if (enable)				\
3276
			*features |= feature;		\
3277
		else					\
3278
			*features &= ~feature;		\
3279 3280 3281 3282 3283
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3284 3285
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3286
	struct mlx5_core_dev *mdev = priv->mdev;
3287
	struct mlx5e_channels new_channels = {};
3288
	struct mlx5e_params *old_params;
3289 3290
	int err = 0;
	bool reset;
3291 3292 3293

	mutex_lock(&priv->state_lock);

3294 3295
	old_params = &priv->channels.params;
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3296

3297
	new_channels.params = *old_params;
3298 3299
	new_channels.params.lro_en = enable;

3300 3301 3302 3303 3304 3305
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3306
	if (!reset) {
3307
		*old_params = new_channels.params;
3308 3309
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3310
	}
3311

3312 3313 3314
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3315

3316 3317
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3318
	mutex_unlock(&priv->state_lock);
3319 3320 3321
	return err;
}

3322
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3323 3324 3325 3326
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3327
		mlx5e_enable_cvlan_filter(priv);
3328
	else
3329
		mlx5e_disable_cvlan_filter(priv);
3330 3331 3332 3333 3334 3335 3336

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3337

3338
	if (!enable && mlx5e_tc_num_filters(priv)) {
3339 3340 3341 3342 3343
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3344 3345 3346
	return 0;
}

3347 3348 3349 3350 3351 3352 3353 3354
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3372 3373 3374
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3375
	int err = 0;
3376 3377 3378

	mutex_lock(&priv->state_lock);

3379
	priv->channels.params.vlan_strip_disable = !enable;
3380 3381 3382 3383
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3384
	if (err)
3385
		priv->channels.params.vlan_strip_disable = enable;
3386

3387
unlock:
3388 3389 3390 3391 3392
	mutex_unlock(&priv->state_lock);

	return err;
}

3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3408
static int mlx5e_handle_feature(struct net_device *netdev,
3409
				netdev_features_t *features,
3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3423 3424
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3425 3426 3427
		return err;
	}

3428
	MLX5E_SET_FEATURE(features, feature, enable);
3429 3430 3431 3432 3433 3434
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3435
	netdev_features_t oper_features = netdev->features;
3436 3437 3438 3439
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3440

3441 3442
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3443
				    set_feature_cvlan_filter);
3444 3445 3446 3447
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3448
#ifdef CONFIG_RFS_ACCEL
3449
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3450
#endif
3451

3452 3453 3454 3455 3456 3457
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3458 3459
}

3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3479 3480 3481
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3482
	struct mlx5e_channels new_channels = {};
3483
	struct mlx5e_params *params;
3484
	int err = 0;
3485
	bool reset;
3486 3487

	mutex_lock(&priv->state_lock);
3488

3489
	params = &priv->channels.params;
3490

3491
	reset = !params->lro_en;
3492
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3493

3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

	if (params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3504
	if (!reset) {
3505
		params->sw_mtu = new_mtu;
3506
		mlx5e_set_dev_port_mtu(priv);
3507
		netdev->mtu = params->sw_mtu;
3508 3509
		goto out;
	}
3510

3511
	err = mlx5e_open_channels(priv, &new_channels);
3512
	if (err)
3513 3514 3515
		goto out;

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3516
	netdev->mtu = new_channels.params.sw_mtu;
3517

3518 3519
out:
	mutex_unlock(&priv->state_lock);
3520 3521 3522
	return err;
}

3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3597 3598
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3599 3600
	struct mlx5e_priv *priv = netdev_priv(dev);

3601 3602
	switch (cmd) {
	case SIOCSHWTSTAMP:
3603
		return mlx5e_hwstamp_set(priv, ifr);
3604
	case SIOCGHWTSTAMP:
3605
		return mlx5e_hwstamp_get(priv, ifr);
3606 3607 3608 3609 3610
	default:
		return -EOPNOTSUPP;
	}
}

3611
#ifdef CONFIG_MLX5_ESWITCH
3612 3613 3614 3615 3616 3617 3618 3619
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3620 3621
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3622 3623 3624 3625
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3626 3627 3628
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3629 3630 3631 3632
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3633 3634 3635 3636 3637 3638 3639 3640
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3641 3642 3643 3644 3645 3646 3647
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3648 3649 3650 3651 3652 3653 3654 3655

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3656
					   max_tx_rate, min_tx_rate);
3657 3658
}

3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3714
#endif
3715

3716 3717
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3718 3719 3720
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3721 3722 3723
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3724 3725 3726
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3727
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3728 3729
}

3730 3731
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3732 3733 3734
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3735 3736 3737
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3738 3739 3740
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3741
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3742 3743
}

3744 3745 3746
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3747
{
3748
	unsigned int offset = 0;
3749
	struct udphdr *udph;
3750 3751
	u8 proto;
	u16 port;
3752 3753 3754 3755 3756 3757

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3758
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3759 3760 3761 3762 3763
		break;
	default:
		goto out;
	}

3764 3765 3766 3767
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3768 3769 3770
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3771 3772 3773 3774
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3790 3791 3792 3793 3794
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3795 3796 3797
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3798
		return mlx5e_tunnel_features_check(priv, skb, features);
3799 3800 3801 3802

	return features;
}

3803 3804 3805
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
3806
	struct mlx5_eq *eq = sq->cq.mcq.eq;
3807 3808 3809
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
3810
		   eq->eqn, eq->cons_index, eq->irqn);
3811 3812 3813 3814 3815 3816

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
3817
	sq->channel->stats.eq_rearm++;
3818 3819 3820
	return true;
}

3821
static void mlx5e_tx_timeout_work(struct work_struct *work)
3822
{
3823 3824 3825
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
3826
	bool reopen_channels = false;
3827
	int i, err;
3828

3829 3830 3831 3832 3833
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
3834

3835
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3836
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
3837
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3838

3839
		if (!netif_xmit_stopped(dev_queue))
3840
			continue;
3841 3842 3843

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
3844 3845
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
3846

3847 3848 3849 3850 3851 3852 3853
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
3854 3855
	}

3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
3877 3878
}

3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3895 3896 3897 3898 3899 3900
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3901 3902
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3903
	reset = (!priv->channels.params.xdp_prog || !prog);
3904 3905 3906

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3907 3908 3909 3910
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3911
		prog = bpf_prog_add(prog, priv->channels.num);
3912 3913 3914 3915 3916
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3917

3918 3919 3920
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3921
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3922 3923 3924 3925
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3926
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
3927 3928 3929 3930 3931 3932 3933 3934 3935 3936

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3937 3938
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3939

3940
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3941 3942 3943 3944 3945
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3946
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3959
static u32 mlx5e_xdp_query(struct net_device *dev)
3960 3961
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3962 3963
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3964

3965 3966 3967 3968 3969 3970 3971
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3972 3973
}

3974
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3975 3976 3977 3978 3979
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3980 3981
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3982 3983 3984 3985 3986 3987
		return 0;
	default:
		return -EINVAL;
	}
}

3988 3989 3990 3991 3992 3993 3994
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3995 3996
	struct mlx5e_channels *chs = &priv->channels;

3997 3998
	int i;

3999 4000
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
4001 4002 4003
}
#endif

4004
static const struct net_device_ops mlx5e_netdev_ops = {
4005 4006 4007
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4008
	.ndo_setup_tc            = mlx5e_setup_tc,
4009
	.ndo_select_queue        = mlx5e_select_queue,
4010 4011 4012
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4013 4014
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4015
	.ndo_set_features        = mlx5e_set_features,
4016
	.ndo_fix_features        = mlx5e_fix_features,
4017 4018
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
4019
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4020 4021 4022
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4023 4024 4025
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4026
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4027
	.ndo_bpf		 = mlx5e_xdp,
4028 4029 4030
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
4031
#ifdef CONFIG_MLX5_ESWITCH
4032
	/* SRIOV E-Switch NDOs */
4033 4034
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4035
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4036
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4037
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4038 4039 4040
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4041 4042
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4043
#endif
4044 4045 4046 4047 4048
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4049
		return -EOPNOTSUPP;
4050 4051 4052 4053 4054
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4055 4056 4057 4058
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4059 4060
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4061
		return -EOPNOTSUPP;
4062
	}
4063 4064
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4065
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4066
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4067

4068 4069 4070
	return 0;
}

4071
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4072 4073 4074 4075 4076 4077 4078 4079
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4080
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4081
{
4082 4083
	u32 link_speed = 0;
	u32 pci_bw = 0;
4084

4085
	mlx5e_get_max_linkspeed(mdev, &link_speed);
4086
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4087 4088 4089 4090 4091 4092 4093
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4094 4095
}

4096
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4097
{
4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4108

4109 4110 4111
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4112

4113 4114 4115
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4116
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4138 4139 4140 4141 4142 4143

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4144 4145
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4146
	if (params->rx_dim_enabled) {
4147 4148 4149 4150 4151
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4152
	}
4153

4154
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4155 4156
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4157 4158
}

4159
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4171 4172
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4173
			    u16 max_channels, u16 mtu)
4174
{
4175
	u8 rx_cq_period_mode;
4176

4177 4178
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4179 4180
	params->num_channels = max_channels;
	params->num_tc       = 1;
4181

4182 4183
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4184 4185
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4186

4187
	/* set CQE compression */
4188
	params->rx_cqe_compress_def = false;
4189
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4190
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4191
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4192

4193 4194 4195
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4196 4197 4198
	if (mlx5e_striding_rq_possible(mdev, params))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ,
				!slow_pci_heuristic(mdev));
4199 4200
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4201

4202
	/* HW LRO */
4203

4204
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4205
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4206 4207
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4208
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4209

4210
	/* CQ moderation params */
4211
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4212 4213
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4214
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4215
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4216 4217
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4218

4219
	/* TX inline */
4220
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4221

4222 4223 4224
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4225
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4226 4227
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4228

4229 4230 4231 4232 4233 4234
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4235

4236 4237 4238 4239
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4240
	priv->msglevel    = MLX5E_MSG_LEVEL;
4241

4242 4243
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4244

4245 4246 4247 4248
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4249
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4250
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4251 4252

	mlx5e_timestamp_init(priv);
4253 4254 4255 4256 4257 4258
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4259
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4260 4261 4262 4263 4264
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4265 4266
}

4267
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4268 4269 4270
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4271
#endif
4272

4273
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4274 4275 4276
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4277 4278
	bool fcs_supported;
	bool fcs_enabled;
4279 4280 4281

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4282 4283
	netdev->netdev_ops = &mlx5e_netdev_ops;

4284
#ifdef CONFIG_MLX5_CORE_EN_DCB
4285 4286
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4287
#endif
4288

4289 4290 4291 4292
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4293
	netdev->vlan_features    |= NETIF_F_SG;
4294 4295 4296 4297 4298 4299 4300 4301
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4302 4303 4304
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4305 4306 4307 4308
	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4309
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4310 4311
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4312
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4313

4314 4315
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4316
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4317
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4318 4319
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4320 4321 4322 4323 4324 4325 4326 4327
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4328
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4329 4330
	}

4331 4332 4333 4334 4335 4336 4337 4338 4339
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4340 4341 4342 4343 4344
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4345 4346 4347
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4348
	netdev->features          = netdev->hw_features;
4349
	if (!priv->channels.params.lro_en)
4350 4351
		netdev->features  &= ~NETIF_F_LRO;

4352 4353 4354
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4355 4356 4357
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4358 4359 4360 4361
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4362 4363 4364 4365 4366 4367
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4368

4369
	netdev->features         |= NETIF_F_HIGHDMA;
4370
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4371 4372 4373 4374

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4375

4376
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4377
	if (MLX5_VPORT_MANAGER(mdev))
4378 4379
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4380 4381

	mlx5e_ipsec_build_netdev(priv);
4382
	mlx5e_tls_build_netdev(priv);
4383 4384
}

4385
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4386 4387 4388 4389 4390 4391 4392 4393 4394
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4395 4396 4397 4398 4399 4400

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4401 4402
}

4403
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4404
{
4405 4406
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4407

4408 4409
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4410 4411
}

4412 4413
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4414 4415
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4416 4417
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4418
	int err;
4419

4420
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4421 4422 4423
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4424 4425 4426
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4427 4428 4429 4430 4431 4432
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4433
	mlx5e_tls_cleanup(priv);
4434
	mlx5e_ipsec_cleanup(priv);
4435 4436 4437 4438 4439 4440 4441 4442
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4443 4444
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4445 4446 4447
		return err;

	err = mlx5e_create_direct_rqts(priv);
4448
	if (err)
4449 4450 4451
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4452
	if (err)
4453 4454 4455
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4456
	if (err)
4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4478
	mlx5e_destroy_direct_rqts(priv);
4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4490
	mlx5e_destroy_direct_rqts(priv);
4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4505
	mlx5e_dcbnl_initialize(priv);
4506 4507 4508 4509 4510 4511 4512 4513
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4514 4515 4516 4517
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4518 4519 4520 4521
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4522 4523 4524
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4525
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4526
	mlx5e_set_dev_port_mtu(priv);
4527

4528 4529
	mlx5_lag_add(mdev, netdev);

4530
	mlx5e_enable_async_events(priv);
4531

4532
	if (MLX5_VPORT_MANAGER(priv->mdev))
4533
		mlx5e_register_vport_reps(priv);
4534

4535 4536
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4537 4538 4539
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4540 4541

	queue_work(priv->wq, &priv->set_rx_mode_work);
4542 4543 4544 4545 4546 4547

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4548 4549 4550 4551
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4552 4553
	struct mlx5_core_dev *mdev = priv->mdev;

4554 4555 4556 4557 4558
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4559 4560 4561 4562 4563 4564
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4565
	queue_work(priv->wq, &priv->set_rx_mode_work);
4566

4567
	if (MLX5_VPORT_MANAGER(priv->mdev))
4568 4569
		mlx5e_unregister_vport_reps(priv);

4570
	mlx5e_disable_async_events(priv);
4571
	mlx5_lag_remove(mdev);
4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4583
	.update_stats	   = mlx5e_update_ndo_stats,
4584
	.max_nch	   = mlx5e_get_max_num_channels,
4585
	.update_carrier	   = mlx5e_update_carrier,
4586 4587
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4588 4589 4590
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4591 4592
/* mlx5e generic netdev management API (move to en_common.c) */

4593 4594 4595
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4596
{
4597
	int nch = profile->max_nch(mdev);
4598 4599 4600
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4601
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4602
				    nch * profile->max_tc,
4603
				    nch);
4604 4605 4606 4607 4608
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4609 4610 4611 4612
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4613
	profile->init(mdev, netdev, profile, ppriv);
4614 4615 4616 4617 4618

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4619 4620
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4621 4622 4623 4624 4625
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4626 4627
	if (profile->cleanup)
		profile->cleanup(priv);
4628 4629 4630 4631 4632
	free_netdev(netdev);

	return NULL;
}

4633
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4634
{
4635
	struct mlx5_core_dev *mdev = priv->mdev;
4636 4637 4638 4639 4640
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4641

4642 4643
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4644
		goto out;
4645

4646 4647 4648
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4649 4650
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4651
		goto err_destroy_q_counters;
4652 4653
	}

4654 4655
	err = profile->init_rx(priv);
	if (err)
4656 4657
		goto err_close_drop_rq;

4658 4659
	if (profile->enable)
		profile->enable(priv);
4660

4661
	return 0;
4662 4663

err_close_drop_rq:
4664
	mlx5e_close_drop_rq(&priv->drop_rq);
4665

4666 4667
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4668
	profile->cleanup_tx(priv);
4669

4670 4671
out:
	return err;
4672 4673
}

4674
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4675 4676 4677 4678 4679
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4680 4681 4682 4683
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4684
	profile->cleanup_rx(priv);
4685
	mlx5e_close_drop_rq(&priv->drop_rq);
4686
	mlx5e_destroy_q_counters(priv);
4687 4688 4689 4690
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4718
	err = mlx5e_attach_netdev(priv);
4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4735
	mlx5e_detach_netdev(priv);
4736 4737 4738
	mlx5e_destroy_mdev_resources(mdev);
}

4739 4740
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4741 4742
	struct net_device *netdev;
	void *rpriv = NULL;
4743 4744
	void *priv;
	int err;
4745

4746 4747
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4748 4749
		return NULL;

4750
#ifdef CONFIG_MLX5_ESWITCH
4751
	if (MLX5_VPORT_MANAGER(mdev)) {
4752
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4753
		if (!rpriv) {
4754
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4755 4756 4757
			return NULL;
		}
	}
4758
#endif
4759

4760
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4761 4762
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4763
		goto err_free_rpriv;
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4778
	}
4779

4780 4781 4782
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4783 4784 4785 4786 4787
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4788
	mlx5e_destroy_netdev(priv);
4789
err_free_rpriv:
4790
	kfree(rpriv);
4791
	return NULL;
4792 4793 4794 4795 4796
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4797
	void *ppriv = priv->ppriv;
4798

4799 4800 4801
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4802
	unregister_netdev(priv->netdev);
4803
	mlx5e_detach(mdev, vpriv);
4804
	mlx5e_destroy_netdev(priv);
4805
	kfree(ppriv);
4806 4807
}

4808 4809 4810 4811 4812 4813 4814 4815
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4816 4817
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4818 4819
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4820 4821 4822 4823 4824 4825 4826
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4827
	mlx5e_ipsec_build_inverse_table();
4828
	mlx5e_build_ptys2ethtool_map();
4829 4830 4831 4832 4833 4834 4835
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}