en_main.c 118.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
75
{
76
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
77 78
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
79 80 81 82 83 84 85 86 87 88 89
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
90 91
}

92 93
static u32 mlx5e_mpwqe_get_linear_frag_sz(struct mlx5e_params *params)
{
94 95 96
	if (!params->xdp_prog) {
		u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
		u16 rq_headroom = MLX5_RX_HEADROOM + NET_IP_ALIGN;
97

98 99 100 101
		return MLX5_SKB_FRAG_SZ(rq_headroom + hw_mtu);
	}

	return PAGE_SIZE;
102 103 104 105 106 107 108 109 110
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
	u32 linear_frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_mpwqe_get_linear_frag_sz(params);
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

	if (params->lro_en || frag_sz > PAGE_SIZE)
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

131 132 133 134 135 136 137 138 139 140 141
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
142
{
143 144 145
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return order_base_2(mlx5e_mpwqe_get_linear_frag_sz(params));

146 147 148 149
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

150 151
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
152 153 154 155 156
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

157 158
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
159 160 161 162 163 164 165 166 167
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;

	linear_rq_headroom += NET_IP_ALIGN;

	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST)
		return linear_rq_headroom;

168 169 170
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
		return linear_rq_headroom;

171 172 173
	return 0;
}

174
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
175
			       struct mlx5e_params *params)
176
{
177
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
178 179 180
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
181
	switch (params->rq_wq_type) {
182 183 184
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
185
		/* Extra room needed for build_skb */
186
		params->lro_wqe_sz -= mlx5e_get_rq_headroom(mdev, params) +
187
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
188 189
	}

190 191
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
192 193
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
194
		       BIT(params->log_rq_mtu_frames),
195
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
196
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
197 198
}

199 200 201 202
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
203 204
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
205
}
206

207
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
208
{
209 210
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
211 212
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		MLX5_WQ_TYPE_LINKED_LIST;
213 214
}

215 216 217 218 219 220
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
221 222
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
223

224 225
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
226
		netif_carrier_on(priv->netdev);
227 228
	} else {
		netdev_info(priv->netdev, "Link down\n");
229
		netif_carrier_off(priv->netdev);
230
	}
231 232 233 234 235 236 237 238 239
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
240 241
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
242 243 244
	mutex_unlock(&priv->state_lock);
}

245
void mlx5e_update_stats(struct mlx5e_priv *priv)
246
{
247
	int i;
248

249 250 251
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
252 253
}

254 255
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
256 257 258 259 260 261
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
262 263
}

264
void mlx5e_update_stats_work(struct work_struct *work)
265 266 267 268 269 270
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
271
		priv->profile->update_stats(priv);
272 273
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
274 275 276 277
	}
	mutex_unlock(&priv->state_lock);
}

278 279
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
280
{
281 282
	struct mlx5e_priv *priv = vpriv;

283
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
284 285
		return;

286 287 288
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
289
		queue_work(priv->wq, &priv->update_carrier_work);
290 291 292 293 294 295 296 297
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
298
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
299 300 301 302
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
303
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
304
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
305 306
}

S
Saeed Mahameed 已提交
307 308
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
309
				       struct mlx5e_umr_wqe *wqe)
310 311 312
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
313
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
314 315 316 317 318 319

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

320
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
321
	ucseg->xlt_octowords =
322 323 324 325 326 327 328 329 330
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

331
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
332
				      GFP_KERNEL, cpu_to_node(c->cpu));
333
	if (!rq->mpwqe.info)
334
		return -ENOMEM;
335

336
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
337 338 339 340

	return 0;
}

341
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
342 343
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
344 345 346 347 348 349
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

350
	in = kvzalloc(inlen, GFP_KERNEL);
351 352 353 354 355 356 357 358 359
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
360
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
361 362 363

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
364
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
365 366
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
367
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
368

T
Tariq Toukan 已提交
369
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
370 371 372 373 374

	kvfree(in);
	return err;
}

375
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
376
{
377
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
378

379
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
380 381
}

382 383 384 385 386
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

387
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
388 389
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
390
			  struct mlx5e_rq *rq)
391
{
392
	struct mlx5_core_dev *mdev = c->mdev;
393
	void *rqc = rqp->rqc;
394
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
395
	u32 byte_count;
396
	int npages;
397 398 399 400
	int wq_sz;
	int err;
	int i;

401
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
402

403
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
404 405 406 407 408 409 410 411
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

412
	rq->wq_type = params->rq_wq_type;
413 414
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
415
	rq->tstamp  = c->tstamp;
416
	rq->clock   = &mdev->clock;
417 418
	rq->channel = c;
	rq->ix      = c->ix;
419
	rq->mdev    = mdev;
420
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
421

422
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
423 424 425 426 427
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
428

429 430
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
431 432
		goto err_rq_wq_destroy;

433
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
434
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
435

436
	switch (rq->wq_type) {
437
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
438
		rq->post_wqes = mlx5e_post_rx_mpwqes;
439
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
440

441
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
442 443 444 445 446 447 448
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
449 450 451 452 453 454
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

455 456 457 458
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
459 460
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
461

462
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
463

464
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
465 466
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
467 468 469 470 471
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
472 473
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
474 475
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
476
				     GFP_KERNEL, cpu_to_node(c->cpu));
477
		if (!rq->wqe.frag_info) {
478 479 480
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
481
		rq->post_wqes = mlx5e_post_rx_wqes;
482
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
483

484 485 486 487 488 489
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
490
		if (!rq->handle_rx_cqe) {
491
			kfree(rq->wqe.frag_info);
492 493 494 495 496
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

497
		byte_count = params->lro_en  ?
498
				params->lro_wqe_sz :
499
				MLX5E_SW2HW_MTU(params, params->sw_mtu);
500 501
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
502
			byte_count += MLX5E_METADATA_ETHER_LEN;
503
#endif
504
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
505 506

		/* calc the required page order */
507
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
508
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
509 510
		rq->buff.page_order = order_base_2(npages);

511
		byte_count |= MLX5_HW_START_PADDING;
512
		rq->mkey_be = c->mkey_be;
513
	}
514

515 516 517 518 519 520 521 522
	/* This must only be activate for order-0 pages */
	if (rq->xdp_prog) {
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_PAGE_ORDER0, NULL);
		if (err)
			goto err_rq_wq_destroy;
	}

523 524 525
	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

526
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
527
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
528

529
			wqe->data.addr = cpu_to_be64(dma_offset + rq->buff.headroom);
530 531
		}

532
		wqe->data.byte_count = cpu_to_be32(byte_count);
533
		wqe->data.lkey = rq->mkey_be;
534 535
	}

536 537 538 539 540 541 542 543 544 545 546
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

547 548 549
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

550 551
	return 0;

T
Tariq Toukan 已提交
552 553 554
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

555
err_rq_wq_destroy:
556 557
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
558
	xdp_rxq_info_unreg(&rq->xdp_rxq);
559 560 561 562 563
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

564
static void mlx5e_free_rq(struct mlx5e_rq *rq)
565
{
566 567
	int i;

568 569 570
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

571 572
	xdp_rxq_info_unreg(&rq->xdp_rxq);

573 574
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
575
		kfree(rq->mpwqe.info);
576
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
577 578
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
579
		kfree(rq->wqe.frag_info);
580 581
	}

582 583 584 585 586 587
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
588 589 590
	mlx5_wq_destroy(&rq->wq_ctrl);
}

591 592
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
593
{
594
	struct mlx5_core_dev *mdev = rq->mdev;
595 596 597 598 599 600 601 602 603

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
604
	in = kvzalloc(inlen, GFP_KERNEL);
605 606 607 608 609 610 611 612
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

613
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
614 615
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
616
						MLX5_ADAPTER_PAGE_SHIFT);
617 618 619 620 621
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

622
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
623 624 625 626 627 628

	kvfree(in);

	return err;
}

629 630
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
631
{
632
	struct mlx5_core_dev *mdev = rq->mdev;
633 634 635 636 637 638 639

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
640
	in = kvzalloc(inlen, GFP_KERNEL);
641 642 643 644 645 646 647 648
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

649
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
650 651 652 653 654 655

	kvfree(in);

	return err;
}

656 657 658 659 660 661 662 663 664 665 666 667
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
668
	in = kvzalloc(inlen, GFP_KERNEL);
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

687 688 689
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
690
	struct mlx5_core_dev *mdev = c->mdev;
691 692 693 694 695 696
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
697
	in = kvzalloc(inlen, GFP_KERNEL);
698 699 700 701 702 703
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
704 705
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
706 707 708 709 710 711 712 713 714 715
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

716
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
717
{
718
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
719 720 721 722
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
723
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
724
	struct mlx5e_channel *c = rq->channel;
725

726
	struct mlx5_wq_ll *wq = &rq->wq;
727
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
728

729
	while (time_before(jiffies, exp_time)) {
730
		if (wq->cur_sz >= min_wqes)
731 732 733 734 735
			return 0;

		msleep(20);
	}

736
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
737
		    rq->rqn, wq->cur_sz, min_wqes);
738 739 740
	return -ETIMEDOUT;
}

741 742 743 744 745 746 747
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

748
	/* UMR WQE (if in progress) is always at wq->head */
749 750
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
751
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
752

753 754 755 756 757 758 759 760
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
761 762 763 764 765 766 767 768 769 770

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
771 772
}

773
static int mlx5e_open_rq(struct mlx5e_channel *c,
774
			 struct mlx5e_params *params,
775 776 777 778 779
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

780
	err = mlx5e_alloc_rq(c, params, param, rq);
781 782 783
	if (err)
		return err;

784
	err = mlx5e_create_rq(rq, param);
785
	if (err)
786
		goto err_free_rq;
787

788
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
789
	if (err)
790
		goto err_destroy_rq;
791

792
	if (params->rx_dim_enabled)
793
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
794

795 796 797 798
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
799 800
err_free_rq:
	mlx5e_free_rq(rq);
801 802 803 804

	return err;
}

805 806 807 808 809 810 811 812 813 814 815 816 817
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
818
{
819
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
820
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
821
}
822

823 824
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
825
	cancel_work_sync(&rq->dim.work);
826
	mlx5e_destroy_rq(rq);
827 828
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
829 830
}

S
Saeed Mahameed 已提交
831
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
832
{
S
Saeed Mahameed 已提交
833
	kfree(sq->db.di);
834 835
}

S
Saeed Mahameed 已提交
836
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
837 838 839
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
840
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
841
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
842 843
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
844 845 846 847 848 849
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
850
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
851
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
852 853 854 855
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
856
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
857 858 859 860 861 862
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
863
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
864

865
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
866 867 868 869 870
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

871
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
890
{
891
	kfree(sq->db.ico_wqe);
892 893
}

S
Saeed Mahameed 已提交
894
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
895 896 897 898 899 900 901 902 903 904 905
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
906 907 908
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
909
{
S
Saeed Mahameed 已提交
910
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
911
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
912
	int err;
913

S
Saeed Mahameed 已提交
914 915
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
916

917
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
918 919 920 921
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
922

923
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
924 925 926 927
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
928 929

	return 0;
S
Saeed Mahameed 已提交
930 931 932 933 934

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
935 936
}

S
Saeed Mahameed 已提交
937
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
938
{
S
Saeed Mahameed 已提交
939 940
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
941 942
}

S
Saeed Mahameed 已提交
943
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
944
{
S
Saeed Mahameed 已提交
945 946
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
947 948
}

S
Saeed Mahameed 已提交
949
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
950
{
S
Saeed Mahameed 已提交
951 952 953 954 955 956 957
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
958
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
959 960
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
961
	}
S
Saeed Mahameed 已提交
962 963 964 965

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
966 967
}

968
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
969
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
970
			     int txq_ix,
971
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
972 973
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
974
{
S
Saeed Mahameed 已提交
975
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
976
	struct mlx5_core_dev *mdev = c->mdev;
977 978
	int err;

979
	sq->pdev      = c->pdev;
980
	sq->tstamp    = c->tstamp;
981
	sq->clock     = &mdev->clock;
982 983
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
984
	sq->txq_ix    = txq_ix;
985
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
986
	sq->min_inline_mode = params->tx_min_inline_mode;
987
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
988 989
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
990

991
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
992
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
993
	if (err)
994
		return err;
S
Saeed Mahameed 已提交
995
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
996

997
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
998
	if (err)
999 1000
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1001
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1002 1003 1004 1005 1006 1007 1008 1009 1010

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1011
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1012
{
S
Saeed Mahameed 已提交
1013
	mlx5e_free_txqsq_db(sq);
1014 1015 1016
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1017 1018 1019 1020 1021 1022 1023 1024
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1025
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1026 1027 1028
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1029 1030 1031 1032 1033 1034 1035 1036
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1037
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1038
	in = kvzalloc(inlen, GFP_KERNEL);
1039 1040 1041 1042 1043 1044 1045
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1046 1047 1048
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1049 1050

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1051
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1052

1053
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1054
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1055 1056

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1057
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1058
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1059
					  MLX5_ADAPTER_PAGE_SHIFT);
1060
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1061

1062
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1063

1064
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1065 1066 1067 1068 1069 1070

	kvfree(in);

	return err;
}

1071 1072 1073 1074 1075 1076 1077
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1078
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1079
			   struct mlx5e_modify_sq_param *p)
1080 1081 1082 1083 1084 1085 1086
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1087
	in = kvzalloc(inlen, GFP_KERNEL);
1088 1089 1090 1091 1092
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1093 1094 1095
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1096
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1097
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1098
	}
1099

1100
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1101 1102 1103 1104 1105 1106

	kvfree(in);

	return err;
}

1107
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1108
{
1109
	mlx5_core_destroy_sq(mdev, sqn);
1110 1111
}

1112
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1113 1114 1115
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1116
{
1117
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1118 1119
	int err;

1120
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1121 1122 1123 1124 1125
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1126
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1127
	if (err)
1128
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1129 1130 1131 1132

	return err;
}

1133 1134 1135
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1136
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1137
			    u32 tisn,
1138
			    int txq_ix,
1139
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1140 1141 1142 1143
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1144
	u32 tx_rate;
1145 1146
	int err;

1147
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1148 1149 1150
	if (err)
		return err;

1151
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1152
	csp.tis_lst_sz      = 1;
1153 1154 1155
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1156
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1157
	if (err)
S
Saeed Mahameed 已提交
1158
		goto err_free_txqsq;
1159

1160
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1161
	if (tx_rate)
1162
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1163

1164 1165
	return 0;

S
Saeed Mahameed 已提交
1166
err_free_txqsq:
1167
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1168
	mlx5e_free_txqsq(sq);
1169 1170 1171 1172

	return err;
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1183 1184
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1185
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1186
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1187 1188 1189 1190 1191
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1192 1193 1194 1195 1196 1197 1198
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1199
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1200
{
1201 1202
	struct mlx5e_channel *c = sq->channel;

1203
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1204
	/* prevent netif_tx_wake_queue */
1205
	napi_synchronize(&c->napi);
1206

S
Saeed Mahameed 已提交
1207
	netif_tx_disable_queue(sq->txq);
1208

S
Saeed Mahameed 已提交
1209 1210 1211
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1212

S
Saeed Mahameed 已提交
1213
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1214 1215
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1216
	}
1217 1218 1219 1220 1221
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1222
	struct mlx5_core_dev *mdev = c->mdev;
1223
	struct mlx5_rate_limit rl = {0};
1224

1225
	mlx5e_destroy_sq(mdev, sq->sqn);
1226 1227 1228 1229
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1230 1231 1232 1233
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
	sq->stats.recover++;
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1335
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1336
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1337 1338 1339 1340 1341 1342
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1343
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1344 1345 1346 1347 1348
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1349
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1350
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1351
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1371
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1372 1373 1374 1375
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1376
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1377 1378 1379 1380 1381 1382 1383 1384 1385
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1386
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1387 1388 1389 1390
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1391
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1392 1393 1394 1395
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1396
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1435
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1436 1437
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1438 1439
}

1440 1441 1442
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1443 1444 1445
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1446
	unsigned int irqn;
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1473
	cq->mdev = mdev;
1474 1475 1476 1477

	return 0;
}

1478 1479 1480 1481 1482 1483 1484
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1485 1486
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1497
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1498
{
1499
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1500 1501
}

1502
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1503
{
1504
	struct mlx5_core_dev *mdev = cq->mdev;
1505 1506 1507 1508 1509
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1510
	unsigned int irqn_not_used;
1511 1512 1513 1514
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1515
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1516
	in = kvzalloc(inlen, GFP_KERNEL);
1517 1518 1519 1520 1521 1522 1523
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1524 1525
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1526 1527 1528

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1529
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1530
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1531
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1532
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1533
					    MLX5_ADAPTER_PAGE_SHIFT);
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1548
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1549
{
1550
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1551 1552 1553
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1554
			 struct net_dim_cq_moder moder,
1555
			 struct mlx5e_cq_param *param,
1556
			 struct mlx5e_cq *cq)
1557
{
1558
	struct mlx5_core_dev *mdev = c->mdev;
1559 1560
	int err;

1561
	err = mlx5e_alloc_cq(c, param, cq);
1562 1563 1564
	if (err)
		return err;

1565
	err = mlx5e_create_cq(cq, param);
1566
	if (err)
1567
		goto err_free_cq;
1568

1569
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1570
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1571 1572
	return 0;

1573 1574
err_free_cq:
	mlx5e_free_cq(cq);
1575 1576 1577 1578 1579 1580 1581

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1582
	mlx5e_free_cq(cq);
1583 1584
}

1585 1586 1587 1588 1589
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1590
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1591
			     struct mlx5e_params *params,
1592 1593 1594 1595 1596 1597
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1598 1599
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1622
			  struct mlx5e_params *params,
1623 1624 1625 1626 1627
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1628 1629
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1630

1631 1632
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1633 1634 1635 1636 1637 1638 1639 1640
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1641
		mlx5e_close_txqsq(&c->sq[tc]);
1642 1643 1644 1645 1646 1647 1648 1649 1650

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1651
		mlx5e_close_txqsq(&c->sq[tc]);
1652 1653
}

1654
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1655
				struct mlx5e_txqsq *sq, u32 rate)
1656 1657 1658
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1659
	struct mlx5e_modify_sq_param msp = {0};
1660
	struct mlx5_rate_limit rl = {0};
1661 1662 1663 1664 1665 1666 1667
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1668 1669
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1670
		/* remove current rl index to free space to next ones */
1671 1672
		mlx5_rl_remove_rate(mdev, &rl);
	}
1673 1674 1675 1676

	sq->rate_limit = 0;

	if (rate) {
1677 1678
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1679 1680 1681 1682 1683 1684 1685
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1686 1687 1688 1689
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1690
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1691 1692 1693 1694 1695
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1696
			mlx5_rl_remove_rate(mdev, &rl);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1708
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1735
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1736
			      struct mlx5e_params *params,
1737 1738 1739
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1740
	struct net_dim_cq_moder icocq_moder = {0, 0};
1741
	struct net_device *netdev = priv->netdev;
1742
	int cpu = mlx5e_get_cpu(priv, ix);
1743
	struct mlx5e_channel *c;
1744
	unsigned int irq;
1745
	int err;
1746
	int eqn;
1747

1748
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1749 1750 1751 1752
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1753 1754
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1755
	c->ix       = ix;
1756
	c->cpu      = cpu;
1757 1758
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1759
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1760 1761
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1762

1763 1764 1765
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1766 1767
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1768
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1769 1770 1771
	if (err)
		goto err_napi_del;

1772
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1773 1774 1775
	if (err)
		goto err_close_icosq_cq;

1776
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1777 1778 1779
	if (err)
		goto err_close_tx_cqs;

1780
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1781 1782
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1783 1784 1785
	if (err)
		goto err_close_rx_cq;

1786 1787
	napi_enable(&c->napi);

1788
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1789 1790 1791
	if (err)
		goto err_disable_napi;

1792
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1793 1794 1795
	if (err)
		goto err_close_icosq;

1796
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1797 1798
	if (err)
		goto err_close_sqs;
1799

1800
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1801
	if (err)
1802
		goto err_close_xdp_sq;
1803 1804 1805 1806

	*cp = c;

	return 0;
1807
err_close_xdp_sq:
1808
	if (c->xdp)
S
Saeed Mahameed 已提交
1809
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1810 1811 1812 1813

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1814
err_close_icosq:
S
Saeed Mahameed 已提交
1815
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1816

1817 1818
err_disable_napi:
	napi_disable(&c->napi);
1819
	if (c->xdp)
1820
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1821 1822

err_close_rx_cq:
1823 1824 1825 1826 1827
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1828 1829 1830
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1831 1832 1833 1834 1835 1836 1837
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1838 1839 1840 1841 1842 1843 1844
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1845
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1857 1858 1859
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1860
	if (c->xdp)
S
Saeed Mahameed 已提交
1861
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1862
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1863
	mlx5e_close_icosq(&c->icosq);
1864
	napi_disable(&c->napi);
1865
	if (c->xdp)
1866
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1867 1868
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1869
	mlx5e_close_cq(&c->icosq.cq);
1870
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1871

1872 1873 1874 1875
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1876
				 struct mlx5e_params *params,
1877 1878
				 struct mlx5e_rq_param *param)
{
1879
	struct mlx5_core_dev *mdev = priv->mdev;
1880 1881 1882
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1883
	switch (params->rq_wq_type) {
1884
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1885
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
1886 1887
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
1888
		MLX5_SET(wq, wq, log_wqe_stride_size,
1889 1890
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
1891
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
1892
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
1893 1894 1895
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
1896
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
1897 1898
	}

1899 1900
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1901
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
1902
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1903
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1904
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1905

1906
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1907 1908 1909
	param->wq.linear = 1;
}

1910
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
1911
				      struct mlx5e_rq_param *param)
1912
{
1913
	struct mlx5_core_dev *mdev = priv->mdev;
1914 1915 1916 1917 1918
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1919
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
1920 1921

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
1922 1923
}

T
Tariq Toukan 已提交
1924 1925
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1926 1927 1928 1929 1930
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1931
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1932

1933
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1934 1935 1936
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1937
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1938 1939 1940 1941 1942 1943
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1944
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1945
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1946 1947 1948 1949 1950 1951 1952
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1953
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1954 1955 1956
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1957
				    struct mlx5e_params *params,
1958 1959
				    struct mlx5e_cq_param *param)
{
1960
	struct mlx5_core_dev *mdev = priv->mdev;
1961
	void *cqc = param->cqc;
1962
	u8 log_cq_size;
1963

1964
	switch (params->rq_wq_type) {
1965
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1966 1967
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
1968 1969
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1970
		log_cq_size = params->log_rq_mtu_frames;
1971 1972 1973
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1974
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1975 1976 1977
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1978 1979

	mlx5e_build_common_cq_param(priv, param);
1980
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1981 1982 1983
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1984
				    struct mlx5e_params *params,
1985 1986 1987 1988
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1989
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1990 1991

	mlx5e_build_common_cq_param(priv, param);
1992
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
1993 1994
}

T
Tariq Toukan 已提交
1995
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1996 1997
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1998 1999 2000 2001 2002 2003
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2004

2005
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2006 2007 2008
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2009 2010
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2011 2012 2013 2014 2015 2016 2017
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2018
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2019 2020
}

2021
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2022
				    struct mlx5e_params *params,
2023 2024 2025 2026 2027 2028
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2029
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2030 2031
}

2032 2033 2034
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2035
{
2036
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2037

2038 2039 2040 2041 2042 2043 2044
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2045 2046
}

2047 2048
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2049
{
2050
	struct mlx5e_channel_param *cparam;
2051
	int err = -ENOMEM;
2052 2053
	int i;

2054
	chs->num = chs->params.num_channels;
2055

2056
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2057
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2058 2059
	if (!chs->c || !cparam)
		goto err_free;
2060

2061
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2062
	for (i = 0; i < chs->num; i++) {
2063
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2064 2065 2066 2067
		if (err)
			goto err_close_channels;
	}

2068
	kfree(cparam);
2069 2070 2071 2072
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2073
		mlx5e_close_channel(chs->c[i]);
2074

2075
err_free:
2076
	kfree(chs->c);
2077
	kfree(cparam);
2078
	chs->num = 0;
2079 2080 2081
	return err;
}

2082
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2083 2084 2085
{
	int i;

2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2112
void mlx5e_close_channels(struct mlx5e_channels *chs)
2113 2114
{
	int i;
2115

2116 2117
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2118

2119 2120
	kfree(chs->c);
	chs->num = 0;
2121 2122
}

2123 2124
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2125 2126 2127 2128 2129
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2130
	u32 *in;
2131
	int i;
2132 2133

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2134
	in = kvzalloc(inlen, GFP_KERNEL);
2135 2136 2137 2138 2139 2140 2141 2142
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2143 2144
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2145

2146 2147 2148
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2149 2150

	kvfree(in);
T
Tariq Toukan 已提交
2151 2152 2153
	return err;
}

2154
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2155
{
2156 2157
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2158 2159
}

2160
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2161 2162
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2163
	int err;
2164

2165 2166 2167 2168
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2169 2170
}

2171
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2172
{
2173
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2174 2175 2176
	int err;
	int ix;

2177
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2178
		rqt = &priv->direct_tir[ix].rqt;
2179
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2180 2181 2182 2183 2184 2185 2186
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2187
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2188
	for (ix--; ix >= 0; ix--)
2189
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2190

2191 2192 2193
	return err;
}

2194 2195 2196 2197 2198 2199 2200 2201
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2202 2203 2204 2205 2206 2207 2208
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2209
int mlx5e_bits_invert(unsigned long a, int size)
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2234
			ix = priv->channels.params.indirection_rqt[ix];
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2245 2246 2247 2248
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2249
	u32 *in;
2250 2251 2252
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2253
	in = kvzalloc(inlen, GFP_KERNEL);
2254 2255 2256 2257 2258 2259 2260
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2261
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2262
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2263 2264 2265 2266 2267

	kvfree(in);
	return err;
}

2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2282
{
T
Tariq Toukan 已提交
2283 2284 2285
	u32 rqtn;
	int ix;

2286
	if (priv->indir_rqt.enabled) {
2287
		/* RSS RQ table */
2288
		rqtn = priv->indir_rqt.rqtn;
2289
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2290 2291
	}

2292 2293 2294
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2295 2296 2297
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2298 2299 2300
		};

		/* Direct RQ Tables */
2301 2302
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2303

2304
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2305
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2306
	}
2307 2308
}

2309 2310 2311 2312 2313
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2314 2315 2316 2317 2318 2319
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2320 2321 2322 2323 2324 2325 2326 2327 2328
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2329 2330 2331
		{
			.rqn = priv->drop_rq.rqn,
		},
2332 2333 2334 2335 2336
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2337
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2338
{
2339
	if (!params->lro_en)
2340 2341 2342 2343 2344 2345 2346 2347
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2348 2349
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2350 2351
}

2352 2353
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2354
				    void *tirc, bool inner)
2355
{
2356 2357
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2371 2372
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2373 2374 2375 2376 2377 2378
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2379
		memcpy(rss_key, params->toeplitz_hash_key, len);
2380
	}
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2463 2464
}

T
Tariq Toukan 已提交
2465
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2466 2467 2468 2469 2470 2471 2472
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2473
	int tt;
T
Tariq Toukan 已提交
2474
	int ix;
2475 2476

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2477
	in = kvzalloc(inlen, GFP_KERNEL);
2478 2479 2480 2481 2482 2483
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2484
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2485

T
Tariq Toukan 已提交
2486
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2487
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2488
					   inlen);
T
Tariq Toukan 已提交
2489
		if (err)
T
Tariq Toukan 已提交
2490
			goto free_in;
T
Tariq Toukan 已提交
2491
	}
2492

2493
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2494 2495 2496 2497 2498 2499 2500
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2501 2502 2503 2504 2505
	kvfree(in);

	return err;
}

2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2521 2522
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2523
{
2524
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2525 2526
	int err;

2527
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2528 2529 2530
	if (err)
		return err;

2531 2532 2533 2534
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2535

2536 2537
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2538 2539 2540
{
	u16 hw_mtu = 0;
	int err;
2541

2542 2543 2544 2545
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2546
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2547 2548
}

2549
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2550
{
2551
	struct mlx5e_params *params = &priv->channels.params;
2552
	struct net_device *netdev = priv->netdev;
2553
	struct mlx5_core_dev *mdev = priv->mdev;
2554 2555 2556
	u16 mtu;
	int err;

2557
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2558 2559
	if (err)
		return err;
2560

2561 2562
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2563
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2564
			    __func__, mtu, params->sw_mtu);
2565

2566
	params->sw_mtu = mtu;
2567 2568 2569
	return 0;
}

2570 2571 2572
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2573 2574
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2575 2576 2577 2578 2579 2580 2581 2582 2583
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2584 2585 2586
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2587
	for (tc = 0; tc < ntc; tc++)
2588
		netdev_set_tc_queue(netdev, tc, nch, 0);
2589 2590
}

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2610
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2611
{
2612 2613 2614 2615
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2616 2617
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2618

2619 2620 2621
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2622

2623
	if (MLX5_VPORT_MANAGER(priv->mdev))
2624 2625
		mlx5e_add_sqs_fwd_rules(priv);

2626
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2627
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2628 2629
}

2630
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2631
{
2632 2633
	mlx5e_redirect_rqts_to_drop(priv);

2634
	if (MLX5_VPORT_MANAGER(priv->mdev))
2635 2636
		mlx5e_remove_sqs_fwd_rules(priv);

2637 2638 2639 2640 2641 2642 2643 2644
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2645
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2646 2647
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2648 2649 2650
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2651
	int carrier_ok;
2652 2653
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2654
	carrier_ok = netif_carrier_ok(netdev);
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2665 2666 2667 2668
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2669 2670 2671
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2672 2673 2674
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2675 2676
}

2677
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2678 2679 2680 2681 2682
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2683 2684 2685 2686 2687 2688 2689
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2690
	err = mlx5e_open_channels(priv, &priv->channels);
2691
	if (err)
2692
		goto err_clear_state_opened_flag;
2693

2694
	mlx5e_refresh_tirs(priv, false);
2695
	mlx5e_activate_priv_channels(priv);
2696 2697
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2698

2699 2700
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2701

2702
	return 0;
2703 2704 2705 2706

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2707 2708
}

2709
int mlx5e_open(struct net_device *netdev)
2710 2711 2712 2713 2714 2715
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2716 2717
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2718 2719
	mutex_unlock(&priv->state_lock);

2720 2721 2722
	if (mlx5e_vxlan_allowed(priv->mdev))
		udp_tunnel_get_rx_info(netdev);

2723 2724 2725 2726 2727 2728 2729
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2730 2731 2732 2733 2734 2735
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2736 2737 2738
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2739 2740
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2741 2742 2743 2744

	return 0;
}

2745
int mlx5e_close(struct net_device *netdev)
2746 2747 2748 2749
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2750 2751 2752
	if (!netif_device_present(netdev))
		return -ENODEV;

2753
	mutex_lock(&priv->state_lock);
2754
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2755 2756 2757 2758 2759 2760
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2761
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2762 2763
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2776 2777 2778
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2779
	rq->mdev = mdev;
2780 2781 2782 2783

	return 0;
}

2784
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2785 2786
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2787
{
2788 2789 2790
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

2791
	return mlx5e_alloc_cq_common(mdev, param, cq);
2792 2793
}

2794
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
2795
			      struct mlx5e_rq *drop_rq)
2796
{
2797
	struct mlx5_core_dev *mdev = priv->mdev;
2798 2799 2800
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2801 2802
	int err;

2803
	mlx5e_build_drop_rq_param(priv, &rq_param);
2804

2805
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2806 2807 2808
	if (err)
		return err;

2809
	err = mlx5e_create_cq(cq, &cq_param);
2810
	if (err)
2811
		goto err_free_cq;
2812

2813
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2814
	if (err)
2815
		goto err_destroy_cq;
2816

2817
	err = mlx5e_create_rq(drop_rq, &rq_param);
2818
	if (err)
2819
		goto err_free_rq;
2820

2821 2822 2823 2824
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

2825 2826
	return 0;

2827
err_free_rq:
2828
	mlx5e_free_rq(drop_rq);
2829 2830

err_destroy_cq:
2831
	mlx5e_destroy_cq(cq);
2832

2833
err_free_cq:
2834
	mlx5e_free_cq(cq);
2835

2836 2837 2838
	return err;
}

2839
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2840
{
2841 2842 2843 2844
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2845 2846
}

2847 2848
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2849
{
2850
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2851 2852
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2853
	MLX5_SET(tisc, tisc, prio, tc << 1);
2854
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2855
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2856 2857 2858 2859

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2860
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2861 2862
}

2863
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2864
{
2865
	mlx5_core_destroy_tis(mdev, tisn);
2866 2867
}

2868
int mlx5e_create_tises(struct mlx5e_priv *priv)
2869 2870 2871 2872
{
	int err;
	int tc;

2873
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2874
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2875 2876 2877 2878 2879 2880 2881 2882
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2883
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2884 2885 2886 2887

	return err;
}

2888
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2889 2890 2891
{
	int tc;

2892
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2893
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2894 2895
}

2896 2897 2898
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2899
{
2900
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2901

2902
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2903

A
Achiad Shochat 已提交
2904
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2905
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2906
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2907 2908
}

2909
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2910
{
2911
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2912

2913
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2914 2915 2916 2917 2918 2919

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2920
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2921
{
2922
	struct mlx5e_tir *tir;
2923 2924
	void *tirc;
	int inlen;
2925
	int i = 0;
2926
	int err;
T
Tariq Toukan 已提交
2927 2928
	u32 *in;
	int tt;
2929 2930

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2931
	in = kvzalloc(inlen, GFP_KERNEL);
2932 2933 2934
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2935 2936
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2937
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2938
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2939
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2940
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2941 2942 2943 2944
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2945 2946
	}

2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2963 2964 2965 2966
	kvfree(in);

	return 0;

2967 2968 2969 2970
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2971 2972 2973 2974 2975 2976 2977 2978
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2979
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2990
	in = kvzalloc(inlen, GFP_KERNEL);
2991 2992 2993
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2994 2995
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2996
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2997
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2998
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2999
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3000 3001 3002 3003 3004 3005
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3006 3007
	return 0;

T
Tariq Toukan 已提交
3008
err_destroy_ch_tirs:
3009
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3010
	for (ix--; ix >= 0; ix--)
3011
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3012 3013

	kvfree(in);
3014 3015 3016 3017

	return err;
}

3018
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3019 3020 3021
{
	int i;

T
Tariq Toukan 已提交
3022
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3023
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3024 3025 3026 3027 3028 3029

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3030 3031
}

3032
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3033 3034 3035 3036 3037 3038 3039 3040
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3055
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3056 3057 3058 3059
{
	int err = 0;
	int i;

3060 3061
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3062 3063 3064 3065 3066 3067 3068
		if (err)
			return err;
	}

	return 0;
}

3069 3070
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3071 3072
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3073
	struct mlx5e_channels new_channels = {};
3074
	u8 tc = mqprio->num_tc;
3075 3076
	int err = 0;

3077 3078
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3079 3080 3081 3082 3083
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3084 3085
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3086

S
Saeed Mahameed 已提交
3087
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3088 3089 3090
		priv->channels.params = new_channels.params;
		goto out;
	}
3091

S
Saeed Mahameed 已提交
3092 3093 3094
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3095

3096
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3097
out:
3098 3099 3100 3101
	mutex_unlock(&priv->state_lock);
	return err;
}

3102
#ifdef CONFIG_MLX5_ESWITCH
3103
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3104
				     struct tc_cls_flower_offload *cls_flower)
3105
{
3106 3107
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3108
		return mlx5e_configure_flower(priv, cls_flower);
3109 3110 3111 3112 3113
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3114
		return -EOPNOTSUPP;
3115 3116
	}
}
3117 3118 3119 3120 3121 3122

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

3123
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3124 3125
		return -EOPNOTSUPP;

3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3154
#endif
3155

3156 3157
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3158
{
3159
	switch (type) {
3160
#ifdef CONFIG_MLX5_ESWITCH
3161 3162
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3163
#endif
3164
	case TC_SETUP_QDISC_MQPRIO:
3165
		return mlx5e_setup_tc_mqprio(dev, type_data);
3166 3167 3168
	default:
		return -EOPNOTSUPP;
	}
3169 3170
}

3171
static void
3172 3173 3174
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3175
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3176
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3177
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3178

3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3191 3192 3193 3194

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3195 3196 3197
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3198
	stats->rx_crc_errors =
3199 3200 3201
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3202 3203 3204 3205 3206 3207 3208
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3209 3210
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3211 3212 3213 3214 3215 3216
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3217
	queue_work(priv->wq, &priv->set_rx_mode_work);
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3232
	queue_work(priv->wq, &priv->set_rx_mode_work);
3233 3234 3235 3236

	return 0;
}

3237
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3238 3239
	do {						\
		if (enable)				\
3240
			*features |= feature;		\
3241
		else					\
3242
			*features &= ~feature;		\
3243 3244 3245 3246 3247
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3248 3249
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3250
	struct mlx5_core_dev *mdev = priv->mdev;
3251
	struct mlx5e_channels new_channels = {};
3252
	struct mlx5e_params *old_params;
3253 3254
	int err = 0;
	bool reset;
3255 3256 3257

	mutex_lock(&priv->state_lock);

3258 3259
	old_params = &priv->channels.params;
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3260

3261
	new_channels.params = *old_params;
3262 3263
	new_channels.params.lro_en = enable;

3264 3265 3266 3267 3268 3269
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3270
	if (!reset) {
3271
		*old_params = new_channels.params;
3272 3273
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3274
	}
3275

3276 3277 3278
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3279

3280 3281
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3282
	mutex_unlock(&priv->state_lock);
3283 3284 3285
	return err;
}

3286
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3287 3288 3289 3290
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3291
		mlx5e_enable_cvlan_filter(priv);
3292
	else
3293
		mlx5e_disable_cvlan_filter(priv);
3294 3295 3296 3297 3298 3299 3300

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3301

3302
	if (!enable && mlx5e_tc_num_filters(priv)) {
3303 3304 3305 3306 3307
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3308 3309 3310
	return 0;
}

3311 3312 3313 3314 3315 3316 3317 3318
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3336 3337 3338
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3339
	int err = 0;
3340 3341 3342

	mutex_lock(&priv->state_lock);

3343
	priv->channels.params.vlan_strip_disable = !enable;
3344 3345 3346 3347
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3348
	if (err)
3349
		priv->channels.params.vlan_strip_disable = enable;
3350

3351
unlock:
3352 3353 3354 3355 3356
	mutex_unlock(&priv->state_lock);

	return err;
}

3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3372
static int mlx5e_handle_feature(struct net_device *netdev,
3373
				netdev_features_t *features,
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3387 3388
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3389 3390 3391
		return err;
	}

3392
	MLX5E_SET_FEATURE(features, feature, enable);
3393 3394 3395 3396 3397 3398
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3399
	netdev_features_t oper_features = netdev->features;
3400 3401 3402 3403
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3404

3405 3406
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3407
				    set_feature_cvlan_filter);
3408 3409 3410 3411
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3412
#ifdef CONFIG_RFS_ACCEL
3413
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3414
#endif
3415

3416 3417 3418 3419 3420 3421
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3422 3423
}

3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3443 3444 3445
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3446
	struct mlx5e_channels new_channels = {};
3447
	struct mlx5e_params *params;
3448
	int err = 0;
3449
	bool reset;
3450 3451

	mutex_lock(&priv->state_lock);
3452

3453
	params = &priv->channels.params;
3454

3455
	reset = !params->lro_en;
3456
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3457

3458 3459 3460 3461 3462 3463 3464 3465 3466 3467
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

	if (params->rq_wq_type != MLX5_WQ_TYPE_LINKED_LIST) {
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3468
	if (!reset) {
3469
		params->sw_mtu = new_mtu;
3470
		mlx5e_set_dev_port_mtu(priv);
3471
		netdev->mtu = params->sw_mtu;
3472 3473
		goto out;
	}
3474

3475
	err = mlx5e_open_channels(priv, &new_channels);
3476
	if (err)
3477 3478 3479
		goto out;

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3480
	netdev->mtu = new_channels.params.sw_mtu;
3481

3482 3483
out:
	mutex_unlock(&priv->state_lock);
3484 3485 3486
	return err;
}

3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3561 3562
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3563 3564
	struct mlx5e_priv *priv = netdev_priv(dev);

3565 3566
	switch (cmd) {
	case SIOCSHWTSTAMP:
3567
		return mlx5e_hwstamp_set(priv, ifr);
3568
	case SIOCGHWTSTAMP:
3569
		return mlx5e_hwstamp_get(priv, ifr);
3570 3571 3572 3573 3574
	default:
		return -EOPNOTSUPP;
	}
}

3575
#ifdef CONFIG_MLX5_ESWITCH
3576 3577 3578 3579 3580 3581 3582 3583
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3584 3585
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3586 3587 3588 3589
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3590 3591 3592
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3593 3594 3595 3596
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3597 3598 3599 3600 3601 3602 3603 3604
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3605 3606 3607 3608 3609 3610 3611
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3612 3613 3614 3615 3616 3617 3618 3619

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3620
					   max_tx_rate, min_tx_rate);
3621 3622
}

3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3678
#endif
3679

3680 3681
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3682 3683 3684
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3685 3686 3687
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3688 3689 3690
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3691
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3692 3693
}

3694 3695
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3696 3697 3698
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3699 3700 3701
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3702 3703 3704
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3705
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3706 3707
}

3708 3709 3710
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3711
{
3712
	unsigned int offset = 0;
3713
	struct udphdr *udph;
3714 3715
	u8 proto;
	u16 port;
3716 3717 3718 3719 3720 3721

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3722
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3723 3724 3725 3726 3727
		break;
	default:
		goto out;
	}

3728 3729 3730 3731
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3732 3733 3734
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3735 3736 3737 3738
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3754 3755 3756 3757 3758
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3759 3760 3761
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3762
		return mlx5e_tunnel_features_check(priv, skb, features);
3763 3764 3765 3766

	return features;
}

3767 3768 3769
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
3770
	struct mlx5_eq *eq = sq->cq.mcq.eq;
3771 3772 3773
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
3774
		   eq->eqn, eq->cons_index, eq->irqn);
3775 3776 3777 3778 3779 3780

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
3781
	sq->channel->stats.eq_rearm++;
3782 3783 3784
	return true;
}

3785
static void mlx5e_tx_timeout_work(struct work_struct *work)
3786
{
3787 3788 3789
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
3790
	bool reopen_channels = false;
3791
	int i, err;
3792

3793 3794 3795 3796 3797
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
3798

3799
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3800
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
3801
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3802

3803
		if (!netif_xmit_stopped(dev_queue))
3804
			continue;
3805 3806 3807

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
3808 3809
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
3810

3811 3812 3813 3814 3815 3816 3817
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
3818 3819
	}

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
3841 3842
}

3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3859 3860 3861 3862 3863 3864
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3865 3866
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3867
	reset = (!priv->channels.params.xdp_prog || !prog);
3868 3869 3870

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3871 3872 3873 3874
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3875
		prog = bpf_prog_add(prog, priv->channels.num);
3876 3877 3878 3879 3880
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3881

3882 3883 3884
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3885
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3886 3887 3888 3889
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3890
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3901 3902
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3903

3904
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3905 3906 3907 3908 3909
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3910
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3923
static u32 mlx5e_xdp_query(struct net_device *dev)
3924 3925
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3926 3927
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3928

3929 3930 3931 3932 3933 3934 3935
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3936 3937
}

3938
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3939 3940 3941 3942 3943
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3944 3945
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3946 3947 3948 3949 3950 3951
		return 0;
	default:
		return -EINVAL;
	}
}

3952 3953 3954 3955 3956 3957 3958
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3959 3960
	struct mlx5e_channels *chs = &priv->channels;

3961 3962
	int i;

3963 3964
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3965 3966 3967
}
#endif

3968
static const struct net_device_ops mlx5e_netdev_ops = {
3969 3970 3971
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3972
	.ndo_setup_tc            = mlx5e_setup_tc,
3973
	.ndo_select_queue        = mlx5e_select_queue,
3974 3975 3976
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3977 3978
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3979
	.ndo_set_features        = mlx5e_set_features,
3980
	.ndo_fix_features        = mlx5e_fix_features,
3981 3982
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3983
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3984 3985 3986
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3987 3988 3989
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3990
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3991
	.ndo_bpf		 = mlx5e_xdp,
3992 3993 3994
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3995
#ifdef CONFIG_MLX5_ESWITCH
3996
	/* SRIOV E-Switch NDOs */
3997 3998
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3999
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4000
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4001
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4002 4003 4004
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4005 4006
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4007
#endif
4008 4009 4010 4011 4012
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4013
		return -EOPNOTSUPP;
4014 4015 4016 4017 4018
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4019 4020 4021 4022
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4023 4024
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4025
		return -EOPNOTSUPP;
4026
	}
4027 4028
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4029
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4030
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4031

4032 4033 4034
	return 0;
}

4035
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4036 4037 4038 4039 4040 4041 4042 4043
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4044
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4045
{
4046 4047
	u32 link_speed = 0;
	u32 pci_bw = 0;
4048

4049
	mlx5e_get_max_linkspeed(mdev, &link_speed);
4050
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4051 4052 4053 4054 4055 4056 4057
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4058 4059
}

4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4078 4079
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4080
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
4081 4082 4083 4084

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
4085
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
4086 4087 4088 4089

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
4090

4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102
	if (params->rx_dim_enabled) {
		switch (cq_period_mode) {
		case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE);
			break;
		case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
		default:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE);
		}
	}
4103

4104
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4105 4106
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4107 4108
}

4109
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4121 4122
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4123
			    u16 max_channels, u16 mtu)
4124
{
4125
	u8 rx_cq_period_mode;
4126

4127 4128
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4129 4130
	params->num_channels = max_channels;
	params->num_tc       = 1;
4131

4132 4133
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4134 4135
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4136

4137
	/* set CQE compression */
4138
	params->rx_cqe_compress_def = false;
4139
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4140
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4141
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4142

4143 4144 4145
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4146 4147 4148
	if (mlx5e_striding_rq_possible(mdev, params))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ,
				!slow_pci_heuristic(mdev));
4149 4150
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4151

4152
	/* HW LRO */
4153

4154
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4155
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4156 4157
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4158
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4159

4160
	/* CQ moderation params */
4161
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4162 4163
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4164
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4165 4166
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4167

4168
	/* TX inline */
4169
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4170

4171 4172 4173
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4174
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4175 4176
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4177

4178 4179 4180 4181 4182 4183
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4184

4185 4186 4187 4188
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4189
	priv->msglevel    = MLX5E_MSG_LEVEL;
4190

4191 4192
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4193

4194 4195 4196 4197
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4198
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4199
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4200 4201

	mlx5e_timestamp_init(priv);
4202 4203 4204 4205 4206 4207
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4208
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4209 4210 4211 4212 4213
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4214 4215
}

4216
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4217 4218 4219
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4220
#endif
4221

4222
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4223 4224 4225
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4226 4227
	bool fcs_supported;
	bool fcs_enabled;
4228 4229 4230

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4231 4232
	netdev->netdev_ops = &mlx5e_netdev_ops;

4233
#ifdef CONFIG_MLX5_CORE_EN_DCB
4234 4235
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4236
#endif
4237

4238 4239 4240 4241
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4242
	netdev->vlan_features    |= NETIF_F_SG;
4243 4244 4245 4246 4247 4248 4249 4250
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4251 4252 4253
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4254 4255 4256 4257
	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4258
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4259 4260
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4261
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4262

4263 4264
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4265
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4266
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4267 4268
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4269 4270 4271 4272 4273 4274 4275 4276
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4277
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4278 4279
	}

4280 4281 4282 4283 4284 4285 4286 4287 4288
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4289 4290 4291 4292 4293
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4294 4295 4296
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4297
	netdev->features          = netdev->hw_features;
4298
	if (!priv->channels.params.lro_en)
4299 4300
		netdev->features  &= ~NETIF_F_LRO;

4301 4302 4303
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4304 4305 4306
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4307 4308 4309 4310
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4311 4312 4313 4314 4315 4316
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4317

4318
	netdev->features         |= NETIF_F_HIGHDMA;
4319
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4320 4321 4322 4323

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4324

4325
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4326
	if (MLX5_VPORT_MANAGER(mdev))
4327 4328
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4329 4330

	mlx5e_ipsec_build_netdev(priv);
4331 4332
}

4333
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4334 4335 4336 4337 4338 4339 4340 4341 4342
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4343 4344 4345 4346 4347 4348

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4349 4350
}

4351
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4352
{
4353 4354
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4355

4356 4357
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4358 4359
}

4360 4361
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4362 4363
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4364 4365
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4366
	int err;
4367

4368
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4369 4370 4371
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4372 4373 4374 4375 4376 4377
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4378
	mlx5e_ipsec_cleanup(priv);
4379 4380 4381 4382 4383 4384 4385 4386
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4387 4388
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4389 4390 4391
		return err;

	err = mlx5e_create_direct_rqts(priv);
4392
	if (err)
4393 4394 4395
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4396
	if (err)
4397 4398 4399
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4400
	if (err)
4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4422
	mlx5e_destroy_direct_rqts(priv);
4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4434
	mlx5e_destroy_direct_rqts(priv);
4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4449
	mlx5e_dcbnl_initialize(priv);
4450 4451 4452 4453 4454 4455 4456 4457
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4458 4459 4460 4461
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4462 4463 4464 4465
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4466 4467 4468
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4469
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4470
	mlx5e_set_dev_port_mtu(priv);
4471

4472 4473
	mlx5_lag_add(mdev, netdev);

4474
	mlx5e_enable_async_events(priv);
4475

4476
	if (MLX5_VPORT_MANAGER(priv->mdev))
4477
		mlx5e_register_vport_reps(priv);
4478

4479 4480
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4481 4482 4483
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4484 4485

	queue_work(priv->wq, &priv->set_rx_mode_work);
4486 4487 4488 4489 4490 4491

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4492 4493 4494 4495
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4496 4497
	struct mlx5_core_dev *mdev = priv->mdev;

4498 4499 4500 4501 4502
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4503 4504 4505 4506 4507 4508
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4509
	queue_work(priv->wq, &priv->set_rx_mode_work);
4510

4511
	if (MLX5_VPORT_MANAGER(priv->mdev))
4512 4513
		mlx5e_unregister_vport_reps(priv);

4514
	mlx5e_disable_async_events(priv);
4515
	mlx5_lag_remove(mdev);
4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4527
	.update_stats	   = mlx5e_update_ndo_stats,
4528
	.max_nch	   = mlx5e_get_max_num_channels,
4529
	.update_carrier	   = mlx5e_update_carrier,
4530 4531
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4532 4533 4534
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4535 4536
/* mlx5e generic netdev management API (move to en_common.c) */

4537 4538 4539
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4540
{
4541
	int nch = profile->max_nch(mdev);
4542 4543 4544
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4545
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4546
				    nch * profile->max_tc,
4547
				    nch);
4548 4549 4550 4551 4552
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4553 4554 4555 4556
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4557
	profile->init(mdev, netdev, profile, ppriv);
4558 4559 4560 4561 4562

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4563 4564
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4565 4566 4567 4568 4569
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4570 4571
	if (profile->cleanup)
		profile->cleanup(priv);
4572 4573 4574 4575 4576
	free_netdev(netdev);

	return NULL;
}

4577
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4578
{
4579
	struct mlx5_core_dev *mdev = priv->mdev;
4580 4581 4582 4583 4584
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4585

4586 4587
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4588
		goto out;
4589

4590 4591 4592
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4593 4594
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4595
		goto err_destroy_q_counters;
4596 4597
	}

4598 4599
	err = profile->init_rx(priv);
	if (err)
4600 4601
		goto err_close_drop_rq;

4602 4603
	if (profile->enable)
		profile->enable(priv);
4604

4605
	return 0;
4606 4607

err_close_drop_rq:
4608
	mlx5e_close_drop_rq(&priv->drop_rq);
4609

4610 4611
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4612
	profile->cleanup_tx(priv);
4613

4614 4615
out:
	return err;
4616 4617
}

4618
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4619 4620 4621 4622 4623
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4624 4625 4626 4627
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4628
	profile->cleanup_rx(priv);
4629
	mlx5e_close_drop_rq(&priv->drop_rq);
4630
	mlx5e_destroy_q_counters(priv);
4631 4632 4633 4634
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4662
	err = mlx5e_attach_netdev(priv);
4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4679
	mlx5e_detach_netdev(priv);
4680 4681 4682
	mlx5e_destroy_mdev_resources(mdev);
}

4683 4684
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4685 4686
	struct net_device *netdev;
	void *rpriv = NULL;
4687 4688
	void *priv;
	int err;
4689

4690 4691
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4692 4693
		return NULL;

4694
#ifdef CONFIG_MLX5_ESWITCH
4695
	if (MLX5_VPORT_MANAGER(mdev)) {
4696
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4697
		if (!rpriv) {
4698
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4699 4700 4701
			return NULL;
		}
	}
4702
#endif
4703

4704
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4705 4706
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4707
		goto err_free_rpriv;
4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4722
	}
4723

4724 4725 4726
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4727 4728 4729 4730 4731
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4732
	mlx5e_destroy_netdev(priv);
4733
err_free_rpriv:
4734
	kfree(rpriv);
4735
	return NULL;
4736 4737 4738 4739 4740
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4741
	void *ppriv = priv->ppriv;
4742

4743 4744 4745
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4746
	unregister_netdev(priv->netdev);
4747
	mlx5e_detach(mdev, vpriv);
4748
	mlx5e_destroy_netdev(priv);
4749
	kfree(ppriv);
4750 4751
}

4752 4753 4754 4755 4756 4757 4758 4759
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4760 4761
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4762 4763
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4764 4765 4766 4767 4768 4769 4770
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4771
	mlx5e_ipsec_build_inverse_table();
4772
	mlx5e_build_ptys2ethtool_map();
4773 4774 4775 4776 4777 4778 4779
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}