en_main.c 131.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "lib/vxlan.h"
49
#include "lib/clock.h"
50
#include "en/port.h"
51
#include "en/xdp.h"
52
#include "lib/eq.h"
53
#include "en/monitor_stats.h"
54 55

struct mlx5e_rq_param {
56 57
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
58
	struct mlx5e_rq_frags_info frags_info;
59 60 61 62 63
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
64
	bool                       is_mpw;
65 66 67 68 69 70
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
71
	u8                         cq_period_mode;
72 73 74 75 76
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
77
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
78
	struct mlx5e_sq_param      icosq;
79 80
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
81
	struct mlx5e_cq_param      icosq_cq;
82 83
};

84
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
85
{
86
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
87 88
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
89 90 91 92 93 94 95 96 97 98 99
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
100 101
}

102
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
103
{
104 105 106 107
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
108

109
	linear_rq_headroom += NET_IP_ALIGN;
110

111 112 113 114 115 116
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
117 118 119 120
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
121
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
122 123 124 125

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

126 127 128 129 130 131 132 133
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

134 135
#define MLX5_MAX_MPWQE_LOG_WQE_STRIDE_SZ ((BIT(__mlx5_bit_sz(wq, log_wqe_stride_size)) - 1) + \
					  MLX5_MPWQE_LOG_STRIDE_SZ_BASE)
136 137 138
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
139
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
140 141 142
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

143
	if (!mlx5e_rx_is_linear_skb(mdev, params))
144 145
		return false;

146 147 148
	if (order_base_2(frag_sz) > MLX5_MAX_MPWQE_LOG_WQE_STRIDE_SZ)
		return false;

149 150 151 152 153 154 155 156 157 158
	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

159 160 161 162 163 164 165 166 167 168 169
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
170
{
171
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
172
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
173

174 175 176 177
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

178 179
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
180 181 182 183 184
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

185 186
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
187 188 189
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
190
	bool is_linear_skb;
191 192 193

	linear_rq_headroom += NET_IP_ALIGN;

194 195 196
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
197

198
	return is_linear_skb ? linear_rq_headroom : 0;
199 200
}

201
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
202
			       struct mlx5e_params *params)
203
{
204
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
205 206 207
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
208

209 210
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
211 212
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
213
		       BIT(params->log_rq_mtu_frames),
214
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
215
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
216 217
}

218 219 220 221
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
222 223
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
224
}
225

226
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
227
{
228 229
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
230
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
231
		MLX5_WQ_TYPE_CYCLIC;
232 233
}

234
void mlx5e_update_carrier(struct mlx5e_priv *priv)
235 236 237 238 239
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
240
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
241
					    0);
242

243 244
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
245
		netif_carrier_on(priv->netdev);
246 247
	} else {
		netdev_info(priv->netdev, "Link down\n");
248
		netif_carrier_off(priv->netdev);
249
	}
250 251 252 253 254 255 256 257 258
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
259 260
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
261 262 263
	mutex_unlock(&priv->state_lock);
}

264
void mlx5e_update_stats(struct mlx5e_priv *priv)
265
{
266
	int i;
267

268 269 270
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
271 272
}

273
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
274
{
275 276 277 278 279 280
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
281 282
}

283
static void mlx5e_update_stats_work(struct work_struct *work)
284
{
285
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
286
					       update_stats_work);
287

288
	mutex_lock(&priv->state_lock);
289
	priv->profile->update_stats(priv);
290 291 292
	mutex_unlock(&priv->state_lock);
}

293 294 295 296 297 298 299 300 301 302 303
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

304
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
305
{
306 307
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
308

309 310
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
311

312 313 314
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
315
		queue_work(priv->wq, &priv->update_carrier_work);
316 317
		break;
	default:
318
		return NOTIFY_DONE;
319
	}
320 321

	return NOTIFY_OK;
322 323 324 325
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
326 327
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
328 329 330 331
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
332
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
333 334
}

S
Saeed Mahameed 已提交
335 336
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
337
				       struct mlx5e_umr_wqe *wqe)
338 339 340
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
341
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
342 343 344 345 346 347

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

348
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
349
	ucseg->xlt_octowords =
350 351 352 353
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

354 355 356 357 358 359
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
360
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
361 362 363 364 365 366 367 368 369 370 371 372 373
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

374 375 376
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
377
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
378

379 380
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
381
				       GFP_KERNEL, cpu_to_node(c->cpu));
382
	if (!rq->mpwqe.info)
383
		return -ENOMEM;
384

385
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
386 387 388 389

	return 0;
}

390
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
391 392
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
393 394 395 396 397 398
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

399
	in = kvzalloc(inlen, GFP_KERNEL);
400 401 402 403 404 405 406 407 408
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
409
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
410 411 412

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
413
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
414 415
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
416
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
417

T
Tariq Toukan 已提交
418
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
419 420 421 422 423

	kvfree(in);
	return err;
}

424
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
425
{
426
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
427

428
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
429 430
}

431 432 433 434 435
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

476
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
477 478 479 480 481 482 483 484 485 486 487 488 489 490
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

491
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
492 493
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
494
			  struct mlx5e_rq *rq)
495
{
496
	struct page_pool_params pp_params = { 0 };
497
	struct mlx5_core_dev *mdev = c->mdev;
498
	void *rqc = rqp->rqc;
499
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
500
	u32 pool_size;
501 502 503 504
	int wq_sz;
	int err;
	int i;

505
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
506

507
	rq->wq_type = params->rq_wq_type;
508 509
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
510
	rq->tstamp  = c->tstamp;
511
	rq->clock   = &mdev->clock;
512 513
	rq->channel = c;
	rq->ix      = c->ix;
514
	rq->mdev    = mdev;
515
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
516
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
517

518
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
519 520 521 522 523
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
524

525 526
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
527 528
		goto err_rq_wq_destroy;

529
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
530
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
531
	pool_size = 1 << params->log_rq_mtu_frames;
532

533
	switch (rq->wq_type) {
534
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
535 536 537 538 539 540 541 542
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
543 544

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
545

546
		rq->post_wqes = mlx5e_post_rx_mpwqes;
547
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
548

549
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
550 551 552 553 554 555 556
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
557 558 559 560 561 562
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

563 564 565 566
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
567 568
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
569

570
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
571 572
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
573 574 575 576
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
577
			goto err_free;
578
		break;
579 580 581
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
582 583 584 585 586
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

587
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
588

589 590
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
591 592
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
593
				      GFP_KERNEL, cpu_to_node(c->cpu));
594 595
		if (!rq->wqe.frags) {
			err = -ENOMEM;
596
			goto err_free;
597
		}
598 599 600 601

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
602
		rq->post_wqes = mlx5e_post_rx_wqes;
603
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
604

605 606 607 608 609 610
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
611 612 613
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
614
			goto err_free;
615 616
		}

617 618 619
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
620
		rq->mkey_be = c->mkey_be;
621
	}
622

623
	/* Create a page_pool and register it with rxq */
624
	pp_params.order     = 0;
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
640
		goto err_free;
641
	}
642 643 644
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
645
		goto err_free;
646

647
	for (i = 0; i < wq_sz; i++) {
648
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
649
			struct mlx5e_rx_wqe_ll *wqe =
650
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
651 652
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
653
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
654

655 656 657
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
658
		} else {
659 660
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
676
		}
677 678
	}

679 680 681 682 683 684 685 686 687 688 689
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

690 691 692
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

693 694
	return 0;

695 696 697
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
698
		kvfree(rq->mpwqe.info);
699 700 701 702 703 704
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
705

706
err_rq_wq_destroy:
707 708
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
709
	xdp_rxq_info_unreg(&rq->xdp_rxq);
710 711
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
712 713 714 715 716
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

717
static void mlx5e_free_rq(struct mlx5e_rq *rq)
718
{
719 720
	int i;

721 722 723
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

724
	xdp_rxq_info_unreg(&rq->xdp_rxq);
725 726
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
727

728 729
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
730
		kvfree(rq->mpwqe.info);
731
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
732
		break;
733
	default: /* MLX5_WQ_TYPE_CYCLIC */
734 735
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
736 737
	}

738 739 740 741 742 743
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
744 745 746
	mlx5_wq_destroy(&rq->wq_ctrl);
}

747 748
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
749
{
750
	struct mlx5_core_dev *mdev = rq->mdev;
751 752 753 754 755 756 757 758 759

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
760
	in = kvzalloc(inlen, GFP_KERNEL);
761 762 763 764 765 766 767 768
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

769
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
770 771
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
772
						MLX5_ADAPTER_PAGE_SHIFT);
773 774
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

775 776
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
777

778
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
779 780 781 782 783 784

	kvfree(in);

	return err;
}

785 786
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
787
{
788
	struct mlx5_core_dev *mdev = rq->mdev;
789 790 791 792 793 794 795

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
796
	in = kvzalloc(inlen, GFP_KERNEL);
797 798 799 800 801 802 803 804
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

805
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
806 807 808 809 810 811

	kvfree(in);

	return err;
}

812 813 814 815 816 817 818 819 820 821 822 823
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
824
	in = kvzalloc(inlen, GFP_KERNEL);
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

843 844 845
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
846
	struct mlx5_core_dev *mdev = c->mdev;
847 848 849 850 851 852
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
853
	in = kvzalloc(inlen, GFP_KERNEL);
854 855 856 857 858 859
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
860 861
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
862 863 864 865 866 867 868 869 870 871
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

872
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
873
{
874
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
875 876
}

877
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
878
{
879
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
880
	struct mlx5e_channel *c = rq->channel;
881

882
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
883

884
	do {
885
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
886 887 888
			return 0;

		msleep(20);
889 890 891
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
892
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
893 894 895 896

	return -ETIMEDOUT;
}

897 898 899 900 901
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

902 903 904
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

905
		/* UMR WQE (if in progress) is always at wq->head */
906
		if (rq->mpwqe.umr_in_progress)
907
			rq->dealloc_wqe(rq, wq->head);
908 909

		while (!mlx5_wq_ll_is_empty(wq)) {
910
			struct mlx5e_rx_wqe_ll *wqe;
911 912 913 914 915 916 917 918 919

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
920
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
921

922 923
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
924
			rq->dealloc_wqe(rq, wqe_ix);
925
			mlx5_wq_cyc_pop(wq);
926
		}
927
	}
928

929 930
}

931
static int mlx5e_open_rq(struct mlx5e_channel *c,
932
			 struct mlx5e_params *params,
933 934 935 936 937
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

938
	err = mlx5e_alloc_rq(c, params, param, rq);
939 940 941
	if (err)
		return err;

942
	err = mlx5e_create_rq(rq, param);
943
	if (err)
944
		goto err_free_rq;
945

946
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
947
	if (err)
948
		goto err_destroy_rq;
949

950
	if (params->rx_dim_enabled)
951
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
952

953 954 955
	if (params->pflags & MLX5E_PFLAG_RX_NO_CSUM_COMPLETE)
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

956 957 958 959
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
960 961
err_free_rq:
	mlx5e_free_rq(rq);
962 963 964 965

	return err;
}

966 967 968
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
969
	struct mlx5_wq_cyc *wq = &sq->wq;
970 971
	struct mlx5e_tx_wqe *nopwqe;

972 973
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

974 975
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
976 977
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
978 979 980
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
981
{
982
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
983
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
984
}
985

986 987
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
988
	cancel_work_sync(&rq->dim.work);
989
	mlx5e_destroy_rq(rq);
990 991
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
992 993
}

S
Saeed Mahameed 已提交
994
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
995
{
996
	kvfree(sq->db.xdpi_fifo.xi);
997
	kvfree(sq->db.wqe_info);
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
1016 1017
}

S
Saeed Mahameed 已提交
1018
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
1019
{
1020
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
1021
	int err;
1022

1023 1024 1025 1026 1027
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

1028 1029
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
1030
		mlx5e_free_xdpsq_db(sq);
1031
		return err;
1032 1033 1034 1035 1036
	}

	return 0;
}

S
Saeed Mahameed 已提交
1037
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
1038
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1039
			     struct mlx5e_sq_param *param,
1040 1041
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
1042 1043
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1044
	struct mlx5_core_dev *mdev = c->mdev;
1045
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1046 1047 1048 1049 1050 1051
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1052
	sq->min_inline_mode = params->tx_min_inline_mode;
1053
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1054 1055 1056
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1057

1058
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1059
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1060 1061
	if (err)
		return err;
1062
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1063

1064
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1083
{
1084
	kvfree(sq->db.ico_wqe);
1085 1086
}

S
Saeed Mahameed 已提交
1087
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1088 1089 1090
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1091 1092
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1093
				       GFP_KERNEL, numa);
1094 1095 1096 1097 1098 1099
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1100 1101 1102
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1103
{
S
Saeed Mahameed 已提交
1104
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1105
	struct mlx5_core_dev *mdev = c->mdev;
1106
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1107
	int err;
1108

S
Saeed Mahameed 已提交
1109 1110
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1111

1112
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1113
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1114 1115
	if (err)
		return err;
1116
	wq->db = &wq->db[MLX5_SND_DBR];
1117

1118
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1119 1120 1121
	if (err)
		goto err_sq_wq_destroy;

1122
	return 0;
S
Saeed Mahameed 已提交
1123 1124 1125 1126 1127

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1128 1129
}

S
Saeed Mahameed 已提交
1130
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1131
{
S
Saeed Mahameed 已提交
1132 1133
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1134 1135
}

S
Saeed Mahameed 已提交
1136
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1137
{
1138 1139
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1140 1141
}

S
Saeed Mahameed 已提交
1142
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1143
{
S
Saeed Mahameed 已提交
1144 1145 1146
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1147 1148
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1149
					GFP_KERNEL, numa);
1150 1151
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1152
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1153
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1154 1155
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1156
	}
S
Saeed Mahameed 已提交
1157 1158 1159 1160

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1161 1162
}

1163
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1164
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1165
			     int txq_ix,
1166
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1167
			     struct mlx5e_sq_param *param,
1168 1169
			     struct mlx5e_txqsq *sq,
			     int tc)
1170
{
S
Saeed Mahameed 已提交
1171
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1172
	struct mlx5_core_dev *mdev = c->mdev;
1173
	struct mlx5_wq_cyc *wq = &sq->wq;
1174 1175
	int err;

1176
	sq->pdev      = c->pdev;
1177
	sq->tstamp    = c->tstamp;
1178
	sq->clock     = &mdev->clock;
1179 1180
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1181
	sq->txq_ix    = txq_ix;
1182
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1183
	sq->min_inline_mode = params->tx_min_inline_mode;
1184
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1185
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1186 1187
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1188 1189
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1190

1191
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1192
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1193
	if (err)
1194
		return err;
1195
	wq->db    = &wq->db[MLX5_SND_DBR];
1196

1197
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1198
	if (err)
1199 1200
		goto err_sq_wq_destroy;

1201 1202 1203
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1204 1205 1206 1207 1208 1209 1210 1211
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1212
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1213
{
S
Saeed Mahameed 已提交
1214
	mlx5e_free_txqsq_db(sq);
1215 1216 1217
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1218 1219 1220 1221 1222 1223 1224 1225
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1226
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1227 1228 1229
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1230 1231 1232 1233 1234 1235 1236 1237
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1238
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1239
	in = kvzalloc(inlen, GFP_KERNEL);
1240 1241 1242 1243 1244 1245 1246
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1247 1248 1249
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1250 1251

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1252
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1253

1254
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1255
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1256 1257

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1258
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1259
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1260
					  MLX5_ADAPTER_PAGE_SHIFT);
1261
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1262

1263 1264
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1265

1266
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1267 1268 1269 1270 1271 1272

	kvfree(in);

	return err;
}

1273 1274 1275 1276 1277 1278 1279
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1280
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1281
			   struct mlx5e_modify_sq_param *p)
1282 1283 1284 1285 1286 1287 1288
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1289
	in = kvzalloc(inlen, GFP_KERNEL);
1290 1291 1292 1293 1294
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1295 1296 1297
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1298
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1299
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1300
	}
1301

1302
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1303 1304 1305 1306 1307 1308

	kvfree(in);

	return err;
}

1309
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1310
{
1311
	mlx5_core_destroy_sq(mdev, sqn);
1312 1313
}

1314
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1315 1316 1317
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1318
{
1319
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1320 1321
	int err;

1322
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1323 1324 1325 1326 1327
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1328
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1329
	if (err)
1330
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1331 1332 1333 1334

	return err;
}

1335 1336 1337
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1338
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1339
			    u32 tisn,
1340
			    int txq_ix,
1341
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1342
			    struct mlx5e_sq_param *param,
1343 1344
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1345 1346
{
	struct mlx5e_create_sq_param csp = {};
1347
	u32 tx_rate;
1348 1349
	int err;

1350
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1351 1352 1353
	if (err)
		return err;

1354
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1355
	csp.tis_lst_sz      = 1;
1356 1357 1358
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1359
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1360
	if (err)
S
Saeed Mahameed 已提交
1361
		goto err_free_txqsq;
1362

1363
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1364
	if (tx_rate)
1365
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1366

1367 1368 1369
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1370 1371
	return 0;

S
Saeed Mahameed 已提交
1372
err_free_txqsq:
1373
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1374
	mlx5e_free_txqsq(sq);
1375 1376 1377 1378

	return err;
}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1389 1390
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1391
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1392
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1393 1394 1395 1396 1397
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1398 1399 1400 1401 1402 1403 1404
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1405
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1406
{
1407
	struct mlx5e_channel *c = sq->channel;
1408
	struct mlx5_wq_cyc *wq = &sq->wq;
1409

1410
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1411
	/* prevent netif_tx_wake_queue */
1412
	napi_synchronize(&c->napi);
1413

S
Saeed Mahameed 已提交
1414
	netif_tx_disable_queue(sq->txq);
1415

S
Saeed Mahameed 已提交
1416
	/* last doorbell out, godspeed .. */
1417 1418
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1419
		struct mlx5e_tx_wqe *nop;
1420

1421 1422 1423
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1424
	}
1425 1426 1427 1428 1429
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1430
	struct mlx5_core_dev *mdev = c->mdev;
1431
	struct mlx5_rate_limit rl = {0};
1432

1433
	cancel_work_sync(&sq->dim.work);
1434
	mlx5e_destroy_sq(mdev, sq->sqn);
1435 1436 1437 1438
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1439 1440 1441 1442
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1539
	sq->stats->recover++;
1540 1541 1542 1543
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1544
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1545
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1546 1547 1548 1549 1550 1551
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1552
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1553 1554 1555 1556 1557
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1558
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1559
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1560
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1580
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1581 1582 1583 1584
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1585
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1586
			    struct mlx5e_sq_param *param,
1587 1588
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1589 1590 1591 1592
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1593
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1594 1595 1596 1597
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1598
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1599 1600 1601 1602
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1603
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1604 1605 1606
	if (err)
		goto err_free_xdpsq;

1607 1608 1609 1610 1611 1612
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1613

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1626

1627 1628
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1629

1630 1631
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1632

1633 1634 1635
			wi->num_wqebbs = 1;
			wi->num_ds     = 1;
		}
S
Saeed Mahameed 已提交
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1647
static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq, struct mlx5e_rq *rq)
S
Saeed Mahameed 已提交
1648 1649 1650 1651 1652 1653
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1654
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1655
	mlx5e_free_xdpsq_descs(sq, rq);
S
Saeed Mahameed 已提交
1656
	mlx5e_free_xdpsq(sq);
1657 1658
}

1659 1660 1661
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1662 1663 1664
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1665
	unsigned int irqn;
1666 1667 1668
	int err;
	u32 i;

1669 1670 1671 1672
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1694
	cq->mdev = mdev;
1695 1696 1697 1698

	return 0;
}

1699 1700 1701 1702 1703 1704 1705
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1706 1707
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1718
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1719
{
1720
	mlx5_wq_destroy(&cq->wq_ctrl);
1721 1722
}

1723
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1724
{
1725
	struct mlx5_core_dev *mdev = cq->mdev;
1726 1727 1728 1729 1730
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1731
	unsigned int irqn_not_used;
1732 1733 1734
	int eqn;
	int err;

1735 1736 1737 1738
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1739
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1740
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1741
	in = kvzalloc(inlen, GFP_KERNEL);
1742 1743 1744 1745 1746 1747 1748
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1749
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1750
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1751

T
Tariq Toukan 已提交
1752
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1753
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1754
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1755
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1756
					    MLX5_ADAPTER_PAGE_SHIFT);
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1771
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1772
{
1773
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1774 1775 1776
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1777
			 struct net_dim_cq_moder moder,
1778
			 struct mlx5e_cq_param *param,
1779
			 struct mlx5e_cq *cq)
1780
{
1781
	struct mlx5_core_dev *mdev = c->mdev;
1782 1783
	int err;

1784
	err = mlx5e_alloc_cq(c, param, cq);
1785 1786 1787
	if (err)
		return err;

1788
	err = mlx5e_create_cq(cq, param);
1789
	if (err)
1790
		goto err_free_cq;
1791

1792
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1793
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1794 1795
	return 0;

1796 1797
err_free_cq:
	mlx5e_free_cq(cq);
1798 1799 1800 1801 1802 1803 1804

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1805
	mlx5e_free_cq(cq);
1806 1807 1808
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1809
			     struct mlx5e_params *params,
1810 1811 1812 1813 1814 1815
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1816 1817
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1840
			  struct mlx5e_params *params,
1841 1842
			  struct mlx5e_channel_param *cparam)
{
1843
	struct mlx5e_priv *priv = c->priv;
1844
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1845

1846
	for (tc = 0; tc < params->num_tc; tc++) {
1847
		int txq_ix = c->ix + tc * max_nch;
1848

1849
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1850
				       params, &cparam->sq, &c->sq[tc], tc);
1851 1852 1853 1854 1855 1856 1857 1858
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1859
		mlx5e_close_txqsq(&c->sq[tc]);
1860 1861 1862 1863 1864 1865 1866 1867 1868

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1869
		mlx5e_close_txqsq(&c->sq[tc]);
1870 1871
}

1872
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1873
				struct mlx5e_txqsq *sq, u32 rate)
1874 1875 1876
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1877
	struct mlx5e_modify_sq_param msp = {0};
1878
	struct mlx5_rate_limit rl = {0};
1879 1880 1881 1882 1883 1884 1885
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1886 1887
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1888
		/* remove current rl index to free space to next ones */
1889 1890
		mlx5_rl_remove_rate(mdev, &rl);
	}
1891 1892 1893 1894

	sq->rate_limit = 0;

	if (rate) {
1895 1896
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1897 1898 1899 1900 1901 1902 1903
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1904 1905 1906 1907
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1908
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1909 1910 1911 1912 1913
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1914
			mlx5_rl_remove_rate(mdev, &rl);
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1926
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1953
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1954
			      struct mlx5e_params *params,
1955 1956 1957
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1958
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
1959
	struct net_dim_cq_moder icocq_moder = {0, 0};
1960 1961
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1962
	unsigned int irq;
1963
	int err;
1964
	int eqn;
1965

1966 1967 1968 1969
	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

1970
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1971 1972 1973 1974
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1975 1976
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1977
	c->ix       = ix;
1978
	c->cpu      = cpu;
1979 1980
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1981
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1982 1983
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1984
	c->stats    = &priv->channel_stats[ix].ch;
1985

1986 1987
	c->irq_desc = irq_to_desc(irq);

1988 1989
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1990
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1991 1992 1993
	if (err)
		goto err_napi_del;

1994
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1995 1996 1997
	if (err)
		goto err_close_icosq_cq;

1998
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1999 2000 2001
	if (err)
		goto err_close_tx_cqs;

2002 2003 2004 2005
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

2006
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
2007 2008
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
2009 2010 2011
	if (err)
		goto err_close_rx_cq;

2012 2013
	napi_enable(&c->napi);

2014
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
2015 2016 2017
	if (err)
		goto err_disable_napi;

2018
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
2019 2020 2021
	if (err)
		goto err_close_icosq;

2022
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
2023 2024
	if (err)
		goto err_close_sqs;
2025

2026
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
2027
	if (err)
2028
		goto err_close_xdp_sq;
2029

2030 2031 2032 2033
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

2034 2035 2036
	*cp = c;

	return 0;
2037 2038 2039 2040

err_close_rq:
	mlx5e_close_rq(&c->rq);

2041
err_close_xdp_sq:
2042
	if (c->xdp)
2043
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
2044 2045 2046 2047

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
2048
err_close_icosq:
S
Saeed Mahameed 已提交
2049
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
2050

2051 2052
err_disable_napi:
	napi_disable(&c->napi);
2053
	if (c->xdp)
2054
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2055 2056

err_close_rx_cq:
2057 2058
	mlx5e_close_cq(&c->rq.cq);

2059 2060 2061
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

2062 2063 2064
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
2065 2066 2067
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

2068 2069
err_napi_del:
	netif_napi_del(&c->napi);
2070
	kvfree(c);
2071 2072 2073 2074

	return err;
}

2075 2076 2077 2078 2079 2080 2081
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2082
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2094 2095
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2096
	mlx5e_close_xdpsq(&c->xdpsq, NULL);
2097
	mlx5e_close_rq(&c->rq);
2098
	if (c->xdp)
2099
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
2100
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2101
	mlx5e_close_icosq(&c->icosq);
2102
	napi_disable(&c->napi);
2103
	if (c->xdp)
2104
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2105
	mlx5e_close_cq(&c->rq.cq);
2106
	mlx5e_close_cq(&c->xdpsq.cq);
2107
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2108
	mlx5e_close_cq(&c->icosq.cq);
2109
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2110

2111
	kvfree(c);
2112 2113
}

2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2184
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2185
				 struct mlx5e_params *params,
2186 2187
				 struct mlx5e_rq_param *param)
{
2188
	struct mlx5_core_dev *mdev = priv->mdev;
2189 2190
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2191
	int ndsegs = 1;
2192

2193
	switch (params->rq_wq_type) {
2194
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2195
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2196 2197
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2198
		MLX5_SET(wq, wq, log_wqe_stride_size,
2199 2200
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2201
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2202
		break;
2203
	default: /* MLX5_WQ_TYPE_CYCLIC */
2204
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2205 2206
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2207 2208
	}

2209
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2210
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2211 2212
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2213
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2214
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2215
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2216
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2217

2218
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2219 2220
}

2221
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2222
				      struct mlx5e_rq_param *param)
2223
{
2224
	struct mlx5_core_dev *mdev = priv->mdev;
2225 2226 2227
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2228 2229 2230
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2231
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2232 2233

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2234 2235
}

T
Tariq Toukan 已提交
2236 2237
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2238 2239 2240 2241 2242
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2243
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2244

2245
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2246 2247 2248
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2249
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2250 2251 2252 2253 2254 2255
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2256
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2257
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2258 2259 2260 2261 2262 2263 2264
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2265
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2266 2267
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2268 2269 2270
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2271
				    struct mlx5e_params *params,
2272 2273
				    struct mlx5e_cq_param *param)
{
2274
	struct mlx5_core_dev *mdev = priv->mdev;
2275
	void *cqc = param->cqc;
2276
	u8 log_cq_size;
2277

2278
	switch (params->rq_wq_type) {
2279
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2280 2281
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2282
		break;
2283
	default: /* MLX5_WQ_TYPE_CYCLIC */
2284
		log_cq_size = params->log_rq_mtu_frames;
2285 2286 2287
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2288
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2289 2290 2291
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2292 2293

	mlx5e_build_common_cq_param(priv, param);
2294
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2295 2296 2297
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2298
				    struct mlx5e_params *params,
2299 2300 2301 2302
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2303
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2304 2305

	mlx5e_build_common_cq_param(priv, param);
2306
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2307 2308
}

T
Tariq Toukan 已提交
2309
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2310 2311
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2312 2313 2314 2315 2316 2317
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2318

2319
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2320 2321 2322
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2323 2324
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2325 2326 2327 2328 2329 2330 2331
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2332
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2333 2334
}

2335
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2336
				    struct mlx5e_params *params,
2337 2338 2339 2340 2341 2342
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2343
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2344
	param->is_mpw = MLX5_CAP_ETH(priv->mdev, enhanced_multi_pkt_send_wqe);
2345 2346
}

2347 2348 2349
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2350
{
2351
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2352

2353 2354 2355 2356 2357 2358 2359
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2360 2361
}

2362 2363
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2364
{
2365
	struct mlx5e_channel_param *cparam;
2366
	int err = -ENOMEM;
2367 2368
	int i;

2369
	chs->num = chs->params.num_channels;
2370

2371
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2372
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2373 2374
	if (!chs->c || !cparam)
		goto err_free;
2375

2376
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2377
	for (i = 0; i < chs->num; i++) {
2378
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2379 2380 2381 2382
		if (err)
			goto err_close_channels;
	}

2383
	kvfree(cparam);
2384 2385 2386 2387
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2388
		mlx5e_close_channel(chs->c[i]);
2389

2390
err_free:
2391
	kfree(chs->c);
2392
	kvfree(cparam);
2393
	chs->num = 0;
2394 2395 2396
	return err;
}

2397
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2398 2399 2400
{
	int i;

2401 2402 2403 2404 2405 2406 2407 2408 2409
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2410 2411 2412
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2413

2414
	return err ? -ETIMEDOUT : 0;
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2425
void mlx5e_close_channels(struct mlx5e_channels *chs)
2426 2427
{
	int i;
2428

2429 2430
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2431

2432 2433
	kfree(chs->c);
	chs->num = 0;
2434 2435
}

2436 2437
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2438 2439 2440 2441 2442
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2443
	u32 *in;
2444
	int i;
2445 2446

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2447
	in = kvzalloc(inlen, GFP_KERNEL);
2448 2449 2450 2451 2452 2453 2454 2455
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2456 2457
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2458

2459 2460 2461
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2462 2463

	kvfree(in);
T
Tariq Toukan 已提交
2464 2465 2466
	return err;
}

2467
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2468
{
2469 2470
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2471 2472
}

2473
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2474 2475
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2476
	int err;
2477

2478 2479 2480 2481
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2482 2483
}

2484
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2485
{
2486
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2487 2488 2489
	int err;
	int ix;

2490
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2491
		rqt = &priv->direct_tir[ix].rqt;
2492
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2493 2494 2495 2496 2497 2498 2499
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2500
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2501
	for (ix--; ix >= 0; ix--)
2502
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2503

2504 2505 2506
	return err;
}

2507 2508 2509 2510
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

2511
	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++)
2512 2513 2514
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2515 2516 2517 2518 2519 2520 2521
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2522
int mlx5e_bits_invert(unsigned long a, int size)
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2547
			ix = priv->rss_params.indirection_rqt[ix];
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2558 2559 2560 2561
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2562
	u32 *in;
2563 2564 2565
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2566
	in = kvzalloc(inlen, GFP_KERNEL);
2567 2568 2569 2570 2571 2572 2573
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2574
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2575
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2576 2577 2578 2579 2580

	kvfree(in);
	return err;
}

2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2595
{
T
Tariq Toukan 已提交
2596 2597 2598
	u32 rqtn;
	int ix;

2599
	if (priv->indir_rqt.enabled) {
2600
		/* RSS RQ table */
2601
		rqtn = priv->indir_rqt.rqtn;
2602
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2603 2604
	}

2605
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2606 2607
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2608 2609 2610
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2611 2612 2613
		};

		/* Direct RQ Tables */
2614 2615
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2616

2617
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2618
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2619
	}
2620 2621
}

2622 2623 2624 2625 2626
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2627 2628 2629
		{
			.rss = {
				.channels  = chs,
2630
				.hfunc     = priv->rss_params.hfunc,
2631 2632
			}
		},
2633 2634 2635 2636 2637 2638 2639 2640 2641
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2642 2643 2644
		{
			.rqn = priv->drop_rq.rqn,
		},
2645 2646 2647 2648 2649
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2698
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2699
{
2700
	if (!params->lro_en)
2701 2702 2703 2704 2705 2706 2707 2708
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2709 2710
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2711 2712
}

2713
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2714
				    const struct mlx5e_tirc_config *ttconfig,
2715
				    void *tirc, bool inner)
2716
{
2717 2718
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2719

2720 2721
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2722 2723 2724 2725 2726 2727
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2728
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2729
	}
2730 2731 2732 2733 2734 2735
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2736 2737
}

2738 2739 2740 2741 2742 2743 2744 2745
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2746 2747 2748
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2749
	struct mlx5e_rss_params *rss = &priv->rss_params;
2750 2751
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2752
	struct mlx5e_tirc_config ttconfig;
2753 2754 2755 2756 2757 2758
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2759 2760 2761
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2762 2763 2764 2765 2766 2767 2768 2769
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2770 2771 2772
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2773 2774 2775 2776 2777
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2778
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2779 2780 2781 2782 2783 2784 2785
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2786
	int tt;
T
Tariq Toukan 已提交
2787
	int ix;
2788 2789

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2790
	in = kvzalloc(inlen, GFP_KERNEL);
2791 2792 2793 2794 2795 2796
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2797
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2798

T
Tariq Toukan 已提交
2799
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2800
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2801
					   inlen);
T
Tariq Toukan 已提交
2802
		if (err)
T
Tariq Toukan 已提交
2803
			goto free_in;
T
Tariq Toukan 已提交
2804
	}
2805

2806
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2807 2808 2809 2810 2811 2812 2813
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2814 2815 2816 2817 2818
	kvfree(in);

	return err;
}

2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

2831
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
2832
				       &tirc_default_config[tt], tirc, true);
2833 2834
}

2835 2836
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2837
{
2838
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2839 2840
	int err;

2841
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2842 2843 2844
	if (err)
		return err;

2845 2846 2847 2848
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2849

2850 2851
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2852 2853 2854
{
	u16 hw_mtu = 0;
	int err;
2855

2856 2857 2858 2859
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2860
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2861 2862
}

2863
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2864
{
2865
	struct mlx5e_params *params = &priv->channels.params;
2866
	struct net_device *netdev = priv->netdev;
2867
	struct mlx5_core_dev *mdev = priv->mdev;
2868 2869 2870
	u16 mtu;
	int err;

2871
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2872 2873
	if (err)
		return err;
2874

2875 2876
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2877
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2878
			    __func__, mtu, params->sw_mtu);
2879

2880
	params->sw_mtu = mtu;
2881 2882 2883
	return 0;
}

2884 2885 2886
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2887 2888
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2889 2890 2891 2892 2893 2894 2895 2896 2897
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2898 2899 2900
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2901
	for (tc = 0; tc < ntc; tc++)
2902
		netdev_set_tc_queue(netdev, tc, nch, 0);
2903 2904
}

2905
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2906
{
2907
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2908 2909
	int i, tc;

2910
	for (i = 0; i < max_nch; i++)
2911
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2912 2913 2914 2915 2916 2917 2918 2919
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2930
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2931
{
2932 2933 2934 2935
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2936 2937
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2938

2939
	mlx5e_build_tx2sq_maps(priv);
2940 2941
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2942

2943
	if (mlx5e_is_vport_rep(priv))
2944 2945
		mlx5e_add_sqs_fwd_rules(priv);

2946
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2947
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2948 2949
}

2950
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2951
{
2952 2953
	mlx5e_redirect_rqts_to_drop(priv);

2954
	if (mlx5e_is_vport_rep(priv))
2955 2956
		mlx5e_remove_sqs_fwd_rules(priv);

2957 2958 2959 2960 2961 2962 2963 2964
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2965
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2966 2967
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2968 2969 2970
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2971
	int carrier_ok;
2972 2973
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2974
	carrier_ok = netif_carrier_ok(netdev);
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2985 2986 2987 2988
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2989 2990 2991
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2992 2993 2994
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2995 2996
}

2997
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2998 2999 3000 3001 3002
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

3003 3004 3005 3006 3007 3008 3009
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

3010
	err = mlx5e_open_channels(priv, &priv->channels);
3011
	if (err)
3012
		goto err_clear_state_opened_flag;
3013

3014
	mlx5e_refresh_tirs(priv, false);
3015
	mlx5e_activate_priv_channels(priv);
3016 3017
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
3018

3019
	mlx5e_queue_update_stats(priv);
3020
	return 0;
3021 3022 3023 3024

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
3025 3026
}

3027
int mlx5e_open(struct net_device *netdev)
3028 3029 3030 3031 3032 3033
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
3034 3035
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
3036 3037
	mutex_unlock(&priv->state_lock);

3038
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
3039 3040
		udp_tunnel_get_rx_info(netdev);

3041 3042 3043 3044 3045 3046 3047
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3048 3049 3050 3051 3052 3053
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3054 3055 3056
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3057 3058
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3059 3060 3061 3062

	return 0;
}

3063
int mlx5e_close(struct net_device *netdev)
3064 3065 3066 3067
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3068 3069 3070
	if (!netif_device_present(netdev))
		return -ENODEV;

3071
	mutex_lock(&priv->state_lock);
3072
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3073 3074 3075 3076 3077 3078
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3079
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3080 3081
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3082 3083 3084 3085 3086 3087 3088
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3089 3090
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3091 3092 3093
	if (err)
		return err;

3094 3095 3096
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3097
	rq->mdev = mdev;
3098 3099 3100 3101

	return 0;
}

3102
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3103 3104
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3105
{
3106 3107 3108
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3109
	return mlx5e_alloc_cq_common(mdev, param, cq);
3110 3111
}

3112 3113
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3114
{
3115
	struct mlx5_core_dev *mdev = priv->mdev;
3116 3117 3118
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3119 3120
	int err;

3121
	mlx5e_build_drop_rq_param(priv, &rq_param);
3122

3123
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3124 3125 3126
	if (err)
		return err;

3127
	err = mlx5e_create_cq(cq, &cq_param);
3128
	if (err)
3129
		goto err_free_cq;
3130

3131
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3132
	if (err)
3133
		goto err_destroy_cq;
3134

3135
	err = mlx5e_create_rq(drop_rq, &rq_param);
3136
	if (err)
3137
		goto err_free_rq;
3138

3139 3140 3141 3142
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3143 3144
	return 0;

3145
err_free_rq:
3146
	mlx5e_free_rq(drop_rq);
3147 3148

err_destroy_cq:
3149
	mlx5e_destroy_cq(cq);
3150

3151
err_free_cq:
3152
	mlx5e_free_cq(cq);
3153

3154 3155 3156
	return err;
}

3157
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3158
{
3159 3160 3161 3162
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3163 3164
}

3165 3166
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3167
{
3168
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3169 3170
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3171
	MLX5_SET(tisc, tisc, prio, tc << 1);
3172
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3173
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3174 3175 3176 3177

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3178
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3179 3180
}

3181
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3182
{
3183
	mlx5_core_destroy_tis(mdev, tisn);
3184 3185
}

3186
int mlx5e_create_tises(struct mlx5e_priv *priv)
3187 3188 3189 3190
{
	int err;
	int tc;

3191
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3192
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3193 3194 3195 3196 3197 3198 3199 3200
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3201
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3202 3203 3204 3205

	return err;
}

3206
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3207 3208 3209
{
	int tc;

3210
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3211
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3212 3213
}

3214 3215 3216
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3217
{
3218
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3219

3220
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3221

A
Achiad Shochat 已提交
3222
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3223
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3224

3225
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3226
				       &tirc_default_config[tt], tirc, false);
3227 3228
}

3229
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3230
{
3231
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3232

3233
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3234 3235 3236 3237 3238 3239

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3240
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3241
{
3242
	struct mlx5e_tir *tir;
3243 3244
	void *tirc;
	int inlen;
3245
	int i = 0;
3246
	int err;
T
Tariq Toukan 已提交
3247 3248
	u32 *in;
	int tt;
3249 3250

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3251
	in = kvzalloc(inlen, GFP_KERNEL);
3252 3253 3254
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3255 3256
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3257
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3258
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3259
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3260
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3261 3262 3263 3264
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3265 3266
	}

3267
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3283 3284 3285 3286
	kvfree(in);

	return 0;

3287 3288 3289 3290
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3291 3292 3293 3294 3295 3296 3297 3298
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3299
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3300
{
3301
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3302 3303 3304 3305 3306 3307 3308 3309
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3310
	in = kvzalloc(inlen, GFP_KERNEL);
3311 3312 3313
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3314 3315
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3316
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3317
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3318
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3319
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3320 3321 3322 3323 3324 3325
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3326 3327
	return 0;

T
Tariq Toukan 已提交
3328
err_destroy_ch_tirs:
3329
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3330
	for (ix--; ix >= 0; ix--)
3331
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3332 3333

	kvfree(in);
3334 3335 3336 3337

	return err;
}

3338
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3339 3340 3341
{
	int i;

T
Tariq Toukan 已提交
3342
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3343
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3344

3345
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3346 3347 3348 3349
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3350 3351
}

3352
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3353
{
3354
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3355 3356 3357 3358 3359 3360
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3375
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3376 3377 3378 3379
{
	int err = 0;
	int i;

3380 3381
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3382 3383 3384 3385 3386 3387 3388
		if (err)
			return err;
	}

	return 0;
}

3389 3390
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3391 3392
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3393
	struct mlx5e_channels new_channels = {};
3394
	u8 tc = mqprio->num_tc;
3395 3396
	int err = 0;

3397 3398
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3399 3400 3401 3402 3403
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3404 3405
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3406

S
Saeed Mahameed 已提交
3407
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3408 3409 3410
		priv->channels.params = new_channels.params;
		goto out;
	}
3411

S
Saeed Mahameed 已提交
3412 3413 3414
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3415

3416 3417
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3418
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3419
out:
3420 3421 3422 3423
	mutex_unlock(&priv->state_lock);
	return err;
}

3424
#ifdef CONFIG_MLX5_ESWITCH
3425
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3426 3427
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3428
{
3429 3430
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3431 3432
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3433
	case TC_CLSFLOWER_DESTROY:
3434 3435
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3436
	case TC_CLSFLOWER_STATS:
3437 3438
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3439
	default:
3440
		return -EOPNOTSUPP;
3441 3442
	}
}
3443

3444 3445
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3446 3447 3448 3449 3450
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3451 3452
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS |
						 MLX5E_TC_NIC_OFFLOAD);
3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3469
					     priv, priv, f->extack);
3470 3471 3472 3473 3474 3475 3476 3477
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3478
#endif
3479

3480 3481
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3482
{
3483
	switch (type) {
3484
#ifdef CONFIG_MLX5_ESWITCH
3485 3486
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3487
#endif
3488
	case TC_SETUP_QDISC_MQPRIO:
3489
		return mlx5e_setup_tc_mqprio(dev, type_data);
3490 3491 3492
	default:
		return -EOPNOTSUPP;
	}
3493 3494
}

3495
void
3496 3497 3498
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3499
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3500
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3501
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3502

3503 3504 3505 3506
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3507

3508 3509 3510 3511 3512 3513
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3514
		mlx5e_grp_sw_update_stats(priv);
3515 3516 3517 3518 3519 3520
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3521 3522 3523 3524

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3525 3526 3527
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3528
	stats->rx_crc_errors =
3529 3530 3531
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3532 3533 3534 3535 3536 3537 3538
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3539 3540
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3541 3542 3543 3544 3545 3546
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3547
	queue_work(priv->wq, &priv->set_rx_mode_work);
3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3562
	queue_work(priv->wq, &priv->set_rx_mode_work);
3563 3564 3565 3566

	return 0;
}

3567
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3568 3569
	do {						\
		if (enable)				\
3570
			*features |= feature;		\
3571
		else					\
3572
			*features &= ~feature;		\
3573 3574 3575 3576 3577
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3578 3579
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3580
	struct mlx5_core_dev *mdev = priv->mdev;
3581
	struct mlx5e_channels new_channels = {};
3582
	struct mlx5e_params *old_params;
3583 3584
	int err = 0;
	bool reset;
3585 3586 3587

	mutex_lock(&priv->state_lock);

3588
	old_params = &priv->channels.params;
3589 3590 3591 3592 3593 3594
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3595
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3596

3597
	new_channels.params = *old_params;
3598 3599
	new_channels.params.lro_en = enable;

3600
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3601 3602 3603 3604 3605
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3606
	if (!reset) {
3607
		*old_params = new_channels.params;
3608 3609
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3610
	}
3611

3612 3613 3614
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3615

3616 3617
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3618
	mutex_unlock(&priv->state_lock);
3619 3620 3621
	return err;
}

3622
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3623 3624 3625 3626
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3627
		mlx5e_enable_cvlan_filter(priv);
3628
	else
3629
		mlx5e_disable_cvlan_filter(priv);
3630 3631 3632 3633

	return 0;
}

3634
#ifdef CONFIG_MLX5_ESWITCH
3635 3636 3637
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3638

3639
	if (!enable && mlx5e_tc_num_filters(priv, MLX5E_TC_NIC_OFFLOAD)) {
3640 3641 3642 3643 3644
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3645 3646
	return 0;
}
3647
#endif
3648

3649 3650 3651 3652 3653 3654 3655 3656
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3674 3675 3676
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3677
	int err = 0;
3678 3679 3680

	mutex_lock(&priv->state_lock);

3681
	priv->channels.params.vlan_strip_disable = !enable;
3682 3683 3684 3685
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3686
	if (err)
3687
		priv->channels.params.vlan_strip_disable = enable;
3688

3689
unlock:
3690 3691 3692 3693 3694
	mutex_unlock(&priv->state_lock);

	return err;
}

3695
#ifdef CONFIG_MLX5_EN_ARFS
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3710
static int mlx5e_handle_feature(struct net_device *netdev,
3711
				netdev_features_t *features,
3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3725 3726
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3727 3728 3729
		return err;
	}

3730
	MLX5E_SET_FEATURE(features, feature, enable);
3731 3732 3733 3734 3735 3736
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3737
	netdev_features_t oper_features = netdev->features;
3738 3739 3740 3741
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3742

3743 3744
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3745
				    set_feature_cvlan_filter);
3746
#ifdef CONFIG_MLX5_ESWITCH
3747
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3748
#endif
3749 3750 3751
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3752
#ifdef CONFIG_MLX5_EN_ARFS
3753
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3754
#endif
3755

3756 3757 3758 3759 3760 3761
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3762 3763
}

3764 3765 3766 3767
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3768
	struct mlx5e_params *params;
3769 3770

	mutex_lock(&priv->state_lock);
3771
	params = &priv->channels.params;
3772 3773 3774 3775 3776
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3777
		if (!params->vlan_strip_disable)
3778 3779
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3780 3781 3782 3783 3784 3785
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3786 3787 3788 3789 3790
	mutex_unlock(&priv->state_lock);

	return features;
}

3791 3792
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3793 3794
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3795
	struct mlx5e_channels new_channels = {};
3796
	struct mlx5e_params *params;
3797
	int err = 0;
3798
	bool reset;
3799 3800

	mutex_lock(&priv->state_lock);
3801

3802
	params = &priv->channels.params;
3803

3804
	reset = !params->lro_en;
3805
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3806

3807 3808 3809
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3810 3811 3812 3813 3814 3815 3816 3817
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3818
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3819
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev, &new_channels.params);
3820 3821 3822
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

3823
		reset = reset && (is_linear || (ppw_old != ppw_new));
3824 3825
	}

3826
	if (!reset) {
3827
		params->sw_mtu = new_mtu;
3828 3829
		if (set_mtu_cb)
			set_mtu_cb(priv);
3830
		netdev->mtu = params->sw_mtu;
3831 3832
		goto out;
	}
3833

3834
	err = mlx5e_open_channels(priv, &new_channels);
3835
	if (err)
3836 3837
		goto out;

3838
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3839
	netdev->mtu = new_channels.params.sw_mtu;
3840

3841 3842
out:
	mutex_unlock(&priv->state_lock);
3843 3844 3845
	return err;
}

3846 3847 3848 3849 3850
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3851 3852 3853 3854 3855
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3856 3857
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3926 3927
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3928 3929
	struct mlx5e_priv *priv = netdev_priv(dev);

3930 3931
	switch (cmd) {
	case SIOCSHWTSTAMP:
3932
		return mlx5e_hwstamp_set(priv, ifr);
3933
	case SIOCGHWTSTAMP:
3934
		return mlx5e_hwstamp_get(priv, ifr);
3935 3936 3937 3938 3939
	default:
		return -EOPNOTSUPP;
	}
}

3940
#ifdef CONFIG_MLX5_ESWITCH
3941
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3942 3943 3944 3945 3946 3947 3948
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3949 3950
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3951 3952 3953 3954
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3955 3956 3957
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3958 3959 3960 3961
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3962 3963 3964 3965 3966 3967 3968 3969
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3970 3971 3972 3973 3974 3975 3976
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3977

3978 3979
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
3980 3981 3982 3983 3984
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3985
					   max_tx_rate, min_tx_rate);
3986 3987
}

3988 3989 3990
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3991
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3992
		return IFLA_VF_LINK_STATE_DISABLE;
3993
	case MLX5_VPORT_ADMIN_STATE_UP:
3994 3995 3996 3997 3998 3999 4000 4001 4002
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
4003
		return MLX5_VPORT_ADMIN_STATE_DOWN;
4004
	case IFLA_VF_LINK_STATE_ENABLE:
4005
		return MLX5_VPORT_ADMIN_STATE_UP;
4006
	}
4007
	return MLX5_VPORT_ADMIN_STATE_AUTO;
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

4020 4021
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

4034 4035
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
4036 4037 4038 4039 4040 4041 4042
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4043
#endif
4044

4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4059
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4073
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4096
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4097 4098 4099
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4100 4101 4102
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4103
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4104 4105
		return;

4106
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4107 4108
}

4109
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4110 4111 4112
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4113 4114 4115
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4116
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4117 4118
		return;

4119
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4120 4121
}

4122 4123 4124
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4125
{
4126
	unsigned int offset = 0;
4127
	struct udphdr *udph;
4128 4129
	u8 proto;
	u16 port;
4130 4131 4132 4133 4134 4135

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4136
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4137 4138 4139 4140 4141
		break;
	default:
		goto out;
	}

4142 4143 4144 4145
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4146 4147 4148
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4149
		/* Verify if UDP port is being offloaded by HW */
4150
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4151 4152
			return features;
	}
4153 4154 4155 4156 4157 4158

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4159 4160 4161
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4162 4163 4164 4165 4166 4167
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4168 4169 4170 4171 4172
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4173 4174 4175
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4176
		return mlx5e_tunnel_features_check(priv, skb, features);
4177 4178 4179 4180

	return features;
}

4181 4182 4183
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4184
	struct mlx5_eq_comp *eq = sq->cq.mcq.eq;
4185 4186 4187
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4188
		   eq->core.eqn, eq->core.cons_index, eq->core.irqn);
4189 4190 4191 4192 4193

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

S
Saeed Mahameed 已提交
4194
	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->core.eqn);
4195
	sq->channel->stats->eq_rearm++;
4196 4197 4198
	return true;
}

4199
static void mlx5e_tx_timeout_work(struct work_struct *work)
4200
{
4201 4202 4203
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4204
	bool reopen_channels = false;
4205
	int i, err;
4206

4207 4208 4209 4210 4211
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4212

4213
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4214
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4215
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4216

4217
		if (!netif_xmit_stopped(dev_queue))
4218
			continue;
4219 4220 4221

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4222 4223
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4224

4225 4226 4227 4228 4229 4230 4231
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4232 4233
	}

4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4255 4256
}

4257
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4258 4259
{
	struct net_device *netdev = priv->netdev;
4260
	struct mlx5e_channels new_channels = {};
4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4272 4273 4274 4275 4276 4277 4278 4279 4280
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4281 4282 4283
	return 0;
}

4284 4285 4286 4287 4288
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4289
	int err = 0;
4290 4291 4292 4293
	int i;

	mutex_lock(&priv->state_lock);

4294
	if (prog) {
4295
		err = mlx5e_xdp_allowed(priv, prog);
4296 4297
		if (err)
			goto unlock;
4298 4299
	}

4300 4301
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4302
	reset = (!priv->channels.params.xdp_prog || !prog);
4303 4304 4305

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4306 4307 4308 4309
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4310
		prog = bpf_prog_add(prog, priv->channels.num);
4311 4312 4313 4314 4315
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4316

4317 4318 4319
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4320
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4321 4322 4323 4324
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4325
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4326 4327 4328 4329 4330 4331 4332 4333 4334 4335

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4336 4337
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4338

4339
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4340 4341 4342 4343 4344
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4345
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4358
static u32 mlx5e_xdp_query(struct net_device *dev)
4359 4360
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4361 4362
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4363

4364 4365 4366 4367 4368 4369 4370
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4371 4372
}

4373
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4374 4375 4376 4377 4378
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4379
		xdp->prog_id = mlx5e_xdp_query(dev);
4380 4381 4382 4383 4384 4385
		return 0;
	default:
		return -EINVAL;
	}
}

4386
const struct net_device_ops mlx5e_netdev_ops = {
4387 4388 4389
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4390
	.ndo_setup_tc            = mlx5e_setup_tc,
4391
	.ndo_select_queue        = mlx5e_select_queue,
4392 4393 4394
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4395 4396
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4397
	.ndo_set_features        = mlx5e_set_features,
4398
	.ndo_fix_features        = mlx5e_fix_features,
4399
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4400
	.ndo_do_ioctl            = mlx5e_ioctl,
4401
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4402 4403 4404
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4405
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4406
	.ndo_bpf		 = mlx5e_xdp,
4407
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4408 4409 4410
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4411
#ifdef CONFIG_MLX5_ESWITCH
4412
	/* SRIOV E-Switch NDOs */
4413 4414
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4415
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4416
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4417
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4418 4419 4420
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4421
#endif
4422 4423 4424 4425 4426
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4427
		return -EOPNOTSUPP;
4428 4429 4430 4431 4432
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4433 4434 4435 4436
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4437 4438
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4439
		return -EOPNOTSUPP;
4440
	}
4441 4442
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4443
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4444
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4445

4446 4447 4448
	return 0;
}

4449
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4450 4451 4452 4453 4454 4455 4456 4457
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4458
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4459
{
4460 4461
	u32 link_speed = 0;
	u32 pci_bw = 0;
4462

4463
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4464
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4465 4466 4467 4468 4469 4470 4471
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4472 4473
}

4474
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4475
{
4476 4477 4478 4479 4480 4481 4482 4483 4484 4485
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4486

4487 4488 4489
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4490

4491 4492 4493
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4494
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4516 4517 4518 4519 4520 4521

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4522 4523
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4524
	if (params->rx_dim_enabled) {
4525 4526 4527 4528 4529
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4530
	}
4531

4532
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4533 4534
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4535 4536
}

4537
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4566 4567
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4568
{
4569 4570
	enum mlx5e_traffic_types tt;

4571 4572 4573 4574 4575
	rss_params->hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4576 4577 4578
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4579 4580
}

4581
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4582
			    struct mlx5e_rss_params *rss_params,
4583
			    struct mlx5e_params *params,
4584
			    u16 max_channels, u16 mtu)
4585
{
4586
	u8 rx_cq_period_mode;
4587

4588 4589
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4590 4591
	params->num_channels = max_channels;
	params->num_tc       = 1;
4592

4593 4594
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4595 4596
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4597

4598
	/* set CQE compression */
4599
	params->rx_cqe_compress_def = false;
4600
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4601
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4602
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4603

4604
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4605
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4606 4607

	/* RQ */
4608
	mlx5e_build_rq_params(mdev, params);
4609

4610
	/* HW LRO */
4611

4612
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4613
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4614 4615
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4616
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4617

4618
	/* CQ moderation params */
4619
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4620 4621
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4622
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4623
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4624 4625
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4626

4627
	/* TX inline */
4628
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4629

4630
	/* RSS */
4631
	mlx5e_build_rss_params(rss_params, params->num_channels);
4632
}
4633 4634 4635 4636 4637

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4638
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4639 4640 4641 4642 4643
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4644 4645
}

4646
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4647 4648 4649
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4650 4651
	bool fcs_supported;
	bool fcs_enabled;
4652 4653 4654

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4655 4656
	netdev->netdev_ops = &mlx5e_netdev_ops;

4657
#ifdef CONFIG_MLX5_CORE_EN_DCB
4658 4659
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4660
#endif
4661

4662 4663 4664 4665
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4666
	netdev->vlan_features    |= NETIF_F_SG;
4667 4668 4669 4670 4671 4672 4673 4674
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4675 4676 4677
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4678 4679
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4680 4681 4682
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4683
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4684 4685
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4686
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4687

4688
	if (mlx5_vxlan_allowed(mdev->vxlan) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4689
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4690
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4691 4692
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4693 4694 4695
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4696
	if (mlx5_vxlan_allowed(mdev->vxlan)) {
4697 4698 4699 4700
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4701
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4702 4703
	}

4704 4705 4706 4707 4708 4709 4710 4711 4712
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4713 4714 4715 4716 4717
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4718 4719 4720 4721 4722
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4723 4724 4725
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4726
	netdev->features          = netdev->hw_features;
4727
	if (!priv->channels.params.lro_en)
4728 4729
		netdev->features  &= ~NETIF_F_LRO;

4730 4731 4732
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4733 4734 4735
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4736 4737 4738 4739
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4740
	    FT_CAP(flow_table_modify)) {
4741
#ifdef CONFIG_MLX5_ESWITCH
4742
		netdev->hw_features      |= NETIF_F_HW_TC;
4743
#endif
4744
#ifdef CONFIG_MLX5_EN_ARFS
4745 4746 4747
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4748

4749
	netdev->features         |= NETIF_F_HIGHDMA;
4750
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4751 4752 4753 4754

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4755
	mlx5e_ipsec_build_netdev(priv);
4756
	mlx5e_tls_build_netdev(priv);
4757 4758
}

4759
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4760 4761 4762 4763 4764 4765 4766 4767 4768
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4769 4770 4771 4772 4773 4774

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4775 4776
}

4777
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4778
{
4779 4780
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4781

4782 4783
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4784 4785
}

4786 4787 4788 4789
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4790 4791
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4792
	struct mlx5e_rss_params *rss = &priv->rss_params;
4793
	int err;
4794

4795
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4796 4797 4798
	if (err)
		return err;

4799 4800 4801
	mlx5e_build_nic_params(mdev, rss, &priv->channels.params,
			       mlx5e_get_netdev_max_channels(netdev),
			       netdev->mtu);
4802 4803 4804

	mlx5e_timestamp_init(priv);

4805 4806 4807
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4808 4809 4810
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4811
	mlx5e_build_nic_netdev(netdev);
4812
	mlx5e_build_tc2txq_maps(priv);
4813 4814

	return 0;
4815 4816 4817 4818
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4819
	mlx5e_tls_cleanup(priv);
4820
	mlx5e_ipsec_cleanup(priv);
4821
	mlx5e_netdev_cleanup(priv->netdev, priv);
4822 4823 4824 4825 4826 4827 4828
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4829 4830 4831 4832 4833 4834 4835 4836
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4837 4838
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4839
		goto err_close_drop_rq;
4840 4841

	err = mlx5e_create_direct_rqts(priv);
4842
	if (err)
4843 4844
		goto err_destroy_indirect_rqts;

4845
	err = mlx5e_create_indirect_tirs(priv, true);
4846
	if (err)
4847 4848 4849
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4850
	if (err)
4851 4852 4853 4854 4855 4856 4857 4858
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4859
	err = mlx5e_tc_nic_init(priv);
4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4870
	mlx5e_destroy_indirect_tirs(priv, true);
4871
err_destroy_direct_rqts:
4872
	mlx5e_destroy_direct_rqts(priv);
4873 4874
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4875 4876 4877 4878
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4879 4880 4881 4882 4883
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4884
	mlx5e_tc_nic_cleanup(priv);
4885 4886
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4887
	mlx5e_destroy_indirect_tirs(priv, true);
4888
	mlx5e_destroy_direct_rqts(priv);
4889
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4890 4891
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4905
	mlx5e_dcbnl_initialize(priv);
4906 4907 4908 4909 4910 4911 4912 4913
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4914 4915 4916 4917
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4918 4919 4920 4921
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4922 4923 4924
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4925
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4926
	mlx5e_set_dev_port_mtu(priv);
4927

4928 4929
	mlx5_lag_add(mdev, netdev);

4930
	mlx5e_enable_async_events(priv);
4931 4932
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
4933

4934 4935
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4936 4937 4938
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4939 4940

	queue_work(priv->wq, &priv->set_rx_mode_work);
4941 4942 4943 4944 4945 4946

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4947 4948 4949 4950
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4951 4952
	struct mlx5_core_dev *mdev = priv->mdev;

4953 4954 4955 4956 4957
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4958 4959 4960 4961 4962 4963
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4964
	queue_work(priv->wq, &priv->set_rx_mode_work);
4965

4966 4967 4968
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

4969
	mlx5e_disable_async_events(priv);
4970
	mlx5_lag_remove(mdev);
4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4982
	.update_stats	   = mlx5e_update_ndo_stats,
4983
	.update_carrier	   = mlx5e_update_carrier,
4984 4985
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4986 4987 4988
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4989 4990
/* mlx5e generic netdev management API (move to en_common.c) */

4991
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4992 4993 4994 4995 4996
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4997
{
4998 4999 5000 5001 5002 5003 5004
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
5005

5006 5007 5008 5009
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
5010
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
5011

5012 5013 5014 5015
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

5016 5017 5018 5019
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
5020
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
5021 5022
#endif

5023 5024 5025 5026 5027 5028 5029 5030
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

5031 5032
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
5033
				       int nch,
5034
				       void *ppriv)
5035 5036
{
	struct net_device *netdev;
5037
	int err;
5038

5039
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5040
				    nch * profile->max_tc,
5041
				    nch);
5042 5043 5044 5045 5046
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5047 5048 5049 5050 5051
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5052 5053 5054

	return netdev;

5055
err_free_netdev:
5056 5057 5058 5059 5060
	free_netdev(netdev);

	return NULL;
}

5061
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5062 5063
{
	const struct mlx5e_profile *profile;
5064
	int max_nch;
5065 5066 5067 5068
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5069

5070 5071 5072 5073 5074
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5075
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5076 5077 5078
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5079 5080
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5081
		goto out;
5082

5083 5084
	err = profile->init_rx(priv);
	if (err)
5085
		goto err_cleanup_tx;
5086

5087 5088
	if (profile->enable)
		profile->enable(priv);
5089

5090
	return 0;
5091

5092
err_cleanup_tx:
5093
	profile->cleanup_tx(priv);
5094

5095 5096
out:
	return err;
5097 5098
}

5099
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5100 5101 5102 5103 5104
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5105 5106 5107 5108
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5109 5110
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5111
	cancel_work_sync(&priv->update_stats_work);
5112 5113
}

5114 5115 5116 5117 5118 5119 5120 5121 5122 5123
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5140
	err = mlx5e_attach_netdev(priv);
5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5157
	mlx5e_detach_netdev(priv);
5158 5159 5160
	mlx5e_destroy_mdev_resources(mdev);
}

5161 5162
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5163
	struct net_device *netdev;
5164 5165
	void *priv;
	int err;
5166
	int nch;
5167

5168 5169
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5170 5171
		return NULL;

5172 5173 5174 5175 5176 5177 5178 5179
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
	    mlx5_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5180
	nch = mlx5e_get_max_num_channels(mdev);
5181
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5182 5183
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5184
		return NULL;
5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5199
	}
5200

5201 5202 5203
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5204 5205 5206 5207 5208
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5209
	mlx5e_destroy_netdev(priv);
5210
	return NULL;
5211 5212 5213 5214
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5215
	struct mlx5e_priv *priv;
5216

5217 5218 5219 5220 5221 5222 5223
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5224 5225 5226
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5227
	unregister_netdev(priv->netdev);
5228
	mlx5e_detach(mdev, vpriv);
5229
	mlx5e_destroy_netdev(priv);
5230 5231
}

5232
static struct mlx5_interface mlx5e_interface = {
5233 5234
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5235 5236
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5237 5238 5239 5240 5241
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5242
	mlx5e_ipsec_build_inverse_table();
5243
	mlx5e_build_ptys2ethtool_map();
5244 5245 5246 5247 5248 5249 5250
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}