en_main.c 136.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <net/geneve.h>
38
#include <linux/bpf.h>
39
#include <linux/if_bridge.h>
40
#include <net/page_pool.h>
41
#include <net/xdp_sock.h>
42
#include "eswitch.h"
43
#include "en.h"
44
#include "en/txrx.h"
45
#include "en_tc.h"
46
#include "en_rep.h"
47
#include "en_accel/ipsec.h"
48
#include "en_accel/ipsec_rxtx.h"
49
#include "en_accel/en_accel.h"
50
#include "en_accel/tls.h"
51
#include "accel/ipsec.h"
52
#include "accel/tls.h"
53
#include "lib/vxlan.h"
54
#include "lib/clock.h"
55
#include "en/port.h"
56
#include "en/xdp.h"
57
#include "lib/eq.h"
58
#include "en/monitor_stats.h"
59
#include "en/health.h"
60
#include "en/params.h"
61 62 63 64
#include "en/xsk/umem.h"
#include "en/xsk/setup.h"
#include "en/xsk/rx.h"
#include "en/xsk/tx.h"
65

66

67
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
68
{
69
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
70 71
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
72 73 74 75 76 77 78 79 80 81 82
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
83 84
}

85
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
86
			       struct mlx5e_params *params)
87
{
88 89 90
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
91

92 93
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
94
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
95
		       BIT(mlx5e_mpwqe_get_log_rq_size(params, NULL)) :
96
		       BIT(params->log_rq_mtu_frames),
97
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params, NULL)),
98
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
99 100
}

101 102 103
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	if (!mlx5e_check_fragmented_striding_rq_cap(mdev))
		return false;

	if (MLX5_IPSEC_DEV(mdev))
		return false;

	if (params->xdp_prog) {
		/* XSK params are not considered here. If striding RQ is in use,
		 * and an XSK is being opened, mlx5e_rx_mpwqe_is_linear_skb will
		 * be called with the known XSK params.
		 */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
			return false;
	}

	return true;
120
}
121

122
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
123
{
124 125
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
126
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
127
		MLX5_WQ_TYPE_CYCLIC;
128 129
}

130
void mlx5e_update_carrier(struct mlx5e_priv *priv)
131 132 133 134 135
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
136
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
137
					    0);
138

139 140
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
141
		netif_carrier_on(priv->netdev);
142 143
	} else {
		netdev_info(priv->netdev, "Link down\n");
144
		netif_carrier_off(priv->netdev);
145
	}
146 147 148 149 150 151 152 153 154
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
155 156
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
157 158 159
	mutex_unlock(&priv->state_lock);
}

160
void mlx5e_update_stats(struct mlx5e_priv *priv)
161
{
162
	int i;
163

164 165 166
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
167 168
}

169
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
170
{
171 172 173 174 175 176
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
177 178
}

179
static void mlx5e_update_stats_work(struct work_struct *work)
180
{
181
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
182
					       update_stats_work);
183

184
	mutex_lock(&priv->state_lock);
185
	priv->profile->update_stats(priv);
186 187 188
	mutex_unlock(&priv->state_lock);
}

189 190 191 192 193 194 195 196 197 198 199
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

200
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
201
{
202 203
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
204

205 206
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
207

208 209 210
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
211
		queue_work(priv->wq, &priv->update_carrier_work);
212 213
		break;
	default:
214
		return NOTIFY_DONE;
215
	}
216 217

	return NOTIFY_OK;
218 219 220 221
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
222 223
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
224 225 226 227
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
228
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
229 230
}

S
Saeed Mahameed 已提交
231 232
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
233
				       struct mlx5e_umr_wqe *wqe)
234 235 236
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
237
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
238 239 240 241 242 243

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

244
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
245
	ucseg->xlt_octowords =
246 247 248 249 250 251 252
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
253
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
254

255 256
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
257
				       GFP_KERNEL, cpu_to_node(c->cpu));
258
	if (!rq->mpwqe.info)
259
		return -ENOMEM;
260

261
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
262 263 264 265

	return 0;
}

266
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
267 268
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
269 270 271 272 273 274
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

275
	in = kvzalloc(inlen, GFP_KERNEL);
276 277 278 279 280 281 282 283 284
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
285
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
286 287 288

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
289
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
290 291
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
292
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
293

T
Tariq Toukan 已提交
294
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
295 296 297 298 299

	kvfree(in);
	return err;
}

300
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
301
{
302
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
303

304
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
305 306
}

307 308 309 310 311
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

312 313
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
314 315
	struct mlx5e_wqe_frag_info next_frag = {};
	struct mlx5e_wqe_frag_info *prev = NULL;
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
	int i;

	next_frag.di = &rq->wqe.di[0];

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

350
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
351 352 353 354 355 356 357 358 359 360 361 362 363 364
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

365 366 367 368 369 370 371
static void mlx5e_rq_err_cqe_work(struct work_struct *recover_work)
{
	struct mlx5e_rq *rq = container_of(recover_work, struct mlx5e_rq, recover_work);

	mlx5e_reporter_rq_cqe_err(rq);
}

372
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
373
			  struct mlx5e_params *params,
374 375
			  struct mlx5e_xsk_param *xsk,
			  struct xdp_umem *umem,
376
			  struct mlx5e_rq_param *rqp,
377
			  struct mlx5e_rq *rq)
378
{
379
	struct page_pool_params pp_params = { 0 };
380
	struct mlx5_core_dev *mdev = c->mdev;
381
	void *rqc = rqp->rqc;
382
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
383 384
	u32 num_xsk_frames = 0;
	u32 rq_xdp_ix;
385
	u32 pool_size;
386 387 388 389
	int wq_sz;
	int err;
	int i;

390
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
391

392
	rq->wq_type = params->rq_wq_type;
393 394
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
395
	rq->tstamp  = c->tstamp;
396
	rq->clock   = &mdev->clock;
397 398
	rq->channel = c;
	rq->ix      = c->ix;
399
	rq->mdev    = mdev;
400
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
401
	rq->xdpsq   = &c->rq_xdpsq;
402 403 404 405 406 407
	rq->umem    = umem;

	if (rq->umem)
		rq->stats = &c->priv->channel_stats[c->ix].xskrq;
	else
		rq->stats = &c->priv->channel_stats[c->ix].rq;
408
	INIT_WORK(&rq->recover_work, mlx5e_rq_err_cqe_work);
409

410
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
411 412 413 414 415
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
416

417 418 419 420
	rq_xdp_ix = rq->ix;
	if (xsk)
		rq_xdp_ix += params->num_channels * MLX5E_RQ_GROUP_XSK;
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq_xdp_ix);
421
	if (err < 0)
422 423
		goto err_rq_wq_destroy;

424
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
425 426
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params, xsk);
	rq->buff.umem_headroom = xsk ? xsk->headroom : 0;
427
	pool_size = 1 << params->log_rq_mtu_frames;
428

429
	switch (rq->wq_type) {
430
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
431 432 433 434 435 436 437 438
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
439

440 441 442 443 444 445
		if (xsk)
			num_xsk_frames = wq_sz <<
				mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE <<
			mlx5e_mpwqe_get_log_rq_size(params, xsk);
446

447
		rq->post_wqes = mlx5e_post_rx_mpwqes;
448
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
449

450
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
451 452 453 454 455 456 457
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
458 459 460 461 462 463
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

464 465 466 467 468 469 470 471 472
		rq->mpwqe.skb_from_cqe_mpwrq = xsk ?
			mlx5e_xsk_skb_from_cqe_mpwrq_linear :
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ?
				mlx5e_skb_from_cqe_mpwrq_linear :
				mlx5e_skb_from_cqe_mpwrq_nonlinear;

		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk);
		rq->mpwqe.num_strides =
			BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk));
473

474
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
475 476
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
477 478 479 480
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
481
			goto err_free;
482
		break;
483 484 485
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
486 487 488 489 490
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

491
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
492

493 494 495
		if (xsk)
			num_xsk_frames = wq_sz << rq->wqe.info.log_num_frags;

496 497
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
498 499
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
500
				      GFP_KERNEL, cpu_to_node(c->cpu));
501 502
		if (!rq->wqe.frags) {
			err = -ENOMEM;
503
			goto err_free;
504
		}
505

506
		err = mlx5e_init_di_list(rq, wq_sz, c->cpu);
507 508
		if (err)
			goto err_free;
509

510
		rq->post_wqes = mlx5e_post_rx_wqes;
511
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
512

513 514 515 516 517 518
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
519 520 521
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
522
			goto err_free;
523 524
		}

525 526 527 528 529
		rq->wqe.skb_from_cqe = xsk ?
			mlx5e_xsk_skb_from_cqe_linear :
			mlx5e_rx_is_linear_skb(params, NULL) ?
				mlx5e_skb_from_cqe_linear :
				mlx5e_skb_from_cqe_nonlinear;
530
		rq->mkey_be = c->mkey_be;
531
	}
532

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
	if (xsk) {
		err = mlx5e_xsk_resize_reuseq(umem, num_xsk_frames);
		if (unlikely(err)) {
			mlx5_core_err(mdev, "Unable to allocate the Reuse Ring for %u frames\n",
				      num_xsk_frames);
			goto err_free;
		}

		rq->zca.free = mlx5e_xsk_zca_free;
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_ZERO_COPY,
						 &rq->zca);
	} else {
		/* Create a page_pool and register it with rxq */
		pp_params.order     = 0;
		pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
		pp_params.pool_size = pool_size;
		pp_params.nid       = cpu_to_node(c->cpu);
		pp_params.dev       = c->pdev;
		pp_params.dma_dir   = rq->buff.map_dir;

		/* page_pool can be used even when there is no rq->xdp_prog,
		 * given page_pool does not handle DMA mapping there is no
		 * required state to clear. And page_pool gracefully handle
		 * elevated refcnt.
		 */
		rq->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rq->page_pool)) {
			err = PTR_ERR(rq->page_pool);
			rq->page_pool = NULL;
			goto err_free;
		}
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_PAGE_POOL, rq->page_pool);
567
	}
568
	if (err)
569
		goto err_free;
570

571
	for (i = 0; i < wq_sz; i++) {
572
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
573
			struct mlx5e_rx_wqe_ll *wqe =
574
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
575 576
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
577
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
578

579 580 581
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
582
		} else {
583 584
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
600
		}
601 602
	}

603 604 605 606
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
607
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_CQE;
608 609 610
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
611
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
612 613
	}

614 615 616
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

617 618
	return 0;

619 620 621
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
622
		kvfree(rq->mpwqe.info);
623 624 625 626 627 628
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
629

630
err_rq_wq_destroy:
631 632
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
633
	xdp_rxq_info_unreg(&rq->xdp_rxq);
634
	page_pool_destroy(rq->page_pool);
635 636 637 638 639
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

640
static void mlx5e_free_rq(struct mlx5e_rq *rq)
641
{
642 643
	int i;

644 645 646
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

647 648
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
649
		kvfree(rq->mpwqe.info);
650
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
651
		break;
652
	default: /* MLX5_WQ_TYPE_CYCLIC */
653 654
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
655 656
	}

657 658 659 660
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

661 662 663 664 665
		/* With AF_XDP, page_cache is not used, so this loop is not
		 * entered, and it's safe to call mlx5e_page_release_dynamic
		 * directly.
		 */
		mlx5e_page_release_dynamic(rq, dma_info, false);
666
	}
667 668

	xdp_rxq_info_unreg(&rq->xdp_rxq);
669
	page_pool_destroy(rq->page_pool);
670 671 672
	mlx5_wq_destroy(&rq->wq_ctrl);
}

673 674
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
675
{
676
	struct mlx5_core_dev *mdev = rq->mdev;
677 678 679 680 681 682 683 684 685

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
686
	in = kvzalloc(inlen, GFP_KERNEL);
687 688 689 690 691 692 693 694
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

695
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
696 697
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
698
						MLX5_ADAPTER_PAGE_SHIFT);
699 700
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

701 702
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
703

704
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
705 706 707 708 709 710

	kvfree(in);

	return err;
}

711
int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state, int next_state)
712
{
713
	struct mlx5_core_dev *mdev = rq->mdev;
714 715 716 717 718 719 720

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
721
	in = kvzalloc(inlen, GFP_KERNEL);
722 723 724 725 726 727 728 729
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

730
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
731 732 733 734 735 736

	kvfree(in);

	return err;
}

737 738 739 740 741 742 743 744 745 746 747 748
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
749
	in = kvzalloc(inlen, GFP_KERNEL);
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

768 769 770
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
771
	struct mlx5_core_dev *mdev = c->mdev;
772 773 774 775 776 777
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
778
	in = kvzalloc(inlen, GFP_KERNEL);
779 780 781 782 783 784
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
785 786
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
787 788 789 790 791 792 793 794 795 796
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

797
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
798
{
799
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
800 801
}

802
int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
803
{
804
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
805
	struct mlx5e_channel *c = rq->channel;
806

807
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
808

809
	do {
810
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
811 812 813
			return 0;

		msleep(20);
814 815 816
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
817
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
818

819
	mlx5e_reporter_rx_timeout(rq);
820 821 822
	return -ETIMEDOUT;
}

823
void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
824 825 826 827
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

828 829
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
830 831
		u16 head = wq->head;
		int i;
832

833 834 835 836 837
		/* Outstanding UMR WQEs (in progress) start at wq->head */
		for (i = 0; i < rq->mpwqe.umr_in_progress; i++) {
			rq->dealloc_wqe(rq, head);
			head = mlx5_wq_ll_get_wqe_next_ix(wq, head);
		}
838 839

		while (!mlx5_wq_ll_is_empty(wq)) {
840
			struct mlx5e_rx_wqe_ll *wqe;
841 842 843 844 845 846 847 848 849

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
850
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
851

852 853
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
854
			rq->dealloc_wqe(rq, wqe_ix);
855
			mlx5_wq_cyc_pop(wq);
856
		}
857
	}
858

859 860
}

861 862 863
int mlx5e_open_rq(struct mlx5e_channel *c, struct mlx5e_params *params,
		  struct mlx5e_rq_param *param, struct mlx5e_xsk_param *xsk,
		  struct xdp_umem *umem, struct mlx5e_rq *rq)
864 865 866
{
	int err;

867
	err = mlx5e_alloc_rq(c, params, xsk, umem, param, rq);
868 869 870
	if (err)
		return err;

871
	err = mlx5e_create_rq(rq, param);
872
	if (err)
873
		goto err_free_rq;
874

875
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
876
	if (err)
877
		goto err_destroy_rq;
878

879 880 881
	if (MLX5_CAP_ETH(c->mdev, cqe_checksum_full))
		__set_bit(MLX5E_RQ_STATE_CSUM_FULL, &c->rq.state);

882
	if (params->rx_dim_enabled)
883
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
884

885 886 887 888 889
	/* We disable csum_complete when XDP is enabled since
	 * XDP programs might manipulate packets which will render
	 * skb->checksum incorrect.
	 */
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE) || c->xdp)
890 891
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

892 893 894 895
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
896 897
err_free_rq:
	mlx5e_free_rq(rq);
898 899 900 901

	return err;
}

902
void mlx5e_activate_rq(struct mlx5e_rq *rq)
903 904
{
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
905
	mlx5e_trigger_irq(&rq->channel->icosq);
906 907
}

908
void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
909
{
910
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
911
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
912
}
913

914
void mlx5e_close_rq(struct mlx5e_rq *rq)
915
{
916
	cancel_work_sync(&rq->dim.work);
917
	cancel_work_sync(&rq->channel->icosq.recover_work);
918
	cancel_work_sync(&rq->recover_work);
919
	mlx5e_destroy_rq(rq);
920 921
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
922 923
}

S
Saeed Mahameed 已提交
924
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
925
{
926
	kvfree(sq->db.xdpi_fifo.xi);
927
	kvfree(sq->db.wqe_info);
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
946 947
}

S
Saeed Mahameed 已提交
948
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
949
{
950
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
951
	int err;
952

953 954 955 956 957
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

958 959
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
960
		mlx5e_free_xdpsq_db(sq);
961
		return err;
962 963 964 965 966
	}

	return 0;
}

S
Saeed Mahameed 已提交
967
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
968
			     struct mlx5e_params *params,
969
			     struct xdp_umem *umem,
S
Saeed Mahameed 已提交
970
			     struct mlx5e_sq_param *param,
971 972
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
973 974
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
975
	struct mlx5_core_dev *mdev = c->mdev;
976
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
977 978 979 980 981 982
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
983
	sq->min_inline_mode = params->tx_min_inline_mode;
984
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
985 986 987 988 989 990 991
	sq->umem      = umem;

	sq->stats = sq->umem ?
		&c->priv->channel_stats[c->ix].xsksq :
		is_redirect ?
			&c->priv->channel_stats[c->ix].xdpsq :
			&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
992

993
	param->wq.db_numa_node = cpu_to_node(c->cpu);
994
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
995 996
	if (err)
		return err;
997
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
998

999
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1018
{
1019
	kvfree(sq->db.ico_wqe);
1020 1021
}

S
Saeed Mahameed 已提交
1022
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1023
{
1024
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
1025

1026 1027
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1028
				       GFP_KERNEL, numa);
1029 1030 1031 1032 1033 1034
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

1035 1036 1037 1038 1039 1040 1041 1042
static void mlx5e_icosq_err_cqe_work(struct work_struct *recover_work)
{
	struct mlx5e_icosq *sq = container_of(recover_work, struct mlx5e_icosq,
					      recover_work);

	mlx5e_reporter_icosq_cqe_err(sq);
}

S
Saeed Mahameed 已提交
1043 1044 1045
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1046
{
S
Saeed Mahameed 已提交
1047
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1048
	struct mlx5_core_dev *mdev = c->mdev;
1049
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1050
	int err;
1051

S
Saeed Mahameed 已提交
1052 1053
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1054

1055
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1056
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1057 1058
	if (err)
		return err;
1059
	wq->db = &wq->db[MLX5_SND_DBR];
1060

1061
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1062 1063 1064
	if (err)
		goto err_sq_wq_destroy;

1065 1066
	INIT_WORK(&sq->recover_work, mlx5e_icosq_err_cqe_work);

1067
	return 0;
S
Saeed Mahameed 已提交
1068 1069 1070 1071 1072

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1073 1074
}

S
Saeed Mahameed 已提交
1075
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1076
{
S
Saeed Mahameed 已提交
1077 1078
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1079 1080
}

S
Saeed Mahameed 已提交
1081
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1082
{
1083 1084
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1085 1086
}

S
Saeed Mahameed 已提交
1087
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1088
{
S
Saeed Mahameed 已提交
1089 1090 1091
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1092 1093
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1094
					GFP_KERNEL, numa);
1095 1096
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1097
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1098
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1099 1100
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1101
	}
S
Saeed Mahameed 已提交
1102 1103 1104 1105

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1106 1107
}

1108
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
S
Saeed Mahameed 已提交
1109
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1110
			     int txq_ix,
1111
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1112
			     struct mlx5e_sq_param *param,
1113 1114
			     struct mlx5e_txqsq *sq,
			     int tc)
1115
{
S
Saeed Mahameed 已提交
1116
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1117
	struct mlx5_core_dev *mdev = c->mdev;
1118
	struct mlx5_wq_cyc *wq = &sq->wq;
1119 1120
	int err;

1121
	sq->pdev      = c->pdev;
1122
	sq->tstamp    = c->tstamp;
1123
	sq->clock     = &mdev->clock;
1124 1125
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1126
	sq->ch_ix     = c->ix;
1127
	sq->txq_ix    = txq_ix;
1128
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1129
	sq->min_inline_mode = params->tx_min_inline_mode;
1130
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1131
	sq->stop_room = MLX5E_SQ_STOP_ROOM;
1132
	INIT_WORK(&sq->recover_work, mlx5e_tx_err_cqe_work);
1133 1134
	if (!MLX5_CAP_ETH(mdev, wqe_vlan_insert))
		set_bit(MLX5E_SQ_STATE_VLAN_NEED_L2_INLINE, &sq->state);
1135 1136
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1137
	if (mlx5_accel_is_tls_device(c->priv->mdev)) {
1138
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1139 1140
		sq->stop_room += MLX5E_SQ_TLS_ROOM;
	}
1141

1142
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1143
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1144
	if (err)
1145
		return err;
1146
	wq->db    = &wq->db[MLX5_SND_DBR];
1147

1148
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1149
	if (err)
1150 1151
		goto err_sq_wq_destroy;

1152 1153 1154
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1155 1156 1157 1158 1159 1160 1161 1162
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1163
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1164
{
S
Saeed Mahameed 已提交
1165
	mlx5e_free_txqsq_db(sq);
1166 1167 1168
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1169 1170 1171 1172 1173 1174 1175 1176
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1177
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1178 1179 1180
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1181 1182 1183 1184 1185 1186 1187 1188
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1189
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1190
	in = kvzalloc(inlen, GFP_KERNEL);
1191 1192 1193 1194 1195 1196 1197
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1198 1199 1200
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1201 1202

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1203
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1204

1205
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1206
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1207 1208

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1209
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1210
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1211
					  MLX5_ADAPTER_PAGE_SHIFT);
1212
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1213

1214 1215
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1216

1217
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1218 1219 1220 1221 1222 1223

	kvfree(in);

	return err;
}

1224 1225
int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
		    struct mlx5e_modify_sq_param *p)
1226 1227 1228 1229 1230 1231 1232
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1233
	in = kvzalloc(inlen, GFP_KERNEL);
1234 1235 1236 1237 1238
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1239 1240 1241
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1242
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1243
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1244
	}
1245

1246
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1247 1248 1249 1250 1251 1252

	kvfree(in);

	return err;
}

1253
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1254
{
1255
	mlx5_core_destroy_sq(mdev, sqn);
1256 1257
}

1258
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1259 1260 1261
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1262
{
1263
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1264 1265
	int err;

1266
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1267 1268 1269 1270 1271
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1272
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1273
	if (err)
1274
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1275 1276 1277 1278

	return err;
}

1279 1280 1281
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1282
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1283
			    u32 tisn,
1284
			    int txq_ix,
1285
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1286
			    struct mlx5e_sq_param *param,
1287 1288
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1289 1290
{
	struct mlx5e_create_sq_param csp = {};
1291
	u32 tx_rate;
1292 1293
	int err;

1294
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1295 1296 1297
	if (err)
		return err;

1298
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1299
	csp.tis_lst_sz      = 1;
1300 1301 1302
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1303
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1304
	if (err)
S
Saeed Mahameed 已提交
1305
		goto err_free_txqsq;
1306

1307
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1308
	if (tx_rate)
1309
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1310

1311 1312 1313
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1314 1315
	return 0;

S
Saeed Mahameed 已提交
1316
err_free_txqsq:
1317
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1318
	mlx5e_free_txqsq(sq);
1319 1320 1321 1322

	return err;
}

1323
void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
1324
{
1325
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1326 1327 1328 1329 1330
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1331
void mlx5e_tx_disable_queue(struct netdev_queue *txq)
1332 1333 1334 1335 1336 1337
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1338
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1339
{
1340
	struct mlx5e_channel *c = sq->channel;
1341
	struct mlx5_wq_cyc *wq = &sq->wq;
1342

1343
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1344
	/* prevent netif_tx_wake_queue */
1345
	napi_synchronize(&c->napi);
1346

1347
	mlx5e_tx_disable_queue(sq->txq);
1348

S
Saeed Mahameed 已提交
1349
	/* last doorbell out, godspeed .. */
1350 1351
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1352
		struct mlx5e_tx_wqe *nop;
1353

1354 1355 1356
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1357
	}
1358 1359 1360 1361 1362
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1363
	struct mlx5_core_dev *mdev = c->mdev;
1364
	struct mlx5_rate_limit rl = {0};
1365

1366
	cancel_work_sync(&sq->dim.work);
1367
	cancel_work_sync(&sq->recover_work);
1368
	mlx5e_destroy_sq(mdev, sq->sqn);
1369 1370 1371 1372
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1373 1374 1375 1376
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1377
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work)
1378
{
1379 1380
	struct mlx5e_txqsq *sq = container_of(recover_work, struct mlx5e_txqsq,
					      recover_work);
1381

1382
	mlx5e_reporter_tx_err_cqe(sq);
1383 1384
}

1385 1386
int mlx5e_open_icosq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct mlx5e_icosq *sq)
S
Saeed Mahameed 已提交
1387 1388 1389 1390
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1391
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1392 1393 1394 1395 1396
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1397
	csp.min_inline_mode = params->tx_min_inline_mode;
1398
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

1411
void mlx5e_activate_icosq(struct mlx5e_icosq *icosq)
S
Saeed Mahameed 已提交
1412
{
1413 1414
	set_bit(MLX5E_SQ_STATE_ENABLED, &icosq->state);
}
S
Saeed Mahameed 已提交
1415

1416
void mlx5e_deactivate_icosq(struct mlx5e_icosq *icosq)
1417 1418 1419 1420
{
	struct mlx5e_channel *c = icosq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &icosq->state);
S
Saeed Mahameed 已提交
1421
	napi_synchronize(&c->napi);
1422 1423 1424 1425 1426
}

void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;
S
Saeed Mahameed 已提交
1427

1428
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1429 1430 1431
	mlx5e_free_icosq(sq);
}

1432 1433 1434
int mlx5e_open_xdpsq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct xdp_umem *umem,
		     struct mlx5e_xdpsq *sq, bool is_redirect)
S
Saeed Mahameed 已提交
1435 1436 1437 1438
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1439
	err = mlx5e_alloc_xdpsq(c, params, umem, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1440 1441 1442 1443
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1444
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1445 1446 1447 1448
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1449
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1450 1451 1452
	if (err)
		goto err_free_xdpsq;

1453 1454 1455 1456 1457 1458
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1459

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1472

1473 1474
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1475

1476 1477
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1478

1479
			wi->num_wqebbs = 1;
1480
			wi->num_pkts   = 1;
1481
		}
S
Saeed Mahameed 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1493
void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
S
Saeed Mahameed 已提交
1494 1495 1496 1497 1498 1499
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1500
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1501
	mlx5e_free_xdpsq_descs(sq);
S
Saeed Mahameed 已提交
1502
	mlx5e_free_xdpsq(sq);
1503 1504
}

1505 1506 1507
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1508 1509 1510
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1511
	unsigned int irqn;
1512 1513 1514
	int err;
	u32 i;

1515 1516 1517 1518
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1540
	cq->mdev = mdev;
1541 1542 1543 1544

	return 0;
}

1545 1546 1547 1548 1549 1550 1551
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1552 1553
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1564
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1565
{
1566
	mlx5_wq_destroy(&cq->wq_ctrl);
1567 1568
}

1569
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1570
{
1571
	u32 out[MLX5_ST_SZ_DW(create_cq_out)];
1572
	struct mlx5_core_dev *mdev = cq->mdev;
1573 1574 1575 1576 1577
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1578
	unsigned int irqn_not_used;
1579 1580 1581
	int eqn;
	int err;

1582 1583 1584 1585
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1586
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1587
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1588
	in = kvzalloc(inlen, GFP_KERNEL);
1589 1590 1591 1592 1593 1594 1595
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1596
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1597
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1598

T
Tariq Toukan 已提交
1599
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1600
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1601
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1602
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1603
					    MLX5_ADAPTER_PAGE_SHIFT);
1604 1605
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

1606
	err = mlx5_core_create_cq(mdev, mcq, in, inlen, out, sizeof(out));
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1618
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1619
{
1620
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1621 1622
}

1623
int mlx5e_open_cq(struct mlx5e_channel *c, struct dim_cq_moder moder,
1624
		  struct mlx5e_cq_param *param, struct mlx5e_cq *cq)
1625
{
1626
	struct mlx5_core_dev *mdev = c->mdev;
1627 1628
	int err;

1629
	err = mlx5e_alloc_cq(c, param, cq);
1630 1631 1632
	if (err)
		return err;

1633
	err = mlx5e_create_cq(cq, param);
1634
	if (err)
1635
		goto err_free_cq;
1636

1637
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1638
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1639 1640
	return 0;

1641 1642
err_free_cq:
	mlx5e_free_cq(cq);
1643 1644 1645 1646

	return err;
}

1647
void mlx5e_close_cq(struct mlx5e_cq *cq)
1648 1649
{
	mlx5e_destroy_cq(cq);
1650
	mlx5e_free_cq(cq);
1651 1652 1653
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1654
			     struct mlx5e_params *params,
1655 1656 1657 1658 1659 1660
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1661 1662
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1685
			  struct mlx5e_params *params,
1686 1687
			  struct mlx5e_channel_param *cparam)
{
1688
	struct mlx5e_priv *priv = c->priv;
1689
	int err, tc;
1690

1691
	for (tc = 0; tc < params->num_tc; tc++) {
1692
		int txq_ix = c->ix + tc * priv->max_nch;
1693

1694
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1695
				       params, &cparam->sq, &c->sq[tc], tc);
1696 1697 1698 1699 1700 1701 1702 1703
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1704
		mlx5e_close_txqsq(&c->sq[tc]);
1705 1706 1707 1708 1709 1710 1711 1712 1713

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1714
		mlx5e_close_txqsq(&c->sq[tc]);
1715 1716
}

1717
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1718
				struct mlx5e_txqsq *sq, u32 rate)
1719 1720 1721
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1722
	struct mlx5e_modify_sq_param msp = {0};
1723
	struct mlx5_rate_limit rl = {0};
1724 1725 1726 1727 1728 1729 1730
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1731 1732
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1733
		/* remove current rl index to free space to next ones */
1734 1735
		mlx5_rl_remove_rate(mdev, &rl);
	}
1736 1737 1738 1739

	sq->rate_limit = 0;

	if (rate) {
1740 1741
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1742 1743 1744 1745 1746 1747 1748
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1749 1750 1751 1752
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1753
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1754 1755 1756 1757 1758
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1759
			mlx5_rl_remove_rate(mdev, &rl);
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1771
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
static int mlx5e_alloc_xps_cpumask(struct mlx5e_channel *c,
				   struct mlx5e_params *params)
{
	int num_comp_vectors = mlx5_comp_vectors_count(c->mdev);
	int irq;

	if (!zalloc_cpumask_var(&c->xps_cpumask, GFP_KERNEL))
		return -ENOMEM;

	for (irq = c->ix; irq < num_comp_vectors; irq += params->num_channels) {
		int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(c->mdev, irq));

		cpumask_set_cpu(cpu, c->xps_cpumask);
	}

	return 0;
}

static void mlx5e_free_xps_cpumask(struct mlx5e_channel *c)
{
	free_cpumask_var(c->xps_cpumask);
}

1821 1822 1823
static int mlx5e_open_queues(struct mlx5e_channel *c,
			     struct mlx5e_params *params,
			     struct mlx5e_channel_param *cparam)
1824
{
1825
	struct dim_cq_moder icocq_moder = {0, 0};
1826 1827
	int err;

1828
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1829
	if (err)
1830
		return err;
1831

1832
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1833 1834 1835
	if (err)
		goto err_close_icosq_cq;

1836
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1837 1838 1839
	if (err)
		goto err_close_tx_cqs;

1840 1841 1842 1843
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1844
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1845
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
1846
				     &cparam->tx_cq, &c->rq_xdpsq.cq) : 0;
1847 1848 1849
	if (err)
		goto err_close_rx_cq;

1850 1851
	napi_enable(&c->napi);

1852
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1853 1854 1855
	if (err)
		goto err_disable_napi;

1856
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1857 1858 1859
	if (err)
		goto err_close_icosq;

1860
	if (c->xdp) {
1861
		err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL,
1862 1863 1864 1865
				       &c->rq_xdpsq, false);
		if (err)
			goto err_close_sqs;
	}
1866

1867
	err = mlx5e_open_rq(c, params, &cparam->rq, NULL, NULL, &c->rq);
1868
	if (err)
1869
		goto err_close_xdp_sq;
1870

1871
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL, &c->xdpsq, true);
1872 1873 1874
	if (err)
		goto err_close_rq;

1875
	return 0;
1876 1877 1878 1879

err_close_rq:
	mlx5e_close_rq(&c->rq);

1880
err_close_xdp_sq:
1881
	if (c->xdp)
1882
		mlx5e_close_xdpsq(&c->rq_xdpsq);
1883 1884 1885 1886

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1887
err_close_icosq:
S
Saeed Mahameed 已提交
1888
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1889

1890 1891
err_disable_napi:
	napi_disable(&c->napi);
1892

1893
	if (c->xdp)
1894
		mlx5e_close_cq(&c->rq_xdpsq.cq);
1895 1896

err_close_rx_cq:
1897 1898
	mlx5e_close_cq(&c->rq.cq);

1899 1900 1901
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

1902 1903 1904
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1905 1906 1907
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
	return err;
}

static void mlx5e_close_queues(struct mlx5e_channel *c)
{
	mlx5e_close_xdpsq(&c->xdpsq);
	mlx5e_close_rq(&c->rq);
	if (c->xdp)
		mlx5e_close_xdpsq(&c->rq_xdpsq);
	mlx5e_close_sqs(c);
	mlx5e_close_icosq(&c->icosq);
	napi_disable(&c->napi);
	if (c->xdp)
		mlx5e_close_cq(&c->rq_xdpsq.cq);
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_cq(&c->xdpsq.cq);
	mlx5e_close_tx_cqs(c);
	mlx5e_close_cq(&c->icosq.cq);
}

static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
			      struct mlx5e_params *params,
			      struct mlx5e_channel_param *cparam,
1931
			      struct xdp_umem *umem,
1932 1933 1934 1935
			      struct mlx5e_channel **cp)
{
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
	struct net_device *netdev = priv->netdev;
1936
	struct mlx5e_xsk_param xsk;
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
	struct mlx5e_channel *c;
	unsigned int irq;
	int err;
	int eqn;

	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = priv->mdev->device;
	c->netdev   = priv->netdev;
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
	c->stats    = &priv->channel_stats[ix].ch;
	c->irq_desc = irq_to_desc(irq);

	err = mlx5e_alloc_xps_cpumask(c, params);
	if (err)
		goto err_free_channel;

	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

	err = mlx5e_open_queues(c, params, cparam);
	if (unlikely(err))
		goto err_napi_del;

1973 1974 1975 1976 1977 1978 1979
	if (umem) {
		mlx5e_build_xsk_param(umem, &xsk);
		err = mlx5e_open_xsk(priv, params, &xsk, umem, c);
		if (unlikely(err))
			goto err_close_queues;
	}

1980 1981 1982 1983
	*cp = c;

	return 0;

1984 1985 1986
err_close_queues:
	mlx5e_close_queues(c);

1987 1988
err_napi_del:
	netif_napi_del(&c->napi);
1989 1990 1991
	mlx5e_free_xps_cpumask(c);

err_free_channel:
1992
	kvfree(c);
1993 1994 1995 1996

	return err;
}

1997 1998 1999 2000 2001 2002
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
2003
	mlx5e_activate_icosq(&c->icosq);
2004
	mlx5e_activate_rq(&c->rq);
2005
	netif_set_xps_queue(c->netdev, c->xps_cpumask, c->ix);
2006 2007 2008

	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_activate_xsk(c);
2009 2010 2011 2012 2013 2014
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

2015 2016 2017
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_deactivate_xsk(c);

2018
	mlx5e_deactivate_rq(&c->rq);
2019
	mlx5e_deactivate_icosq(&c->icosq);
2020 2021 2022 2023
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2024 2025
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2026 2027
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_close_xsk(c);
2028
	mlx5e_close_queues(c);
2029
	netif_napi_del(&c->napi);
2030
	mlx5e_free_xps_cpumask(c);
E
Eric Dumazet 已提交
2031

2032
	kvfree(c);
2033 2034
}

2035 2036 2037 2038
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
2039
				      struct mlx5e_xsk_param *xsk,
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

2052
	if (mlx5e_rx_is_linear_skb(params, xsk)) {
2053 2054
		int frag_stride;

2055
		frag_stride = mlx5e_rx_get_linear_frag_sz(params, xsk);
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2106 2107 2108 2109 2110 2111 2112
static u8 mlx5e_get_rq_log_wq_sz(void *rqc)
{
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	return MLX5_GET(wq, wq, log_wq_sz);
}

2113 2114 2115 2116
void mlx5e_build_rq_param(struct mlx5e_priv *priv,
			  struct mlx5e_params *params,
			  struct mlx5e_xsk_param *xsk,
			  struct mlx5e_rq_param *param)
2117
{
2118
	struct mlx5_core_dev *mdev = priv->mdev;
2119 2120
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2121
	int ndsegs = 1;
2122

2123
	switch (params->rq_wq_type) {
2124
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2125
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2126
			 mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk) -
2127
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2128
		MLX5_SET(wq, wq, log_wqe_stride_size,
2129
			 mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk) -
2130
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2131
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params, xsk));
2132
		break;
2133
	default: /* MLX5_WQ_TYPE_CYCLIC */
2134
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2135
		mlx5e_build_rq_frags_info(mdev, params, xsk, &param->frags_info);
2136
		ndsegs = param->frags_info.num_frags;
2137 2138
	}

2139
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2140
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2141 2142
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2143
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2144
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2145
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2146
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2147

2148
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2149 2150
}

2151
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2152
				      struct mlx5e_rq_param *param)
2153
{
2154
	struct mlx5_core_dev *mdev = priv->mdev;
2155 2156 2157
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2158 2159 2160
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2161
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2162

2163
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2164 2165
}

2166 2167
void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
				 struct mlx5e_sq_param *param)
2168 2169 2170 2171 2172
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2173
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2174

2175
	param->wq.buf_numa_node = dev_to_node(priv->mdev->device);
T
Tariq Toukan 已提交
2176 2177 2178
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2179
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2180 2181 2182 2183
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);
2184
	bool allow_swp;
T
Tariq Toukan 已提交
2185

2186 2187
	allow_swp = mlx5_geneve_tx_allowed(priv->mdev) ||
		    !!MLX5_IPSEC_DEV(priv->mdev);
T
Tariq Toukan 已提交
2188
	mlx5e_build_sq_param_common(priv, param);
2189
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2190
	MLX5_SET(sqc, sqc, allow_swp, allow_swp);
2191 2192 2193 2194 2195 2196 2197
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2198
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2199 2200
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2201 2202
}

2203 2204 2205 2206
void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_xsk_param *xsk,
			     struct mlx5e_cq_param *param)
2207
{
2208
	struct mlx5_core_dev *mdev = priv->mdev;
2209
	void *cqc = param->cqc;
2210
	u8 log_cq_size;
2211

2212
	switch (params->rq_wq_type) {
2213
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2214 2215
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params, xsk) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);
2216
		break;
2217
	default: /* MLX5_WQ_TYPE_CYCLIC */
2218
		log_cq_size = params->log_rq_mtu_frames;
2219 2220 2221
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2222
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2223 2224 2225
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2226 2227

	mlx5e_build_common_cq_param(priv, param);
2228
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2229 2230
}

2231 2232 2233
void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_cq_param *param)
2234 2235 2236
{
	void *cqc = param->cqc;

2237
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2238 2239

	mlx5e_build_common_cq_param(priv, param);
2240
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2241 2242
}

2243 2244 2245
void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
			      u8 log_wq_size,
			      struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2246 2247 2248 2249 2250 2251
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2252

2253
	param->cq_period_mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2254 2255
}

2256 2257 2258
void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
			     u8 log_wq_size,
			     struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2259 2260 2261 2262 2263 2264 2265
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2266
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2267 2268
}

2269 2270 2271
void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_sq_param *param)
2272 2273 2274 2275 2276
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2277
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2278
	param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE);
2279 2280
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static u8 mlx5e_build_icosq_log_wq_sz(struct mlx5e_params *params,
				      struct mlx5e_rq_param *rqp)
{
	switch (params->rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return order_base_2(MLX5E_UMR_WQEBBS) +
			mlx5e_get_rq_log_wq_sz(rqp->rqc);
	default: /* MLX5_WQ_TYPE_CYCLIC */
		return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
	}
}

2293 2294 2295
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2296
{
2297
	u8 icosq_log_wq_sz;
T
Tariq Toukan 已提交
2298

2299
	mlx5e_build_rq_param(priv, params, NULL, &cparam->rq);
2300 2301 2302

	icosq_log_wq_sz = mlx5e_build_icosq_log_wq_sz(params, &cparam->rq);

2303 2304 2305
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
2306
	mlx5e_build_rx_cq_param(priv, params, NULL, &cparam->rx_cq);
2307 2308
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2309 2310
}

2311 2312
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2313
{
2314
	struct mlx5e_channel_param *cparam;
2315
	int err = -ENOMEM;
2316 2317
	int i;

2318
	chs->num = chs->params.num_channels;
2319

2320
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2321
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2322 2323
	if (!chs->c || !cparam)
		goto err_free;
2324

2325
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2326
	for (i = 0; i < chs->num; i++) {
2327 2328 2329 2330 2331 2332
		struct xdp_umem *umem = NULL;

		if (chs->params.xdp_prog)
			umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, i);

		err = mlx5e_open_channel(priv, i, &chs->params, cparam, umem, &chs->c[i]);
2333 2334 2335 2336
		if (err)
			goto err_close_channels;
	}

2337
	mlx5e_health_channels_update(priv);
2338
	kvfree(cparam);
2339 2340 2341 2342
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2343
		mlx5e_close_channel(chs->c[i]);
2344

2345
err_free:
2346
	kfree(chs->c);
2347
	kvfree(cparam);
2348
	chs->num = 0;
2349 2350 2351
	return err;
}

2352
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2353 2354 2355
{
	int i;

2356 2357 2358 2359
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

2360 2361
#define MLX5E_RQ_WQES_TIMEOUT 20000 /* msecs */

2362 2363 2364 2365 2366
static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2367 2368 2369 2370
	for (i = 0; i < chs->num; i++) {
		int timeout = err ? 0 : MLX5E_RQ_WQES_TIMEOUT;

		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq, timeout);
2371 2372 2373 2374

		/* Don't wait on the XSK RQ, because the newer xdpsock sample
		 * doesn't provide any Fill Ring entries at the setup stage.
		 */
2375
	}
2376

2377
	return err ? -ETIMEDOUT : 0;
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2388
void mlx5e_close_channels(struct mlx5e_channels *chs)
2389 2390
{
	int i;
2391

2392 2393
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2394

2395 2396
	kfree(chs->c);
	chs->num = 0;
2397 2398
}

2399 2400
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2401 2402 2403 2404 2405
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2406
	u32 *in;
2407
	int i;
2408 2409

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2410
	in = kvzalloc(inlen, GFP_KERNEL);
2411 2412 2413 2414 2415 2416 2417 2418
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2419 2420
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2421

2422 2423 2424
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2425 2426

	kvfree(in);
T
Tariq Toukan 已提交
2427 2428 2429
	return err;
}

2430
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2431
{
2432 2433
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2434 2435
}

2436
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2437 2438
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2439
	int err;
2440

2441 2442 2443 2444
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2445 2446
}

2447
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
T
Tariq Toukan 已提交
2448 2449 2450 2451
{
	int err;
	int ix;

2452
	for (ix = 0; ix < priv->max_nch; ix++) {
2453 2454
		err = mlx5e_create_rqt(priv, 1 /*size */, &tirs[ix].rqt);
		if (unlikely(err))
T
Tariq Toukan 已提交
2455 2456 2457 2458 2459 2460
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2461
	mlx5_core_warn(priv->mdev, "create rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2462
	for (ix--; ix >= 0; ix--)
2463
		mlx5e_destroy_rqt(priv, &tirs[ix].rqt);
T
Tariq Toukan 已提交
2464

2465 2466 2467
	return err;
}

2468
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
2469 2470 2471
{
	int i;

2472
	for (i = 0; i < priv->max_nch; i++)
2473
		mlx5e_destroy_rqt(priv, &tirs[i].rqt);
2474 2475
}

2476 2477 2478 2479 2480 2481 2482
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2483
int mlx5e_bits_invert(unsigned long a, int size)
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2508
			ix = priv->rss_params.indirection_rqt[ix];
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2519 2520 2521 2522
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2523
	u32 *in;
2524 2525 2526
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2527
	in = kvzalloc(inlen, GFP_KERNEL);
2528 2529 2530 2531 2532 2533 2534
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2535
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2536
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2537 2538 2539 2540 2541

	kvfree(in);
	return err;
}

2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2556
{
T
Tariq Toukan 已提交
2557 2558 2559
	u32 rqtn;
	int ix;

2560
	if (priv->indir_rqt.enabled) {
2561
		/* RSS RQ table */
2562
		rqtn = priv->indir_rqt.rqtn;
2563
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2564 2565
	}

2566
	for (ix = 0; ix < priv->max_nch; ix++) {
2567 2568
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2569 2570 2571
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2572 2573 2574
		};

		/* Direct RQ Tables */
2575 2576
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2577

2578
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2579
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2580
	}
2581 2582
}

2583 2584 2585 2586 2587
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2588 2589 2590
		{
			.rss = {
				.channels  = chs,
2591
				.hfunc     = priv->rss_params.hfunc,
2592 2593
			}
		},
2594 2595 2596 2597 2598 2599 2600 2601 2602
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2603 2604 2605
		{
			.rqn = priv->drop_rq.rqn,
		},
2606 2607 2608 2609 2610
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2659
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2660
{
2661
	if (!params->lro_en)
2662 2663 2664 2665 2666 2667 2668 2669
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2670
		 (MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2671
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2672 2673
}

2674
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2675
				    const struct mlx5e_tirc_config *ttconfig,
2676
				    void *tirc, bool inner)
2677
{
2678 2679
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2680

2681 2682
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2683 2684 2685 2686 2687 2688
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2689
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2690
	}
2691 2692 2693 2694 2695 2696
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2697 2698
}

2699 2700 2701 2702 2703 2704 2705 2706
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2707 2708 2709
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2710
	struct mlx5e_rss_params *rss = &priv->rss_params;
2711 2712
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2713
	struct mlx5e_tirc_config ttconfig;
2714 2715 2716 2717 2718 2719
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2720 2721 2722
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2723 2724 2725 2726 2727 2728 2729 2730
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2731 2732 2733
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2734 2735 2736 2737 2738
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2739
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2740 2741 2742 2743 2744 2745 2746
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2747
	int tt;
T
Tariq Toukan 已提交
2748
	int ix;
2749 2750

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2751
	in = kvzalloc(inlen, GFP_KERNEL);
2752 2753 2754 2755 2756 2757
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2758
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2759

T
Tariq Toukan 已提交
2760
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2761
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2762
					   inlen);
T
Tariq Toukan 已提交
2763
		if (err)
T
Tariq Toukan 已提交
2764
			goto free_in;
T
Tariq Toukan 已提交
2765
	}
2766

2767
	for (ix = 0; ix < priv->max_nch; ix++) {
T
Tariq Toukan 已提交
2768 2769 2770 2771 2772 2773 2774
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2775 2776 2777 2778 2779
	kvfree(in);

	return err;
}

2780 2781
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2782
{
2783
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2784 2785
	int err;

2786
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2787 2788 2789
	if (err)
		return err;

2790 2791 2792 2793
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2794

2795 2796
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2797 2798 2799
{
	u16 hw_mtu = 0;
	int err;
2800

2801 2802 2803 2804
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2805
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2806 2807
}

2808
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2809
{
2810
	struct mlx5e_params *params = &priv->channels.params;
2811
	struct net_device *netdev = priv->netdev;
2812
	struct mlx5_core_dev *mdev = priv->mdev;
2813 2814 2815
	u16 mtu;
	int err;

2816
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2817 2818
	if (err)
		return err;
2819

2820 2821
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2822
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2823
			    __func__, mtu, params->sw_mtu);
2824

2825
	params->sw_mtu = mtu;
2826 2827 2828
	return 0;
}

2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
void mlx5e_set_netdev_mtu_boundaries(struct mlx5e_priv *priv)
{
	struct mlx5e_params *params = &priv->channels.params;
	struct net_device *netdev   = priv->netdev;
	struct mlx5_core_dev *mdev  = priv->mdev;
	u16 max_mtu;

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;

	mlx5_query_port_max_mtu(mdev, &max_mtu, 1);
	netdev->max_mtu = min_t(unsigned int, MLX5E_HW2SW_MTU(params, max_mtu),
				ETH_MAX_MTU);
}

2844 2845 2846
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2847 2848
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2849 2850 2851 2852 2853 2854 2855 2856 2857
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2858 2859 2860
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2861
	for (tc = 0; tc < ntc; tc++)
2862
		netdev_set_tc_queue(netdev, tc, nch, 0);
2863 2864
}

2865
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2866 2867 2868
{
	int i, tc;

2869
	for (i = 0; i < priv->max_nch; i++)
2870
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2871
			priv->channel_tc2txq[i][tc] = i + tc * priv->max_nch;
2872 2873 2874 2875 2876 2877 2878
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2889
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2890
{
2891
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
2892
	int num_rxqs = priv->channels.num * priv->profile->rq_groups;
2893 2894 2895
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2896
	netif_set_real_num_tx_queues(netdev, num_txqs);
2897
	netif_set_real_num_rx_queues(netdev, num_rxqs);
2898

2899
	mlx5e_build_tx2sq_maps(priv);
2900
	mlx5e_activate_channels(&priv->channels);
2901
	mlx5e_xdp_tx_enable(priv);
2902
	netif_tx_start_all_queues(priv->netdev);
2903

2904
	if (mlx5e_is_vport_rep(priv))
2905 2906
		mlx5e_add_sqs_fwd_rules(priv);

2907
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2908
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2909 2910

	mlx5e_xsk_redirect_rqts_to_channels(priv, &priv->channels);
2911 2912
}

2913
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2914
{
2915 2916
	mlx5e_xsk_redirect_rqts_to_drop(priv, &priv->channels);

2917 2918
	mlx5e_redirect_rqts_to_drop(priv);

2919
	if (mlx5e_is_vport_rep(priv))
2920 2921
		mlx5e_remove_sqs_fwd_rules(priv);

2922 2923 2924 2925 2926
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2927
	mlx5e_xdp_tx_disable(priv);
2928 2929 2930
	mlx5e_deactivate_channels(&priv->channels);
}

2931 2932 2933
static void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				       struct mlx5e_channels *new_chs,
				       mlx5e_fp_hw_modify hw_modify)
2934 2935 2936
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2937
	int carrier_ok;
2938

2939 2940
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2941
	carrier_ok = netif_carrier_ok(netdev);
2942 2943 2944 2945 2946 2947 2948 2949 2950 2951
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2952 2953 2954 2955
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2956
	priv->profile->update_rx(priv);
2957 2958
	mlx5e_activate_priv_channels(priv);

2959 2960 2961
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2962 2963
}

2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
int mlx5e_safe_switch_channels(struct mlx5e_priv *priv,
			       struct mlx5e_channels *new_chs,
			       mlx5e_fp_hw_modify hw_modify)
{
	int err;

	err = mlx5e_open_channels(priv, new_chs);
	if (err)
		return err;

	mlx5e_switch_priv_channels(priv, new_chs, hw_modify);
	return 0;
}

2978 2979 2980 2981 2982 2983 2984 2985
int mlx5e_safe_reopen_channels(struct mlx5e_priv *priv)
{
	struct mlx5e_channels new_channels = {};

	new_channels.params = priv->channels.params;
	return mlx5e_safe_switch_channels(priv, &new_channels, NULL);
}

2986
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2987 2988 2989 2990 2991
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2992 2993 2994
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2995
	bool is_xdp = priv->channels.params.xdp_prog;
2996 2997 2998
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);
2999 3000
	if (is_xdp)
		mlx5e_xdp_set_open(priv);
3001

3002
	err = mlx5e_open_channels(priv, &priv->channels);
3003
	if (err)
3004
		goto err_clear_state_opened_flag;
3005

3006
	priv->profile->update_rx(priv);
3007
	mlx5e_activate_priv_channels(priv);
3008 3009
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
3010

3011
	mlx5e_queue_update_stats(priv);
3012
	return 0;
3013 3014

err_clear_state_opened_flag:
3015 3016
	if (is_xdp)
		mlx5e_xdp_set_closed(priv);
3017 3018
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
3019 3020
}

3021
int mlx5e_open(struct net_device *netdev)
3022 3023 3024 3025 3026 3027
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
3028 3029
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
3030 3031
	mutex_unlock(&priv->state_lock);

3032
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
3033 3034
		udp_tunnel_get_rx_info(netdev);

3035 3036 3037 3038 3039 3040 3041
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3042 3043 3044 3045 3046 3047
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3048 3049
	if (priv->channels.params.xdp_prog)
		mlx5e_xdp_set_closed(priv);
3050 3051 3052
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3053 3054
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3055 3056 3057 3058

	return 0;
}

3059
int mlx5e_close(struct net_device *netdev)
3060 3061 3062 3063
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3064 3065 3066
	if (!netif_device_present(netdev))
		return -ENODEV;

3067
	mutex_lock(&priv->state_lock);
3068
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3069 3070 3071 3072 3073 3074
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3075
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3076 3077
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3078 3079 3080 3081 3082 3083 3084
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3085 3086
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3087 3088 3089
	if (err)
		return err;

3090 3091 3092
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3093
	rq->mdev = mdev;
3094 3095 3096 3097

	return 0;
}

3098
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3099 3100
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3101
{
3102 3103
	param->wq.buf_numa_node = dev_to_node(mdev->device);
	param->wq.db_numa_node  = dev_to_node(mdev->device);
3104

3105
	return mlx5e_alloc_cq_common(mdev, param, cq);
3106 3107
}

3108 3109
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3110
{
3111
	struct mlx5_core_dev *mdev = priv->mdev;
3112 3113 3114
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3115 3116
	int err;

3117
	mlx5e_build_drop_rq_param(priv, &rq_param);
3118

3119
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3120 3121 3122
	if (err)
		return err;

3123
	err = mlx5e_create_cq(cq, &cq_param);
3124
	if (err)
3125
		goto err_free_cq;
3126

3127
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3128
	if (err)
3129
		goto err_destroy_cq;
3130

3131
	err = mlx5e_create_rq(drop_rq, &rq_param);
3132
	if (err)
3133
		goto err_free_rq;
3134

3135 3136 3137 3138
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3139 3140
	return 0;

3141
err_free_rq:
3142
	mlx5e_free_rq(drop_rq);
3143 3144

err_destroy_cq:
3145
	mlx5e_destroy_cq(cq);
3146

3147
err_free_cq:
3148
	mlx5e_free_cq(cq);
3149

3150 3151 3152
	return err;
}

3153
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3154
{
3155 3156 3157 3158
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3159 3160
}

3161
int mlx5e_create_tis(struct mlx5_core_dev *mdev, void *in, u32 *tisn)
3162 3163 3164
{
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3165
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3166

3167 3168 3169
	if (MLX5_GET(tisc, tisc, tls_en))
		MLX5_SET(tisc, tisc, pd, mdev->mlx5e_res.pdn);

3170 3171 3172
	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3173
	return mlx5_core_create_tis(mdev, in, MLX5_ST_SZ_BYTES(create_tis_in), tisn);
3174 3175
}

3176
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3177
{
3178
	mlx5_core_destroy_tis(mdev, tisn);
3179 3180
}

3181
int mlx5e_create_tises(struct mlx5e_priv *priv)
3182 3183 3184 3185
{
	int err;
	int tc;

3186
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3187 3188 3189 3190 3191 3192 3193 3194
		u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
		void *tisc;

		tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

		MLX5_SET(tisc, tisc, prio, tc << 1);

		err = mlx5e_create_tis(priv->mdev, in, &priv->tisn[tc]);
3195 3196 3197 3198 3199 3200 3201 3202
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3203
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3204 3205 3206 3207

	return err;
}

3208
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3209 3210 3211
{
	int tc;

3212
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3213
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3214 3215
}

3216 3217
static void mlx5e_build_indir_tir_ctx_common(struct mlx5e_priv *priv,
					     u32 rqtn, u32 *tirc)
3218
{
3219
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3220 3221
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
3222 3223
	MLX5_SET(tirc, tirc, tunneled_offload_en,
		 priv->channels.params.tunneled_offload_en);
3224

3225
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3226
}
3227

3228 3229 3230 3231 3232
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
3233
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3234
				       &tirc_default_config[tt], tirc, false);
3235 3236
}

3237
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3238
{
3239
	mlx5e_build_indir_tir_ctx_common(priv, rqtn, tirc);
T
Tariq Toukan 已提交
3240 3241 3242
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3243 3244 3245 3246 3247 3248 3249 3250 3251
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
				       &tirc_default_config[tt], tirc, true);
}

3252
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3253
{
3254
	struct mlx5e_tir *tir;
3255 3256
	void *tirc;
	int inlen;
3257
	int i = 0;
3258
	int err;
T
Tariq Toukan 已提交
3259 3260
	u32 *in;
	int tt;
3261 3262

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3263
	in = kvzalloc(inlen, GFP_KERNEL);
3264 3265 3266
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3267 3268
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3269
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3270
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3271
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3272
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3273 3274 3275 3276
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3277 3278
	}

3279
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3295 3296 3297 3298
	kvfree(in);

	return 0;

3299 3300 3301 3302
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3303 3304 3305 3306 3307 3308 3309 3310
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3311
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3312 3313 3314 3315
{
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
3316
	int err = 0;
3317 3318 3319 3320
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3321
	in = kvzalloc(inlen, GFP_KERNEL);
3322 3323 3324
	if (!in)
		return -ENOMEM;

3325
	for (ix = 0; ix < priv->max_nch; ix++) {
T
Tariq Toukan 已提交
3326
		memset(in, 0, inlen);
3327
		tir = &tirs[ix];
T
Tariq Toukan 已提交
3328
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3329
		mlx5e_build_direct_tir_ctx(priv, tir->rqt.rqtn, tirc);
3330
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3331
		if (unlikely(err))
T
Tariq Toukan 已提交
3332 3333 3334
			goto err_destroy_ch_tirs;
	}

3335
	goto out;
3336

T
Tariq Toukan 已提交
3337
err_destroy_ch_tirs:
3338
	mlx5_core_warn(priv->mdev, "create tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3339
	for (ix--; ix >= 0; ix--)
3340
		mlx5e_destroy_tir(priv->mdev, &tirs[ix]);
T
Tariq Toukan 已提交
3341

3342
out:
T
Tariq Toukan 已提交
3343
	kvfree(in);
3344 3345 3346 3347

	return err;
}

3348
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3349 3350 3351
{
	int i;

T
Tariq Toukan 已提交
3352
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3353
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3354

3355
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3356 3357 3358 3359
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3360 3361
}

3362
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3363 3364 3365
{
	int i;

3366
	for (i = 0; i < priv->max_nch; i++)
3367
		mlx5e_destroy_tir(priv->mdev, &tirs[i]);
3368 3369
}

3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3384
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3385 3386 3387 3388
{
	int err = 0;
	int i;

3389 3390
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3391 3392 3393 3394 3395 3396 3397
		if (err)
			return err;
	}

	return 0;
}

3398
static int mlx5e_setup_tc_mqprio(struct mlx5e_priv *priv,
3399
				 struct tc_mqprio_qopt *mqprio)
3400
{
S
Saeed Mahameed 已提交
3401
	struct mlx5e_channels new_channels = {};
3402
	u8 tc = mqprio->num_tc;
3403 3404
	int err = 0;

3405 3406
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3407 3408 3409 3410 3411
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3412 3413
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3414

S
Saeed Mahameed 已提交
3415
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3416 3417 3418
		priv->channels.params = new_channels.params;
		goto out;
	}
3419

3420
	err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3421 3422
	if (err)
		goto out;
3423

3424 3425
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
S
Saeed Mahameed 已提交
3426
out:
3427 3428 3429 3430
	mutex_unlock(&priv->state_lock);
	return err;
}

3431
#ifdef CONFIG_MLX5_ESWITCH
3432
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3433
				     struct flow_cls_offload *cls_flower,
3434
				     unsigned long flags)
3435
{
3436
	switch (cls_flower->command) {
3437
	case FLOW_CLS_REPLACE:
3438 3439
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3440
	case FLOW_CLS_DESTROY:
3441 3442
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3443
	case FLOW_CLS_STATS:
3444 3445
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3446
	default:
3447
		return -EOPNOTSUPP;
3448 3449
	}
}
3450

3451 3452
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3453
{
3454
	unsigned long flags = MLX5_TC_FLAG(INGRESS) | MLX5_TC_FLAG(NIC_OFFLOAD);
3455 3456 3457 3458
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3459
		return mlx5e_setup_tc_cls_flower(priv, type_data, flags);
3460 3461 3462 3463
	default:
		return -EOPNOTSUPP;
	}
}
3464
#endif
3465

3466 3467
static LIST_HEAD(mlx5e_block_cb_list);

3468 3469
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3470
{
3471 3472
	struct mlx5e_priv *priv = netdev_priv(dev);

3473
	switch (type) {
3474
#ifdef CONFIG_MLX5_ESWITCH
3475
	case TC_SETUP_BLOCK:
3476 3477
		return flow_block_cb_setup_simple(type_data,
						  &mlx5e_block_cb_list,
3478 3479
						  mlx5e_setup_tc_block_cb,
						  priv, priv, true);
3480
#endif
3481
	case TC_SETUP_QDISC_MQPRIO:
3482
		return mlx5e_setup_tc_mqprio(priv, type_data);
3483 3484 3485
	default:
		return -EOPNOTSUPP;
	}
3486 3487
}

3488
void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s)
3489 3490 3491
{
	int i;

3492
	for (i = 0; i < priv->max_nch; i++) {
3493
		struct mlx5e_channel_stats *channel_stats = &priv->channel_stats[i];
3494
		struct mlx5e_rq_stats *xskrq_stats = &channel_stats->xskrq;
3495 3496 3497
		struct mlx5e_rq_stats *rq_stats = &channel_stats->rq;
		int j;

3498 3499
		s->rx_packets   += rq_stats->packets + xskrq_stats->packets;
		s->rx_bytes     += rq_stats->bytes + xskrq_stats->bytes;
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510

		for (j = 0; j < priv->max_opened_tc; j++) {
			struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];

			s->tx_packets    += sq_stats->packets;
			s->tx_bytes      += sq_stats->bytes;
			s->tx_dropped    += sq_stats->dropped;
		}
	}
}

3511
void
3512 3513 3514 3515
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3516
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3517

3518 3519 3520 3521
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3522

3523 3524 3525 3526 3527 3528
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3529
		mlx5e_fold_sw_stats64(priv, stats);
3530
	}
3531 3532 3533 3534

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3535 3536 3537
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3538
	stats->rx_crc_errors =
3539 3540 3541
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3542 3543 3544 3545 3546 3547 3548
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3549 3550
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3551 3552 3553 3554 3555 3556
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3557
	queue_work(priv->wq, &priv->set_rx_mode_work);
3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3572
	queue_work(priv->wq, &priv->set_rx_mode_work);
3573 3574 3575 3576

	return 0;
}

3577
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3578 3579
	do {						\
		if (enable)				\
3580
			*features |= feature;		\
3581
		else					\
3582
			*features &= ~feature;		\
3583 3584 3585 3586 3587
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3588 3589
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3590
	struct mlx5_core_dev *mdev = priv->mdev;
3591
	struct mlx5e_channels new_channels = {};
3592
	struct mlx5e_params *old_params;
3593 3594
	int err = 0;
	bool reset;
3595 3596 3597

	mutex_lock(&priv->state_lock);

3598 3599 3600 3601 3602 3603 3604
	if (enable && priv->xsk.refcnt) {
		netdev_warn(netdev, "LRO is incompatible with AF_XDP (%hu XSKs are active)\n",
			    priv->xsk.refcnt);
		err = -EINVAL;
		goto out;
	}

3605
	old_params = &priv->channels.params;
3606 3607 3608 3609 3610 3611
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3612
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3613

3614
	new_channels.params = *old_params;
3615 3616
	new_channels.params.lro_en = enable;

3617
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3618 3619
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params, NULL) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params, NULL))
3620 3621 3622
			reset = false;
	}

3623
	if (!reset) {
3624
		*old_params = new_channels.params;
3625 3626
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3627
	}
3628

3629
	err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
3630
out:
3631
	mutex_unlock(&priv->state_lock);
3632 3633 3634
	return err;
}

3635
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3636 3637 3638 3639
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3640
		mlx5e_enable_cvlan_filter(priv);
3641
	else
3642
		mlx5e_disable_cvlan_filter(priv);
3643 3644 3645 3646

	return 0;
}

3647
#ifdef CONFIG_MLX5_ESWITCH
3648 3649 3650
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3651

3652
	if (!enable && mlx5e_tc_num_filters(priv, MLX5_TC_FLAG(NIC_OFFLOAD))) {
3653 3654 3655 3656 3657
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3658 3659
	return 0;
}
3660
#endif
3661

3662 3663 3664 3665 3666 3667 3668 3669
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3687 3688 3689
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3690
	int err = 0;
3691 3692 3693

	mutex_lock(&priv->state_lock);

3694
	priv->channels.params.vlan_strip_disable = !enable;
3695 3696 3697 3698
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3699
	if (err)
3700
		priv->channels.params.vlan_strip_disable = enable;
3701

3702
unlock:
3703 3704 3705 3706 3707
	mutex_unlock(&priv->state_lock);

	return err;
}

3708
#ifdef CONFIG_MLX5_EN_ARFS
3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3723
static int mlx5e_handle_feature(struct net_device *netdev,
3724
				netdev_features_t *features,
3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3738 3739
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3740 3741 3742
		return err;
	}

3743
	MLX5E_SET_FEATURE(features, feature, enable);
3744 3745 3746
	return 0;
}

3747
int mlx5e_set_features(struct net_device *netdev, netdev_features_t features)
3748
{
3749
	netdev_features_t oper_features = netdev->features;
3750 3751 3752 3753
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3754

3755 3756
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3757
				    set_feature_cvlan_filter);
3758
#ifdef CONFIG_MLX5_ESWITCH
3759
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3760
#endif
3761 3762 3763
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3764
#ifdef CONFIG_MLX5_EN_ARFS
3765
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3766
#endif
3767

3768 3769 3770 3771 3772 3773
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3774 3775
}

3776 3777 3778 3779
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3780
	struct mlx5e_params *params;
3781 3782

	mutex_lock(&priv->state_lock);
3783
	params = &priv->channels.params;
3784 3785 3786 3787 3788
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3789
		if (!params->vlan_strip_disable)
3790 3791
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3792
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
3793
		if (features & NETIF_F_LRO) {
3794
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
3795 3796
			features &= ~NETIF_F_LRO;
		}
3797 3798
	}

3799 3800 3801 3802 3803 3804
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
		features &= ~NETIF_F_RXHASH;
		if (netdev->features & NETIF_F_RXHASH)
			netdev_warn(netdev, "Disabling rxhash, not supported when CQE compress is active\n");
	}

3805 3806 3807 3808 3809
	mutex_unlock(&priv->state_lock);

	return features;
}

3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
static bool mlx5e_xsk_validate_mtu(struct net_device *netdev,
				   struct mlx5e_channels *chs,
				   struct mlx5e_params *new_params,
				   struct mlx5_core_dev *mdev)
{
	u16 ix;

	for (ix = 0; ix < chs->params.num_channels; ix++) {
		struct xdp_umem *umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, ix);
		struct mlx5e_xsk_param xsk;

		if (!umem)
			continue;

		mlx5e_build_xsk_param(umem, &xsk);

		if (!mlx5e_validate_xsk_param(new_params, &xsk, mdev)) {
			u32 hr = mlx5e_get_linear_rq_headroom(new_params, &xsk);
			int max_mtu_frame, max_mtu_page, max_mtu;

			/* Two criteria must be met:
			 * 1. HW MTU + all headrooms <= XSK frame size.
			 * 2. Size of SKBs allocated on XDP_PASS <= PAGE_SIZE.
			 */
			max_mtu_frame = MLX5E_HW2SW_MTU(new_params, xsk.chunk_size - hr);
			max_mtu_page = mlx5e_xdp_max_mtu(new_params, &xsk);
			max_mtu = min(max_mtu_frame, max_mtu_page);

			netdev_err(netdev, "MTU %d is too big for an XSK running on channel %hu. Try MTU <= %d\n",
				   new_params->sw_mtu, ix, max_mtu);
			return false;
		}
	}

	return true;
}

3847 3848
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3849 3850
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3851
	struct mlx5e_channels new_channels = {};
3852
	struct mlx5e_params *params;
3853
	int err = 0;
3854
	bool reset;
3855 3856

	mutex_lock(&priv->state_lock);
3857

3858
	params = &priv->channels.params;
3859

3860
	reset = !params->lro_en;
3861
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3862

3863 3864 3865
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3866
	if (params->xdp_prog &&
3867
	    !mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
3868
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
3869
			   new_mtu, mlx5e_xdp_max_mtu(params, NULL));
3870 3871 3872 3873
		err = -EINVAL;
		goto out;
	}

3874 3875 3876
	if (priv->xsk.refcnt &&
	    !mlx5e_xsk_validate_mtu(netdev, &priv->channels,
				    &new_channels.params, priv->mdev)) {
3877 3878 3879 3880
		err = -EINVAL;
		goto out;
	}

3881
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3882 3883 3884 3885 3886 3887 3888 3889
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev,
							      &new_channels.params,
							      NULL);
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params, NULL);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params, NULL);

		/* If XSK is active, XSK RQs are linear. */
		is_linear |= priv->xsk.refcnt;
3890

3891
		/* Always reset in linear mode - hw_mtu is used in data path. */
3892
		reset = reset && (is_linear || (ppw_old != ppw_new));
3893 3894
	}

3895
	if (!reset) {
3896
		params->sw_mtu = new_mtu;
3897 3898
		if (set_mtu_cb)
			set_mtu_cb(priv);
3899
		netdev->mtu = params->sw_mtu;
3900 3901
		goto out;
	}
3902

3903
	err = mlx5e_safe_switch_channels(priv, &new_channels, set_mtu_cb);
3904
	if (err)
3905 3906
		goto out;

3907
	netdev->mtu = new_channels.params.sw_mtu;
3908

3909 3910
out:
	mutex_unlock(&priv->state_lock);
3911 3912 3913
	return err;
}

3914 3915 3916 3917 3918
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3919 3920 3921 3922 3923
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3924 3925
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
3963 3964
		if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
			netdev_warn(priv->netdev, "Disabling RX cqe compression\n");
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

3981 3982 3983
	/* might need to fix some features */
	netdev_update_features(priv->netdev);

3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3998 3999
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
4000 4001
	struct mlx5e_priv *priv = netdev_priv(dev);

4002 4003
	switch (cmd) {
	case SIOCSHWTSTAMP:
4004
		return mlx5e_hwstamp_set(priv, ifr);
4005
	case SIOCGHWTSTAMP:
4006
		return mlx5e_hwstamp_get(priv, ifr);
4007 4008 4009 4010 4011
	default:
		return -EOPNOTSUPP;
	}
}

4012
#ifdef CONFIG_MLX5_ESWITCH
4013
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
4014 4015 4016 4017 4018 4019 4020
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

4021 4022
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
4023 4024 4025 4026
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

4027 4028 4029
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

4030 4031 4032 4033
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

4034 4035 4036 4037 4038 4039 4040 4041
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

4042 4043 4044 4045 4046 4047 4048
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
4049

4050 4051
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
4052 4053 4054 4055 4056
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
4057
					   max_tx_rate, min_tx_rate);
4058 4059
}

4060 4061 4062
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
4063
	case MLX5_VPORT_ADMIN_STATE_DOWN:
4064
		return IFLA_VF_LINK_STATE_DISABLE;
4065
	case MLX5_VPORT_ADMIN_STATE_UP:
4066 4067 4068 4069 4070 4071 4072 4073 4074
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
4075
		return MLX5_VPORT_ADMIN_STATE_DOWN;
4076
	case IFLA_VF_LINK_STATE_ENABLE:
4077
		return MLX5_VPORT_ADMIN_STATE_UP;
4078
	}
4079
	return MLX5_VPORT_ADMIN_STATE_AUTO;
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

4092 4093
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

4106 4107
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
4108 4109 4110 4111 4112 4113 4114
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4115
#endif
4116

4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4131
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4145
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4168
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4169 4170 4171
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4172 4173 4174
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4175
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4176 4177
		return;

4178
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4179 4180
}

4181
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4182 4183 4184
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4185 4186 4187
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4188
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4189 4190
		return;

4191
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4192 4193
}

4194 4195 4196
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4197
{
4198
	unsigned int offset = 0;
4199
	struct udphdr *udph;
4200 4201
	u8 proto;
	u16 port;
4202 4203 4204 4205 4206 4207

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4208
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4209 4210 4211 4212 4213
		break;
	default:
		goto out;
	}

4214 4215 4216 4217
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4218 4219 4220
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4221
		/* Verify if UDP port is being offloaded by HW */
4222
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4223
			return features;
4224 4225 4226 4227 4228 4229

#if IS_ENABLED(CONFIG_GENEVE)
		/* Support Geneve offload for default UDP port */
		if (port == GENEVE_UDP_PORT && mlx5_geneve_tx_allowed(priv->mdev))
			return features;
#endif
4230
	}
4231 4232 4233 4234 4235 4236

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4237 4238 4239
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4240 4241 4242 4243 4244 4245
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4246 4247 4248 4249 4250
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4251 4252 4253
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4254
		return mlx5e_tunnel_features_check(priv, skb, features);
4255 4256 4257 4258

	return features;
}

4259
static void mlx5e_tx_timeout_work(struct work_struct *work)
4260
{
4261 4262
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
4263 4264 4265
	bool report_failed = false;
	int err;
	int i;
4266

4267 4268 4269 4270 4271
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4272

4273
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4274 4275
		struct netdev_queue *dev_queue =
			netdev_get_tx_queue(priv->netdev, i);
4276
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4277

4278
		if (!netif_xmit_stopped(dev_queue))
4279
			continue;
4280

4281
		if (mlx5e_reporter_tx_timeout(sq))
4282
			report_failed = true;
4283 4284
	}

4285
	if (!report_failed)
4286 4287
		goto unlock;

4288
	err = mlx5e_safe_reopen_channels(priv);
4289 4290
	if (err)
		netdev_err(priv->netdev,
4291
			   "mlx5e_safe_reopen_channels failed recovering from a tx_timeout, err(%d).\n",
4292 4293
			   err);

4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4305 4306
}

4307
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4308 4309
{
	struct net_device *netdev = priv->netdev;
4310
	struct mlx5e_channels new_channels = {};
4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4322 4323 4324
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

4325 4326 4327 4328
	/* No XSK params: AF_XDP can't be enabled yet at the point of setting
	 * the XDP program.
	 */
	if (!mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
4329
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
4330
			    new_channels.params.sw_mtu,
4331
			    mlx5e_xdp_max_mtu(&new_channels.params, NULL));
4332 4333 4334
		return -EINVAL;
	}

4335 4336 4337
	return 0;
}

4338 4339 4340 4341 4342 4343 4344 4345 4346 4347
static int mlx5e_xdp_update_state(struct mlx5e_priv *priv)
{
	if (priv->channels.params.xdp_prog)
		mlx5e_xdp_set_open(priv);
	else
		mlx5e_xdp_set_closed(priv);

	return 0;
}

4348 4349 4350 4351 4352
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4353
	int err = 0;
4354 4355 4356 4357
	int i;

	mutex_lock(&priv->state_lock);

4358
	if (prog) {
4359
		err = mlx5e_xdp_allowed(priv, prog);
4360 4361
		if (err)
			goto unlock;
4362 4363
	}

4364 4365
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4366
	reset = (!priv->channels.params.xdp_prog || !prog);
4367

4368 4369 4370 4371
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4372
		prog = bpf_prog_add(prog, priv->channels.num);
4373 4374 4375 4376 4377
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4378

4379 4380 4381 4382 4383 4384 4385 4386
	if (was_opened && reset) {
		struct mlx5e_channels new_channels = {};

		new_channels.params = priv->channels.params;
		new_channels.params.xdp_prog = prog;
		mlx5e_set_rq_type(priv->mdev, &new_channels.params);
		old_prog = priv->channels.params.xdp_prog;

4387
		err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_xdp_update_state);
4388 4389 4390 4391 4392 4393 4394 4395 4396
		if (err)
			goto unlock;
	} else {
		/* exchange programs, extra prog reference we got from caller
		 * as long as we don't fail from this point onwards.
		 */
		old_prog = xchg(&priv->channels.params.xdp_prog, prog);
	}

4397 4398 4399
	if (old_prog)
		bpf_prog_put(old_prog);

4400
	if (!was_opened && reset) /* change RQ type according to priv->xdp_prog */
4401
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4402

4403
	if (!was_opened || reset)
4404 4405 4406 4407 4408
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4409 4410
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4411
		bool xsk_open = test_bit(MLX5E_CHANNEL_STATE_XSK, c->state);
4412

4413
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4414 4415
		if (xsk_open)
			clear_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4416 4417 4418 4419
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);
4420 4421 4422 4423 4424 4425 4426 4427
		if (old_prog)
			bpf_prog_put(old_prog);

		if (xsk_open) {
			old_prog = xchg(&c->xskrq.xdp_prog, prog);
			if (old_prog)
				bpf_prog_put(old_prog);
		}
4428

4429
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4430 4431
		if (xsk_open)
			set_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4432 4433 4434 4435 4436 4437 4438 4439 4440
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4441
static u32 mlx5e_xdp_query(struct net_device *dev)
4442 4443
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4444 4445
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4446

4447 4448 4449 4450 4451 4452 4453
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4454 4455
}

4456
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4457 4458 4459 4460 4461
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4462
		xdp->prog_id = mlx5e_xdp_query(dev);
4463
		return 0;
4464 4465 4466
	case XDP_SETUP_XSK_UMEM:
		return mlx5e_xsk_setup_umem(dev, xdp->xsk.umem,
					    xdp->xsk.queue_id);
4467 4468 4469 4470 4471
	default:
		return -EINVAL;
	}
}

4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
#ifdef CONFIG_MLX5_ESWITCH
static int mlx5e_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				struct net_device *dev, u32 filter_mask,
				int nlflags)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 mode, setting;
	int err;

	err = mlx5_eswitch_get_vepa(mdev->priv.eswitch, &setting);
	if (err)
		return err;
	mode = setting ? BRIDGE_MODE_VEPA : BRIDGE_MODE_VEB;
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
				       mode,
				       0, 0, nlflags, filter_mask, NULL);
}

static int mlx5e_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
				u16 flags, struct netlink_ext_ack *extack)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	struct nlattr *attr, *br_spec;
	u16 mode = BRIDGE_MODE_UNDEF;
	u8 setting;
	int rem;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
	if (!br_spec)
		return -EINVAL;

	nla_for_each_nested(attr, br_spec, rem) {
		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

		mode = nla_get_u16(attr);
		if (mode > BRIDGE_MODE_VEPA)
			return -EINVAL;

		break;
	}

	if (mode == BRIDGE_MODE_UNDEF)
		return -EINVAL;

	setting = (mode == BRIDGE_MODE_VEPA) ?  1 : 0;
	return mlx5_eswitch_set_vepa(mdev->priv.eswitch, setting);
}
#endif

4527
const struct net_device_ops mlx5e_netdev_ops = {
4528 4529 4530
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4531
	.ndo_setup_tc            = mlx5e_setup_tc,
4532
	.ndo_select_queue        = mlx5e_select_queue,
4533 4534 4535
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4536 4537
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4538
	.ndo_set_features        = mlx5e_set_features,
4539
	.ndo_fix_features        = mlx5e_fix_features,
4540
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4541
	.ndo_do_ioctl            = mlx5e_ioctl,
4542
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4543 4544 4545
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4546
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4547
	.ndo_bpf		 = mlx5e_xdp,
4548
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4549
	.ndo_xsk_async_xmit      = mlx5e_xsk_async_xmit,
4550 4551 4552
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4553
#ifdef CONFIG_MLX5_ESWITCH
4554 4555 4556
	.ndo_bridge_setlink      = mlx5e_bridge_setlink,
	.ndo_bridge_getlink      = mlx5e_bridge_getlink,

4557
	/* SRIOV E-Switch NDOs */
4558 4559
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4560
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4561
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4562
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4563 4564 4565
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4566
#endif
4567 4568 4569 4570 4571
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4572
		return -EOPNOTSUPP;
4573 4574 4575 4576 4577
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4578 4579 4580 4581
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4582 4583
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4584
		return -EOPNOTSUPP;
4585
	}
4586 4587
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4588
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4589
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4590

4591 4592 4593
	return 0;
}

4594
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4595 4596 4597 4598 4599 4600 4601 4602
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4603
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4604
{
4605 4606
	u32 link_speed = 0;
	u32 pci_bw = 0;
4607

4608
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4609
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4610 4611 4612 4613 4614 4615 4616
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4617 4618
}

4619
static struct dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4620
{
4621
	struct dim_cq_moder moder;
4622 4623 4624 4625 4626 4627 4628 4629 4630

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4631

4632
static struct dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
4633
{
4634
	struct dim_cq_moder moder;
4635

4636 4637 4638
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4639
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4640 4641 4642 4643 4644 4645 4646 4647
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
4648 4649
		DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		DIM_CQ_PERIOD_MODE_START_FROM_EQE;
4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4661 4662 4663 4664 4665 4666

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4667 4668
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4669
	if (params->rx_dim_enabled) {
4670 4671 4672 4673 4674
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4675
	}
4676

4677
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4678 4679
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4680 4681
}

4682
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4694 4695 4696 4697 4698 4699 4700
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
4701 4702
	 *
	 * No XSK params: checking the availability of striding RQ in general.
4703 4704 4705
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
4706 4707
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ||
	     !mlx5e_rx_is_linear_skb(params, NULL)))
4708 4709 4710 4711 4712
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4713 4714
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4715
{
4716 4717
	enum mlx5e_traffic_types tt;

4718
	rss_params->hfunc = ETH_RSS_HASH_TOP;
4719 4720 4721 4722
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4723 4724 4725
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4726 4727
}

4728
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4729
			    struct mlx5e_xsk *xsk,
4730
			    struct mlx5e_rss_params *rss_params,
4731
			    struct mlx5e_params *params,
4732
			    u16 max_channels, u16 mtu)
4733
{
4734
	u8 rx_cq_period_mode;
4735

4736 4737
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4738 4739
	params->num_channels = max_channels;
	params->num_tc       = 1;
4740

4741 4742
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4743 4744
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4745

4746 4747 4748 4749
	/* XDP SQ */
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE,
			MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe));

4750
	/* set CQE compression */
4751
	params->rx_cqe_compress_def = false;
4752
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4753
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4754
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4755

4756
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4757
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4758 4759

	/* RQ */
4760
	mlx5e_build_rq_params(mdev, params);
4761

4762
	/* HW LRO */
4763

4764
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4765 4766 4767
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		/* No XSK params: checking the availability of striding RQ in general. */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
4768
			params->lro_en = !slow_pci_heuristic(mdev);
4769
	}
4770
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4771

4772
	/* CQ moderation params */
4773
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4774 4775
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4776
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4777
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4778 4779
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4780

4781
	/* TX inline */
4782
	mlx5_query_min_inline(mdev, &params->tx_min_inline_mode);
4783

4784
	/* RSS */
4785
	mlx5e_build_rss_params(rss_params, params->num_channels);
4786 4787
	params->tunneled_offload_en =
		mlx5e_tunnel_inner_ft_supported(mdev);
4788 4789 4790

	/* AF_XDP */
	params->xsk = xsk;
4791
}
4792 4793 4794 4795 4796

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4797
	mlx5_query_mac_address(priv->mdev, netdev->dev_addr);
4798 4799 4800 4801 4802
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4803 4804
}

4805
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4806 4807 4808
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4809 4810
	bool fcs_supported;
	bool fcs_enabled;
4811

4812
	SET_NETDEV_DEV(netdev, mdev->device);
4813

4814 4815
	netdev->netdev_ops = &mlx5e_netdev_ops;

4816
#ifdef CONFIG_MLX5_CORE_EN_DCB
4817 4818
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4819
#endif
4820

4821 4822 4823 4824
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4825
	netdev->vlan_features    |= NETIF_F_SG;
4826
	netdev->vlan_features    |= NETIF_F_HW_CSUM;
4827 4828 4829 4830 4831 4832
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4833 4834 4835 4836 4837
	netdev->mpls_features    |= NETIF_F_SG;
	netdev->mpls_features    |= NETIF_F_HW_CSUM;
	netdev->mpls_features    |= NETIF_F_TSO;
	netdev->mpls_features    |= NETIF_F_TSO6;

4838 4839 4840
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4841 4842
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4843 4844 4845
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4846
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4847 4848
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4849
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4850

4851 4852
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev) ||
	    MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4853
		netdev->hw_enc_features |= NETIF_F_HW_CSUM;
4854 4855
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4856 4857 4858
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4859
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev)) {
4860 4861 4862 4863
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4864
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4865 4866
	}

4867 4868 4869 4870 4871 4872 4873 4874 4875
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4876 4877 4878 4879 4880
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4881 4882 4883 4884 4885
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4886 4887 4888
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4889
	netdev->features          = netdev->hw_features;
4890
	if (!priv->channels.params.lro_en)
4891 4892
		netdev->features  &= ~NETIF_F_LRO;

4893 4894 4895
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4896 4897 4898
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4899 4900 4901 4902
	/* prefere CQE compression over rxhash */
	if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
		netdev->features &= ~NETIF_F_RXHASH;

4903 4904 4905 4906
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4907
	    FT_CAP(flow_table_modify)) {
4908
#ifdef CONFIG_MLX5_ESWITCH
4909
		netdev->hw_features      |= NETIF_F_HW_TC;
4910
#endif
4911
#ifdef CONFIG_MLX5_EN_ARFS
4912 4913 4914
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4915

4916
	netdev->features         |= NETIF_F_HIGHDMA;
4917
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4918 4919 4920 4921

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4922
	mlx5e_ipsec_build_netdev(priv);
4923
	mlx5e_tls_build_netdev(priv);
4924 4925
}

4926
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4927 4928 4929 4930 4931 4932 4933 4934 4935
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4936 4937 4938 4939 4940 4941

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4942 4943
}

4944
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4945
{
4946 4947
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4948

4949 4950
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4951 4952
}

4953 4954 4955 4956
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4957 4958
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4959
	struct mlx5e_rss_params *rss = &priv->rss_params;
4960
	int err;
4961

4962
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4963 4964 4965
	if (err)
		return err;

4966
	mlx5e_build_nic_params(mdev, &priv->xsk, rss, &priv->channels.params,
4967
			       priv->max_nch, netdev->mtu);
4968 4969 4970

	mlx5e_timestamp_init(priv);

4971 4972 4973
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4974 4975 4976
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4977
	mlx5e_build_nic_netdev(netdev);
4978
	mlx5e_build_tc2txq_maps(priv);
4979
	mlx5e_health_create_reporters(priv);
4980 4981

	return 0;
4982 4983 4984 4985
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4986
	mlx5e_health_destroy_reporters(priv);
4987
	mlx5e_tls_cleanup(priv);
4988
	mlx5e_ipsec_cleanup(priv);
4989
	mlx5e_netdev_cleanup(priv->netdev, priv);
4990 4991 4992 4993 4994 4995 4996
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4997 4998 4999 5000 5001 5002 5003 5004
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

5005 5006
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
5007
		goto err_close_drop_rq;
5008

5009
	err = mlx5e_create_direct_rqts(priv, priv->direct_tir);
5010
	if (err)
5011 5012
		goto err_destroy_indirect_rqts;

5013
	err = mlx5e_create_indirect_tirs(priv, true);
5014
	if (err)
5015 5016
		goto err_destroy_direct_rqts;

5017
	err = mlx5e_create_direct_tirs(priv, priv->direct_tir);
5018
	if (err)
5019 5020
		goto err_destroy_indirect_tirs;

5021 5022 5023 5024 5025 5026 5027 5028
	err = mlx5e_create_direct_rqts(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_direct_tirs;

	err = mlx5e_create_direct_tirs(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_xsk_rqts;

5029 5030 5031
	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
5032
		goto err_destroy_xsk_tirs;
5033 5034
	}

5035
	err = mlx5e_tc_nic_init(priv);
5036 5037 5038 5039 5040 5041 5042
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
5043 5044 5045 5046
err_destroy_xsk_tirs:
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
err_destroy_xsk_rqts:
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
5047
err_destroy_direct_tirs:
5048
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5049
err_destroy_indirect_tirs:
5050
	mlx5e_destroy_indirect_tirs(priv, true);
5051
err_destroy_direct_rqts:
5052
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5053 5054
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5055 5056 5057 5058
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
5059 5060 5061 5062 5063
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
5064
	mlx5e_tc_nic_cleanup(priv);
5065
	mlx5e_destroy_flow_steering(priv);
5066 5067 5068
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5069
	mlx5e_destroy_indirect_tirs(priv, true);
5070
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5071
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5072 5073
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
5087
	mlx5e_dcbnl_initialize(priv);
5088 5089 5090 5091 5092 5093 5094 5095
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
5096 5097 5098

	mlx5e_init_l2_addr(priv);

5099 5100 5101 5102
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

5103
	mlx5e_set_netdev_mtu_boundaries(priv);
5104
	mlx5e_set_dev_port_mtu(priv);
5105

5106 5107
	mlx5_lag_add(mdev, netdev);

5108
	mlx5e_enable_async_events(priv);
5109 5110
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
5111

5112 5113
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
5114 5115 5116
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5117 5118

	queue_work(priv->wq, &priv->set_rx_mode_work);
5119 5120 5121 5122 5123 5124

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
5125 5126 5127 5128
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
5129 5130
	struct mlx5_core_dev *mdev = priv->mdev;

5131 5132 5133 5134 5135
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

5136 5137 5138 5139 5140 5141
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

5142
	queue_work(priv->wq, &priv->set_rx_mode_work);
5143

5144 5145 5146
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

5147
	mlx5e_disable_async_events(priv);
5148
	mlx5_lag_remove(mdev);
5149 5150
}

5151 5152 5153 5154 5155
int mlx5e_update_nic_rx(struct mlx5e_priv *priv)
{
	return mlx5e_refresh_tirs(priv, false);
}

5156 5157 5158 5159 5160 5161 5162 5163 5164
static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
5165
	.update_rx	   = mlx5e_update_nic_rx,
5166
	.update_stats	   = mlx5e_update_ndo_stats,
5167
	.update_carrier	   = mlx5e_update_carrier,
5168 5169
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
5170
	.max_tc		   = MLX5E_MAX_NUM_TC,
5171
	.rq_groups	   = MLX5E_NUM_RQ_GROUPS(XSK),
5172 5173
};

5174 5175
/* mlx5e generic netdev management API (move to en_common.c) */

5176
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
5177 5178 5179 5180 5181
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
5182
{
5183 5184 5185 5186 5187 5188
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
5189
	priv->max_nch     = netdev->num_rx_queues / max_t(u8, profile->rq_groups, 1);
5190
	priv->max_opened_tc = 1;
5191

5192 5193 5194 5195
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
5196
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
5197

5198 5199 5200 5201
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

5202 5203 5204 5205
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
5206
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
5207 5208
#endif

5209 5210 5211 5212 5213 5214 5215 5216
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

5217 5218
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
5219
				       int nch,
5220
				       void *ppriv)
5221 5222
{
	struct net_device *netdev;
5223
	int err;
5224

5225
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5226
				    nch * profile->max_tc,
5227
				    nch * profile->rq_groups);
5228 5229 5230 5231 5232
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5233 5234 5235 5236 5237
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5238 5239 5240

	return netdev;

5241
err_free_netdev:
5242 5243 5244 5245 5246
	free_netdev(netdev);

	return NULL;
}

5247
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5248 5249
{
	const struct mlx5e_profile *profile;
5250
	int max_nch;
5251 5252 5253 5254
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5255

5256 5257 5258 5259 5260
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5261
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5262 5263 5264
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5265 5266
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5267
		goto out;
5268

5269 5270
	err = profile->init_rx(priv);
	if (err)
5271
		goto err_cleanup_tx;
5272

5273 5274
	if (profile->enable)
		profile->enable(priv);
5275

5276
	return 0;
5277

5278
err_cleanup_tx:
5279
	profile->cleanup_tx(priv);
5280

5281 5282
out:
	return err;
5283 5284
}

5285
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5286 5287 5288 5289 5290
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5291 5292 5293 5294
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5295 5296
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5297
	cancel_work_sync(&priv->update_stats_work);
5298 5299
}

5300 5301 5302 5303 5304 5305 5306 5307 5308 5309
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5326
	err = mlx5e_attach_netdev(priv);
5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

5340 5341 5342 5343 5344
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev)
		return;
#endif

5345 5346 5347
	if (!netif_device_present(netdev))
		return;

5348
	mlx5e_detach_netdev(priv);
5349 5350 5351
	mlx5e_destroy_mdev_resources(mdev);
}

5352 5353
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5354
	struct net_device *netdev;
5355 5356
	void *priv;
	int err;
5357
	int nch;
5358

5359 5360
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5361 5362
		return NULL;

5363 5364
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
5365
	    mlx5_eswitch_mode(mdev->priv.eswitch) == MLX5_ESWITCH_OFFLOADS) {
5366 5367 5368 5369 5370
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5371
	nch = mlx5e_get_max_num_channels(mdev);
5372
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5373 5374
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5375
		return NULL;
5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5390
	}
5391

5392 5393 5394
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5395 5396 5397 5398 5399
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5400
	mlx5e_destroy_netdev(priv);
5401
	return NULL;
5402 5403 5404 5405
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5406
	struct mlx5e_priv *priv;
5407

5408 5409 5410 5411 5412 5413 5414
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5415 5416 5417
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5418
	unregister_netdev(priv->netdev);
5419
	mlx5e_detach(mdev, vpriv);
5420
	mlx5e_destroy_netdev(priv);
5421 5422
}

5423
static struct mlx5_interface mlx5e_interface = {
5424 5425
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5426 5427
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5428 5429 5430 5431 5432
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5433
	mlx5e_ipsec_build_inverse_table();
5434
	mlx5e_build_ptys2ethtool_map();
5435 5436 5437 5438 5439 5440 5441
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}