en_main.c 113.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74 75 76 77 78 79 80
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

81 82
void mlx5e_set_rq_type_params(struct mlx5_core_dev *mdev,
			      struct mlx5e_params *params, u8 rq_type)
83
{
84 85 86
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
87
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
88
		params->log_rq_size = is_kdump_kernel() ?
89 90
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
91 92 93 94 95 96
		params->mpwqe_log_stride_sz =
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS) ?
			MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) :
			MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev);
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
97 98
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
99
		params->log_rq_size = is_kdump_kernel() ?
100 101
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
102 103 104
		params->rq_headroom = params->xdp_prog ?
			XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
		params->rq_headroom += NET_IP_ALIGN;
105 106

		/* Extra room needed for build_skb */
107
		params->lro_wqe_sz -= params->rq_headroom +
108
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
109 110
	}

111 112 113 114 115
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
116 117
}

118
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
119
{
120
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
121
		    !params->xdp_prog && !MLX5_IPSEC_DEV(mdev) ?
122 123
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
124
	mlx5e_set_rq_type_params(mdev, params, rq_type);
125 126
}

127 128 129 130 131 132
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
133 134
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
135

136 137
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
138
		netif_carrier_on(priv->netdev);
139 140
	} else {
		netdev_info(priv->netdev, "Link down\n");
141
		netif_carrier_off(priv->netdev);
142
	}
143 144 145 146 147 148 149 150 151
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
152 153
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
154 155 156
	mutex_unlock(&priv->state_lock);
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

177
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
178
{
179
	struct mlx5e_sw_stats temp, *s = &temp;
180 181
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
182
	u64 tx_offload_none = 0;
183 184
	int i, j;

185
	memset(s, 0, sizeof(*s));
186 187 188 189
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
190

191 192
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
193 194
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
195
		s->rx_csum_none	+= rq_stats->csum_none;
196 197
		s->rx_csum_complete += rq_stats->csum_complete;
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
198
		s->rx_xdp_drop += rq_stats->xdp_drop;
199 200
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
201
		s->rx_wqe_err   += rq_stats->wqe_err;
202
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
203
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
204 205
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
206
		s->rx_page_reuse  += rq_stats->page_reuse;
207 208 209 210
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
211
		s->rx_cache_waive += rq_stats->cache_waive;
212

213
		for (j = 0; j < priv->channels.params.num_tc; j++) {
214
			sq_stats = &c->sq[j].stats;
215

216 217
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
218 219 220 221
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
222 223 224
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
225
			s->tx_xmit_more		+= sq_stats->xmit_more;
226 227
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
			tx_offload_none		+= sq_stats->csum_none;
228 229 230
		}
	}

231
	/* Update calculated offload counters */
232 233
	s->tx_csum_partial = s->tx_packets - tx_offload_none - s->tx_csum_partial_inner;
	s->rx_csum_unnecessary = s->rx_packets - s->rx_csum_none - s->rx_csum_complete;
234

235
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
236 237
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
238
	memcpy(&priv->stats.sw, s, sizeof(*s));
239 240 241 242 243 244
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
245
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
246 247
	struct mlx5_core_dev *mdev = priv->mdev;

248 249 250 251 252
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

253 254 255
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

256
static void mlx5e_update_pport_counters(struct mlx5e_priv *priv, bool full)
257 258 259
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
260
	u32 in[MLX5_ST_SZ_DW(ppcnt_reg)] = {0};
261
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
262
	int prio;
263
	void *out;
264

265
	MLX5_SET(ppcnt_reg, in, local_port, 1);
266

267 268 269
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
270

271 272 273
	if (!full)
		return;

274 275 276 277 278 279 280
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
281

282 283 284 285
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

286 287 288
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
289 290 291 292 293 294
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

	if (MLX5_CAP_PCAM_FEATURE(mdev, rx_buffer_fullness_counters)) {
		out = pstats->eth_ext_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP);
295 296 297
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

298 299 300 301 302 303 304
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}
305 306 307 308 309
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;
310 311
	u32 out[MLX5_ST_SZ_DW(query_q_counter_out)];
	int err;
312 313 314 315

	if (!priv->q_counter)
		return;

316 317 318 319 320
	err = mlx5_core_query_q_counter(priv->mdev, priv->q_counter, 0, out, sizeof(out));
	if (err)
		return;

	qcnt->rx_out_of_buffer = MLX5_GET(query_q_counter_out, out, out_of_buffer);
321 322
}

323 324 325 326
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
327
	u32 in[MLX5_ST_SZ_DW(mpcnt_reg)] = {0};
328 329 330 331 332 333 334 335 336 337 338
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);
}

339
void mlx5e_update_stats(struct mlx5e_priv *priv, bool full)
340
{
341
	if (full) {
342
		mlx5e_update_pcie_counters(priv);
343 344
		mlx5e_ipsec_update_stats(priv);
	}
345
	mlx5e_update_pport_counters(priv, full);
S
Saeed Mahameed 已提交
346 347
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
348
	mlx5e_update_sw_counters(priv);
349 350
}

351 352 353 354 355
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
	mlx5e_update_stats(priv, false);
}

356
void mlx5e_update_stats_work(struct work_struct *work)
357 358 359 360 361 362
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
363
		priv->profile->update_stats(priv);
364 365
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
366 367 368 369
	}
	mutex_unlock(&priv->state_lock);
}

370 371
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
372
{
373
	struct mlx5e_priv *priv = vpriv;
374 375
	struct ptp_clock_event ptp_event;
	struct mlx5_eqe *eqe = NULL;
376

377
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
378 379
		return;

380 381 382
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
383
		queue_work(priv->wq, &priv->update_carrier_work);
384
		break;
385 386 387 388 389 390 391 392
	case MLX5_DEV_EVENT_PPS:
		eqe = (struct mlx5_eqe *)param;
		ptp_event.index = eqe->data.pps.pin;
		ptp_event.timestamp =
			timecounter_cyc2time(&priv->tstamp.clock,
					     be64_to_cpu(eqe->data.pps.time_stamp));
		mlx5e_pps_event_handler(vpriv, &ptp_event);
		break;
393 394 395 396 397 398 399
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
400
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
401 402 403 404
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
405
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
406
	synchronize_irq(mlx5_get_msix_vec(priv->mdev, MLX5_EQ_VEC_ASYNC));
407 408
}

409 410 411 412 413 414 415 416 417 418
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
419 420 421 422
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
423 424 425 426
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
427
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
428 429 430 431 432 433 434 435 436
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
437
	ucseg->xlt_octowords =
438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

455 456 457
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
				      GFP_KERNEL, cpu_to_node(c->cpu));
	if (!rq->mpwqe.info)
458 459 460
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
461
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
462
					cpu_to_node(c->cpu));
463
	if (unlikely(!rq->mpwqe.mtt_no_align))
464 465 466
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
467
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
468

469
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
470 471 472 473 474 475 476 477 478 479 480 481 482
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
483
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
484 485 486 487

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
488
	kfree(rq->mpwqe.mtt_no_align);
489
err_free_wqe_info:
490
	kfree(rq->mpwqe.info);
491 492 493 494 495 496 497 498 499 500 501 502

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
503
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
504 505 506 507

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
508 509
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
510 511
}

512
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
513 514
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
515 516 517 518 519 520
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
521 522 523
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

524
	in = kvzalloc(inlen, GFP_KERNEL);
525 526 527 528 529 530 531 532 533 534 535 536 537
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
538
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
539 540
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
541
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
542

T
Tariq Toukan 已提交
543
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
544 545 546 547 548

	kvfree(in);
	return err;
}

549
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
550
{
551
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
552

553
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
554 555
}

556
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
557 558
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
559
			  struct mlx5e_rq *rq)
560
{
561
	struct mlx5_core_dev *mdev = c->mdev;
562
	void *rqc = rqp->rqc;
563
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
564
	u32 byte_count;
565
	int npages;
566 567 568 569
	int wq_sz;
	int err;
	int i;

570
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
571

572
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
573 574 575 576 577 578 579 580
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

581
	rq->wq_type = params->rq_wq_type;
582 583
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
584
	rq->tstamp  = c->tstamp;
585 586
	rq->channel = c;
	rq->ix      = c->ix;
587
	rq->mdev    = mdev;
588

589
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
590 591 592 593 594
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
595

596
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
597
	rq->buff.headroom = params->rq_headroom;
598

599
	switch (rq->wq_type) {
600
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
601

602
		rq->post_wqes = mlx5e_post_rx_mpwqes;
603
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
604

605
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
606 607 608 609 610 611 612
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
613 614 615 616 617 618
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

619
		rq->mpwqe.log_stride_sz = params->mpwqe_log_stride_sz;
620
		rq->mpwqe.num_strides = BIT(params->mpwqe_log_num_strides);
621

622
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
623

624
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
625 626
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
627 628 629 630 631
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
632 633
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
634 635 636 637
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
				     GFP_KERNEL, cpu_to_node(c->cpu));
		if (!rq->wqe.frag_info) {
638 639 640
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
641
		rq->post_wqes = mlx5e_post_rx_wqes;
642
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
643

644 645 646 647 648 649
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
650
		if (!rq->handle_rx_cqe) {
651
			kfree(rq->wqe.frag_info);
652 653 654 655 656
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

657
		byte_count = params->lro_en  ?
658
				params->lro_wqe_sz :
659
				MLX5E_SW2HW_MTU(c->priv, c->netdev->mtu);
660 661
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
662
			byte_count += MLX5E_METADATA_ETHER_LEN;
663
#endif
664
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
665 666

		/* calc the required page order */
667
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
668
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
669 670
		rq->buff.page_order = order_base_2(npages);

671
		byte_count |= MLX5_HW_START_PADDING;
672
		rq->mkey_be = c->mkey_be;
673
	}
674 675 676 677

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

678 679 680 681 682 683
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
			u64 dma_offset = (u64)mlx5e_get_wqe_mtt_offset(rq, i) << PAGE_SHIFT;

			wqe->data.addr = cpu_to_be64(dma_offset);
		}

684
		wqe->data.byte_count = cpu_to_be32(byte_count);
685
		wqe->data.lkey = rq->mkey_be;
686 687
	}

688
	INIT_WORK(&rq->am.work, mlx5e_rx_am_work);
689
	rq->am.mode = params->rx_cq_period_mode;
690 691 692
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

693 694
	return 0;

T
Tariq Toukan 已提交
695 696 697
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

698
err_rq_wq_destroy:
699 700
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
701 702 703 704 705
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

706
static void mlx5e_free_rq(struct mlx5e_rq *rq)
707
{
708 709
	int i;

710 711 712
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

713 714
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
715
		mlx5e_rq_free_mpwqe_info(rq);
716
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
717 718
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
719
		kfree(rq->wqe.frag_info);
720 721
	}

722 723 724 725 726 727
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
728 729 730
	mlx5_wq_destroy(&rq->wq_ctrl);
}

731 732
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
733
{
734
	struct mlx5_core_dev *mdev = rq->mdev;
735 736 737 738 739 740 741 742 743

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
744
	in = kvzalloc(inlen, GFP_KERNEL);
745 746 747 748 749 750 751 752
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

753
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
754 755
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
756
						MLX5_ADAPTER_PAGE_SHIFT);
757 758 759 760 761
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

762
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
763 764 765 766 767 768

	kvfree(in);

	return err;
}

769 770
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
771 772
{
	struct mlx5e_channel *c = rq->channel;
773
	struct mlx5_core_dev *mdev = c->mdev;
774 775 776 777 778 779 780

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
781
	in = kvzalloc(inlen, GFP_KERNEL);
782 783 784 785 786 787 788 789
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

790
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
791 792 793 794 795 796

	kvfree(in);

	return err;
}

797 798 799 800 801 802 803 804 805 806 807 808
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
809
	in = kvzalloc(inlen, GFP_KERNEL);
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

828 829 830
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
831
	struct mlx5_core_dev *mdev = c->mdev;
832 833 834 835 836 837
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
838
	in = kvzalloc(inlen, GFP_KERNEL);
839 840 841 842 843 844
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
845 846
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
847 848 849 850 851 852 853 854 855 856
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

857
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
858
{
859
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
860 861 862 863
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
864
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
865
	struct mlx5e_channel *c = rq->channel;
866

867
	struct mlx5_wq_ll *wq = &rq->wq;
868
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
869

870
	while (time_before(jiffies, exp_time)) {
871
		if (wq->cur_sz >= min_wqes)
872 873 874 875 876
			return 0;

		msleep(20);
	}

877
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
878
		    rq->rqn, wq->cur_sz, min_wqes);
879 880 881
	return -ETIMEDOUT;
}

882 883 884 885 886 887 888
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

889
	/* UMR WQE (if in progress) is always at wq->head */
890 891
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
892
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
893

894 895 896 897 898 899 900 901
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
902 903 904 905 906 907 908 909 910 911

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
912 913
}

914
static int mlx5e_open_rq(struct mlx5e_channel *c,
915
			 struct mlx5e_params *params,
916 917 918 919 920
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

921
	err = mlx5e_alloc_rq(c, params, param, rq);
922 923 924
	if (err)
		return err;

925
	err = mlx5e_create_rq(rq, param);
926
	if (err)
927
		goto err_free_rq;
928

929
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
930
	if (err)
931
		goto err_destroy_rq;
932

933
	if (params->rx_am_enabled)
934
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
935

936 937 938 939
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
940 941
err_free_rq:
	mlx5e_free_rq(rq);
942 943 944 945

	return err;
}

946 947 948 949 950 951 952 953 954 955 956 957 958
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
959
{
960
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
961
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
962
}
963

964 965 966
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
	cancel_work_sync(&rq->am.work);
967
	mlx5e_destroy_rq(rq);
968 969
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
970 971
}

S
Saeed Mahameed 已提交
972
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
973
{
S
Saeed Mahameed 已提交
974
	kfree(sq->db.di);
975 976
}

S
Saeed Mahameed 已提交
977
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
978 979 980
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
981
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
982
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
983 984
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
985 986 987 988 989 990
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
991
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
992
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
993 994 995 996
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
997
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
998 999 1000 1001 1002 1003
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1004
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030

	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1031
{
1032
	kfree(sq->db.ico_wqe);
1033 1034
}

S
Saeed Mahameed 已提交
1035
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1047 1048 1049
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1050
{
S
Saeed Mahameed 已提交
1051
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1052
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1053
	int err;
1054

S
Saeed Mahameed 已提交
1055 1056 1057
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1058

S
Saeed Mahameed 已提交
1059 1060 1061 1062 1063
	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
1064

S
Saeed Mahameed 已提交
1065 1066 1067 1068 1069
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
1070 1071

	return 0;
S
Saeed Mahameed 已提交
1072 1073 1074 1075 1076

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1077 1078
}

S
Saeed Mahameed 已提交
1079
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1080
{
S
Saeed Mahameed 已提交
1081 1082
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1083 1084
}

S
Saeed Mahameed 已提交
1085
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1086
{
S
Saeed Mahameed 已提交
1087 1088
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1089 1090
}

S
Saeed Mahameed 已提交
1091
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1092
{
S
Saeed Mahameed 已提交
1093 1094 1095 1096 1097 1098 1099
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1100
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1101 1102
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1103
	}
S
Saeed Mahameed 已提交
1104 1105 1106 1107

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1108 1109
}

S
Saeed Mahameed 已提交
1110
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1111
			     int txq_ix,
1112
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1113 1114
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1115
{
S
Saeed Mahameed 已提交
1116
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1117
	struct mlx5_core_dev *mdev = c->mdev;
1118 1119
	int err;

1120
	sq->pdev      = c->pdev;
1121
	sq->tstamp    = c->tstamp;
1122 1123
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1124
	sq->txq_ix    = txq_ix;
1125
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1126 1127
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1128 1129
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1130

1131
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1132
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1133
	if (err)
1134
		return err;
S
Saeed Mahameed 已提交
1135
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1136

S
Saeed Mahameed 已提交
1137
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1138
	if (err)
1139 1140
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1141
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1142 1143 1144 1145 1146 1147 1148 1149 1150

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1151
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1152
{
S
Saeed Mahameed 已提交
1153
	mlx5e_free_txqsq_db(sq);
1154 1155 1156
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1157 1158 1159 1160 1161 1162 1163 1164
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1165
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1166 1167 1168
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1169 1170 1171 1172 1173 1174 1175 1176
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1177
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1178
	in = kvzalloc(inlen, GFP_KERNEL);
1179 1180 1181 1182 1183 1184 1185
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1186 1187 1188
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1189 1190

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1191
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1192

1193
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1194 1195

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1196
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1197
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1198
					  MLX5_ADAPTER_PAGE_SHIFT);
1199
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1200

1201
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1202

1203
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1204 1205 1206 1207 1208 1209

	kvfree(in);

	return err;
}

1210 1211 1212 1213 1214 1215 1216
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1217
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1218
			   struct mlx5e_modify_sq_param *p)
1219 1220 1221 1222 1223 1224 1225
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1226
	in = kvzalloc(inlen, GFP_KERNEL);
1227 1228 1229 1230 1231
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1232 1233 1234
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1235
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1236
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1237
	}
1238

1239
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1240 1241 1242 1243 1244 1245

	kvfree(in);

	return err;
}

1246
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1247
{
1248
	mlx5_core_destroy_sq(mdev, sqn);
1249 1250
}

1251
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1252 1253 1254
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1255
{
1256
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1257 1258
	int err;

1259
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1260 1261 1262 1263 1264
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1265
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1266
	if (err)
1267
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1268 1269 1270 1271

	return err;
}

1272 1273 1274
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1275
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1276
			    u32 tisn,
1277
			    int txq_ix,
1278
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1279 1280 1281 1282
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1283
	u32 tx_rate;
1284 1285
	int err;

1286
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1287 1288 1289
	if (err)
		return err;

1290
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1291
	csp.tis_lst_sz      = 1;
1292 1293 1294
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1295
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1296
	if (err)
S
Saeed Mahameed 已提交
1297
		goto err_free_txqsq;
1298

1299
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1300
	if (tx_rate)
1301
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1302

1303 1304
	return 0;

S
Saeed Mahameed 已提交
1305
err_free_txqsq:
1306
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1307
	mlx5e_free_txqsq(sq);
1308 1309 1310 1311

	return err;
}

1312 1313
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1314
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1315 1316 1317 1318 1319
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1320 1321 1322 1323 1324 1325 1326
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1327
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1328
{
1329 1330
	struct mlx5e_channel *c = sq->channel;

1331
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1332
	/* prevent netif_tx_wake_queue */
1333
	napi_synchronize(&c->napi);
1334

S
Saeed Mahameed 已提交
1335
	netif_tx_disable_queue(sq->txq);
1336

S
Saeed Mahameed 已提交
1337 1338 1339
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1340

S
Saeed Mahameed 已提交
1341
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1342 1343
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1344
	}
1345 1346 1347 1348 1349
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1350
	struct mlx5_core_dev *mdev = c->mdev;
1351

1352
	mlx5e_destroy_sq(mdev, sq->sqn);
1353 1354
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1355 1356 1357 1358 1359
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1360
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1361 1362 1363 1364 1365 1366
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1367
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1368 1369 1370 1371 1372
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1373
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1374
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1375
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1395
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1396 1397 1398 1399
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1400
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1401 1402 1403 1404 1405 1406 1407 1408 1409
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1410
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1411 1412 1413 1414
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1415
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1416 1417 1418 1419
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1420
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1459
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1460 1461
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1462 1463
}

1464 1465 1466
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1467 1468 1469
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1470
	unsigned int irqn;
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1497
	cq->mdev = mdev;
1498 1499 1500 1501

	return 0;
}

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1521
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1522
{
1523
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1524 1525
}

1526
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1527
{
1528
	struct mlx5_core_dev *mdev = cq->mdev;
1529 1530 1531 1532 1533
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1534
	unsigned int irqn_not_used;
1535 1536 1537 1538
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1539
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1540
	in = kvzalloc(inlen, GFP_KERNEL);
1541 1542 1543 1544 1545 1546 1547
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1548 1549
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1550 1551 1552

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1553
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1554
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1555
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1556
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1557
					    MLX5_ADAPTER_PAGE_SHIFT);
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1572
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1573
{
1574
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1575 1576 1577
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1578
			 struct mlx5e_cq_moder moder,
1579
			 struct mlx5e_cq_param *param,
1580
			 struct mlx5e_cq *cq)
1581
{
1582
	struct mlx5_core_dev *mdev = c->mdev;
1583 1584
	int err;

1585
	err = mlx5e_alloc_cq(c, param, cq);
1586 1587 1588
	if (err)
		return err;

1589
	err = mlx5e_create_cq(cq, param);
1590
	if (err)
1591
		goto err_free_cq;
1592

1593
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1594
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1595 1596
	return 0;

1597 1598
err_free_cq:
	mlx5e_free_cq(cq);
1599 1600 1601 1602 1603 1604 1605

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1606
	mlx5e_free_cq(cq);
1607 1608 1609 1610 1611 1612 1613 1614
}

static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1615
			     struct mlx5e_params *params,
1616 1617 1618 1619 1620 1621
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1622 1623
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1646
			  struct mlx5e_params *params,
1647 1648 1649 1650 1651
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1652 1653
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1654

1655 1656
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1657 1658 1659 1660 1661 1662 1663 1664
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1665
		mlx5e_close_txqsq(&c->sq[tc]);
1666 1667 1668 1669 1670 1671 1672 1673 1674

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1675
		mlx5e_close_txqsq(&c->sq[tc]);
1676 1677
}

1678
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1679
				struct mlx5e_txqsq *sq, u32 rate)
1680 1681 1682
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1683
	struct mlx5e_modify_sq_param msp = {0};
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1706 1707 1708 1709
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1710
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1728
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1755
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1756
			      struct mlx5e_params *params,
1757 1758 1759
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1760
	struct mlx5e_cq_moder icocq_moder = {0, 0};
1761 1762 1763
	struct net_device *netdev = priv->netdev;
	int cpu = mlx5e_get_cpu(priv, ix);
	struct mlx5e_channel *c;
1764
	unsigned int irq;
1765
	int err;
1766
	int eqn;
1767 1768 1769 1770 1771 1772

	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1773 1774
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1775 1776 1777 1778
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1779
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1780 1781
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1782

1783 1784 1785
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1786 1787
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1788
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1789 1790 1791
	if (err)
		goto err_napi_del;

1792
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1793 1794 1795
	if (err)
		goto err_close_icosq_cq;

1796
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1797 1798 1799
	if (err)
		goto err_close_tx_cqs;

1800
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1801 1802
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1803 1804 1805
	if (err)
		goto err_close_rx_cq;

1806 1807
	napi_enable(&c->napi);

1808
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1809 1810 1811
	if (err)
		goto err_disable_napi;

1812
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1813 1814 1815
	if (err)
		goto err_close_icosq;

1816
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1817 1818
	if (err)
		goto err_close_sqs;
1819

1820
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1821
	if (err)
1822
		goto err_close_xdp_sq;
1823 1824 1825 1826

	*cp = c;

	return 0;
1827
err_close_xdp_sq:
1828
	if (c->xdp)
S
Saeed Mahameed 已提交
1829
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1830 1831 1832 1833

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1834
err_close_icosq:
S
Saeed Mahameed 已提交
1835
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1836

1837 1838
err_disable_napi:
	napi_disable(&c->napi);
1839
	if (c->xdp)
1840
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1841 1842

err_close_rx_cq:
1843 1844 1845 1846 1847
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1848 1849 1850
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1851 1852 1853 1854 1855 1856 1857
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1858 1859 1860 1861 1862 1863 1864
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1865
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1877 1878 1879
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1880
	if (c->xdp)
S
Saeed Mahameed 已提交
1881
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1882
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1883
	mlx5e_close_icosq(&c->icosq);
1884
	napi_disable(&c->napi);
1885
	if (c->xdp)
1886
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1887 1888
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1889
	mlx5e_close_cq(&c->icosq.cq);
1890
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1891

1892 1893 1894 1895
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1896
				 struct mlx5e_params *params,
1897 1898 1899 1900 1901
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1902
	switch (params->rq_wq_type) {
1903
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1904 1905
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1906 1907 1908 1909 1910 1911
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1912 1913
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1914
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1915
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1916
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1917
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1918
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1919

1920
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1921 1922 1923
	param->wq.linear = 1;
}

1924 1925 1926 1927 1928 1929 1930 1931 1932
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1933 1934
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1935 1936 1937 1938 1939
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1940
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1941

1942
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1943 1944 1945
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1946
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1947 1948 1949 1950 1951 1952
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1953
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1954
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1955 1956 1957 1958 1959 1960 1961
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1962
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1963 1964 1965
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1966
				    struct mlx5e_params *params,
1967 1968 1969
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1970
	u8 log_cq_size;
1971

1972
	switch (params->rq_wq_type) {
1973
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1974
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1975 1976
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1977
		log_cq_size = params->log_rq_size;
1978 1979 1980
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1981
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1982 1983 1984
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1985 1986

	mlx5e_build_common_cq_param(priv, param);
1987
	param->cq_period_mode = params->rx_cq_period_mode;
1988 1989 1990
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1991
				    struct mlx5e_params *params,
1992 1993 1994 1995
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1996
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1997 1998

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1999 2000

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
2001 2002
}

T
Tariq Toukan 已提交
2003
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2004 2005
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2006 2007 2008 2009 2010 2011
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2012 2013

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2014 2015 2016
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2017 2018
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2019 2020 2021 2022 2023 2024 2025
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2026
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2027 2028
}

2029
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2030
				    struct mlx5e_params *params,
2031 2032 2033 2034 2035 2036
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2037
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2038 2039
}

2040 2041 2042
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2043
{
2044
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2045

2046 2047 2048 2049 2050 2051 2052
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2053 2054
}

2055 2056
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2057
{
2058
	struct mlx5e_channel_param *cparam;
2059
	int err = -ENOMEM;
2060 2061
	int i;

2062
	chs->num = chs->params.num_channels;
2063

2064
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2065
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2066 2067
	if (!chs->c || !cparam)
		goto err_free;
2068

2069
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2070
	for (i = 0; i < chs->num; i++) {
2071
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2072 2073 2074 2075
		if (err)
			goto err_close_channels;
	}

2076
	kfree(cparam);
2077 2078 2079 2080
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2081
		mlx5e_close_channel(chs->c[i]);
2082

2083
err_free:
2084
	kfree(chs->c);
2085
	kfree(cparam);
2086
	chs->num = 0;
2087 2088 2089
	return err;
}

2090
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2091 2092 2093
{
	int i;

2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2120
void mlx5e_close_channels(struct mlx5e_channels *chs)
2121 2122
{
	int i;
2123

2124 2125
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2126

2127 2128
	kfree(chs->c);
	chs->num = 0;
2129 2130
}

2131 2132
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2133 2134 2135 2136 2137
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2138
	u32 *in;
2139
	int i;
2140 2141

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2142
	in = kvzalloc(inlen, GFP_KERNEL);
2143 2144 2145 2146 2147 2148 2149 2150
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2151 2152
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2153

2154 2155 2156
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2157 2158

	kvfree(in);
T
Tariq Toukan 已提交
2159 2160 2161
	return err;
}

2162
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2163
{
2164 2165
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2166 2167
}

2168
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2169 2170
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2171
	int err;
2172

2173 2174 2175 2176
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2177 2178
}

2179
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2180
{
2181
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2182 2183 2184
	int err;
	int ix;

2185
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2186
		rqt = &priv->direct_tir[ix].rqt;
2187
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2188 2189 2190 2191 2192 2193 2194
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2195
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2196
	for (ix--; ix >= 0; ix--)
2197
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2198

2199 2200 2201
	return err;
}

2202 2203 2204 2205 2206 2207 2208 2209
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2242
			ix = priv->channels.params.indirection_rqt[ix];
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2253 2254 2255 2256
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2257
	u32 *in;
2258 2259 2260
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2261
	in = kvzalloc(inlen, GFP_KERNEL);
2262 2263 2264 2265 2266 2267 2268
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2269
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2270
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2271 2272 2273 2274 2275

	kvfree(in);
	return err;
}

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2290
{
T
Tariq Toukan 已提交
2291 2292 2293
	u32 rqtn;
	int ix;

2294
	if (priv->indir_rqt.enabled) {
2295
		/* RSS RQ table */
2296
		rqtn = priv->indir_rqt.rqtn;
2297
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2298 2299
	}

2300 2301 2302
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2303 2304 2305
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2306 2307 2308
		};

		/* Direct RQ Tables */
2309 2310
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2311

2312
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2313
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2314
	}
2315 2316
}

2317 2318 2319 2320 2321
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2322 2323 2324 2325 2326 2327
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2328 2329 2330 2331 2332 2333 2334 2335 2336
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2337 2338 2339
		{
			.rqn = priv->drop_rq.rqn,
		},
2340 2341 2342 2343 2344
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2345
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2346
{
2347
	if (!params->lro_en)
2348 2349 2350 2351 2352 2353 2354 2355
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2356 2357
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2358 2359
}

2360 2361
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2362
				    void *tirc, bool inner)
2363
{
2364 2365
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2379 2380
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2381 2382 2383 2384 2385 2386
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2387
		memcpy(rss_key, params->toeplitz_hash_key, len);
2388
	}
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2471 2472
}

T
Tariq Toukan 已提交
2473
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2474 2475 2476 2477 2478 2479 2480
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2481
	int tt;
T
Tariq Toukan 已提交
2482
	int ix;
2483 2484

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2485
	in = kvzalloc(inlen, GFP_KERNEL);
2486 2487 2488 2489 2490 2491
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2492
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2493

T
Tariq Toukan 已提交
2494
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2495
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2496
					   inlen);
T
Tariq Toukan 已提交
2497
		if (err)
T
Tariq Toukan 已提交
2498
			goto free_in;
T
Tariq Toukan 已提交
2499
	}
2500

2501
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2502 2503 2504 2505 2506 2507 2508
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2509 2510 2511 2512 2513
	kvfree(in);

	return err;
}

2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2529
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2530 2531
{
	struct mlx5_core_dev *mdev = priv->mdev;
2532
	u16 hw_mtu = MLX5E_SW2HW_MTU(priv, mtu);
2533 2534
	int err;

2535
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2536 2537 2538
	if (err)
		return err;

2539 2540 2541 2542
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2543

2544 2545 2546 2547 2548
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2549

2550 2551 2552 2553
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2554
	*mtu = MLX5E_HW2SW_MTU(priv, hw_mtu);
2555 2556
}

2557
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2558
{
2559
	struct net_device *netdev = priv->netdev;
2560 2561 2562 2563 2564 2565
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2566

2567 2568 2569 2570
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2571

2572
	netdev->mtu = mtu;
2573 2574 2575
	return 0;
}

2576 2577 2578
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2579 2580
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2581 2582 2583 2584 2585 2586 2587 2588 2589
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2590 2591 2592
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2593
	for (tc = 0; tc < ntc; tc++)
2594
		netdev_set_tc_queue(netdev, tc, nch, 0);
2595 2596
}

2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2616
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2617
{
2618 2619 2620 2621
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2622 2623
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2624

2625 2626 2627
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2628

2629
	if (MLX5_VPORT_MANAGER(priv->mdev))
2630 2631
		mlx5e_add_sqs_fwd_rules(priv);

2632
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2633
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2634 2635
}

2636
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2637
{
2638 2639
	mlx5e_redirect_rqts_to_drop(priv);

2640
	if (MLX5_VPORT_MANAGER(priv->mdev))
2641 2642
		mlx5e_remove_sqs_fwd_rules(priv);

2643 2644 2645 2646 2647 2648 2649 2650
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2651
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2652 2653
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2654 2655 2656
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2657
	int carrier_ok;
2658 2659
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2660
	carrier_ok = netif_carrier_ok(netdev);
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2671 2672 2673 2674
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2675 2676 2677
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2678 2679 2680
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2681 2682
}

2683 2684 2685 2686 2687 2688 2689
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2690
	err = mlx5e_open_channels(priv, &priv->channels);
2691
	if (err)
2692
		goto err_clear_state_opened_flag;
2693

2694
	mlx5e_refresh_tirs(priv, false);
2695
	mlx5e_activate_priv_channels(priv);
2696 2697
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2698
	mlx5e_timestamp_init(priv);
2699

2700 2701
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2702

2703
	return 0;
2704 2705 2706 2707

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2708 2709
}

2710
int mlx5e_open(struct net_device *netdev)
2711 2712 2713 2714 2715 2716
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2717 2718
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2719 2720 2721 2722 2723 2724 2725 2726 2727
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2728 2729 2730 2731 2732 2733
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2734 2735
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

2736
	mlx5e_timestamp_cleanup(priv);
2737
	netif_carrier_off(priv->netdev);
2738 2739
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2740 2741 2742 2743

	return 0;
}

2744
int mlx5e_close(struct net_device *netdev)
2745 2746 2747 2748
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2749 2750 2751
	if (!netif_device_present(netdev))
		return -ENODEV;

2752
	mutex_lock(&priv->state_lock);
2753
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2754 2755 2756 2757 2758 2759
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2760
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2761 2762
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2775
	rq->mdev = mdev;
2776 2777 2778 2779

	return 0;
}

2780
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2781 2782
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2783
{
2784
	return mlx5e_alloc_cq_common(mdev, param, cq);
2785 2786
}

2787 2788
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2789
{
2790 2791 2792
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2793 2794
	int err;

2795
	mlx5e_build_drop_rq_param(&rq_param);
2796

2797
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2798 2799 2800
	if (err)
		return err;

2801
	err = mlx5e_create_cq(cq, &cq_param);
2802
	if (err)
2803
		goto err_free_cq;
2804

2805
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2806
	if (err)
2807
		goto err_destroy_cq;
2808

2809
	err = mlx5e_create_rq(drop_rq, &rq_param);
2810
	if (err)
2811
		goto err_free_rq;
2812 2813 2814

	return 0;

2815
err_free_rq:
2816
	mlx5e_free_rq(drop_rq);
2817 2818

err_destroy_cq:
2819
	mlx5e_destroy_cq(cq);
2820

2821
err_free_cq:
2822
	mlx5e_free_cq(cq);
2823

2824 2825 2826
	return err;
}

2827
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2828
{
2829 2830 2831 2832
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2833 2834
}

2835 2836
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2837
{
2838
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2839 2840
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2841
	MLX5_SET(tisc, tisc, prio, tc << 1);
2842
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2843
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2844 2845 2846 2847

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2848
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2849 2850
}

2851
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2852
{
2853
	mlx5_core_destroy_tis(mdev, tisn);
2854 2855
}

2856
int mlx5e_create_tises(struct mlx5e_priv *priv)
2857 2858 2859 2860
{
	int err;
	int tc;

2861
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2862
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2863 2864 2865 2866 2867 2868 2869 2870
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2871
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2872 2873 2874 2875

	return err;
}

2876
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2877 2878 2879
{
	int tc;

2880
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2881
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2882 2883
}

2884 2885 2886
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2887
{
2888
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2889

2890
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2891

A
Achiad Shochat 已提交
2892
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2893
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2894
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2895 2896
}

2897
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2898
{
2899
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2900

2901
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2902 2903 2904 2905 2906 2907

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2908
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2909
{
2910
	struct mlx5e_tir *tir;
2911 2912
	void *tirc;
	int inlen;
2913
	int i = 0;
2914
	int err;
T
Tariq Toukan 已提交
2915 2916
	u32 *in;
	int tt;
2917 2918

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2919
	in = kvzalloc(inlen, GFP_KERNEL);
2920 2921 2922
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2923 2924
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2925
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2926
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2927
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2928
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2929 2930 2931 2932
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2933 2934
	}

2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2951 2952 2953 2954
	kvfree(in);

	return 0;

2955 2956 2957 2958
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2959 2960 2961 2962 2963 2964 2965 2966
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2967
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2978
	in = kvzalloc(inlen, GFP_KERNEL);
2979 2980 2981
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2982 2983
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2984
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2985
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2986
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2987
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2988 2989 2990 2991 2992 2993
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2994 2995
	return 0;

T
Tariq Toukan 已提交
2996
err_destroy_ch_tirs:
2997
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
2998
	for (ix--; ix >= 0; ix--)
2999
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3000 3001

	kvfree(in);
3002 3003 3004 3005

	return err;
}

3006
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3007 3008 3009
{
	int i;

T
Tariq Toukan 已提交
3010
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3011
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3012 3013 3014 3015 3016 3017

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3018 3019
}

3020
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3021 3022 3023 3024 3025 3026 3027 3028
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3043
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3044 3045 3046 3047
{
	int err = 0;
	int i;

3048 3049
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3050 3051 3052 3053 3054 3055 3056
		if (err)
			return err;
	}

	return 0;
}

3057 3058
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3059 3060
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3061
	struct mlx5e_channels new_channels = {};
3062
	u8 tc = mqprio->num_tc;
3063 3064
	int err = 0;

3065 3066
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3067 3068 3069 3070 3071
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3072 3073
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3074

S
Saeed Mahameed 已提交
3075
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3076 3077 3078
		priv->channels.params = new_channels.params;
		goto out;
	}
3079

S
Saeed Mahameed 已提交
3080 3081 3082
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3083

3084
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3085
out:
3086 3087 3088 3089
	mutex_unlock(&priv->state_lock);
	return err;
}

3090
#ifdef CONFIG_MLX5_ESWITCH
3091 3092
static int mlx5e_setup_tc_cls_flower(struct net_device *dev,
				     struct tc_cls_flower_offload *cls_flower)
3093
{
3094 3095
	struct mlx5e_priv *priv = netdev_priv(dev);

3096
	if (!is_classid_clsact_ingress(cls_flower->common.classid) ||
3097
	    cls_flower->common.chain_index)
3098
		return -EOPNOTSUPP;
3099

3100 3101
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3102
		return mlx5e_configure_flower(priv, cls_flower);
3103 3104 3105 3106 3107
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3108
		return -EOPNOTSUPP;
3109 3110
	}
}
3111
#endif
3112

3113
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
3114
			  void *type_data)
3115
{
3116
	switch (type) {
3117
#ifdef CONFIG_MLX5_ESWITCH
3118
	case TC_SETUP_CLSFLOWER:
3119
		return mlx5e_setup_tc_cls_flower(dev, type_data);
3120
#endif
3121
	case TC_SETUP_MQPRIO:
3122
		return mlx5e_setup_tc_mqprio(dev, type_data);
3123 3124 3125
	default:
		return -EOPNOTSUPP;
	}
3126 3127
}

3128
static void
3129 3130 3131
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3132
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3133
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3134
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3135

3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3148 3149 3150 3151

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3152 3153 3154
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3155
	stats->rx_crc_errors =
3156 3157 3158
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3159 3160 3161 3162 3163 3164 3165
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3166 3167
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3168 3169 3170 3171 3172 3173
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3174
	queue_work(priv->wq, &priv->set_rx_mode_work);
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3189
	queue_work(priv->wq, &priv->set_rx_mode_work);
3190 3191 3192 3193

	return 0;
}

3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204
#define MLX5E_SET_FEATURE(netdev, feature, enable)	\
	do {						\
		if (enable)				\
			netdev->features |= feature;	\
		else					\
			netdev->features &= ~feature;	\
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3205 3206
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3207 3208 3209
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3210 3211 3212

	mutex_lock(&priv->state_lock);

3213 3214
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3215

3216 3217 3218 3219 3220 3221 3222
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3223
	}
3224

3225 3226 3227
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3228

3229 3230
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3231
	mutex_unlock(&priv->state_lock);
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
	return err;
}

static int set_feature_vlan_filter(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
		mlx5e_enable_vlan_filter(priv);
	else
		mlx5e_disable_vlan_filter(priv);

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3250

3251
	if (!enable && mlx5e_tc_num_filters(priv)) {
3252 3253 3254 3255 3256
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3257 3258 3259
	return 0;
}

3260 3261 3262 3263 3264 3265 3266 3267
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3285 3286 3287
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3288
	int err = 0;
3289 3290 3291

	mutex_lock(&priv->state_lock);

3292
	priv->channels.params.vlan_strip_disable = !enable;
3293 3294 3295 3296
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3297
	if (err)
3298
		priv->channels.params.vlan_strip_disable = enable;
3299

3300
unlock:
3301 3302 3303 3304 3305
	mutex_unlock(&priv->state_lock);

	return err;
}

3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355
static int mlx5e_handle_feature(struct net_device *netdev,
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
		netdev_err(netdev, "%s feature 0x%llx failed err %d\n",
			   enable ? "Enable" : "Disable", feature, err);
		return err;
	}

	MLX5E_SET_FEATURE(netdev, feature, enable);
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
	int err;

	err  = mlx5e_handle_feature(netdev, features, NETIF_F_LRO,
				    set_feature_lro);
	err |= mlx5e_handle_feature(netdev, features,
				    NETIF_F_HW_VLAN_CTAG_FILTER,
				    set_feature_vlan_filter);
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_TC,
				    set_feature_tc_num_filters);
3356 3357
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXALL,
				    set_feature_rx_all);
3358 3359
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXFCS,
				    set_feature_rx_fcs);
3360 3361
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_VLAN_CTAG_RX,
				    set_feature_rx_vlan);
3362 3363 3364 3365
#ifdef CONFIG_RFS_ACCEL
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_NTUPLE,
				    set_feature_arfs);
#endif
3366 3367

	return err ? -EINVAL : 0;
3368 3369 3370 3371 3372
}

static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3373 3374
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3375
	int err = 0;
3376
	bool reset;
3377 3378

	mutex_lock(&priv->state_lock);
3379

3380 3381
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3382 3383
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3384
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3385

3386
	curr_mtu    = netdev->mtu;
3387
	netdev->mtu = new_mtu;
3388

3389 3390 3391 3392
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3393

3394 3395 3396 3397 3398 3399 3400 3401
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3402

3403 3404
out:
	mutex_unlock(&priv->state_lock);
3405 3406 3407
	return err;
}

3408 3409
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3410 3411
	struct mlx5e_priv *priv = netdev_priv(dev);

3412 3413
	switch (cmd) {
	case SIOCSHWTSTAMP:
3414
		return mlx5e_hwstamp_set(priv, ifr);
3415
	case SIOCGHWTSTAMP:
3416
		return mlx5e_hwstamp_get(priv, ifr);
3417 3418 3419 3420 3421
	default:
		return -EOPNOTSUPP;
	}
}

3422
#ifdef CONFIG_MLX5_ESWITCH
3423 3424 3425 3426 3427 3428 3429 3430
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3431 3432
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3433 3434 3435 3436
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3437 3438 3439
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3440 3441 3442 3443
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3444 3445 3446 3447 3448 3449 3450 3451
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3452 3453 3454 3455 3456 3457 3458
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3459 3460 3461 3462 3463 3464 3465 3466

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3467
					   max_tx_rate, min_tx_rate);
3468 3469
}

3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3525
#endif
3526

3527 3528
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3529 3530 3531
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3532 3533 3534
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3535 3536 3537
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3538
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3539 3540
}

3541 3542
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3543 3544 3545
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3546 3547 3548
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3549 3550 3551
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3552
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3553 3554
}

3555 3556 3557
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3558 3559
{
	struct udphdr *udph;
3560 3561
	u8 proto;
	u16 port;
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
		proto = ipv6_hdr(skb)->nexthdr;
		break;
	default:
		goto out;
	}

3574 3575 3576 3577
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3578 3579 3580
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3581 3582 3583 3584
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3600 3601 3602 3603 3604
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3605 3606 3607
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3608
		return mlx5e_tunnel_features_check(priv, skb, features);
3609 3610 3611 3612

	return features;
}

3613 3614 3615 3616 3617 3618 3619 3620
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3621
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3622
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3623

3624
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3625 3626
			continue;
		sched_work = true;
3627
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3628 3629 3630 3631 3632 3633 3634 3635
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3652 3653 3654 3655 3656 3657
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3658 3659
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3660
	reset = (!priv->channels.params.xdp_prog || !prog);
3661 3662 3663

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3664 3665 3666 3667
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3668
		prog = bpf_prog_add(prog, priv->channels.num);
3669 3670 3671 3672 3673
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3674

3675 3676 3677
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3678
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3679 3680 3681 3682
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3683
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3694 3695
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3696

3697
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3698 3699 3700 3701 3702
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3703
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3716
static u32 mlx5e_xdp_query(struct net_device *dev)
3717 3718
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3719 3720
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3721

3722 3723 3724 3725 3726 3727 3728
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3729 3730 3731 3732 3733 3734 3735 3736
}

static int mlx5e_xdp(struct net_device *dev, struct netdev_xdp *xdp)
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3737 3738
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3739 3740 3741 3742 3743 3744
		return 0;
	default:
		return -EINVAL;
	}
}

3745 3746 3747 3748 3749 3750 3751
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3752 3753
	struct mlx5e_channels *chs = &priv->channels;

3754 3755
	int i;

3756 3757
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3758 3759 3760
}
#endif

3761
static const struct net_device_ops mlx5e_netdev_ops = {
3762 3763 3764
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3765
	.ndo_setup_tc            = mlx5e_setup_tc,
3766
	.ndo_select_queue        = mlx5e_select_queue,
3767 3768 3769
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3770 3771
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3772
	.ndo_set_features        = mlx5e_set_features,
3773 3774
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3775
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3776 3777 3778
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3779 3780 3781
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3782
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3783
	.ndo_xdp		 = mlx5e_xdp,
3784 3785 3786
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3787
#ifdef CONFIG_MLX5_ESWITCH
3788
	/* SRIOV E-Switch NDOs */
3789 3790
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3791
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3792
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3793
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3794 3795 3796
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3797 3798
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3799
#endif
3800 3801 3802 3803 3804
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3805
		return -EOPNOTSUPP;
3806 3807 3808 3809 3810
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3811 3812 3813 3814
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3815 3816
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3817
		return -EOPNOTSUPP;
3818
	}
3819 3820
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3821
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
3822
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
3823

3824 3825 3826
	return 0;
}

3827 3828 3829 3830 3831 3832 3833 3834 3835
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3836 3837
void mlx5e_build_default_indir_rqt(struct mlx5_core_dev *mdev,
				   u32 *indirection_rqt, int len,
3838 3839
				   int num_channels)
{
3840 3841
	int node = mdev->priv.numa_node;
	int node_num_of_cores;
3842 3843
	int i;

3844 3845 3846 3847 3848 3849 3850 3851
	if (node == -1)
		node = first_online_node;

	node_num_of_cores = cpumask_weight(cpumask_of_node(node));

	if (node_num_of_cores)
		num_channels = min_t(int, num_channels, node_num_of_cores);

3852 3853 3854 3855
	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

3892 3893 3894 3895 3896 3897
static bool hw_lro_heuristic(u32 link_speed, u32 pci_bw)
{
	return !(link_speed && pci_bw &&
		 (pci_bw <= 16000) && (pci_bw < link_speed));
}

T
Tariq Toukan 已提交
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->rx_cq_period_mode = cq_period_mode;

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
3910

3911 3912 3913 3914
	if (params->rx_am_enabled)
		params->rx_cq_moderation =
			mlx5e_am_get_def_profile(params->rx_cq_period_mode);

3915 3916
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
			params->rx_cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
3917 3918
}

3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

3931 3932 3933
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
3934
{
3935
	u8 cq_period_mode = 0;
3936 3937
	u32 link_speed = 0;
	u32 pci_bw = 0;
3938

3939 3940
	params->num_channels = max_channels;
	params->num_tc       = 1;
3941

3942 3943 3944 3945 3946
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
		      link_speed, pci_bw);

3947 3948
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
3949 3950
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
3951

3952
	/* set CQE compression */
3953
	params->rx_cqe_compress_def = false;
3954
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
3955
	    MLX5_CAP_GEN(mdev, vport_group_manager))
3956
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
3957

3958 3959 3960 3961
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
3962

3963
	/* HW LRO */
3964

3965
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
3966
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
3967
		params->lro_en = hw_lro_heuristic(link_speed, pci_bw);
3968
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
3969

3970 3971 3972 3973 3974 3975
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
	params->rx_am_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
3976

3977 3978
	params->tx_cq_moderation.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	params->tx_cq_moderation.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
T
Tariq Toukan 已提交
3979

3980 3981 3982 3983
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
	mlx5_query_min_inline(mdev, &params->tx_min_inline_mode);
	if (params->tx_min_inline_mode == MLX5_INLINE_MODE_NONE &&
3984
	    !MLX5_CAP_ETH(mdev, wqe_vlan_insert))
3985
		params->tx_min_inline_mode = MLX5_INLINE_MODE_L2;
3986

3987 3988 3989 3990 3991 3992
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(mdev, params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
3993

3994 3995 3996 3997 3998 3999
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4000

4001 4002 4003 4004
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4005
	priv->hard_mtu = MLX5E_ETH_HARD_MTU;
4006

4007
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
4008

4009 4010 4011 4012
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4013
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4014 4015 4016 4017 4018 4019 4020
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4021
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4022 4023 4024 4025 4026
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4027 4028
}

4029
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4030 4031 4032
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4033
#endif
4034

4035
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4036 4037 4038
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4039 4040
	bool fcs_supported;
	bool fcs_enabled;
4041 4042 4043

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4044 4045
	netdev->netdev_ops = &mlx5e_netdev_ops;

4046
#ifdef CONFIG_MLX5_CORE_EN_DCB
4047 4048
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4049
#endif
4050

4051 4052 4053 4054
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4055
	netdev->vlan_features    |= NETIF_F_SG;
4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4068
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4069 4070 4071
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;

4072 4073
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4074
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4075
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4076 4077
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4078 4079 4080 4081 4082 4083 4084 4085
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4086
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4087 4088
	}

4089 4090 4091 4092 4093 4094 4095 4096 4097
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4098 4099 4100 4101 4102
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4103 4104 4105
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4106
	netdev->features          = netdev->hw_features;
4107
	if (!priv->channels.params.lro_en)
4108 4109
		netdev->features  &= ~NETIF_F_LRO;

4110 4111 4112
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4113 4114 4115
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4116 4117 4118 4119
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4120 4121 4122 4123 4124 4125
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4126

4127 4128 4129 4130 4131
	netdev->features         |= NETIF_F_HIGHDMA;

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4132

4133
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4134
	if (MLX5_VPORT_MANAGER(mdev))
4135 4136
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4137 4138

	mlx5e_ipsec_build_netdev(priv);
4139 4140
}

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4161 4162
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4163 4164
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4165 4166
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4167
	int err;
4168

4169
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4170 4171 4172
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4173 4174 4175 4176 4177 4178
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4179
	mlx5e_ipsec_cleanup(priv);
4180
	mlx5e_vxlan_cleanup(priv);
4181

4182 4183
	if (priv->channels.params.xdp_prog)
		bpf_prog_put(priv->channels.params.xdp_prog);
4184 4185 4186 4187 4188 4189 4190
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4191 4192
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4193 4194 4195
		return err;

	err = mlx5e_create_direct_rqts(priv);
4196
	if (err)
4197 4198 4199
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4200
	if (err)
4201 4202 4203
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4204
	if (err)
4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4226
	mlx5e_destroy_direct_rqts(priv);
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4238
	mlx5e_destroy_direct_rqts(priv);
4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4253
	mlx5e_dcbnl_initialize(priv);
4254 4255 4256 4257 4258 4259 4260 4261
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4262 4263 4264 4265
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4266 4267 4268 4269
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4270 4271 4272
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4273
	netdev->max_mtu = MLX5E_HW2SW_MTU(priv, max_mtu);
4274
	mlx5e_set_dev_port_mtu(priv);
4275

4276 4277
	mlx5_lag_add(mdev, netdev);

4278
	mlx5e_enable_async_events(priv);
4279

4280
	if (MLX5_VPORT_MANAGER(priv->mdev))
4281
		mlx5e_register_vport_reps(priv);
4282

4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293
	if (netdev->reg_state != NETREG_REGISTERED)
		return;

	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4294 4295 4296 4297 4298 4299

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4300 4301 4302 4303
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4304 4305
	struct mlx5_core_dev *mdev = priv->mdev;

4306 4307 4308 4309 4310 4311
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4312
	queue_work(priv->wq, &priv->set_rx_mode_work);
4313

4314
	if (MLX5_VPORT_MANAGER(priv->mdev))
4315 4316
		mlx5e_unregister_vport_reps(priv);

4317
	mlx5e_disable_async_events(priv);
4318
	mlx5_lag_remove(mdev);
4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4330
	.update_stats	   = mlx5e_update_ndo_stats,
4331
	.max_nch	   = mlx5e_get_max_num_channels,
4332
	.update_carrier	   = mlx5e_update_carrier,
4333 4334
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4335 4336 4337
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4338 4339
/* mlx5e generic netdev management API (move to en_common.c) */

4340 4341 4342
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4343
{
4344
	int nch = profile->max_nch(mdev);
4345 4346 4347
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4348
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4349
				    nch * profile->max_tc,
4350
				    nch);
4351 4352 4353 4354 4355
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4356 4357 4358 4359
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4360
	profile->init(mdev, netdev, profile, ppriv);
4361 4362 4363 4364 4365

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4366 4367
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4368 4369 4370 4371 4372
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4373 4374
	if (profile->cleanup)
		profile->cleanup(priv);
4375 4376 4377 4378 4379
	free_netdev(netdev);

	return NULL;
}

4380
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4381
{
4382
	struct mlx5_core_dev *mdev = priv->mdev;
4383 4384 4385 4386 4387
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4388

4389 4390
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4391
		goto out;
4392

4393
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4394 4395
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4396
		goto err_cleanup_tx;
4397 4398
	}

4399 4400
	err = profile->init_rx(priv);
	if (err)
4401 4402
		goto err_close_drop_rq;

4403 4404
	mlx5e_create_q_counter(priv);

4405 4406
	if (profile->enable)
		profile->enable(priv);
4407

4408
	return 0;
4409 4410

err_close_drop_rq:
4411
	mlx5e_close_drop_rq(&priv->drop_rq);
4412

4413 4414
err_cleanup_tx:
	profile->cleanup_tx(priv);
4415

4416 4417
out:
	return err;
4418 4419
}

4420
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4421 4422 4423 4424 4425
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4426 4427 4428 4429
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4430 4431
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4432
	mlx5e_close_drop_rq(&priv->drop_rq);
4433 4434 4435 4436
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4464
	err = mlx5e_attach_netdev(priv);
4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4481
	mlx5e_detach_netdev(priv);
4482 4483 4484
	mlx5e_destroy_mdev_resources(mdev);
}

4485 4486
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4487 4488
	struct net_device *netdev;
	void *rpriv = NULL;
4489 4490
	void *priv;
	int err;
4491

4492 4493
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4494 4495
		return NULL;

4496
#ifdef CONFIG_MLX5_ESWITCH
4497
	if (MLX5_VPORT_MANAGER(mdev)) {
4498
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4499
		if (!rpriv) {
4500
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4501 4502 4503
			return NULL;
		}
	}
4504
#endif
4505

4506
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4507 4508
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4509
		goto err_free_rpriv;
4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4524
	}
4525 4526 4527 4528 4529 4530

	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4531
	mlx5e_destroy_netdev(priv);
4532
err_free_rpriv:
4533
	kfree(rpriv);
4534
	return NULL;
4535 4536 4537 4538 4539
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4540
	void *ppriv = priv->ppriv;
4541

4542
	unregister_netdev(priv->netdev);
4543
	mlx5e_detach(mdev, vpriv);
4544
	mlx5e_destroy_netdev(priv);
4545
	kfree(ppriv);
4546 4547
}

4548 4549 4550 4551 4552 4553 4554 4555
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4556 4557
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4558 4559
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4560 4561 4562 4563 4564 4565 4566
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4567
	mlx5e_ipsec_build_inverse_table();
4568
	mlx5e_build_ptys2ethtool_map();
4569 4570 4571 4572 4573 4574 4575
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}