en_main.c 119.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74 75 76 77 78 79 80
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

81 82
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
			       struct mlx5e_params *params, u8 rq_type)
83
{
84 85 86
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
87
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
88
		params->log_rq_size = is_kdump_kernel() ?
89 90
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
91 92
		params->mpwqe_log_stride_sz = MLX5E_MPWQE_STRIDE_SZ(mdev,
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
93 94
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
95 96
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
97
		params->log_rq_size = is_kdump_kernel() ?
98 99
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
100 101 102
		params->rq_headroom = params->xdp_prog ?
			XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
		params->rq_headroom += NET_IP_ALIGN;
103 104

		/* Extra room needed for build_skb */
105
		params->lro_wqe_sz -= params->rq_headroom +
106
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
107 108
	}

109 110 111 112 113
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
114 115
}

116 117
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
118
{
119
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
120
		    !params->xdp_prog && !MLX5_IPSEC_DEV(mdev) ?
121 122
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
123
	mlx5e_init_rq_type_params(mdev, params, rq_type);
124 125
}

126 127 128 129 130 131
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
132 133
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
134

135 136
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
137
		netif_carrier_on(priv->netdev);
138 139
	} else {
		netdev_info(priv->netdev, "Link down\n");
140
		netif_carrier_off(priv->netdev);
141
	}
142 143 144 145 146 147 148 149 150
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
151 152
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
153 154 155
	mutex_unlock(&priv->state_lock);
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

176
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
177
{
178
	struct mlx5e_sw_stats temp, *s = &temp;
179 180
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
181
	struct mlx5e_ch_stats *ch_stats;
182 183
	int i, j;

184
	memset(s, 0, sizeof(*s));
185 186 187 188
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
189
		ch_stats = &c->stats;
190

191 192
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
193 194
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
195
		s->rx_removed_vlan_packets += rq_stats->removed_vlan_packets;
196
		s->rx_csum_none	+= rq_stats->csum_none;
197
		s->rx_csum_complete += rq_stats->csum_complete;
198
		s->rx_csum_unnecessary += rq_stats->csum_unnecessary;
199
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
200
		s->rx_xdp_drop += rq_stats->xdp_drop;
201 202
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
203
		s->rx_wqe_err   += rq_stats->wqe_err;
204
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
205
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
206 207
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
208
		s->rx_page_reuse  += rq_stats->page_reuse;
209 210 211 212
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
213
		s->rx_cache_waive += rq_stats->cache_waive;
214
		s->ch_eq_rearm += ch_stats->eq_rearm;
215

216
		for (j = 0; j < priv->channels.params.num_tc; j++) {
217
			sq_stats = &c->sq[j].stats;
218

219 220
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
221 222 223 224
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
225
			s->tx_added_vlan_packets += sq_stats->added_vlan_packets;
226 227 228
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
229
			s->tx_xmit_more		+= sq_stats->xmit_more;
230
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
231 232
			s->tx_csum_none		+= sq_stats->csum_none;
			s->tx_csum_partial	+= sq_stats->csum_partial;
233 234 235
		}
	}

236
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
237 238
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
239
	memcpy(&priv->stats.sw, s, sizeof(*s));
240 241 242 243 244 245
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
246
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
247 248
	struct mlx5_core_dev *mdev = priv->mdev;

249 250 251 252 253
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

254 255 256
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

257
static void mlx5e_update_pport_counters(struct mlx5e_priv *priv, bool full)
258 259 260
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
261
	u32 in[MLX5_ST_SZ_DW(ppcnt_reg)] = {0};
262
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
263
	int prio;
264
	void *out;
265

266
	MLX5_SET(ppcnt_reg, in, local_port, 1);
267

268 269 270
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
271

272 273 274
	if (!full)
		return;

275 276 277 278 279 280 281
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
282

283 284 285 286
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

287 288 289 290 291 292
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

293 294 295
	if (MLX5_CAP_PCAM_FEATURE(mdev, rx_buffer_fullness_counters)) {
		out = pstats->eth_ext_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP);
296 297 298
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

299 300 301 302 303 304 305
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}
306 307 308 309 310
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;
311 312
	u32 out[MLX5_ST_SZ_DW(query_q_counter_out)];
	int err;
313 314 315 316

	if (!priv->q_counter)
		return;

317 318 319 320 321
	err = mlx5_core_query_q_counter(priv->mdev, priv->q_counter, 0, out, sizeof(out));
	if (err)
		return;

	qcnt->rx_out_of_buffer = MLX5_GET(query_q_counter_out, out, out_of_buffer);
322 323
}

324 325 326 327
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
328
	u32 in[MLX5_ST_SZ_DW(mpcnt_reg)] = {0};
329 330 331 332 333 334 335 336 337 338 339
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);
}

340
void mlx5e_update_stats(struct mlx5e_priv *priv, bool full)
341
{
342
	if (full) {
343
		mlx5e_update_pcie_counters(priv);
344 345
		mlx5e_ipsec_update_stats(priv);
	}
346
	mlx5e_update_pport_counters(priv, full);
S
Saeed Mahameed 已提交
347 348
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
349
	mlx5e_update_sw_counters(priv);
350 351
}

352 353 354 355 356
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
	mlx5e_update_stats(priv, false);
}

357
void mlx5e_update_stats_work(struct work_struct *work)
358 359 360 361 362 363
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
364
		priv->profile->update_stats(priv);
365 366
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
367 368 369 370
	}
	mutex_unlock(&priv->state_lock);
}

371 372
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
373
{
374 375
	struct mlx5e_priv *priv = vpriv;

376
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
377 378
		return;

379 380 381
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
382
		queue_work(priv->wq, &priv->update_carrier_work);
383 384 385 386 387 388 389 390
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
391
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
392 393 394 395
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
396
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
397
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
398 399
}

400 401 402 403 404 405 406 407 408 409
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
410 411 412 413
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
414 415 416 417
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
418
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
419 420 421 422 423 424 425 426 427
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
428
	ucseg->xlt_octowords =
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

446
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
447
				      GFP_KERNEL, cpu_to_node(c->cpu));
448
	if (!rq->mpwqe.info)
449 450 451
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
452 453
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
					cpu_to_node(c->cpu));
454
	if (unlikely(!rq->mpwqe.mtt_no_align))
455 456 457
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
458
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
459

460
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
461 462 463 464 465 466 467 468 469 470 471 472 473
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
474
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
475 476 477 478

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
479
	kfree(rq->mpwqe.mtt_no_align);
480
err_free_wqe_info:
481
	kfree(rq->mpwqe.info);
482 483 484 485 486 487 488 489 490 491 492 493

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
494
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
495 496 497 498

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
499 500
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
501 502
}

503
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
504 505
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
506 507 508 509 510 511
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
512 513 514
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

515
	in = kvzalloc(inlen, GFP_KERNEL);
516 517 518 519 520 521 522 523 524 525 526 527 528
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
529
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
530 531
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
532
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
533

T
Tariq Toukan 已提交
534
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
535 536 537 538 539

	kvfree(in);
	return err;
}

540
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
541
{
542
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
543

544
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
545 546
}

547
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
548 549
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
550
			  struct mlx5e_rq *rq)
551
{
552
	struct mlx5_core_dev *mdev = c->mdev;
553
	void *rqc = rqp->rqc;
554
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
555
	u32 byte_count;
556
	int npages;
557 558 559 560
	int wq_sz;
	int err;
	int i;

561
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
562

563
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
564 565 566 567 568 569 570 571
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

572
	rq->wq_type = params->rq_wq_type;
573 574
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
575
	rq->tstamp  = c->tstamp;
576
	rq->clock   = &mdev->clock;
577 578
	rq->channel = c;
	rq->ix      = c->ix;
579
	rq->mdev    = mdev;
580

581
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
582 583 584 585 586
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
587

588 589
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
590 591
		goto err_rq_wq_destroy;

592
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
593
	rq->buff.headroom = params->rq_headroom;
594

595
	switch (rq->wq_type) {
596
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
597

598
		rq->post_wqes = mlx5e_post_rx_mpwqes;
599
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
600

601
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
602 603 604 605 606 607 608
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
609 610 611 612 613 614
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

615
		rq->mpwqe.log_stride_sz = params->mpwqe_log_stride_sz;
616
		rq->mpwqe.num_strides = BIT(params->mpwqe_log_num_strides);
617

618
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
619

620
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
621 622
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
623 624 625 626 627
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
628 629
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
630 631
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
632
				     GFP_KERNEL, cpu_to_node(c->cpu));
633
		if (!rq->wqe.frag_info) {
634 635 636
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
637
		rq->post_wqes = mlx5e_post_rx_wqes;
638
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
639

640 641 642 643 644 645
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
646
		if (!rq->handle_rx_cqe) {
647
			kfree(rq->wqe.frag_info);
648 649 650 651 652
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

653
		byte_count = params->lro_en  ?
654
				params->lro_wqe_sz :
655
				MLX5E_SW2HW_MTU(c->priv, c->netdev->mtu);
656 657
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
658
			byte_count += MLX5E_METADATA_ETHER_LEN;
659
#endif
660
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
661 662

		/* calc the required page order */
663
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
664
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
665 666
		rq->buff.page_order = order_base_2(npages);

667
		byte_count |= MLX5_HW_START_PADDING;
668
		rq->mkey_be = c->mkey_be;
669
	}
670 671 672 673

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

674 675 676 677 678 679
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
			u64 dma_offset = (u64)mlx5e_get_wqe_mtt_offset(rq, i) << PAGE_SHIFT;

			wqe->data.addr = cpu_to_be64(dma_offset);
		}

680
		wqe->data.byte_count = cpu_to_be32(byte_count);
681
		wqe->data.lkey = rq->mkey_be;
682 683
	}

684 685 686 687 688 689 690 691 692 693 694
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

695 696 697
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

698 699
	return 0;

T
Tariq Toukan 已提交
700 701 702
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

703
err_rq_wq_destroy:
704 705
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
706
	xdp_rxq_info_unreg(&rq->xdp_rxq);
707 708 709 710 711
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

712
static void mlx5e_free_rq(struct mlx5e_rq *rq)
713
{
714 715
	int i;

716 717 718
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

719 720
	xdp_rxq_info_unreg(&rq->xdp_rxq);

721 722
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
723
		mlx5e_rq_free_mpwqe_info(rq);
724
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
725 726
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
727
		kfree(rq->wqe.frag_info);
728 729
	}

730 731 732 733 734 735
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
736 737 738
	mlx5_wq_destroy(&rq->wq_ctrl);
}

739 740
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
741
{
742
	struct mlx5_core_dev *mdev = rq->mdev;
743 744 745 746 747 748 749 750 751

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
752
	in = kvzalloc(inlen, GFP_KERNEL);
753 754 755 756 757 758 759 760
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

761
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
762 763
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
764
						MLX5_ADAPTER_PAGE_SHIFT);
765 766 767 768 769
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

770
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
771 772 773 774 775 776

	kvfree(in);

	return err;
}

777 778
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
779 780
{
	struct mlx5e_channel *c = rq->channel;
781
	struct mlx5_core_dev *mdev = c->mdev;
782 783 784 785 786 787 788

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
789
	in = kvzalloc(inlen, GFP_KERNEL);
790 791 792 793 794 795 796 797
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

798
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
799 800 801 802 803 804

	kvfree(in);

	return err;
}

805 806 807 808 809 810 811 812 813 814 815 816
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
817
	in = kvzalloc(inlen, GFP_KERNEL);
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

836 837 838
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
839
	struct mlx5_core_dev *mdev = c->mdev;
840 841 842 843 844 845
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
846
	in = kvzalloc(inlen, GFP_KERNEL);
847 848 849 850 851 852
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
853 854
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
855 856 857 858 859 860 861 862 863 864
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

865
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
866
{
867
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
868 869 870 871
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
872
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
873
	struct mlx5e_channel *c = rq->channel;
874

875
	struct mlx5_wq_ll *wq = &rq->wq;
876
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
877

878
	while (time_before(jiffies, exp_time)) {
879
		if (wq->cur_sz >= min_wqes)
880 881 882 883 884
			return 0;

		msleep(20);
	}

885
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
886
		    rq->rqn, wq->cur_sz, min_wqes);
887 888 889
	return -ETIMEDOUT;
}

890 891 892 893 894 895 896
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

897
	/* UMR WQE (if in progress) is always at wq->head */
898 899
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
900
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
901

902 903 904 905 906 907 908 909
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
910 911 912 913 914 915 916 917 918 919

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
920 921
}

922
static int mlx5e_open_rq(struct mlx5e_channel *c,
923
			 struct mlx5e_params *params,
924 925 926 927 928
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

929
	err = mlx5e_alloc_rq(c, params, param, rq);
930 931 932
	if (err)
		return err;

933
	err = mlx5e_create_rq(rq, param);
934
	if (err)
935
		goto err_free_rq;
936

937
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
938
	if (err)
939
		goto err_destroy_rq;
940

941
	if (params->rx_dim_enabled)
942
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
943

944 945 946 947
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
948 949
err_free_rq:
	mlx5e_free_rq(rq);
950 951 952 953

	return err;
}

954 955 956 957 958 959 960 961 962 963 964 965 966
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
967
{
968
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
969
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
970
}
971

972 973
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
974
	cancel_work_sync(&rq->dim.work);
975
	mlx5e_destroy_rq(rq);
976 977
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
978 979
}

S
Saeed Mahameed 已提交
980
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
981
{
S
Saeed Mahameed 已提交
982
	kfree(sq->db.di);
983 984
}

S
Saeed Mahameed 已提交
985
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
986 987 988
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
989
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
990
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
991 992
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
993 994 995 996 997 998
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
999
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
1000
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1001 1002 1003 1004
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1005
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1006 1007 1008 1009 1010 1011
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1012
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1013

1014
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1015 1016 1017 1018 1019
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

1020
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1039
{
1040
	kfree(sq->db.ico_wqe);
1041 1042
}

S
Saeed Mahameed 已提交
1043
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1055 1056 1057
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1058
{
S
Saeed Mahameed 已提交
1059
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1060
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1061
	int err;
1062

S
Saeed Mahameed 已提交
1063 1064 1065
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1066

1067
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1068 1069 1070 1071
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
1072

1073
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1074 1075 1076 1077
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
1078 1079

	return 0;
S
Saeed Mahameed 已提交
1080 1081 1082 1083 1084

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1085 1086
}

S
Saeed Mahameed 已提交
1087
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1088
{
S
Saeed Mahameed 已提交
1089 1090
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1091 1092
}

S
Saeed Mahameed 已提交
1093
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1094
{
S
Saeed Mahameed 已提交
1095 1096
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1097 1098
}

S
Saeed Mahameed 已提交
1099
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1100
{
S
Saeed Mahameed 已提交
1101 1102 1103 1104 1105 1106 1107
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1108
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1109 1110
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1111
	}
S
Saeed Mahameed 已提交
1112 1113 1114 1115

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1116 1117
}

S
Saeed Mahameed 已提交
1118
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1119
			     int txq_ix,
1120
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1121 1122
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1123
{
S
Saeed Mahameed 已提交
1124
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1125
	struct mlx5_core_dev *mdev = c->mdev;
1126 1127
	int err;

1128
	sq->pdev      = c->pdev;
1129
	sq->tstamp    = c->tstamp;
1130
	sq->clock     = &mdev->clock;
1131 1132
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1133
	sq->txq_ix    = txq_ix;
1134
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1135 1136
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1137 1138
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1139

1140
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1141
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1142
	if (err)
1143
		return err;
S
Saeed Mahameed 已提交
1144
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1145

1146
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1147
	if (err)
1148 1149
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1150
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1151 1152 1153 1154 1155 1156 1157 1158 1159

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1160
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1161
{
S
Saeed Mahameed 已提交
1162
	mlx5e_free_txqsq_db(sq);
1163 1164 1165
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1166 1167 1168 1169 1170 1171 1172 1173
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1174
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1175 1176 1177
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1178 1179 1180 1181 1182 1183 1184 1185
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1186
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1187
	in = kvzalloc(inlen, GFP_KERNEL);
1188 1189 1190 1191 1192 1193 1194
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1195 1196 1197
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1198 1199

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1200
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1201

1202
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1203 1204

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1205
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1206
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1207
					  MLX5_ADAPTER_PAGE_SHIFT);
1208
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1209

1210
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1211

1212
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1213 1214 1215 1216 1217 1218

	kvfree(in);

	return err;
}

1219 1220 1221 1222 1223 1224 1225
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1226
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1227
			   struct mlx5e_modify_sq_param *p)
1228 1229 1230 1231 1232 1233 1234
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1235
	in = kvzalloc(inlen, GFP_KERNEL);
1236 1237 1238 1239 1240
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1241 1242 1243
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1244
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1245
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1246
	}
1247

1248
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1249 1250 1251 1252 1253 1254

	kvfree(in);

	return err;
}

1255
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1256
{
1257
	mlx5_core_destroy_sq(mdev, sqn);
1258 1259
}

1260
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1261 1262 1263
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1264
{
1265
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1266 1267
	int err;

1268
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1269 1270 1271 1272 1273
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1274
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1275
	if (err)
1276
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1277 1278 1279 1280

	return err;
}

1281 1282 1283
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1284
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1285
			    u32 tisn,
1286
			    int txq_ix,
1287
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1288 1289 1290 1291
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1292
	u32 tx_rate;
1293 1294
	int err;

1295
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1296 1297 1298
	if (err)
		return err;

1299
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1300
	csp.tis_lst_sz      = 1;
1301 1302 1303
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1304
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1305
	if (err)
S
Saeed Mahameed 已提交
1306
		goto err_free_txqsq;
1307

1308
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1309
	if (tx_rate)
1310
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1311

1312 1313
	return 0;

S
Saeed Mahameed 已提交
1314
err_free_txqsq:
1315
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1316
	mlx5e_free_txqsq(sq);
1317 1318 1319 1320

	return err;
}

1321 1322
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1323
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1324 1325 1326 1327 1328
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1329 1330 1331 1332 1333 1334 1335
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1336
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1337
{
1338 1339
	struct mlx5e_channel *c = sq->channel;

1340
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1341
	/* prevent netif_tx_wake_queue */
1342
	napi_synchronize(&c->napi);
1343

S
Saeed Mahameed 已提交
1344
	netif_tx_disable_queue(sq->txq);
1345

S
Saeed Mahameed 已提交
1346 1347 1348
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1349

S
Saeed Mahameed 已提交
1350
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1351 1352
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1353
	}
1354 1355 1356 1357 1358
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1359
	struct mlx5_core_dev *mdev = c->mdev;
1360

1361
	mlx5e_destroy_sq(mdev, sq->sqn);
1362 1363
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1364 1365 1366 1367 1368
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1369
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1370 1371 1372 1373 1374 1375
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1376
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1377 1378 1379 1380 1381
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1382
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1383
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1384
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1404
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1405 1406 1407 1408
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1409
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1410 1411 1412 1413 1414 1415 1416 1417 1418
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1419
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1420 1421 1422 1423
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1424
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1425 1426 1427 1428
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1429
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1468
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1469 1470
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1471 1472
}

1473 1474 1475
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1476 1477 1478
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1479
	unsigned int irqn;
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1506
	cq->mdev = mdev;
1507 1508 1509 1510

	return 0;
}

1511 1512 1513 1514 1515 1516 1517
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1518 1519
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1530
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1531
{
1532
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1533 1534
}

1535
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1536
{
1537
	struct mlx5_core_dev *mdev = cq->mdev;
1538 1539 1540 1541 1542
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1543
	unsigned int irqn_not_used;
1544 1545 1546 1547
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1548
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1549
	in = kvzalloc(inlen, GFP_KERNEL);
1550 1551 1552 1553 1554 1555 1556
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1557 1558
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1559 1560 1561

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1562
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1563
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1564
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1565
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1566
					    MLX5_ADAPTER_PAGE_SHIFT);
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1581
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1582
{
1583
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1584 1585 1586
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1587
			 struct net_dim_cq_moder moder,
1588
			 struct mlx5e_cq_param *param,
1589
			 struct mlx5e_cq *cq)
1590
{
1591
	struct mlx5_core_dev *mdev = c->mdev;
1592 1593
	int err;

1594
	err = mlx5e_alloc_cq(c, param, cq);
1595 1596 1597
	if (err)
		return err;

1598
	err = mlx5e_create_cq(cq, param);
1599
	if (err)
1600
		goto err_free_cq;
1601

1602
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1603
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1604 1605
	return 0;

1606 1607
err_free_cq:
	mlx5e_free_cq(cq);
1608 1609 1610 1611 1612 1613 1614

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1615
	mlx5e_free_cq(cq);
1616 1617
}

1618 1619 1620 1621 1622
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1623
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1624
			     struct mlx5e_params *params,
1625 1626 1627 1628 1629 1630
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1631 1632
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1655
			  struct mlx5e_params *params,
1656 1657 1658 1659 1660
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1661 1662
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1663

1664 1665
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1666 1667 1668 1669 1670 1671 1672 1673
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1674
		mlx5e_close_txqsq(&c->sq[tc]);
1675 1676 1677 1678 1679 1680 1681 1682 1683

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1684
		mlx5e_close_txqsq(&c->sq[tc]);
1685 1686
}

1687
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1688
				struct mlx5e_txqsq *sq, u32 rate)
1689 1690 1691
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1692
	struct mlx5e_modify_sq_param msp = {0};
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1715 1716 1717 1718
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1719
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1737
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1764
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1765
			      struct mlx5e_params *params,
1766 1767 1768
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1769
	struct net_dim_cq_moder icocq_moder = {0, 0};
1770
	struct net_device *netdev = priv->netdev;
1771
	int cpu = mlx5e_get_cpu(priv, ix);
1772
	struct mlx5e_channel *c;
1773
	unsigned int irq;
1774
	int err;
1775
	int eqn;
1776

1777
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1778 1779 1780 1781
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1782 1783
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1784
	c->ix       = ix;
1785
	c->cpu      = cpu;
1786 1787
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1788
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1789 1790
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1791

1792 1793 1794
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1795 1796
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1797
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1798 1799 1800
	if (err)
		goto err_napi_del;

1801
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1802 1803 1804
	if (err)
		goto err_close_icosq_cq;

1805
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1806 1807 1808
	if (err)
		goto err_close_tx_cqs;

1809
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1810 1811
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1812 1813 1814
	if (err)
		goto err_close_rx_cq;

1815 1816
	napi_enable(&c->napi);

1817
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1818 1819 1820
	if (err)
		goto err_disable_napi;

1821
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1822 1823 1824
	if (err)
		goto err_close_icosq;

1825
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1826 1827
	if (err)
		goto err_close_sqs;
1828

1829
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1830
	if (err)
1831
		goto err_close_xdp_sq;
1832 1833 1834 1835

	*cp = c;

	return 0;
1836
err_close_xdp_sq:
1837
	if (c->xdp)
S
Saeed Mahameed 已提交
1838
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1839 1840 1841 1842

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1843
err_close_icosq:
S
Saeed Mahameed 已提交
1844
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1845

1846 1847
err_disable_napi:
	napi_disable(&c->napi);
1848
	if (c->xdp)
1849
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1850 1851

err_close_rx_cq:
1852 1853 1854 1855 1856
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1857 1858 1859
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1860 1861 1862 1863 1864 1865 1866
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1867 1868 1869 1870 1871 1872 1873
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1874
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1886 1887 1888
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1889
	if (c->xdp)
S
Saeed Mahameed 已提交
1890
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1891
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1892
	mlx5e_close_icosq(&c->icosq);
1893
	napi_disable(&c->napi);
1894
	if (c->xdp)
1895
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1896 1897
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1898
	mlx5e_close_cq(&c->icosq.cq);
1899
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1900

1901 1902 1903 1904
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1905
				 struct mlx5e_params *params,
1906 1907 1908 1909 1910
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1911
	switch (params->rq_wq_type) {
1912
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1913 1914
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1915 1916 1917 1918 1919 1920
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1921 1922
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1923
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1924
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1925
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1926
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1927
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1928

1929
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1930 1931 1932
	param->wq.linear = 1;
}

1933 1934 1935 1936 1937 1938 1939 1940 1941
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1942 1943
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1944 1945 1946 1947 1948
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1949
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1950

1951
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1952 1953 1954
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1955
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1956 1957 1958 1959 1960 1961
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1962
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1963
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1964 1965 1966 1967 1968 1969 1970
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1971
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1972 1973 1974
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1975
				    struct mlx5e_params *params,
1976 1977 1978
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1979
	u8 log_cq_size;
1980

1981
	switch (params->rq_wq_type) {
1982
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1983
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1984 1985
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1986
		log_cq_size = params->log_rq_size;
1987 1988 1989
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1990
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1991 1992 1993
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1994 1995

	mlx5e_build_common_cq_param(priv, param);
1996
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1997 1998 1999
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2000
				    struct mlx5e_params *params,
2001 2002 2003 2004
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2005
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2006 2007

	mlx5e_build_common_cq_param(priv, param);
2008
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2009 2010
}

T
Tariq Toukan 已提交
2011
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2012 2013
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2014 2015 2016 2017 2018 2019
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2020

2021
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2022 2023 2024
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2025 2026
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2027 2028 2029 2030 2031 2032 2033
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2034
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2035 2036
}

2037
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2038
				    struct mlx5e_params *params,
2039 2040 2041 2042 2043 2044
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2045
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2046 2047
}

2048 2049 2050
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2051
{
2052
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2053

2054 2055 2056 2057 2058 2059 2060
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2061 2062
}

2063 2064
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2065
{
2066
	struct mlx5e_channel_param *cparam;
2067
	int err = -ENOMEM;
2068 2069
	int i;

2070
	chs->num = chs->params.num_channels;
2071

2072
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2073
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2074 2075
	if (!chs->c || !cparam)
		goto err_free;
2076

2077
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2078
	for (i = 0; i < chs->num; i++) {
2079
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2080 2081 2082 2083
		if (err)
			goto err_close_channels;
	}

2084
	kfree(cparam);
2085 2086 2087 2088
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2089
		mlx5e_close_channel(chs->c[i]);
2090

2091
err_free:
2092
	kfree(chs->c);
2093
	kfree(cparam);
2094
	chs->num = 0;
2095 2096 2097
	return err;
}

2098
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2099 2100 2101
{
	int i;

2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2128
void mlx5e_close_channels(struct mlx5e_channels *chs)
2129 2130
{
	int i;
2131

2132 2133
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2134

2135 2136
	kfree(chs->c);
	chs->num = 0;
2137 2138
}

2139 2140
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2141 2142 2143 2144 2145
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2146
	u32 *in;
2147
	int i;
2148 2149

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2150
	in = kvzalloc(inlen, GFP_KERNEL);
2151 2152 2153 2154 2155 2156 2157 2158
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2159 2160
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2161

2162 2163 2164
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2165 2166

	kvfree(in);
T
Tariq Toukan 已提交
2167 2168 2169
	return err;
}

2170
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2171
{
2172 2173
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2174 2175
}

2176
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2177 2178
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2179
	int err;
2180

2181 2182 2183 2184
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2185 2186
}

2187
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2188
{
2189
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2190 2191 2192
	int err;
	int ix;

2193
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2194
		rqt = &priv->direct_tir[ix].rqt;
2195
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2196 2197 2198 2199 2200 2201 2202
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2203
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2204
	for (ix--; ix >= 0; ix--)
2205
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2206

2207 2208 2209
	return err;
}

2210 2211 2212 2213 2214 2215 2216 2217
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2218 2219 2220 2221 2222 2223 2224
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2225
int mlx5e_bits_invert(unsigned long a, int size)
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2250
			ix = priv->channels.params.indirection_rqt[ix];
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2261 2262 2263 2264
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2265
	u32 *in;
2266 2267 2268
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2269
	in = kvzalloc(inlen, GFP_KERNEL);
2270 2271 2272 2273 2274 2275 2276
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2277
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2278
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2279 2280 2281 2282 2283

	kvfree(in);
	return err;
}

2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2298
{
T
Tariq Toukan 已提交
2299 2300 2301
	u32 rqtn;
	int ix;

2302
	if (priv->indir_rqt.enabled) {
2303
		/* RSS RQ table */
2304
		rqtn = priv->indir_rqt.rqtn;
2305
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2306 2307
	}

2308 2309 2310
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2311 2312 2313
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2314 2315 2316
		};

		/* Direct RQ Tables */
2317 2318
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2319

2320
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2321
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2322
	}
2323 2324
}

2325 2326 2327 2328 2329
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2330 2331 2332 2333 2334 2335
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2336 2337 2338 2339 2340 2341 2342 2343 2344
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2345 2346 2347
		{
			.rqn = priv->drop_rq.rqn,
		},
2348 2349 2350 2351 2352
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2353
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2354
{
2355
	if (!params->lro_en)
2356 2357 2358 2359 2360 2361 2362 2363
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2364 2365
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2366 2367
}

2368 2369
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2370
				    void *tirc, bool inner)
2371
{
2372 2373
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2387 2388
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2389 2390 2391 2392 2393 2394
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2395
		memcpy(rss_key, params->toeplitz_hash_key, len);
2396
	}
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2479 2480
}

T
Tariq Toukan 已提交
2481
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2482 2483 2484 2485 2486 2487 2488
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2489
	int tt;
T
Tariq Toukan 已提交
2490
	int ix;
2491 2492

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2493
	in = kvzalloc(inlen, GFP_KERNEL);
2494 2495 2496 2497 2498 2499
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2500
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2501

T
Tariq Toukan 已提交
2502
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2503
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2504
					   inlen);
T
Tariq Toukan 已提交
2505
		if (err)
T
Tariq Toukan 已提交
2506
			goto free_in;
T
Tariq Toukan 已提交
2507
	}
2508

2509
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2510 2511 2512 2513 2514 2515 2516
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2517 2518 2519 2520 2521
	kvfree(in);

	return err;
}

2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2537
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2538 2539
{
	struct mlx5_core_dev *mdev = priv->mdev;
2540
	u16 hw_mtu = MLX5E_SW2HW_MTU(priv, mtu);
2541 2542
	int err;

2543
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2544 2545 2546
	if (err)
		return err;

2547 2548 2549 2550
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2551

2552 2553 2554 2555 2556
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2557

2558 2559 2560 2561
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2562
	*mtu = MLX5E_HW2SW_MTU(priv, hw_mtu);
2563 2564
}

2565
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2566
{
2567
	struct net_device *netdev = priv->netdev;
2568 2569 2570 2571 2572 2573
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2574

2575 2576 2577 2578
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2579

2580
	netdev->mtu = mtu;
2581 2582 2583
	return 0;
}

2584 2585 2586
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2587 2588
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2589 2590 2591 2592 2593 2594 2595 2596 2597
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2598 2599 2600
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2601
	for (tc = 0; tc < ntc; tc++)
2602
		netdev_set_tc_queue(netdev, tc, nch, 0);
2603 2604
}

2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2624
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2625
{
2626 2627 2628 2629
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2630 2631
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2632

2633 2634 2635
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2636

2637
	if (MLX5_VPORT_MANAGER(priv->mdev))
2638 2639
		mlx5e_add_sqs_fwd_rules(priv);

2640
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2641
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2642 2643
}

2644
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2645
{
2646 2647
	mlx5e_redirect_rqts_to_drop(priv);

2648
	if (MLX5_VPORT_MANAGER(priv->mdev))
2649 2650
		mlx5e_remove_sqs_fwd_rules(priv);

2651 2652 2653 2654 2655 2656 2657 2658
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2659
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2660 2661
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2662 2663 2664
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2665
	int carrier_ok;
2666 2667
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2668
	carrier_ok = netif_carrier_ok(netdev);
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2679 2680 2681 2682
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2683 2684 2685
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2686 2687 2688
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2689 2690
}

2691
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2692 2693 2694 2695 2696
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2697 2698 2699 2700 2701 2702 2703
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2704
	err = mlx5e_open_channels(priv, &priv->channels);
2705
	if (err)
2706
		goto err_clear_state_opened_flag;
2707

2708
	mlx5e_refresh_tirs(priv, false);
2709
	mlx5e_activate_priv_channels(priv);
2710 2711
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2712

2713 2714
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2715

2716
	return 0;
2717 2718 2719 2720

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2721 2722
}

2723
int mlx5e_open(struct net_device *netdev)
2724 2725 2726 2727 2728 2729
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2730 2731
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2732 2733 2734 2735 2736 2737 2738 2739 2740
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2741 2742 2743 2744 2745 2746
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2747 2748 2749
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2750 2751
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2752 2753 2754 2755

	return 0;
}

2756
int mlx5e_close(struct net_device *netdev)
2757 2758 2759 2760
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2761 2762 2763
	if (!netif_device_present(netdev))
		return -ENODEV;

2764
	mutex_lock(&priv->state_lock);
2765
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2766 2767 2768 2769 2770 2771
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2772
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2773 2774
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2787 2788 2789
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2790
	rq->mdev = mdev;
2791 2792 2793 2794

	return 0;
}

2795
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2796 2797
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2798
{
2799
	return mlx5e_alloc_cq_common(mdev, param, cq);
2800 2801
}

2802 2803
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2804
{
2805 2806 2807
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2808 2809
	int err;

2810
	mlx5e_build_drop_rq_param(&rq_param);
2811

2812
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2813 2814 2815
	if (err)
		return err;

2816
	err = mlx5e_create_cq(cq, &cq_param);
2817
	if (err)
2818
		goto err_free_cq;
2819

2820
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2821
	if (err)
2822
		goto err_destroy_cq;
2823

2824
	err = mlx5e_create_rq(drop_rq, &rq_param);
2825
	if (err)
2826
		goto err_free_rq;
2827 2828 2829

	return 0;

2830
err_free_rq:
2831
	mlx5e_free_rq(drop_rq);
2832 2833

err_destroy_cq:
2834
	mlx5e_destroy_cq(cq);
2835

2836
err_free_cq:
2837
	mlx5e_free_cq(cq);
2838

2839 2840 2841
	return err;
}

2842
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2843
{
2844 2845 2846 2847
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2848 2849
}

2850 2851
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2852
{
2853
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2854 2855
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2856
	MLX5_SET(tisc, tisc, prio, tc << 1);
2857
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2858
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2859 2860 2861 2862

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2863
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2864 2865
}

2866
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2867
{
2868
	mlx5_core_destroy_tis(mdev, tisn);
2869 2870
}

2871
int mlx5e_create_tises(struct mlx5e_priv *priv)
2872 2873 2874 2875
{
	int err;
	int tc;

2876
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2877
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2878 2879 2880 2881 2882 2883 2884 2885
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2886
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2887 2888 2889 2890

	return err;
}

2891
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2892 2893 2894
{
	int tc;

2895
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2896
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2897 2898
}

2899 2900 2901
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2902
{
2903
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2904

2905
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2906

A
Achiad Shochat 已提交
2907
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2908
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2909
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2910 2911
}

2912
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2913
{
2914
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2915

2916
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2917 2918 2919 2920 2921 2922

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2923
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2924
{
2925
	struct mlx5e_tir *tir;
2926 2927
	void *tirc;
	int inlen;
2928
	int i = 0;
2929
	int err;
T
Tariq Toukan 已提交
2930 2931
	u32 *in;
	int tt;
2932 2933

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2934
	in = kvzalloc(inlen, GFP_KERNEL);
2935 2936 2937
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2938 2939
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2940
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2941
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2942
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2943
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2944 2945 2946 2947
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2948 2949
	}

2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2966 2967 2968 2969
	kvfree(in);

	return 0;

2970 2971 2972 2973
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2974 2975 2976 2977 2978 2979 2980 2981
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2982
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2993
	in = kvzalloc(inlen, GFP_KERNEL);
2994 2995 2996
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2997 2998
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2999
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3000
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3001
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3002
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3003 3004 3005 3006 3007 3008
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3009 3010
	return 0;

T
Tariq Toukan 已提交
3011
err_destroy_ch_tirs:
3012
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3013
	for (ix--; ix >= 0; ix--)
3014
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3015 3016

	kvfree(in);
3017 3018 3019 3020

	return err;
}

3021
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3022 3023 3024
{
	int i;

T
Tariq Toukan 已提交
3025
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3026
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3027 3028 3029 3030 3031 3032

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3033 3034
}

3035
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3036 3037 3038 3039 3040 3041 3042 3043
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3058
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3059 3060 3061 3062
{
	int err = 0;
	int i;

3063 3064
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3065 3066 3067 3068 3069 3070 3071
		if (err)
			return err;
	}

	return 0;
}

3072 3073
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3074 3075
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3076
	struct mlx5e_channels new_channels = {};
3077
	u8 tc = mqprio->num_tc;
3078 3079
	int err = 0;

3080 3081
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3082 3083 3084 3085 3086
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3087 3088
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3089

S
Saeed Mahameed 已提交
3090
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3091 3092 3093
		priv->channels.params = new_channels.params;
		goto out;
	}
3094

S
Saeed Mahameed 已提交
3095 3096 3097
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3098

3099
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3100
out:
3101 3102 3103 3104
	mutex_unlock(&priv->state_lock);
	return err;
}

3105
#ifdef CONFIG_MLX5_ESWITCH
3106
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3107
				     struct tc_cls_flower_offload *cls_flower)
3108
{
3109
	if (cls_flower->common.chain_index)
3110
		return -EOPNOTSUPP;
3111

3112 3113
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3114
		return mlx5e_configure_flower(priv, cls_flower);
3115 3116 3117 3118 3119
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3120
		return -EOPNOTSUPP;
3121 3122
	}
}
3123 3124 3125 3126 3127 3128

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

3129 3130 3131
	if (!tc_can_offload(priv->netdev))
		return -EOPNOTSUPP;

3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3160
#endif
3161

3162 3163
int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
		   void *type_data)
3164
{
3165
	switch (type) {
3166
#ifdef CONFIG_MLX5_ESWITCH
3167 3168
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3169
#endif
3170
	case TC_SETUP_QDISC_MQPRIO:
3171
		return mlx5e_setup_tc_mqprio(dev, type_data);
3172 3173 3174
	default:
		return -EOPNOTSUPP;
	}
3175 3176
}

3177
static void
3178 3179 3180
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3181
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3182
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3183
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3184

3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3197 3198 3199 3200

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3201 3202 3203
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3204
	stats->rx_crc_errors =
3205 3206 3207
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3208 3209 3210 3211 3212 3213 3214
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3215 3216
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3217 3218 3219 3220 3221 3222
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3223
	queue_work(priv->wq, &priv->set_rx_mode_work);
3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3238
	queue_work(priv->wq, &priv->set_rx_mode_work);
3239 3240 3241 3242

	return 0;
}

3243
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3244 3245
	do {						\
		if (enable)				\
3246
			*features |= feature;		\
3247
		else					\
3248
			*features &= ~feature;		\
3249 3250 3251 3252 3253
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3254 3255
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3256 3257 3258
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3259 3260 3261

	mutex_lock(&priv->state_lock);

3262 3263
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3264

3265 3266 3267 3268 3269 3270 3271
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3272
	}
3273

3274 3275 3276
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3277

3278 3279
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3280
	mutex_unlock(&priv->state_lock);
3281 3282 3283
	return err;
}

3284
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3285 3286 3287 3288
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3289
		mlx5e_enable_cvlan_filter(priv);
3290
	else
3291
		mlx5e_disable_cvlan_filter(priv);
3292 3293 3294 3295 3296 3297 3298

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3299

3300
	if (!enable && mlx5e_tc_num_filters(priv)) {
3301 3302 3303 3304 3305
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3306 3307 3308
	return 0;
}

3309 3310 3311 3312 3313 3314 3315 3316
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3334 3335 3336
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3337
	int err = 0;
3338 3339 3340

	mutex_lock(&priv->state_lock);

3341
	priv->channels.params.vlan_strip_disable = !enable;
3342 3343 3344 3345
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3346
	if (err)
3347
		priv->channels.params.vlan_strip_disable = enable;
3348

3349
unlock:
3350 3351 3352 3353 3354
	mutex_unlock(&priv->state_lock);

	return err;
}

3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3370
static int mlx5e_handle_feature(struct net_device *netdev,
3371
				netdev_features_t *features,
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3385 3386
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3387 3388 3389
		return err;
	}

3390
	MLX5E_SET_FEATURE(features, feature, enable);
3391 3392 3393 3394 3395 3396
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3397
	netdev_features_t oper_features = netdev->features;
3398 3399
	int err;

3400 3401 3402
	err  = mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_LRO, set_feature_lro);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
3403
				    NETIF_F_HW_VLAN_CTAG_FILTER,
3404
				    set_feature_cvlan_filter);
3405 3406 3407 3408 3409 3410 3411 3412
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_RXALL, set_feature_rx_all);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3413
#ifdef CONFIG_RFS_ACCEL
3414 3415
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_NTUPLE, set_feature_arfs);
3416
#endif
3417

3418 3419 3420 3421 3422 3423
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3424 3425
}

3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3445 3446 3447
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3448 3449
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3450
	int err = 0;
3451
	bool reset;
3452 3453

	mutex_lock(&priv->state_lock);
3454

3455 3456
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3457 3458
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3459
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3460

3461
	curr_mtu    = netdev->mtu;
3462
	netdev->mtu = new_mtu;
3463

3464 3465 3466 3467
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3468

3469 3470 3471 3472 3473 3474 3475 3476
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3477

3478 3479
out:
	mutex_unlock(&priv->state_lock);
3480 3481 3482
	return err;
}

3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3557 3558
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3559 3560
	struct mlx5e_priv *priv = netdev_priv(dev);

3561 3562
	switch (cmd) {
	case SIOCSHWTSTAMP:
3563
		return mlx5e_hwstamp_set(priv, ifr);
3564
	case SIOCGHWTSTAMP:
3565
		return mlx5e_hwstamp_get(priv, ifr);
3566 3567 3568 3569 3570
	default:
		return -EOPNOTSUPP;
	}
}

3571
#ifdef CONFIG_MLX5_ESWITCH
3572 3573 3574 3575 3576 3577 3578 3579
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3580 3581
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3582 3583 3584 3585
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3586 3587 3588
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3589 3590 3591 3592
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3593 3594 3595 3596 3597 3598 3599 3600
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3601 3602 3603 3604 3605 3606 3607
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3608 3609 3610 3611 3612 3613 3614 3615

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3616
					   max_tx_rate, min_tx_rate);
3617 3618
}

3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3674
#endif
3675

3676 3677
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3678 3679 3680
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3681 3682 3683
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3684 3685 3686
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3687
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3688 3689
}

3690 3691
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3692 3693 3694
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3695 3696 3697
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3698 3699 3700
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3701
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3702 3703
}

3704 3705 3706
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3707
{
3708
	unsigned int offset = 0;
3709
	struct udphdr *udph;
3710 3711
	u8 proto;
	u16 port;
3712 3713 3714 3715 3716 3717

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3718
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3719 3720 3721 3722 3723
		break;
	default:
		goto out;
	}

3724 3725 3726 3727
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3728 3729 3730
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3731 3732 3733 3734
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3750 3751 3752 3753 3754
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3755 3756 3757
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3758
		return mlx5e_tunnel_features_check(priv, skb, features);
3759 3760 3761 3762

	return features;
}

3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int irqn_not_used, eqn;
	struct mlx5_eq *eq;
	u32 eqe_count;

	if (mlx5_vector2eqn(mdev, sq->cq.mcq.vector, &eqn, &irqn_not_used))
		return false;

	eq = mlx5_eqn2eq(mdev, eqn);
	if (IS_ERR(eq))
		return false;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
		   eqn, eq->cons_index, eq->irqn);

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
3787
	sq->channel->stats.eq_rearm++;
3788 3789 3790
	return true;
}

3791 3792 3793
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3794
	bool reopen_channels = false;
3795 3796 3797 3798
	int i;

	netdev_err(dev, "TX timeout detected\n");

3799
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3800
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
3801
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3802

3803
		if (!netif_xmit_stopped(dev_queue))
3804
			continue;
3805 3806 3807
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
3808

3809 3810 3811 3812 3813 3814 3815
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
3816 3817
	}

3818
	if (reopen_channels && test_bit(MLX5E_STATE_OPENED, &priv->state))
3819 3820 3821
		schedule_work(&priv->tx_timeout_work);
}

3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3838 3839 3840 3841 3842 3843
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3844 3845
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3846
	reset = (!priv->channels.params.xdp_prog || !prog);
3847 3848 3849

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3850 3851 3852 3853
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3854
		prog = bpf_prog_add(prog, priv->channels.num);
3855 3856 3857 3858 3859
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3860

3861 3862 3863
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3864
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3865 3866 3867 3868
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3869
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3870 3871 3872 3873 3874 3875 3876 3877 3878 3879

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3880 3881
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3882

3883
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3884 3885 3886 3887 3888
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3889
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3902
static u32 mlx5e_xdp_query(struct net_device *dev)
3903 3904
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3905 3906
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3907

3908 3909 3910 3911 3912 3913 3914
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3915 3916
}

3917
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3918 3919 3920 3921 3922
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3923 3924
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3925 3926 3927 3928 3929 3930
		return 0;
	default:
		return -EINVAL;
	}
}

3931 3932 3933 3934 3935 3936 3937
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3938 3939
	struct mlx5e_channels *chs = &priv->channels;

3940 3941
	int i;

3942 3943
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3944 3945 3946
}
#endif

3947
static const struct net_device_ops mlx5e_netdev_ops = {
3948 3949 3950
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3951
	.ndo_setup_tc            = mlx5e_setup_tc,
3952
	.ndo_select_queue        = mlx5e_select_queue,
3953 3954 3955
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3956 3957
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3958
	.ndo_set_features        = mlx5e_set_features,
3959
	.ndo_fix_features        = mlx5e_fix_features,
3960 3961
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3962
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3963 3964 3965
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3966 3967 3968
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3969
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3970
	.ndo_bpf		 = mlx5e_xdp,
3971 3972 3973
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3974
#ifdef CONFIG_MLX5_ESWITCH
3975
	/* SRIOV E-Switch NDOs */
3976 3977
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3978
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3979
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3980
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3981 3982 3983
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3984 3985
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3986
#endif
3987 3988 3989 3990 3991
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3992
		return -EOPNOTSUPP;
3993 3994 3995 3996 3997
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3998 3999 4000 4001
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4002 4003
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4004
		return -EOPNOTSUPP;
4005
	}
4006 4007
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4008
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4009
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4010

4011 4012 4013
	return 0;
}

4014 4015 4016 4017 4018 4019 4020 4021 4022
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

4023
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4024 4025 4026 4027 4028 4029 4030 4031
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

4068 4069 4070 4071 4072 4073
static bool hw_lro_heuristic(u32 link_speed, u32 pci_bw)
{
	return !(link_speed && pci_bw &&
		 (pci_bw <= 16000) && (pci_bw < link_speed));
}

4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4092 4093
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4094
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
4095 4096 4097 4098

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
4099
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
4100 4101 4102 4103

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
4104

4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116
	if (params->rx_dim_enabled) {
		switch (cq_period_mode) {
		case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE);
			break;
		case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
		default:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE);
		}
	}
4117

4118
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4119 4120
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4121 4122
}

4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4135 4136 4137
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
4138
{
4139
	u8 cq_period_mode = 0;
4140 4141
	u32 link_speed = 0;
	u32 pci_bw = 0;
4142

4143 4144
	params->num_channels = max_channels;
	params->num_tc       = 1;
4145

4146 4147 4148 4149 4150
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
		      link_speed, pci_bw);

4151 4152
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4153 4154
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4155

4156
	/* set CQE compression */
4157
	params->rx_cqe_compress_def = false;
4158
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4159
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4160
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
4161

4162 4163 4164 4165
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
4166

4167
	/* HW LRO */
4168

4169
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4170
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4171
		params->lro_en = hw_lro_heuristic(link_speed, pci_bw);
4172
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4173

4174 4175 4176 4177
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4178
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4179
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
4180
	mlx5e_set_tx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
4181

4182 4183
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
4184
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4185

4186 4187 4188
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4189
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4190 4191
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4192

4193 4194 4195 4196 4197 4198
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4199

4200 4201 4202 4203
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4204
	priv->msglevel    = MLX5E_MSG_LEVEL;
4205
	priv->hard_mtu = MLX5E_ETH_HARD_MTU;
4206

4207
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
4208

4209 4210 4211 4212
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4213
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4214
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4215 4216

	mlx5e_timestamp_init(priv);
4217 4218 4219 4220 4221 4222
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4223
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4224 4225 4226 4227 4228
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4229 4230
}

4231
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4232 4233 4234
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4235
#endif
4236

4237
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4238 4239 4240
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4241 4242
	bool fcs_supported;
	bool fcs_enabled;
4243 4244 4245

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4246 4247
	netdev->netdev_ops = &mlx5e_netdev_ops;

4248
#ifdef CONFIG_MLX5_CORE_EN_DCB
4249 4250
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4251
#endif
4252

4253 4254 4255 4256
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4257
	netdev->vlan_features    |= NETIF_F_SG;
4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4270
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4271 4272
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4273
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4274

4275 4276
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4277
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4278
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4279 4280
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4281 4282 4283 4284 4285 4286 4287 4288
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4289
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4290 4291
	}

4292 4293 4294 4295 4296 4297 4298 4299 4300
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4301 4302 4303 4304 4305
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4306 4307 4308
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4309
	netdev->features          = netdev->hw_features;
4310
	if (!priv->channels.params.lro_en)
4311 4312
		netdev->features  &= ~NETIF_F_LRO;

4313 4314 4315
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4316 4317 4318
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4319 4320 4321 4322
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4323 4324 4325 4326 4327 4328
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4329

4330
	netdev->features         |= NETIF_F_HIGHDMA;
4331
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4332 4333 4334 4335

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4336

4337
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4338
	if (MLX5_VPORT_MANAGER(mdev))
4339 4340
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4341 4342

	mlx5e_ipsec_build_netdev(priv);
4343 4344
}

4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4365 4366
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4367 4368
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4369 4370
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4371
	int err;
4372

4373
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4374 4375 4376
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4377 4378 4379 4380 4381 4382
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4383
	mlx5e_ipsec_cleanup(priv);
4384 4385 4386 4387 4388 4389 4390 4391
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4392 4393
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4394 4395 4396
		return err;

	err = mlx5e_create_direct_rqts(priv);
4397
	if (err)
4398 4399 4400
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4401
	if (err)
4402 4403 4404
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4405
	if (err)
4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4427
	mlx5e_destroy_direct_rqts(priv);
4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4439
	mlx5e_destroy_direct_rqts(priv);
4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4454
	mlx5e_dcbnl_initialize(priv);
4455 4456 4457 4458 4459 4460 4461 4462
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4463 4464 4465 4466
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4467 4468 4469 4470
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4471 4472 4473
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4474
	netdev->max_mtu = MLX5E_HW2SW_MTU(priv, max_mtu);
4475
	mlx5e_set_dev_port_mtu(priv);
4476

4477 4478
	mlx5_lag_add(mdev, netdev);

4479
	mlx5e_enable_async_events(priv);
4480

4481
	if (MLX5_VPORT_MANAGER(priv->mdev))
4482
		mlx5e_register_vport_reps(priv);
4483

4484 4485
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4486 4487 4488
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4489 4490 4491 4492 4493 4494 4495 4496
	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4497 4498 4499 4500 4501 4502

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4503 4504 4505 4506
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4507 4508
	struct mlx5_core_dev *mdev = priv->mdev;

4509 4510 4511 4512 4513
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4514 4515 4516 4517 4518 4519
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4520
	queue_work(priv->wq, &priv->set_rx_mode_work);
4521

4522
	if (MLX5_VPORT_MANAGER(priv->mdev))
4523 4524
		mlx5e_unregister_vport_reps(priv);

4525
	mlx5e_disable_async_events(priv);
4526
	mlx5_lag_remove(mdev);
4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4538
	.update_stats	   = mlx5e_update_ndo_stats,
4539
	.max_nch	   = mlx5e_get_max_num_channels,
4540
	.update_carrier	   = mlx5e_update_carrier,
4541 4542
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4543 4544 4545
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4546 4547
/* mlx5e generic netdev management API (move to en_common.c) */

4548 4549 4550
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4551
{
4552
	int nch = profile->max_nch(mdev);
4553 4554 4555
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4556
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4557
				    nch * profile->max_tc,
4558
				    nch);
4559 4560 4561 4562 4563
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4564 4565 4566 4567
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4568
	profile->init(mdev, netdev, profile, ppriv);
4569 4570 4571 4572 4573

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4574 4575
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4576 4577 4578 4579 4580
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4581 4582
	if (profile->cleanup)
		profile->cleanup(priv);
4583 4584 4585 4586 4587
	free_netdev(netdev);

	return NULL;
}

4588
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4589
{
4590
	struct mlx5_core_dev *mdev = priv->mdev;
4591 4592 4593 4594 4595
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4596

4597 4598
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4599
		goto out;
4600

4601
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4602 4603
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4604
		goto err_cleanup_tx;
4605 4606
	}

4607 4608
	err = profile->init_rx(priv);
	if (err)
4609 4610
		goto err_close_drop_rq;

4611 4612
	mlx5e_create_q_counter(priv);

4613 4614
	if (profile->enable)
		profile->enable(priv);
4615

4616
	return 0;
4617 4618

err_close_drop_rq:
4619
	mlx5e_close_drop_rq(&priv->drop_rq);
4620

4621 4622
err_cleanup_tx:
	profile->cleanup_tx(priv);
4623

4624 4625
out:
	return err;
4626 4627
}

4628
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4629 4630 4631 4632 4633
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4634 4635 4636 4637
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4638 4639
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4640
	mlx5e_close_drop_rq(&priv->drop_rq);
4641 4642 4643 4644
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4672
	err = mlx5e_attach_netdev(priv);
4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4689
	mlx5e_detach_netdev(priv);
4690 4691 4692
	mlx5e_destroy_mdev_resources(mdev);
}

4693 4694
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4695 4696
	struct net_device *netdev;
	void *rpriv = NULL;
4697 4698
	void *priv;
	int err;
4699

4700 4701
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4702 4703
		return NULL;

4704
#ifdef CONFIG_MLX5_ESWITCH
4705
	if (MLX5_VPORT_MANAGER(mdev)) {
4706
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4707
		if (!rpriv) {
4708
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4709 4710 4711
			return NULL;
		}
	}
4712
#endif
4713

4714
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4715 4716
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4717
		goto err_free_rpriv;
4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4732
	}
4733

4734 4735 4736
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4737 4738 4739 4740 4741
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4742
	mlx5e_destroy_netdev(priv);
4743
err_free_rpriv:
4744
	kfree(rpriv);
4745
	return NULL;
4746 4747 4748 4749 4750
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4751
	void *ppriv = priv->ppriv;
4752

4753 4754 4755
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4756
	unregister_netdev(priv->netdev);
4757
	mlx5e_detach(mdev, vpriv);
4758
	mlx5e_destroy_netdev(priv);
4759
	kfree(ppriv);
4760 4761
}

4762 4763 4764 4765 4766 4767 4768 4769
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4770 4771
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4772 4773
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4774 4775 4776 4777 4778 4779 4780
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4781
	mlx5e_ipsec_build_inverse_table();
4782
	mlx5e_build_ptys2ethtool_map();
4783 4784 4785 4786 4787 4788 4789
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}