en_main.c 117.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74 75 76 77 78
static int mlx5e_get_node(struct mlx5e_priv *priv, int ix)
{
	return pci_irq_get_node(priv->mdev->pdev, MLX5_EQ_VEC_COMP_BASE + ix);
}

79 80 81 82 83 84 85
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

86 87
void mlx5e_set_rq_type_params(struct mlx5_core_dev *mdev,
			      struct mlx5e_params *params, u8 rq_type)
88
{
89 90 91
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
92
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
93
		params->log_rq_size = is_kdump_kernel() ?
94 95
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
96 97 98 99 100 101
		params->mpwqe_log_stride_sz =
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS) ?
			MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) :
			MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev);
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
102 103
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
104
		params->log_rq_size = is_kdump_kernel() ?
105 106
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
107 108 109
		params->rq_headroom = params->xdp_prog ?
			XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
		params->rq_headroom += NET_IP_ALIGN;
110 111

		/* Extra room needed for build_skb */
112
		params->lro_wqe_sz -= params->rq_headroom +
113
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
114 115
	}

116 117 118 119 120
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
121 122
}

123
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
124
{
125
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
126
		    !params->xdp_prog && !MLX5_IPSEC_DEV(mdev) ?
127 128
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
129
	mlx5e_set_rq_type_params(mdev, params, rq_type);
130 131
}

132 133 134 135 136 137
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
138 139
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
140

141 142
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
143
		netif_carrier_on(priv->netdev);
144 145
	} else {
		netdev_info(priv->netdev, "Link down\n");
146
		netif_carrier_off(priv->netdev);
147
	}
148 149 150 151 152 153 154 155 156
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
157 158
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
159 160 161
	mutex_unlock(&priv->state_lock);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

182
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
183
{
184
	struct mlx5e_sw_stats temp, *s = &temp;
185 186 187 188
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
	int i, j;

189
	memset(s, 0, sizeof(*s));
190 191 192 193
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
194

195 196
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
197 198
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
199
		s->rx_removed_vlan_packets += rq_stats->removed_vlan_packets;
200
		s->rx_csum_none	+= rq_stats->csum_none;
201
		s->rx_csum_complete += rq_stats->csum_complete;
202
		s->rx_csum_unnecessary += rq_stats->csum_unnecessary;
203
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
204
		s->rx_xdp_drop += rq_stats->xdp_drop;
205 206
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
207
		s->rx_wqe_err   += rq_stats->wqe_err;
208
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
209
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
210 211
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
212
		s->rx_page_reuse  += rq_stats->page_reuse;
213 214 215 216
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
217
		s->rx_cache_waive += rq_stats->cache_waive;
218

219
		for (j = 0; j < priv->channels.params.num_tc; j++) {
220
			sq_stats = &c->sq[j].stats;
221

222 223
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
224 225 226 227
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
228
			s->tx_added_vlan_packets += sq_stats->added_vlan_packets;
229 230 231
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
232
			s->tx_xmit_more		+= sq_stats->xmit_more;
233
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
234 235
			s->tx_csum_none		+= sq_stats->csum_none;
			s->tx_csum_partial	+= sq_stats->csum_partial;
236 237 238
		}
	}

239
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
240 241
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
242
	memcpy(&priv->stats.sw, s, sizeof(*s));
243 244 245 246 247 248
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
249
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
250 251
	struct mlx5_core_dev *mdev = priv->mdev;

252 253 254 255 256
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

257 258 259
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

260
static void mlx5e_update_pport_counters(struct mlx5e_priv *priv, bool full)
261 262 263
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
264
	u32 in[MLX5_ST_SZ_DW(ppcnt_reg)] = {0};
265
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
266
	int prio;
267
	void *out;
268

269
	MLX5_SET(ppcnt_reg, in, local_port, 1);
270

271 272 273
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
274

275 276 277
	if (!full)
		return;

278 279 280 281 282 283 284
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
285

286 287 288 289
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

290 291 292 293 294 295
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

296 297 298
	if (MLX5_CAP_PCAM_FEATURE(mdev, rx_buffer_fullness_counters)) {
		out = pstats->eth_ext_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP);
299 300 301
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

302 303 304 305 306 307 308
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}
309 310 311 312 313
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;
314 315
	u32 out[MLX5_ST_SZ_DW(query_q_counter_out)];
	int err;
316 317 318 319

	if (!priv->q_counter)
		return;

320 321 322 323 324
	err = mlx5_core_query_q_counter(priv->mdev, priv->q_counter, 0, out, sizeof(out));
	if (err)
		return;

	qcnt->rx_out_of_buffer = MLX5_GET(query_q_counter_out, out, out_of_buffer);
325 326
}

327 328 329 330
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
331
	u32 in[MLX5_ST_SZ_DW(mpcnt_reg)] = {0};
332 333 334 335 336 337 338 339 340 341 342
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);
}

343
void mlx5e_update_stats(struct mlx5e_priv *priv, bool full)
344
{
345
	if (full) {
346
		mlx5e_update_pcie_counters(priv);
347 348
		mlx5e_ipsec_update_stats(priv);
	}
349
	mlx5e_update_pport_counters(priv, full);
S
Saeed Mahameed 已提交
350 351
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
352
	mlx5e_update_sw_counters(priv);
353 354
}

355 356 357 358 359
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
	mlx5e_update_stats(priv, false);
}

360
void mlx5e_update_stats_work(struct work_struct *work)
361 362 363 364 365 366
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
367
		priv->profile->update_stats(priv);
368 369
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
370 371 372 373
	}
	mutex_unlock(&priv->state_lock);
}

374 375
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
376
{
377 378
	struct mlx5e_priv *priv = vpriv;

379
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
380 381
		return;

382 383 384
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
385
		queue_work(priv->wq, &priv->update_carrier_work);
386 387 388 389 390 391 392 393
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
394
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
395 396 397 398
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
399
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
400
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
401 402
}

403 404 405 406 407 408 409 410 411 412
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
413 414 415 416
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
417 418 419 420
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
421
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
422 423 424 425 426 427 428 429 430
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
431
	ucseg->xlt_octowords =
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
447
	int node = mlx5e_get_node(c->priv, c->ix);
448 449
	int i;

450
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
451
					GFP_KERNEL, node);
452
	if (!rq->mpwqe.info)
453 454 455
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
456 457
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz,
					GFP_KERNEL, node);
458
	if (unlikely(!rq->mpwqe.mtt_no_align))
459 460 461
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
462
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
463

464
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
465 466 467 468 469 470 471 472 473 474 475 476 477
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
478
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
479 480 481 482

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
483
	kfree(rq->mpwqe.mtt_no_align);
484
err_free_wqe_info:
485
	kfree(rq->mpwqe.info);
486 487 488 489 490 491 492 493 494 495 496 497

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
498
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
499 500 501 502

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
503 504
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
505 506
}

507
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
508 509
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
510 511 512 513 514 515
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
516 517 518
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

519
	in = kvzalloc(inlen, GFP_KERNEL);
520 521 522 523 524 525 526 527 528 529 530 531 532
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
533
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
534 535
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
536
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
537

T
Tariq Toukan 已提交
538
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
539 540 541 542 543

	kvfree(in);
	return err;
}

544
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
545
{
546
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
547

548
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
549 550
}

551
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
552 553
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
554
			  struct mlx5e_rq *rq)
555
{
556
	struct mlx5_core_dev *mdev = c->mdev;
557
	void *rqc = rqp->rqc;
558
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
559
	u32 byte_count;
560
	int npages;
561 562 563 564
	int wq_sz;
	int err;
	int i;

565
	rqp->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
566

567
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
568 569 570 571 572 573 574 575
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

576
	rq->wq_type = params->rq_wq_type;
577 578
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
579
	rq->tstamp  = c->tstamp;
580
	rq->clock   = &mdev->clock;
581 582
	rq->channel = c;
	rq->ix      = c->ix;
583
	rq->mdev    = mdev;
584

585
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
586 587 588 589 590
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
591

592
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
593
	rq->buff.headroom = params->rq_headroom;
594

595
	switch (rq->wq_type) {
596
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
597

598
		rq->post_wqes = mlx5e_post_rx_mpwqes;
599
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
600

601
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
602 603 604 605 606 607 608
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
609 610 611 612 613 614
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

615
		rq->mpwqe.log_stride_sz = params->mpwqe_log_stride_sz;
616
		rq->mpwqe.num_strides = BIT(params->mpwqe_log_num_strides);
617

618
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
619

620
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
621 622
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
623 624 625 626 627
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
628 629
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
630 631
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
632 633
				     GFP_KERNEL,
				     mlx5e_get_node(c->priv, c->ix));
634
		if (!rq->wqe.frag_info) {
635 636 637
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
638
		rq->post_wqes = mlx5e_post_rx_wqes;
639
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
640

641 642 643 644 645 646
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
647
		if (!rq->handle_rx_cqe) {
648
			kfree(rq->wqe.frag_info);
649 650 651 652 653
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

654
		byte_count = params->lro_en  ?
655
				params->lro_wqe_sz :
656
				MLX5E_SW2HW_MTU(c->priv, c->netdev->mtu);
657 658
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
659
			byte_count += MLX5E_METADATA_ETHER_LEN;
660
#endif
661
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
662 663

		/* calc the required page order */
664
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
665
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
666 667
		rq->buff.page_order = order_base_2(npages);

668
		byte_count |= MLX5_HW_START_PADDING;
669
		rq->mkey_be = c->mkey_be;
670
	}
671 672 673 674

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

675 676 677 678 679 680
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
			u64 dma_offset = (u64)mlx5e_get_wqe_mtt_offset(rq, i) << PAGE_SHIFT;

			wqe->data.addr = cpu_to_be64(dma_offset);
		}

681
		wqe->data.byte_count = cpu_to_be32(byte_count);
682
		wqe->data.lkey = rq->mkey_be;
683 684
	}

685
	INIT_WORK(&rq->am.work, mlx5e_rx_am_work);
686
	rq->am.mode = params->rx_cq_moderation.cq_period_mode;
687 688 689
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

690 691
	return 0;

T
Tariq Toukan 已提交
692 693 694
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

695
err_rq_wq_destroy:
696 697
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
698 699 700 701 702
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

703
static void mlx5e_free_rq(struct mlx5e_rq *rq)
704
{
705 706
	int i;

707 708 709
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

710 711
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
712
		mlx5e_rq_free_mpwqe_info(rq);
713
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
714 715
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
716
		kfree(rq->wqe.frag_info);
717 718
	}

719 720 721 722 723 724
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
725 726 727
	mlx5_wq_destroy(&rq->wq_ctrl);
}

728 729
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
730
{
731
	struct mlx5_core_dev *mdev = rq->mdev;
732 733 734 735 736 737 738 739 740

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
741
	in = kvzalloc(inlen, GFP_KERNEL);
742 743 744 745 746 747 748 749
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

750
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
751 752
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
753
						MLX5_ADAPTER_PAGE_SHIFT);
754 755 756 757 758
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

759
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
760 761 762 763 764 765

	kvfree(in);

	return err;
}

766 767
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
768 769
{
	struct mlx5e_channel *c = rq->channel;
770
	struct mlx5_core_dev *mdev = c->mdev;
771 772 773 774 775 776 777

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
778
	in = kvzalloc(inlen, GFP_KERNEL);
779 780 781 782 783 784 785 786
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

787
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
788 789 790 791 792 793

	kvfree(in);

	return err;
}

794 795 796 797 798 799 800 801 802 803 804 805
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
806
	in = kvzalloc(inlen, GFP_KERNEL);
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

825 826 827
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
828
	struct mlx5_core_dev *mdev = c->mdev;
829 830 831 832 833 834
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
835
	in = kvzalloc(inlen, GFP_KERNEL);
836 837 838 839 840 841
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
842 843
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
844 845 846 847 848 849 850 851 852 853
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

854
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
855
{
856
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
857 858 859 860
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
861
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
862
	struct mlx5e_channel *c = rq->channel;
863

864
	struct mlx5_wq_ll *wq = &rq->wq;
865
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
866

867
	while (time_before(jiffies, exp_time)) {
868
		if (wq->cur_sz >= min_wqes)
869 870 871 872 873
			return 0;

		msleep(20);
	}

874
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
875
		    rq->rqn, wq->cur_sz, min_wqes);
876 877 878
	return -ETIMEDOUT;
}

879 880 881 882 883 884 885
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

886
	/* UMR WQE (if in progress) is always at wq->head */
887 888
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
889
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
890

891 892 893 894 895 896 897 898
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
899 900 901 902 903 904 905 906 907 908

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
909 910
}

911
static int mlx5e_open_rq(struct mlx5e_channel *c,
912
			 struct mlx5e_params *params,
913 914 915 916 917
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

918
	err = mlx5e_alloc_rq(c, params, param, rq);
919 920 921
	if (err)
		return err;

922
	err = mlx5e_create_rq(rq, param);
923
	if (err)
924
		goto err_free_rq;
925

926
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
927
	if (err)
928
		goto err_destroy_rq;
929

930
	if (params->rx_am_enabled)
931
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
932

933 934 935 936
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
937 938
err_free_rq:
	mlx5e_free_rq(rq);
939 940 941 942

	return err;
}

943 944 945 946 947 948 949 950 951 952 953 954 955
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
956
{
957
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
958
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
959
}
960

961 962 963
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
	cancel_work_sync(&rq->am.work);
964
	mlx5e_destroy_rq(rq);
965 966
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
967 968
}

S
Saeed Mahameed 已提交
969
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
970
{
S
Saeed Mahameed 已提交
971
	kfree(sq->db.di);
972 973
}

S
Saeed Mahameed 已提交
974
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
975 976 977
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
978
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
979
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
980 981
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
982 983 984 985 986 987
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
988
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
989
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
990 991 992 993
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
994
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
995 996 997 998 999 1000
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1001
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1002

1003
	param->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
S
Saeed Mahameed 已提交
1004 1005 1006 1007 1008
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

1009
	err = mlx5e_alloc_xdpsq_db(sq, mlx5e_get_node(c->priv, c->ix));
S
Saeed Mahameed 已提交
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1028
{
1029
	kfree(sq->db.ico_wqe);
1030 1031
}

S
Saeed Mahameed 已提交
1032
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1044 1045 1046
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1047
{
S
Saeed Mahameed 已提交
1048
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1049
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1050
	int err;
1051

S
Saeed Mahameed 已提交
1052 1053 1054
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1055

1056
	param->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
S
Saeed Mahameed 已提交
1057 1058 1059 1060
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
1061

1062
	err = mlx5e_alloc_icosq_db(sq, mlx5e_get_node(c->priv, c->ix));
S
Saeed Mahameed 已提交
1063 1064 1065 1066
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
1067 1068

	return 0;
S
Saeed Mahameed 已提交
1069 1070 1071 1072 1073

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1074 1075
}

S
Saeed Mahameed 已提交
1076
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1077
{
S
Saeed Mahameed 已提交
1078 1079
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1080 1081
}

S
Saeed Mahameed 已提交
1082
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1083
{
S
Saeed Mahameed 已提交
1084 1085
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1086 1087
}

S
Saeed Mahameed 已提交
1088
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1089
{
S
Saeed Mahameed 已提交
1090 1091 1092 1093 1094 1095 1096
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1097
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1098 1099
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1100
	}
S
Saeed Mahameed 已提交
1101 1102 1103 1104

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1105 1106
}

S
Saeed Mahameed 已提交
1107
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1108
			     int txq_ix,
1109
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1110 1111
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1112
{
S
Saeed Mahameed 已提交
1113
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1114
	struct mlx5_core_dev *mdev = c->mdev;
1115 1116
	int err;

1117
	sq->pdev      = c->pdev;
1118
	sq->tstamp    = c->tstamp;
1119
	sq->clock     = &mdev->clock;
1120 1121
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1122
	sq->txq_ix    = txq_ix;
1123
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1124 1125
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1126 1127
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1128

1129
	param->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
S
Saeed Mahameed 已提交
1130
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1131
	if (err)
1132
		return err;
S
Saeed Mahameed 已提交
1133
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1134

1135
	err = mlx5e_alloc_txqsq_db(sq, mlx5e_get_node(c->priv, c->ix));
D
Dan Carpenter 已提交
1136
	if (err)
1137 1138
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1139
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1140 1141 1142 1143 1144 1145 1146 1147 1148

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1149
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1150
{
S
Saeed Mahameed 已提交
1151
	mlx5e_free_txqsq_db(sq);
1152 1153 1154
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1155 1156 1157 1158 1159 1160 1161 1162
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1163
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1164 1165 1166
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1167 1168 1169 1170 1171 1172 1173 1174
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1175
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1176
	in = kvzalloc(inlen, GFP_KERNEL);
1177 1178 1179 1180 1181 1182 1183
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1184 1185 1186
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1187 1188

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1189
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1190

1191
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1192 1193

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1194
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1195
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1196
					  MLX5_ADAPTER_PAGE_SHIFT);
1197
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1198

1199
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1200

1201
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1202 1203 1204 1205 1206 1207

	kvfree(in);

	return err;
}

1208 1209 1210 1211 1212 1213 1214
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1215
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1216
			   struct mlx5e_modify_sq_param *p)
1217 1218 1219 1220 1221 1222 1223
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1224
	in = kvzalloc(inlen, GFP_KERNEL);
1225 1226 1227 1228 1229
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1230 1231 1232
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1233
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1234
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1235
	}
1236

1237
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1238 1239 1240 1241 1242 1243

	kvfree(in);

	return err;
}

1244
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1245
{
1246
	mlx5_core_destroy_sq(mdev, sqn);
1247 1248
}

1249
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1250 1251 1252
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1253
{
1254
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1255 1256
	int err;

1257
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1258 1259 1260 1261 1262
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1263
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1264
	if (err)
1265
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1266 1267 1268 1269

	return err;
}

1270 1271 1272
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1273
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1274
			    u32 tisn,
1275
			    int txq_ix,
1276
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1277 1278 1279 1280
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1281
	u32 tx_rate;
1282 1283
	int err;

1284
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1285 1286 1287
	if (err)
		return err;

1288
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1289
	csp.tis_lst_sz      = 1;
1290 1291 1292
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1293
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1294
	if (err)
S
Saeed Mahameed 已提交
1295
		goto err_free_txqsq;
1296

1297
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1298
	if (tx_rate)
1299
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1300

1301 1302
	return 0;

S
Saeed Mahameed 已提交
1303
err_free_txqsq:
1304
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1305
	mlx5e_free_txqsq(sq);
1306 1307 1308 1309

	return err;
}

1310 1311
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1312
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1313 1314 1315 1316 1317
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1318 1319 1320 1321 1322 1323 1324
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1325
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1326
{
1327 1328
	struct mlx5e_channel *c = sq->channel;

1329
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1330
	/* prevent netif_tx_wake_queue */
1331
	napi_synchronize(&c->napi);
1332

S
Saeed Mahameed 已提交
1333
	netif_tx_disable_queue(sq->txq);
1334

S
Saeed Mahameed 已提交
1335 1336 1337
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1338

S
Saeed Mahameed 已提交
1339
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1340 1341
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1342
	}
1343 1344 1345 1346 1347
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1348
	struct mlx5_core_dev *mdev = c->mdev;
1349

1350
	mlx5e_destroy_sq(mdev, sq->sqn);
1351 1352
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1353 1354 1355 1356 1357
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1358
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1359 1360 1361 1362 1363 1364
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1365
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1366 1367 1368 1369 1370
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1371
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1372
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1373
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1393
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1394 1395 1396 1397
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1398
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1408
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1409 1410 1411 1412
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1413
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1414 1415 1416 1417
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1418
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1457
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1458 1459
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1460 1461
}

1462 1463 1464
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1465 1466 1467
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1468
	unsigned int irqn;
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1495
	cq->mdev = mdev;
1496 1497 1498 1499

	return 0;
}

1500 1501 1502 1503 1504 1505 1506
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1507 1508
	param->wq.buf_numa_node = mlx5e_get_node(c->priv, c->ix);
	param->wq.db_numa_node  = mlx5e_get_node(c->priv, c->ix);
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1519
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1520
{
1521
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1522 1523
}

1524
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1525
{
1526
	struct mlx5_core_dev *mdev = cq->mdev;
1527 1528 1529 1530 1531
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1532
	unsigned int irqn_not_used;
1533 1534 1535 1536
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1537
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1538
	in = kvzalloc(inlen, GFP_KERNEL);
1539 1540 1541 1542 1543 1544 1545
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1546 1547
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1548 1549 1550

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1551
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1552
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1553
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1554
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1555
					    MLX5_ADAPTER_PAGE_SHIFT);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1570
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1571
{
1572
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1573 1574 1575
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1576
			 struct mlx5e_cq_moder moder,
1577
			 struct mlx5e_cq_param *param,
1578
			 struct mlx5e_cq *cq)
1579
{
1580
	struct mlx5_core_dev *mdev = c->mdev;
1581 1582
	int err;

1583
	err = mlx5e_alloc_cq(c, param, cq);
1584 1585 1586
	if (err)
		return err;

1587
	err = mlx5e_create_cq(cq, param);
1588
	if (err)
1589
		goto err_free_cq;
1590

1591
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1592
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1593 1594
	return 0;

1595 1596
err_free_cq:
	mlx5e_free_cq(cq);
1597 1598 1599 1600 1601 1602 1603

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1604
	mlx5e_free_cq(cq);
1605 1606 1607
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1608
			     struct mlx5e_params *params,
1609 1610 1611 1612 1613 1614
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1615 1616
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1639
			  struct mlx5e_params *params,
1640 1641 1642 1643 1644
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1645 1646
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1647

1648 1649
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1650 1651 1652 1653 1654 1655 1656 1657
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1658
		mlx5e_close_txqsq(&c->sq[tc]);
1659 1660 1661 1662 1663 1664 1665 1666 1667

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1668
		mlx5e_close_txqsq(&c->sq[tc]);
1669 1670
}

1671
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1672
				struct mlx5e_txqsq *sq, u32 rate)
1673 1674 1675
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1676
	struct mlx5e_modify_sq_param msp = {0};
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1699 1700 1701 1702
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1703
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1721
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1748
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1749
			      struct mlx5e_params *params,
1750 1751 1752
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1753
	struct mlx5e_cq_moder icocq_moder = {0, 0};
1754 1755
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1756
	unsigned int irq;
1757
	int err;
1758
	int eqn;
1759

1760
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, mlx5e_get_node(priv, ix));
1761 1762 1763 1764
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1765 1766
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1767 1768 1769
	c->ix       = ix;
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1770
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1771 1772
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1773

1774 1775 1776
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1777 1778
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1779
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1780 1781 1782
	if (err)
		goto err_napi_del;

1783
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1784 1785 1786
	if (err)
		goto err_close_icosq_cq;

1787
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1788 1789 1790
	if (err)
		goto err_close_tx_cqs;

1791
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1792 1793
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1794 1795 1796
	if (err)
		goto err_close_rx_cq;

1797 1798
	napi_enable(&c->napi);

1799
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1800 1801 1802
	if (err)
		goto err_disable_napi;

1803
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1804 1805 1806
	if (err)
		goto err_close_icosq;

1807
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1808 1809
	if (err)
		goto err_close_sqs;
1810

1811
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1812
	if (err)
1813
		goto err_close_xdp_sq;
1814 1815 1816 1817

	*cp = c;

	return 0;
1818
err_close_xdp_sq:
1819
	if (c->xdp)
S
Saeed Mahameed 已提交
1820
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1821 1822 1823 1824

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1825
err_close_icosq:
S
Saeed Mahameed 已提交
1826
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1827

1828 1829
err_disable_napi:
	napi_disable(&c->napi);
1830
	if (c->xdp)
1831
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1832 1833

err_close_rx_cq:
1834 1835 1836 1837 1838
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1839 1840 1841
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1842 1843 1844 1845 1846 1847 1848
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1849 1850 1851 1852 1853 1854 1855
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1856 1857
	netif_set_xps_queue(c->netdev,
		mlx5_get_vector_affinity(c->priv->mdev, c->ix), c->ix);
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1869 1870 1871
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1872
	if (c->xdp)
S
Saeed Mahameed 已提交
1873
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1874
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1875
	mlx5e_close_icosq(&c->icosq);
1876
	napi_disable(&c->napi);
1877
	if (c->xdp)
1878
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1879 1880
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1881
	mlx5e_close_cq(&c->icosq.cq);
1882
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1883

1884 1885 1886 1887
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1888
				 struct mlx5e_params *params,
1889 1890 1891 1892 1893
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1894
	switch (params->rq_wq_type) {
1895
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1896 1897
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1898 1899 1900 1901 1902 1903
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1904 1905
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1906
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1907
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1908
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1909
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1910
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1911

1912
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1913 1914 1915
	param->wq.linear = 1;
}

1916 1917 1918 1919 1920 1921 1922 1923 1924
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1925 1926
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1927 1928 1929 1930 1931
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1932
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1933

1934
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1935 1936 1937
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1938
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1939 1940 1941 1942 1943 1944
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1945
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1946
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1947 1948 1949 1950 1951 1952 1953
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1954
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1955 1956 1957
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1958
				    struct mlx5e_params *params,
1959 1960 1961
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1962
	u8 log_cq_size;
1963

1964
	switch (params->rq_wq_type) {
1965
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1966
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1967 1968
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1969
		log_cq_size = params->log_rq_size;
1970 1971 1972
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1973
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1974 1975 1976
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1977 1978

	mlx5e_build_common_cq_param(priv, param);
1979
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1980 1981 1982
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1983
				    struct mlx5e_params *params,
1984 1985 1986 1987
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1988
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1989 1990

	mlx5e_build_common_cq_param(priv, param);
1991
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
1992 1993
}

T
Tariq Toukan 已提交
1994
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1995 1996
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1997 1998 1999 2000 2001 2002
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2003 2004

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2005 2006 2007
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2008 2009
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2010 2011 2012 2013 2014 2015 2016
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2017
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2018 2019
}

2020
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2021
				    struct mlx5e_params *params,
2022 2023 2024 2025 2026 2027
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2028
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2029 2030
}

2031 2032 2033
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2034
{
2035
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2036

2037 2038 2039 2040 2041 2042 2043
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2044 2045
}

2046 2047
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2048
{
2049
	struct mlx5e_channel_param *cparam;
2050
	int err = -ENOMEM;
2051 2052
	int i;

2053
	chs->num = chs->params.num_channels;
2054

2055
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2056
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2057 2058
	if (!chs->c || !cparam)
		goto err_free;
2059

2060
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2061
	for (i = 0; i < chs->num; i++) {
2062
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2063 2064 2065 2066
		if (err)
			goto err_close_channels;
	}

2067
	kfree(cparam);
2068 2069 2070 2071
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2072
		mlx5e_close_channel(chs->c[i]);
2073

2074
err_free:
2075
	kfree(chs->c);
2076
	kfree(cparam);
2077
	chs->num = 0;
2078 2079 2080
	return err;
}

2081
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2082 2083 2084
{
	int i;

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2111
void mlx5e_close_channels(struct mlx5e_channels *chs)
2112 2113
{
	int i;
2114

2115 2116
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2117

2118 2119
	kfree(chs->c);
	chs->num = 0;
2120 2121
}

2122 2123
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2124 2125 2126 2127 2128
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2129
	u32 *in;
2130
	int i;
2131 2132

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2133
	in = kvzalloc(inlen, GFP_KERNEL);
2134 2135 2136 2137 2138 2139 2140 2141
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2142 2143
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2144

2145 2146 2147
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2148 2149

	kvfree(in);
T
Tariq Toukan 已提交
2150 2151 2152
	return err;
}

2153
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2154
{
2155 2156
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2157 2158
}

2159
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2160 2161
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2162
	int err;
2163

2164 2165 2166 2167
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2168 2169
}

2170
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2171
{
2172
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2173 2174 2175
	int err;
	int ix;

2176
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2177
		rqt = &priv->direct_tir[ix].rqt;
2178
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2179 2180 2181 2182 2183 2184 2185
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2186
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2187
	for (ix--; ix >= 0; ix--)
2188
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2189

2190 2191 2192
	return err;
}

2193 2194 2195 2196 2197 2198 2199 2200
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2233
			ix = priv->channels.params.indirection_rqt[ix];
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2244 2245 2246 2247
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2248
	u32 *in;
2249 2250 2251
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2252
	in = kvzalloc(inlen, GFP_KERNEL);
2253 2254 2255 2256 2257 2258 2259
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2260
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2261
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2262 2263 2264 2265 2266

	kvfree(in);
	return err;
}

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2281
{
T
Tariq Toukan 已提交
2282 2283 2284
	u32 rqtn;
	int ix;

2285
	if (priv->indir_rqt.enabled) {
2286
		/* RSS RQ table */
2287
		rqtn = priv->indir_rqt.rqtn;
2288
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2289 2290
	}

2291 2292 2293
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2294 2295 2296
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2297 2298 2299
		};

		/* Direct RQ Tables */
2300 2301
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2302

2303
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2304
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2305
	}
2306 2307
}

2308 2309 2310 2311 2312
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2313 2314 2315 2316 2317 2318
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2319 2320 2321 2322 2323 2324 2325 2326 2327
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2328 2329 2330
		{
			.rqn = priv->drop_rq.rqn,
		},
2331 2332 2333 2334 2335
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2336
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2337
{
2338
	if (!params->lro_en)
2339 2340 2341 2342 2343 2344 2345 2346
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2347 2348
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2349 2350
}

2351 2352
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2353
				    void *tirc, bool inner)
2354
{
2355 2356
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2370 2371
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2372 2373 2374 2375 2376 2377
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2378
		memcpy(rss_key, params->toeplitz_hash_key, len);
2379
	}
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2462 2463
}

T
Tariq Toukan 已提交
2464
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2465 2466 2467 2468 2469 2470 2471
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2472
	int tt;
T
Tariq Toukan 已提交
2473
	int ix;
2474 2475

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2476
	in = kvzalloc(inlen, GFP_KERNEL);
2477 2478 2479 2480 2481 2482
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2483
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2484

T
Tariq Toukan 已提交
2485
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2486
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2487
					   inlen);
T
Tariq Toukan 已提交
2488
		if (err)
T
Tariq Toukan 已提交
2489
			goto free_in;
T
Tariq Toukan 已提交
2490
	}
2491

2492
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2493 2494 2495 2496 2497 2498 2499
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2500 2501 2502 2503 2504
	kvfree(in);

	return err;
}

2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2520
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2521 2522
{
	struct mlx5_core_dev *mdev = priv->mdev;
2523
	u16 hw_mtu = MLX5E_SW2HW_MTU(priv, mtu);
2524 2525
	int err;

2526
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2527 2528 2529
	if (err)
		return err;

2530 2531 2532 2533
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2534

2535 2536 2537 2538 2539
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2540

2541 2542 2543 2544
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2545
	*mtu = MLX5E_HW2SW_MTU(priv, hw_mtu);
2546 2547
}

2548
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2549
{
2550
	struct net_device *netdev = priv->netdev;
2551 2552 2553 2554 2555 2556
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2557

2558 2559 2560 2561
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2562

2563
	netdev->mtu = mtu;
2564 2565 2566
	return 0;
}

2567 2568 2569
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2570 2571
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2572 2573 2574 2575 2576 2577 2578 2579 2580
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2581 2582 2583
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2584
	for (tc = 0; tc < ntc; tc++)
2585
		netdev_set_tc_queue(netdev, tc, nch, 0);
2586 2587
}

2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2607
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2608
{
2609 2610 2611 2612
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2613 2614
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2615

2616 2617 2618
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2619

2620
	if (MLX5_VPORT_MANAGER(priv->mdev))
2621 2622
		mlx5e_add_sqs_fwd_rules(priv);

2623
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2624
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2625 2626
}

2627
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2628
{
2629 2630
	mlx5e_redirect_rqts_to_drop(priv);

2631
	if (MLX5_VPORT_MANAGER(priv->mdev))
2632 2633
		mlx5e_remove_sqs_fwd_rules(priv);

2634 2635 2636 2637 2638 2639 2640 2641
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2642
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2643 2644
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2645 2646 2647
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2648
	int carrier_ok;
2649 2650
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2651
	carrier_ok = netif_carrier_ok(netdev);
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2662 2663 2664 2665
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2666 2667 2668
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2669 2670 2671
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2672 2673
}

2674 2675 2676 2677 2678 2679
void mlx5e_timestamp_set(struct mlx5e_priv *priv)
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2680 2681 2682 2683 2684 2685 2686
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2687
	err = mlx5e_open_channels(priv, &priv->channels);
2688
	if (err)
2689
		goto err_clear_state_opened_flag;
2690

2691
	mlx5e_refresh_tirs(priv, false);
2692
	mlx5e_activate_priv_channels(priv);
2693 2694
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2695
	mlx5e_timestamp_set(priv);
2696

2697 2698
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2699

2700
	return 0;
2701 2702 2703 2704

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2705 2706
}

2707
int mlx5e_open(struct net_device *netdev)
2708 2709 2710 2711 2712 2713
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2714 2715
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2716 2717 2718 2719 2720 2721 2722 2723 2724
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2725 2726 2727 2728 2729 2730
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2731 2732 2733
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2734 2735
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2736 2737 2738 2739

	return 0;
}

2740
int mlx5e_close(struct net_device *netdev)
2741 2742 2743 2744
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2745 2746 2747
	if (!netif_device_present(netdev))
		return -ENODEV;

2748
	mutex_lock(&priv->state_lock);
2749
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2750 2751 2752 2753 2754 2755
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2756
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2757 2758
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2771
	rq->mdev = mdev;
2772 2773 2774 2775

	return 0;
}

2776
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2777 2778
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2779
{
2780
	return mlx5e_alloc_cq_common(mdev, param, cq);
2781 2782
}

2783 2784
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2785
{
2786 2787 2788
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2789 2790
	int err;

2791
	mlx5e_build_drop_rq_param(&rq_param);
2792

2793
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2794 2795 2796
	if (err)
		return err;

2797
	err = mlx5e_create_cq(cq, &cq_param);
2798
	if (err)
2799
		goto err_free_cq;
2800

2801
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2802
	if (err)
2803
		goto err_destroy_cq;
2804

2805
	err = mlx5e_create_rq(drop_rq, &rq_param);
2806
	if (err)
2807
		goto err_free_rq;
2808 2809 2810

	return 0;

2811
err_free_rq:
2812
	mlx5e_free_rq(drop_rq);
2813 2814

err_destroy_cq:
2815
	mlx5e_destroy_cq(cq);
2816

2817
err_free_cq:
2818
	mlx5e_free_cq(cq);
2819

2820 2821 2822
	return err;
}

2823
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2824
{
2825 2826 2827 2828
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2829 2830
}

2831 2832
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2833
{
2834
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2835 2836
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2837
	MLX5_SET(tisc, tisc, prio, tc << 1);
2838
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2839
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2840 2841 2842 2843

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2844
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2845 2846
}

2847
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2848
{
2849
	mlx5_core_destroy_tis(mdev, tisn);
2850 2851
}

2852
int mlx5e_create_tises(struct mlx5e_priv *priv)
2853 2854 2855 2856
{
	int err;
	int tc;

2857
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2858
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2859 2860 2861 2862 2863 2864 2865 2866
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2867
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2868 2869 2870 2871

	return err;
}

2872
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2873 2874 2875
{
	int tc;

2876
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2877
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2878 2879
}

2880 2881 2882
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2883
{
2884
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2885

2886
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2887

A
Achiad Shochat 已提交
2888
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2889
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2890
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2891 2892
}

2893
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2894
{
2895
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2896

2897
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2898 2899 2900 2901 2902 2903

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2904
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2905
{
2906
	struct mlx5e_tir *tir;
2907 2908
	void *tirc;
	int inlen;
2909
	int i = 0;
2910
	int err;
T
Tariq Toukan 已提交
2911 2912
	u32 *in;
	int tt;
2913 2914

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2915
	in = kvzalloc(inlen, GFP_KERNEL);
2916 2917 2918
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2919 2920
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2921
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2922
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2923
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2924
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2925 2926 2927 2928
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2929 2930
	}

2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2947 2948 2949 2950
	kvfree(in);

	return 0;

2951 2952 2953 2954
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2955 2956 2957 2958 2959 2960 2961 2962
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2963
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2974
	in = kvzalloc(inlen, GFP_KERNEL);
2975 2976 2977
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2978 2979
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2980
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2981
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2982
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2983
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2984 2985 2986 2987 2988 2989
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2990 2991
	return 0;

T
Tariq Toukan 已提交
2992
err_destroy_ch_tirs:
2993
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
2994
	for (ix--; ix >= 0; ix--)
2995
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2996 2997

	kvfree(in);
2998 2999 3000 3001

	return err;
}

3002
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3003 3004 3005
{
	int i;

T
Tariq Toukan 已提交
3006
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3007
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3008 3009 3010 3011 3012 3013

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3014 3015
}

3016
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3017 3018 3019 3020 3021 3022 3023 3024
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3039
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3040 3041 3042 3043
{
	int err = 0;
	int i;

3044 3045
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3046 3047 3048 3049 3050 3051 3052
		if (err)
			return err;
	}

	return 0;
}

3053 3054
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3055 3056
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3057
	struct mlx5e_channels new_channels = {};
3058
	u8 tc = mqprio->num_tc;
3059 3060
	int err = 0;

3061 3062
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3063 3064 3065 3066 3067
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3068 3069
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3070

S
Saeed Mahameed 已提交
3071
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3072 3073 3074
		priv->channels.params = new_channels.params;
		goto out;
	}
3075

S
Saeed Mahameed 已提交
3076 3077 3078
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3079

3080
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3081
out:
3082 3083 3084 3085
	mutex_unlock(&priv->state_lock);
	return err;
}

3086
#ifdef CONFIG_MLX5_ESWITCH
3087
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3088
				     struct tc_cls_flower_offload *cls_flower)
3089
{
3090
	if (cls_flower->common.chain_index)
3091
		return -EOPNOTSUPP;
3092

3093 3094
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3095
		return mlx5e_configure_flower(priv, cls_flower);
3096 3097 3098 3099 3100
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3101
		return -EOPNOTSUPP;
3102 3103
	}
}
3104 3105 3106 3107 3108 3109

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

3110 3111 3112
	if (!tc_can_offload(priv->netdev))
		return -EOPNOTSUPP;

3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3141
#endif
3142

3143 3144
int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
		   void *type_data)
3145
{
3146
	switch (type) {
3147
#ifdef CONFIG_MLX5_ESWITCH
3148 3149
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3150
#endif
3151
	case TC_SETUP_QDISC_MQPRIO:
3152
		return mlx5e_setup_tc_mqprio(dev, type_data);
3153 3154 3155
	default:
		return -EOPNOTSUPP;
	}
3156 3157
}

3158
static void
3159 3160 3161
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3162
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3163
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3164
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3165

3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3178 3179 3180 3181

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3182 3183 3184
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3185
	stats->rx_crc_errors =
3186 3187 3188
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3189 3190 3191 3192 3193 3194 3195
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3196 3197
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3198 3199 3200 3201 3202 3203
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3204
	queue_work(priv->wq, &priv->set_rx_mode_work);
3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3219
	queue_work(priv->wq, &priv->set_rx_mode_work);
3220 3221 3222 3223

	return 0;
}

3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234
#define MLX5E_SET_FEATURE(netdev, feature, enable)	\
	do {						\
		if (enable)				\
			netdev->features |= feature;	\
		else					\
			netdev->features &= ~feature;	\
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3235 3236
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3237 3238 3239
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3240 3241 3242

	mutex_lock(&priv->state_lock);

3243 3244
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3245

3246 3247 3248 3249 3250 3251 3252
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3253
	}
3254

3255 3256 3257
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3258

3259 3260
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3261
	mutex_unlock(&priv->state_lock);
3262 3263 3264
	return err;
}

3265
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3266 3267 3268 3269
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3270
		mlx5e_enable_cvlan_filter(priv);
3271
	else
3272
		mlx5e_disable_cvlan_filter(priv);
3273 3274 3275 3276 3277 3278 3279

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3280

3281
	if (!enable && mlx5e_tc_num_filters(priv)) {
3282 3283 3284 3285 3286
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3287 3288 3289
	return 0;
}

3290 3291 3292 3293 3294 3295 3296 3297
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3315 3316 3317
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3318
	int err = 0;
3319 3320 3321

	mutex_lock(&priv->state_lock);

3322
	priv->channels.params.vlan_strip_disable = !enable;
3323 3324 3325 3326
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3327
	if (err)
3328
		priv->channels.params.vlan_strip_disable = enable;
3329

3330
unlock:
3331 3332 3333 3334 3335
	mutex_unlock(&priv->state_lock);

	return err;
}

3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
static int mlx5e_handle_feature(struct net_device *netdev,
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3365 3366
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
		return err;
	}

	MLX5E_SET_FEATURE(netdev, feature, enable);
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
	int err;

	err  = mlx5e_handle_feature(netdev, features, NETIF_F_LRO,
				    set_feature_lro);
	err |= mlx5e_handle_feature(netdev, features,
				    NETIF_F_HW_VLAN_CTAG_FILTER,
3383
				    set_feature_cvlan_filter);
3384 3385
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_TC,
				    set_feature_tc_num_filters);
3386 3387
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXALL,
				    set_feature_rx_all);
3388 3389
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXFCS,
				    set_feature_rx_fcs);
3390 3391
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_VLAN_CTAG_RX,
				    set_feature_rx_vlan);
3392 3393 3394 3395
#ifdef CONFIG_RFS_ACCEL
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_NTUPLE,
				    set_feature_arfs);
#endif
3396 3397

	return err ? -EINVAL : 0;
3398 3399
}

3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3419 3420 3421
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3422 3423
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3424
	int err = 0;
3425
	bool reset;
3426 3427

	mutex_lock(&priv->state_lock);
3428

3429 3430
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3431 3432
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3433
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3434

3435
	curr_mtu    = netdev->mtu;
3436
	netdev->mtu = new_mtu;
3437

3438 3439 3440 3441
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3442

3443 3444 3445 3446 3447 3448 3449 3450
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3451

3452 3453
out:
	mutex_unlock(&priv->state_lock);
3454 3455 3456
	return err;
}

3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3531 3532
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3533 3534
	struct mlx5e_priv *priv = netdev_priv(dev);

3535 3536
	switch (cmd) {
	case SIOCSHWTSTAMP:
3537
		return mlx5e_hwstamp_set(priv, ifr);
3538
	case SIOCGHWTSTAMP:
3539
		return mlx5e_hwstamp_get(priv, ifr);
3540 3541 3542 3543 3544
	default:
		return -EOPNOTSUPP;
	}
}

3545
#ifdef CONFIG_MLX5_ESWITCH
3546 3547 3548 3549 3550 3551 3552 3553
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3554 3555
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3556 3557 3558 3559
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3560 3561 3562
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3563 3564 3565 3566
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3567 3568 3569 3570 3571 3572 3573 3574
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3575 3576 3577 3578 3579 3580 3581
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3582 3583 3584 3585 3586 3587 3588 3589

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3590
					   max_tx_rate, min_tx_rate);
3591 3592
}

3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3648
#endif
3649

3650 3651
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3652 3653 3654
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3655 3656 3657
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3658 3659 3660
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3661
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3662 3663
}

3664 3665
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3666 3667 3668
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3669 3670 3671
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3672 3673 3674
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3675
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3676 3677
}

3678 3679 3680
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3681 3682
{
	struct udphdr *udph;
3683 3684
	u8 proto;
	u16 port;
3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
		proto = ipv6_hdr(skb)->nexthdr;
		break;
	default:
		goto out;
	}

3697 3698 3699 3700
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3701 3702 3703
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3704 3705 3706 3707
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3723 3724 3725 3726 3727
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3728 3729 3730
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3731
		return mlx5e_tunnel_features_check(priv, skb, features);
3732 3733 3734 3735

	return features;
}

3736 3737 3738 3739 3740 3741 3742 3743
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3744
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3745
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3746

3747
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3748 3749
			continue;
		sched_work = true;
3750
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3751 3752 3753 3754 3755 3756 3757 3758
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3775 3776 3777 3778 3779 3780
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3781 3782
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3783
	reset = (!priv->channels.params.xdp_prog || !prog);
3784 3785 3786

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3787 3788 3789 3790
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3791
		prog = bpf_prog_add(prog, priv->channels.num);
3792 3793 3794 3795 3796
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3797

3798 3799 3800
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3801
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3802 3803 3804 3805
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3806
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3817 3818
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3819

3820
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3821 3822 3823 3824 3825
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3826
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3839
static u32 mlx5e_xdp_query(struct net_device *dev)
3840 3841
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3842 3843
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3844

3845 3846 3847 3848 3849 3850 3851
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3852 3853
}

3854
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3855 3856 3857 3858 3859
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3860 3861
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3862 3863 3864 3865 3866 3867
		return 0;
	default:
		return -EINVAL;
	}
}

3868 3869 3870 3871 3872 3873 3874
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3875 3876
	struct mlx5e_channels *chs = &priv->channels;

3877 3878
	int i;

3879 3880
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3881 3882 3883
}
#endif

3884
static const struct net_device_ops mlx5e_netdev_ops = {
3885 3886 3887
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3888
	.ndo_setup_tc            = mlx5e_setup_tc,
3889
	.ndo_select_queue        = mlx5e_select_queue,
3890 3891 3892
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3893 3894
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3895
	.ndo_set_features        = mlx5e_set_features,
3896
	.ndo_fix_features        = mlx5e_fix_features,
3897 3898
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3899
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3900 3901 3902
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3903 3904 3905
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3906
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3907
	.ndo_bpf		 = mlx5e_xdp,
3908 3909 3910
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3911
#ifdef CONFIG_MLX5_ESWITCH
3912
	/* SRIOV E-Switch NDOs */
3913 3914
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3915
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3916
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3917
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3918 3919 3920
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3921 3922
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3923
#endif
3924 3925 3926 3927 3928
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3929
		return -EOPNOTSUPP;
3930 3931 3932 3933 3934
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3935 3936 3937 3938
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3939 3940
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3941
		return -EOPNOTSUPP;
3942
	}
3943 3944
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3945
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
3946
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
3947

3948 3949 3950
	return 0;
}

3951 3952 3953 3954 3955 3956 3957 3958 3959
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3960
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
3961 3962 3963 3964 3965 3966 3967 3968
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

4005 4006 4007 4008 4009 4010
static bool hw_lro_heuristic(u32 link_speed, u32 pci_bw)
{
	return !(link_speed && pci_bw &&
		 (pci_bw <= 16000) && (pci_bw < link_speed));
}

4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4029 4030
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4031
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
4032 4033 4034 4035

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
4036
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
4037 4038 4039 4040

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
4041

4042 4043
	if (params->rx_am_enabled)
		params->rx_cq_moderation =
4044
			mlx5e_am_get_def_profile(cq_period_mode);
4045

4046
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4047 4048
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4049 4050
}

4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4063 4064 4065
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
4066
{
4067
	u8 cq_period_mode = 0;
4068 4069
	u32 link_speed = 0;
	u32 pci_bw = 0;
4070

4071 4072
	params->num_channels = max_channels;
	params->num_tc       = 1;
4073

4074 4075 4076 4077 4078
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
		      link_speed, pci_bw);

4079 4080
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4081 4082
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4083

4084
	/* set CQE compression */
4085
	params->rx_cqe_compress_def = false;
4086
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4087
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4088
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
4089

4090 4091 4092 4093
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
4094

4095
	/* HW LRO */
4096

4097
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4098
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4099
		params->lro_en = hw_lro_heuristic(link_speed, pci_bw);
4100
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4101

4102 4103 4104 4105 4106 4107
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
	params->rx_am_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
4108
	mlx5e_set_tx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
4109

4110 4111
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
4112
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4113

4114 4115 4116
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4117
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4118 4119
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4120

4121 4122 4123 4124 4125 4126
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4127

4128 4129 4130 4131
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4132
	priv->msglevel    = MLX5E_MSG_LEVEL;
4133
	priv->hard_mtu = MLX5E_ETH_HARD_MTU;
4134

4135
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
4136

4137 4138 4139 4140
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4141
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4142 4143 4144 4145 4146 4147 4148
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4149
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4150 4151 4152 4153 4154
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4155 4156
}

4157
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4158 4159 4160
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4161
#endif
4162

4163
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4164 4165 4166
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4167 4168
	bool fcs_supported;
	bool fcs_enabled;
4169 4170 4171

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4172 4173
	netdev->netdev_ops = &mlx5e_netdev_ops;

4174
#ifdef CONFIG_MLX5_CORE_EN_DCB
4175 4176
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4177
#endif
4178

4179 4180 4181 4182
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4183
	netdev->vlan_features    |= NETIF_F_SG;
4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4196
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4197 4198
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4199
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4200

4201 4202
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4203
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4204
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4205 4206
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4207 4208 4209 4210 4211 4212 4213 4214
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4215
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4216 4217
	}

4218 4219 4220 4221 4222 4223 4224 4225 4226
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4227 4228 4229 4230 4231
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4232 4233 4234
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4235
	netdev->features          = netdev->hw_features;
4236
	if (!priv->channels.params.lro_en)
4237 4238
		netdev->features  &= ~NETIF_F_LRO;

4239 4240 4241
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4242 4243 4244
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4245 4246 4247 4248
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4249 4250 4251 4252 4253 4254
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4255

4256
	netdev->features         |= NETIF_F_HIGHDMA;
4257
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4258 4259 4260 4261

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4262

4263
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4264
	if (MLX5_VPORT_MANAGER(mdev))
4265 4266
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4267 4268

	mlx5e_ipsec_build_netdev(priv);
4269 4270
}

4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4291 4292
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4293 4294
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4295 4296
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4297
	int err;
4298

4299
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4300 4301 4302
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4303 4304 4305 4306 4307 4308
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4309
	mlx5e_ipsec_cleanup(priv);
4310
	mlx5e_vxlan_cleanup(priv);
4311

4312 4313
	if (priv->channels.params.xdp_prog)
		bpf_prog_put(priv->channels.params.xdp_prog);
4314 4315 4316 4317 4318 4319 4320
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4321 4322
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4323 4324 4325
		return err;

	err = mlx5e_create_direct_rqts(priv);
4326
	if (err)
4327 4328 4329
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4330
	if (err)
4331 4332 4333
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4334
	if (err)
4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4356
	mlx5e_destroy_direct_rqts(priv);
4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4368
	mlx5e_destroy_direct_rqts(priv);
4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4383
	mlx5e_dcbnl_initialize(priv);
4384 4385 4386 4387 4388 4389 4390 4391
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4392 4393 4394 4395
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4396 4397 4398 4399
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4400 4401 4402
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4403
	netdev->max_mtu = MLX5E_HW2SW_MTU(priv, max_mtu);
4404
	mlx5e_set_dev_port_mtu(priv);
4405

4406 4407
	mlx5_lag_add(mdev, netdev);

4408
	mlx5e_enable_async_events(priv);
4409

4410
	if (MLX5_VPORT_MANAGER(priv->mdev))
4411
		mlx5e_register_vport_reps(priv);
4412

4413 4414
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4415 4416 4417
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4418 4419 4420 4421 4422 4423 4424 4425
	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4426 4427 4428 4429 4430 4431

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4432 4433 4434 4435
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4436 4437
	struct mlx5_core_dev *mdev = priv->mdev;

4438 4439 4440 4441 4442
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4443 4444 4445 4446 4447 4448
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4449
	queue_work(priv->wq, &priv->set_rx_mode_work);
4450

4451
	if (MLX5_VPORT_MANAGER(priv->mdev))
4452 4453
		mlx5e_unregister_vport_reps(priv);

4454
	mlx5e_disable_async_events(priv);
4455
	mlx5_lag_remove(mdev);
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4467
	.update_stats	   = mlx5e_update_ndo_stats,
4468
	.max_nch	   = mlx5e_get_max_num_channels,
4469
	.update_carrier	   = mlx5e_update_carrier,
4470 4471
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4472 4473 4474
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4475 4476
/* mlx5e generic netdev management API (move to en_common.c) */

4477 4478 4479
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4480
{
4481
	int nch = profile->max_nch(mdev);
4482 4483 4484
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4485
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4486
				    nch * profile->max_tc,
4487
				    nch);
4488 4489 4490 4491 4492
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4493 4494 4495 4496
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4497
	profile->init(mdev, netdev, profile, ppriv);
4498 4499 4500 4501 4502

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4503 4504
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4505 4506 4507 4508 4509
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4510 4511
	if (profile->cleanup)
		profile->cleanup(priv);
4512 4513 4514 4515 4516
	free_netdev(netdev);

	return NULL;
}

4517
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4518
{
4519
	struct mlx5_core_dev *mdev = priv->mdev;
4520 4521 4522 4523 4524
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4525

4526 4527
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4528
		goto out;
4529

4530
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4531 4532
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4533
		goto err_cleanup_tx;
4534 4535
	}

4536 4537
	err = profile->init_rx(priv);
	if (err)
4538 4539
		goto err_close_drop_rq;

4540 4541
	mlx5e_create_q_counter(priv);

4542 4543
	if (profile->enable)
		profile->enable(priv);
4544

4545
	return 0;
4546 4547

err_close_drop_rq:
4548
	mlx5e_close_drop_rq(&priv->drop_rq);
4549

4550 4551
err_cleanup_tx:
	profile->cleanup_tx(priv);
4552

4553 4554
out:
	return err;
4555 4556
}

4557
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4558 4559 4560 4561 4562
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4563 4564 4565 4566
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4567 4568
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4569
	mlx5e_close_drop_rq(&priv->drop_rq);
4570 4571 4572 4573
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4601
	err = mlx5e_attach_netdev(priv);
4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4618
	mlx5e_detach_netdev(priv);
4619 4620 4621
	mlx5e_destroy_mdev_resources(mdev);
}

4622 4623
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4624 4625
	struct net_device *netdev;
	void *rpriv = NULL;
4626 4627
	void *priv;
	int err;
4628

4629 4630
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4631 4632
		return NULL;

4633
#ifdef CONFIG_MLX5_ESWITCH
4634
	if (MLX5_VPORT_MANAGER(mdev)) {
4635
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4636
		if (!rpriv) {
4637
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4638 4639 4640
			return NULL;
		}
	}
4641
#endif
4642

4643
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4644 4645
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4646
		goto err_free_rpriv;
4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4661
	}
4662

4663 4664 4665
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4666 4667 4668 4669 4670
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4671
	mlx5e_destroy_netdev(priv);
4672
err_free_rpriv:
4673
	kfree(rpriv);
4674
	return NULL;
4675 4676 4677 4678 4679
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4680
	void *ppriv = priv->ppriv;
4681

4682 4683 4684
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4685
	unregister_netdev(priv->netdev);
4686
	mlx5e_detach(mdev, vpriv);
4687
	mlx5e_destroy_netdev(priv);
4688
	kfree(ppriv);
4689 4690
}

4691 4692 4693 4694 4695 4696 4697 4698
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4699 4700
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4701 4702
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4703 4704 4705 4706 4707 4708 4709
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4710
	mlx5e_ipsec_build_inverse_table();
4711
	mlx5e_build_ptys2ethtool_map();
4712 4713 4714 4715 4716 4717 4718
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}