en_main.c 129.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "lib/vxlan.h"
49
#include "lib/clock.h"
50
#include "en/port.h"
51
#include "en/xdp.h"
52 53

struct mlx5e_rq_param {
54 55
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
56
	struct mlx5e_rq_frags_info frags_info;
57 58 59 60 61 62 63 64 65 66 67
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
68
	u8                         cq_period_mode;
69 70 71 72 73
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
74
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
75
	struct mlx5e_sq_param      icosq;
76 77
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
78
	struct mlx5e_cq_param      icosq_cq;
79 80
};

81
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
82
{
83
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
84 85
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
86 87 88 89 90 91 92 93 94 95 96
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
97 98
}

99
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
100
{
101 102 103 104
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
105

106
	linear_rq_headroom += NET_IP_ALIGN;
107

108 109 110 111 112 113
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
114 115 116 117
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
118
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
119 120 121 122

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

123 124 125 126 127 128 129 130
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

131 132 133
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
134
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
135 136 137
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

138
	if (!mlx5e_rx_is_linear_skb(mdev, params))
139 140 141 142 143 144 145 146 147 148 149 150
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

151 152 153 154 155 156 157 158 159 160 161
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
162
{
163
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
164
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
165

166 167 168 169
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

170 171
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
172 173 174 175 176
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

177 178
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
179 180 181
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
182
	bool is_linear_skb;
183 184 185

	linear_rq_headroom += NET_IP_ALIGN;

186 187 188
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
189

190
	return is_linear_skb ? linear_rq_headroom : 0;
191 192
}

193
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
194
			       struct mlx5e_params *params)
195
{
196
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
197 198 199
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
200

201 202
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
203 204
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
205
		       BIT(params->log_rq_mtu_frames),
206
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
207
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
208 209
}

210 211 212 213
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
214 215
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
216
}
217

218
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
219
{
220 221
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
222
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
223
		MLX5_WQ_TYPE_CYCLIC;
224 225
}

226 227 228 229 230 231
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
232
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
233
					    0);
234

235 236
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
237
		netif_carrier_on(priv->netdev);
238 239
	} else {
		netdev_info(priv->netdev, "Link down\n");
240
		netif_carrier_off(priv->netdev);
241
	}
242 243 244 245 246 247 248 249 250
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
251 252
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
253 254 255
	mutex_unlock(&priv->state_lock);
}

256
void mlx5e_update_stats(struct mlx5e_priv *priv)
257
{
258
	int i;
259

260 261 262
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
263 264
}

265 266
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
267 268 269 270 271 272
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
273 274
}

275
static void mlx5e_update_stats_work(struct work_struct *work)
276
{
277
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
278
					       update_stats_work);
279

280
	mutex_lock(&priv->state_lock);
281
	priv->profile->update_stats(priv);
282 283 284
	mutex_unlock(&priv->state_lock);
}

285 286 287 288 289 290 291 292 293 294 295
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

296 297
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
298
{
299 300
	struct mlx5e_priv *priv = vpriv;

301
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
302 303
		return;

304 305 306
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
307
		queue_work(priv->wq, &priv->update_carrier_work);
308 309 310 311 312 313 314 315
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
316
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
317 318 319 320
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
321
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
322
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
323 324
}

S
Saeed Mahameed 已提交
325 326
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
327
				       struct mlx5e_umr_wqe *wqe)
328 329 330
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
331
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
332 333 334 335 336 337

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

338
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
339
	ucseg->xlt_octowords =
340 341 342 343
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

344 345 346 347 348 349
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
350
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
351 352 353 354 355 356 357 358 359 360 361 362 363
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

364 365 366
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
367
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
368

369 370
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
371
				       GFP_KERNEL, cpu_to_node(c->cpu));
372
	if (!rq->mpwqe.info)
373
		return -ENOMEM;
374

375
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
376 377 378 379

	return 0;
}

380
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
381 382
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
383 384 385 386 387 388
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

389
	in = kvzalloc(inlen, GFP_KERNEL);
390 391 392 393 394 395 396 397 398
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
399
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
400 401 402

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
403
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
404 405
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
406
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
407

T
Tariq Toukan 已提交
408
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
409 410 411 412 413

	kvfree(in);
	return err;
}

414
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
415
{
416
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
417

418
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
419 420
}

421 422 423 424 425
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

466
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
467 468 469 470 471 472 473 474 475 476 477 478 479 480
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

481
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
482 483
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
484
			  struct mlx5e_rq *rq)
485
{
486
	struct page_pool_params pp_params = { 0 };
487
	struct mlx5_core_dev *mdev = c->mdev;
488
	void *rqc = rqp->rqc;
489
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
490
	u32 pool_size;
491 492 493 494
	int wq_sz;
	int err;
	int i;

495
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
496

497
	rq->wq_type = params->rq_wq_type;
498 499
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
500
	rq->tstamp  = c->tstamp;
501
	rq->clock   = &mdev->clock;
502 503
	rq->channel = c;
	rq->ix      = c->ix;
504
	rq->mdev    = mdev;
505
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
506

507
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
508 509 510 511 512
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
513

514 515
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
516 517
		goto err_rq_wq_destroy;

518
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
519
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
520
	pool_size = 1 << params->log_rq_mtu_frames;
521

522
	switch (rq->wq_type) {
523
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
524 525 526 527 528 529 530 531
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
532 533

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
534

535
		rq->post_wqes = mlx5e_post_rx_mpwqes;
536
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
537

538
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
539 540 541 542 543 544 545
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
546 547 548 549 550 551
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

552 553 554 555
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
556 557
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
558

559
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
560 561
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
562 563 564 565
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
566
			goto err_free;
567
		break;
568 569 570
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
571 572 573 574 575
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

576
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
577

578 579
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
580 581
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
582
				      GFP_KERNEL, cpu_to_node(c->cpu));
583 584
		if (!rq->wqe.frags) {
			err = -ENOMEM;
585
			goto err_free;
586
		}
587 588 589 590

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
591
		rq->post_wqes = mlx5e_post_rx_wqes;
592
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
593

594 595 596 597 598 599
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
600 601 602
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
603
			goto err_free;
604 605
		}

606 607 608
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
609
		rq->mkey_be = c->mkey_be;
610
	}
611

612
	/* Create a page_pool and register it with rxq */
613
	pp_params.order     = 0;
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
629
		goto err_free;
630
	}
631 632 633
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
634
		goto err_free;
635

636
	for (i = 0; i < wq_sz; i++) {
637
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
638
			struct mlx5e_rx_wqe_ll *wqe =
639
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
640 641
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
642
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
643

644 645 646
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
647
		} else {
648 649
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
665
		}
666 667
	}

668 669 670 671 672 673 674 675 676 677 678
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

679 680 681
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

682 683
	return 0;

684 685 686
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
687
		kvfree(rq->mpwqe.info);
688 689 690 691 692 693
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
694

695
err_rq_wq_destroy:
696 697
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
698
	xdp_rxq_info_unreg(&rq->xdp_rxq);
699 700
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
701 702 703 704 705
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

706
static void mlx5e_free_rq(struct mlx5e_rq *rq)
707
{
708 709
	int i;

710 711 712
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

713
	xdp_rxq_info_unreg(&rq->xdp_rxq);
714 715
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
716

717 718
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
719
		kvfree(rq->mpwqe.info);
720
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
721
		break;
722
	default: /* MLX5_WQ_TYPE_CYCLIC */
723 724
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
725 726
	}

727 728 729 730 731 732
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
733 734 735
	mlx5_wq_destroy(&rq->wq_ctrl);
}

736 737
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
738
{
739
	struct mlx5_core_dev *mdev = rq->mdev;
740 741 742 743 744 745 746 747 748

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
749
	in = kvzalloc(inlen, GFP_KERNEL);
750 751 752 753 754 755 756 757
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

758
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
759 760
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
761
						MLX5_ADAPTER_PAGE_SHIFT);
762 763
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

764 765
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
766

767
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
768 769 770 771 772 773

	kvfree(in);

	return err;
}

774 775
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
776
{
777
	struct mlx5_core_dev *mdev = rq->mdev;
778 779 780 781 782 783 784

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
785
	in = kvzalloc(inlen, GFP_KERNEL);
786 787 788 789 790 791 792 793
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

794
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
795 796 797 798 799 800

	kvfree(in);

	return err;
}

801 802 803 804 805 806 807 808 809 810 811 812
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
813
	in = kvzalloc(inlen, GFP_KERNEL);
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

832 833 834
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
835
	struct mlx5_core_dev *mdev = c->mdev;
836 837 838 839 840 841
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
842
	in = kvzalloc(inlen, GFP_KERNEL);
843 844 845 846 847 848
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
849 850
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
851 852 853 854 855 856 857 858 859 860
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

861
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
862
{
863
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
864 865
}

866
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
867
{
868
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
869
	struct mlx5e_channel *c = rq->channel;
870

871
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
872

873
	do {
874
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
875 876 877
			return 0;

		msleep(20);
878 879 880
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
881
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
882 883 884 885

	return -ETIMEDOUT;
}

886 887 888 889 890
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

891 892 893
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

894
		/* UMR WQE (if in progress) is always at wq->head */
895
		if (rq->mpwqe.umr_in_progress)
896
			rq->dealloc_wqe(rq, wq->head);
897 898

		while (!mlx5_wq_ll_is_empty(wq)) {
899
			struct mlx5e_rx_wqe_ll *wqe;
900 901 902 903 904 905 906 907 908

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
909
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
910

911 912
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
913
			rq->dealloc_wqe(rq, wqe_ix);
914
			mlx5_wq_cyc_pop(wq);
915
		}
916
	}
917

918 919
}

920
static int mlx5e_open_rq(struct mlx5e_channel *c,
921
			 struct mlx5e_params *params,
922 923 924 925 926
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

927
	err = mlx5e_alloc_rq(c, params, param, rq);
928 929 930
	if (err)
		return err;

931
	err = mlx5e_create_rq(rq, param);
932
	if (err)
933
		goto err_free_rq;
934

935
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
936
	if (err)
937
		goto err_destroy_rq;
938

939
	if (params->rx_dim_enabled)
940
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
941

942 943 944
	if (params->pflags & MLX5E_PFLAG_RX_NO_CSUM_COMPLETE)
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

945 946 947 948
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
949 950
err_free_rq:
	mlx5e_free_rq(rq);
951 952 953 954

	return err;
}

955 956 957
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
958
	struct mlx5_wq_cyc *wq = &sq->wq;
959 960
	struct mlx5e_tx_wqe *nopwqe;

961 962
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

963 964
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
965 966
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
967 968 969
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
970
{
971
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
972
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
973
}
974

975 976
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
977
	cancel_work_sync(&rq->dim.work);
978
	mlx5e_destroy_rq(rq);
979 980
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
981 982
}

S
Saeed Mahameed 已提交
983
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
984
{
985
	kvfree(sq->db.xdpi);
986 987
}

S
Saeed Mahameed 已提交
988
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
989 990 991
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

992 993 994
	sq->db.xdpi = kvzalloc_node(array_size(wq_sz, sizeof(*sq->db.xdpi)),
				    GFP_KERNEL, numa);
	if (!sq->db.xdpi) {
S
Saeed Mahameed 已提交
995
		mlx5e_free_xdpsq_db(sq);
996 997 998 999 1000 1001
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
1002
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
1003
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1004
			     struct mlx5e_sq_param *param,
1005 1006
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
1007 1008
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1009
	struct mlx5_core_dev *mdev = c->mdev;
1010
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1011 1012 1013 1014 1015 1016
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1017
	sq->min_inline_mode = params->tx_min_inline_mode;
1018
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1019 1020 1021
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1022

1023
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1024
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1025 1026
	if (err)
		return err;
1027
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1028

1029
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1048
{
1049
	kvfree(sq->db.ico_wqe);
1050 1051
}

S
Saeed Mahameed 已提交
1052
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1053 1054 1055
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1056 1057
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1058
				       GFP_KERNEL, numa);
1059 1060 1061 1062 1063 1064
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1065 1066 1067
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1068
{
S
Saeed Mahameed 已提交
1069
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1070
	struct mlx5_core_dev *mdev = c->mdev;
1071
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1072
	int err;
1073

S
Saeed Mahameed 已提交
1074 1075
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1076

1077
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1078
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1079 1080
	if (err)
		return err;
1081
	wq->db = &wq->db[MLX5_SND_DBR];
1082

1083
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1084 1085 1086
	if (err)
		goto err_sq_wq_destroy;

1087
	return 0;
S
Saeed Mahameed 已提交
1088 1089 1090 1091 1092

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1093 1094
}

S
Saeed Mahameed 已提交
1095
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1096
{
S
Saeed Mahameed 已提交
1097 1098
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1099 1100
}

S
Saeed Mahameed 已提交
1101
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1102
{
1103 1104
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1105 1106
}

S
Saeed Mahameed 已提交
1107
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1108
{
S
Saeed Mahameed 已提交
1109 1110 1111
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1112 1113
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1114
					GFP_KERNEL, numa);
1115 1116
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1117
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1118
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1119 1120
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1121
	}
S
Saeed Mahameed 已提交
1122 1123 1124 1125

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1126 1127
}

1128
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1129
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1130
			     int txq_ix,
1131
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1132
			     struct mlx5e_sq_param *param,
1133 1134
			     struct mlx5e_txqsq *sq,
			     int tc)
1135
{
S
Saeed Mahameed 已提交
1136
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1137
	struct mlx5_core_dev *mdev = c->mdev;
1138
	struct mlx5_wq_cyc *wq = &sq->wq;
1139 1140
	int err;

1141
	sq->pdev      = c->pdev;
1142
	sq->tstamp    = c->tstamp;
1143
	sq->clock     = &mdev->clock;
1144 1145
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1146
	sq->txq_ix    = txq_ix;
1147
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1148
	sq->min_inline_mode = params->tx_min_inline_mode;
1149
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1150
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1151 1152
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1153 1154
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1155

1156
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1157
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1158
	if (err)
1159
		return err;
1160
	wq->db    = &wq->db[MLX5_SND_DBR];
1161

1162
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1163
	if (err)
1164 1165
		goto err_sq_wq_destroy;

1166 1167 1168
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1169 1170 1171 1172 1173 1174 1175 1176
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1177
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1178
{
S
Saeed Mahameed 已提交
1179
	mlx5e_free_txqsq_db(sq);
1180 1181 1182
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1183 1184 1185 1186 1187 1188 1189 1190
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1191
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1192 1193 1194
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1195 1196 1197 1198 1199 1200 1201 1202
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1203
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1204
	in = kvzalloc(inlen, GFP_KERNEL);
1205 1206 1207 1208 1209 1210 1211
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1212 1213 1214
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1215 1216

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1217
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1218

1219
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1220
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1221 1222

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1223
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1224
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1225
					  MLX5_ADAPTER_PAGE_SHIFT);
1226
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1227

1228 1229
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1230

1231
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1232 1233 1234 1235 1236 1237

	kvfree(in);

	return err;
}

1238 1239 1240 1241 1242 1243 1244
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1245
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1246
			   struct mlx5e_modify_sq_param *p)
1247 1248 1249 1250 1251 1252 1253
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1254
	in = kvzalloc(inlen, GFP_KERNEL);
1255 1256 1257 1258 1259
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1260 1261 1262
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1263
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1264
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1265
	}
1266

1267
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1268 1269 1270 1271 1272 1273

	kvfree(in);

	return err;
}

1274
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1275
{
1276
	mlx5_core_destroy_sq(mdev, sqn);
1277 1278
}

1279
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1280 1281 1282
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1283
{
1284
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1285 1286
	int err;

1287
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1288 1289 1290 1291 1292
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1293
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1294
	if (err)
1295
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1296 1297 1298 1299

	return err;
}

1300 1301 1302
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1303
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1304
			    u32 tisn,
1305
			    int txq_ix,
1306
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1307
			    struct mlx5e_sq_param *param,
1308 1309
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1310 1311
{
	struct mlx5e_create_sq_param csp = {};
1312
	u32 tx_rate;
1313 1314
	int err;

1315
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1316 1317 1318
	if (err)
		return err;

1319
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1320
	csp.tis_lst_sz      = 1;
1321 1322 1323
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1324
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1325
	if (err)
S
Saeed Mahameed 已提交
1326
		goto err_free_txqsq;
1327

1328
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1329
	if (tx_rate)
1330
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1331

1332 1333 1334
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1335 1336
	return 0;

S
Saeed Mahameed 已提交
1337
err_free_txqsq:
1338
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1339
	mlx5e_free_txqsq(sq);
1340 1341 1342 1343

	return err;
}

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1354 1355
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1356
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1357
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1358 1359 1360 1361 1362
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1363 1364 1365 1366 1367 1368 1369
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1370
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1371
{
1372
	struct mlx5e_channel *c = sq->channel;
1373
	struct mlx5_wq_cyc *wq = &sq->wq;
1374

1375
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1376
	/* prevent netif_tx_wake_queue */
1377
	napi_synchronize(&c->napi);
1378

S
Saeed Mahameed 已提交
1379
	netif_tx_disable_queue(sq->txq);
1380

S
Saeed Mahameed 已提交
1381
	/* last doorbell out, godspeed .. */
1382 1383
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1384
		struct mlx5e_tx_wqe *nop;
1385

1386 1387 1388
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1389
	}
1390 1391 1392 1393 1394
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1395
	struct mlx5_core_dev *mdev = c->mdev;
1396
	struct mlx5_rate_limit rl = {0};
1397

1398
	mlx5e_destroy_sq(mdev, sq->sqn);
1399 1400 1401 1402
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1403 1404 1405 1406
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1503
	sq->stats->recover++;
1504 1505 1506 1507
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1508
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1509
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1510 1511 1512 1513 1514 1515
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1516
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1517 1518 1519 1520 1521
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1522
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1523
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1524
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1544
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1545 1546 1547 1548
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1549
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1550
			    struct mlx5e_sq_param *param,
1551 1552
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1553 1554 1555 1556 1557 1558 1559
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1560
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1561 1562 1563 1564
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1565
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1566 1567 1568
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1569 1570
	if (is_redirect)
		set_bit(MLX5E_SQ_STATE_REDIRECT, &sq->state);
S
Saeed Mahameed 已提交
1571
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1572
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1611
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1612 1613
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1614 1615
}

1616 1617 1618
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1619 1620 1621
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1622
	unsigned int irqn;
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1649
	cq->mdev = mdev;
1650 1651 1652 1653

	return 0;
}

1654 1655 1656 1657 1658 1659 1660
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1661 1662
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1673
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1674
{
1675
	mlx5_wq_destroy(&cq->wq_ctrl);
1676 1677
}

1678
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1679
{
1680
	struct mlx5_core_dev *mdev = cq->mdev;
1681 1682 1683 1684 1685
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1686
	unsigned int irqn_not_used;
1687 1688 1689 1690
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1691
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1692
	in = kvzalloc(inlen, GFP_KERNEL);
1693 1694 1695 1696 1697 1698 1699
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1700
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1701
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1702 1703 1704

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1705
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1706
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1707
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1708
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1709
					    MLX5_ADAPTER_PAGE_SHIFT);
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1724
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1725
{
1726
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1727 1728 1729
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1730
			 struct net_dim_cq_moder moder,
1731
			 struct mlx5e_cq_param *param,
1732
			 struct mlx5e_cq *cq)
1733
{
1734
	struct mlx5_core_dev *mdev = c->mdev;
1735 1736
	int err;

1737
	err = mlx5e_alloc_cq(c, param, cq);
1738 1739 1740
	if (err)
		return err;

1741
	err = mlx5e_create_cq(cq, param);
1742
	if (err)
1743
		goto err_free_cq;
1744

1745
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1746
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1747 1748
	return 0;

1749 1750
err_free_cq:
	mlx5e_free_cq(cq);
1751 1752 1753 1754 1755 1756 1757

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1758
	mlx5e_free_cq(cq);
1759 1760
}

1761 1762 1763 1764 1765
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1766
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1767
			     struct mlx5e_params *params,
1768 1769 1770 1771 1772 1773
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1774 1775
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1798
			  struct mlx5e_params *params,
1799 1800
			  struct mlx5e_channel_param *cparam)
{
1801 1802
	struct mlx5e_priv *priv = c->priv;
	int err, tc, max_nch = priv->profile->max_nch(priv->mdev);
1803

1804
	for (tc = 0; tc < params->num_tc; tc++) {
1805
		int txq_ix = c->ix + tc * max_nch;
1806

1807
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1808
				       params, &cparam->sq, &c->sq[tc], tc);
1809 1810 1811 1812 1813 1814 1815 1816
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1817
		mlx5e_close_txqsq(&c->sq[tc]);
1818 1819 1820 1821 1822 1823 1824 1825 1826

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1827
		mlx5e_close_txqsq(&c->sq[tc]);
1828 1829
}

1830
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1831
				struct mlx5e_txqsq *sq, u32 rate)
1832 1833 1834
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1835
	struct mlx5e_modify_sq_param msp = {0};
1836
	struct mlx5_rate_limit rl = {0};
1837 1838 1839 1840 1841 1842 1843
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1844 1845
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1846
		/* remove current rl index to free space to next ones */
1847 1848
		mlx5_rl_remove_rate(mdev, &rl);
	}
1849 1850 1851 1852

	sq->rate_limit = 0;

	if (rate) {
1853 1854
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1855 1856 1857 1858 1859 1860 1861
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1862 1863 1864 1865
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1866
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1867 1868 1869 1870 1871
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1872
			mlx5_rl_remove_rate(mdev, &rl);
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1884
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1911
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1912
			      struct mlx5e_params *params,
1913 1914 1915
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1916
	struct net_dim_cq_moder icocq_moder = {0, 0};
1917
	struct net_device *netdev = priv->netdev;
1918
	int cpu = mlx5e_get_cpu(priv, ix);
1919
	struct mlx5e_channel *c;
1920
	unsigned int irq;
1921
	int err;
1922
	int eqn;
1923

1924
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1925 1926 1927 1928
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1929 1930
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1931
	c->ix       = ix;
1932
	c->cpu      = cpu;
1933 1934
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1935
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1936 1937
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1938
	c->stats    = &priv->channel_stats[ix].ch;
1939

1940 1941 1942
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1943 1944
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1945
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1946 1947 1948
	if (err)
		goto err_napi_del;

1949
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1950 1951 1952
	if (err)
		goto err_close_icosq_cq;

1953
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1954 1955 1956
	if (err)
		goto err_close_tx_cqs;

1957 1958 1959 1960
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1961
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1962 1963
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1964 1965 1966
	if (err)
		goto err_close_rx_cq;

1967 1968
	napi_enable(&c->napi);

1969
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1970 1971 1972
	if (err)
		goto err_disable_napi;

1973
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1974 1975 1976
	if (err)
		goto err_close_icosq;

1977
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
1978 1979
	if (err)
		goto err_close_sqs;
1980

1981
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1982
	if (err)
1983
		goto err_close_xdp_sq;
1984

1985 1986 1987 1988
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

1989 1990 1991
	*cp = c;

	return 0;
1992 1993 1994 1995

err_close_rq:
	mlx5e_close_rq(&c->rq);

1996
err_close_xdp_sq:
1997
	if (c->xdp)
S
Saeed Mahameed 已提交
1998
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1999 2000 2001 2002

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
2003
err_close_icosq:
S
Saeed Mahameed 已提交
2004
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
2005

2006 2007
err_disable_napi:
	napi_disable(&c->napi);
2008
	if (c->xdp)
2009
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2010 2011

err_close_rx_cq:
2012 2013
	mlx5e_close_cq(&c->rq.cq);

2014 2015 2016
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

2017 2018 2019
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
2020 2021 2022
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

2023 2024
err_napi_del:
	netif_napi_del(&c->napi);
2025
	kvfree(c);
2026 2027 2028 2029

	return err;
}

2030 2031 2032 2033 2034 2035 2036
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2037
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2049 2050
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2051
	mlx5e_close_xdpsq(&c->xdpsq);
2052
	mlx5e_close_rq(&c->rq);
2053
	if (c->xdp)
S
Saeed Mahameed 已提交
2054
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2055
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2056
	mlx5e_close_icosq(&c->icosq);
2057
	napi_disable(&c->napi);
2058
	if (c->xdp)
2059
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2060
	mlx5e_close_cq(&c->rq.cq);
2061
	mlx5e_close_cq(&c->xdpsq.cq);
2062
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2063
	mlx5e_close_cq(&c->icosq.cq);
2064
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2065

2066
	kvfree(c);
2067 2068
}

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2139
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2140
				 struct mlx5e_params *params,
2141 2142
				 struct mlx5e_rq_param *param)
{
2143
	struct mlx5_core_dev *mdev = priv->mdev;
2144 2145
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2146
	int ndsegs = 1;
2147

2148
	switch (params->rq_wq_type) {
2149
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2150
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2151 2152
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2153
		MLX5_SET(wq, wq, log_wqe_stride_size,
2154 2155
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2156
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2157
		break;
2158
	default: /* MLX5_WQ_TYPE_CYCLIC */
2159
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2160 2161
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2162 2163
	}

2164
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2165
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2166 2167
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2168
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2169
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2170
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2171
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2172

2173
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2174 2175
}

2176
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2177
				      struct mlx5e_rq_param *param)
2178
{
2179
	struct mlx5_core_dev *mdev = priv->mdev;
2180 2181 2182
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2183 2184 2185
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2186
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2187 2188

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2189 2190
}

T
Tariq Toukan 已提交
2191 2192
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2193 2194 2195 2196 2197
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2198
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2199

2200
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2201 2202 2203
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2204
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2205 2206 2207 2208 2209 2210
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2211
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2212
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2213 2214 2215 2216 2217 2218 2219
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2220
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2221 2222 2223
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2224
				    struct mlx5e_params *params,
2225 2226
				    struct mlx5e_cq_param *param)
{
2227
	struct mlx5_core_dev *mdev = priv->mdev;
2228
	void *cqc = param->cqc;
2229
	u8 log_cq_size;
2230

2231
	switch (params->rq_wq_type) {
2232
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2233 2234
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2235
		break;
2236
	default: /* MLX5_WQ_TYPE_CYCLIC */
2237
		log_cq_size = params->log_rq_mtu_frames;
2238 2239 2240
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2241
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2242 2243 2244
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2245 2246

	mlx5e_build_common_cq_param(priv, param);
2247
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2248 2249 2250
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2251
				    struct mlx5e_params *params,
2252 2253 2254 2255
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2256
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2257 2258

	mlx5e_build_common_cq_param(priv, param);
2259
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2260 2261
}

T
Tariq Toukan 已提交
2262
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2263 2264
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2265 2266 2267 2268 2269 2270
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2271

2272
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2273 2274 2275
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2276 2277
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2278 2279 2280 2281 2282 2283 2284
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2285
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2286 2287
}

2288
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2289
				    struct mlx5e_params *params,
2290 2291 2292 2293 2294 2295
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2296
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2297 2298
}

2299 2300 2301
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2302
{
2303
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2304

2305 2306 2307 2308 2309 2310 2311
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2312 2313
}

2314 2315
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2316
{
2317
	struct mlx5e_channel_param *cparam;
2318
	int err = -ENOMEM;
2319 2320
	int i;

2321
	chs->num = chs->params.num_channels;
2322

2323
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2324
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2325 2326
	if (!chs->c || !cparam)
		goto err_free;
2327

2328
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2329
	for (i = 0; i < chs->num; i++) {
2330
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2331 2332 2333 2334
		if (err)
			goto err_close_channels;
	}

2335
	kvfree(cparam);
2336 2337 2338 2339
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2340
		mlx5e_close_channel(chs->c[i]);
2341

2342
err_free:
2343
	kfree(chs->c);
2344
	kvfree(cparam);
2345
	chs->num = 0;
2346 2347 2348
	return err;
}

2349
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2350 2351 2352
{
	int i;

2353 2354 2355 2356 2357 2358 2359 2360 2361
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2362 2363 2364
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2365

2366
	return err ? -ETIMEDOUT : 0;
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2377
void mlx5e_close_channels(struct mlx5e_channels *chs)
2378 2379
{
	int i;
2380

2381 2382
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2383

2384 2385
	kfree(chs->c);
	chs->num = 0;
2386 2387
}

2388 2389
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2390 2391 2392 2393 2394
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2395
	u32 *in;
2396
	int i;
2397 2398

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2399
	in = kvzalloc(inlen, GFP_KERNEL);
2400 2401 2402 2403 2404 2405 2406 2407
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2408 2409
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2410

2411 2412 2413
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2414 2415

	kvfree(in);
T
Tariq Toukan 已提交
2416 2417 2418
	return err;
}

2419
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2420
{
2421 2422
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2423 2424
}

2425
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2426 2427
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2428
	int err;
2429

2430 2431 2432 2433
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2434 2435
}

2436
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2437
{
2438
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2439 2440 2441
	int err;
	int ix;

2442
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2443
		rqt = &priv->direct_tir[ix].rqt;
2444
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2445 2446 2447 2448 2449 2450 2451
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2452
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2453
	for (ix--; ix >= 0; ix--)
2454
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2455

2456 2457 2458
	return err;
}

2459 2460 2461 2462 2463 2464 2465 2466
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2467 2468 2469 2470 2471 2472 2473
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2474
int mlx5e_bits_invert(unsigned long a, int size)
2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2499
			ix = priv->channels.params.indirection_rqt[ix];
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2510 2511 2512 2513
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2514
	u32 *in;
2515 2516 2517
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2518
	in = kvzalloc(inlen, GFP_KERNEL);
2519 2520 2521 2522 2523 2524 2525
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2526
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2527
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2528 2529 2530 2531 2532

	kvfree(in);
	return err;
}

2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2547
{
T
Tariq Toukan 已提交
2548 2549 2550
	u32 rqtn;
	int ix;

2551
	if (priv->indir_rqt.enabled) {
2552
		/* RSS RQ table */
2553
		rqtn = priv->indir_rqt.rqtn;
2554
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2555 2556
	}

2557 2558 2559
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2560 2561 2562
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2563 2564 2565
		};

		/* Direct RQ Tables */
2566 2567
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2568

2569
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2570
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2571
	}
2572 2573
}

2574 2575 2576 2577 2578
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2579 2580 2581 2582 2583 2584
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2585 2586 2587 2588 2589 2590 2591 2592 2593
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2594 2595 2596
		{
			.rqn = priv->drop_rq.rqn,
		},
2597 2598 2599 2600 2601
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2602
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2603
{
2604
	if (!params->lro_en)
2605 2606 2607 2608 2609 2610 2611 2612
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2613 2614
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2615 2616
}

2617 2618
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2619
				    void *tirc, bool inner)
2620
{
2621 2622
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2636 2637
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2638 2639 2640 2641 2642 2643
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2644
		memcpy(rss_key, params->toeplitz_hash_key, len);
2645
	}
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2728 2729
}

T
Tariq Toukan 已提交
2730
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2731 2732 2733 2734 2735 2736 2737
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2738
	int tt;
T
Tariq Toukan 已提交
2739
	int ix;
2740 2741

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2742
	in = kvzalloc(inlen, GFP_KERNEL);
2743 2744 2745 2746 2747 2748
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2749
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2750

T
Tariq Toukan 已提交
2751
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2752
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2753
					   inlen);
T
Tariq Toukan 已提交
2754
		if (err)
T
Tariq Toukan 已提交
2755
			goto free_in;
T
Tariq Toukan 已提交
2756
	}
2757

2758
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2759 2760 2761 2762 2763 2764 2765
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2766 2767 2768 2769 2770
	kvfree(in);

	return err;
}

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2786 2787
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2788
{
2789
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2790 2791
	int err;

2792
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2793 2794 2795
	if (err)
		return err;

2796 2797 2798 2799
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2800

2801 2802
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2803 2804 2805
{
	u16 hw_mtu = 0;
	int err;
2806

2807 2808 2809 2810
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2811
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2812 2813
}

2814
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2815
{
2816
	struct mlx5e_params *params = &priv->channels.params;
2817
	struct net_device *netdev = priv->netdev;
2818
	struct mlx5_core_dev *mdev = priv->mdev;
2819 2820 2821
	u16 mtu;
	int err;

2822
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2823 2824
	if (err)
		return err;
2825

2826 2827
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2828
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2829
			    __func__, mtu, params->sw_mtu);
2830

2831
	params->sw_mtu = mtu;
2832 2833 2834
	return 0;
}

2835 2836 2837
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2838 2839
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2840 2841 2842 2843 2844 2845 2846 2847 2848
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2849 2850 2851
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2852
	for (tc = 0; tc < ntc; tc++)
2853
		netdev_set_tc_queue(netdev, tc, nch, 0);
2854 2855
}

2856
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2857
{
2858
	int max_nch = priv->profile->max_nch(priv->mdev);
2859 2860
	int i, tc;

2861
	for (i = 0; i < max_nch; i++)
2862
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2863 2864 2865 2866 2867 2868 2869 2870
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2881
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2882
{
2883 2884 2885 2886
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2887 2888
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2889

2890
	mlx5e_build_tx2sq_maps(priv);
2891 2892
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2893

2894
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2895 2896
		mlx5e_add_sqs_fwd_rules(priv);

2897
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2898
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2899 2900
}

2901
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2902
{
2903 2904
	mlx5e_redirect_rqts_to_drop(priv);

2905
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2906 2907
		mlx5e_remove_sqs_fwd_rules(priv);

2908 2909 2910 2911 2912 2913 2914 2915
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2916
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2917 2918
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2919 2920 2921
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2922
	int carrier_ok;
2923 2924
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2925
	carrier_ok = netif_carrier_ok(netdev);
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2936 2937 2938 2939
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2940 2941 2942
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2943 2944 2945
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2946 2947
}

2948
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2949 2950 2951 2952 2953
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2954 2955 2956 2957 2958 2959 2960
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2961
	err = mlx5e_open_channels(priv, &priv->channels);
2962
	if (err)
2963
		goto err_clear_state_opened_flag;
2964

2965
	mlx5e_refresh_tirs(priv, false);
2966
	mlx5e_activate_priv_channels(priv);
2967 2968
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2969

2970
	mlx5e_queue_update_stats(priv);
2971
	return 0;
2972 2973 2974 2975

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2976 2977
}

2978
int mlx5e_open(struct net_device *netdev)
2979 2980 2981 2982 2983 2984
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2985 2986
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2987 2988
	mutex_unlock(&priv->state_lock);

2989
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
2990 2991
		udp_tunnel_get_rx_info(netdev);

2992 2993 2994 2995 2996 2997 2998
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2999 3000 3001 3002 3003 3004
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3005 3006 3007
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3008 3009
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3010 3011 3012 3013

	return 0;
}

3014
int mlx5e_close(struct net_device *netdev)
3015 3016 3017 3018
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3019 3020 3021
	if (!netif_device_present(netdev))
		return -ENODEV;

3022
	mutex_lock(&priv->state_lock);
3023
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3024 3025 3026 3027 3028 3029
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3030
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3031 3032
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3033 3034 3035 3036 3037 3038 3039
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3040 3041
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3042 3043 3044
	if (err)
		return err;

3045 3046 3047
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3048
	rq->mdev = mdev;
3049 3050 3051 3052

	return 0;
}

3053
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3054 3055
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3056
{
3057 3058 3059
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3060
	return mlx5e_alloc_cq_common(mdev, param, cq);
3061 3062
}

3063 3064
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3065
{
3066
	struct mlx5_core_dev *mdev = priv->mdev;
3067 3068 3069
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3070 3071
	int err;

3072
	mlx5e_build_drop_rq_param(priv, &rq_param);
3073

3074
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3075 3076 3077
	if (err)
		return err;

3078
	err = mlx5e_create_cq(cq, &cq_param);
3079
	if (err)
3080
		goto err_free_cq;
3081

3082
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3083
	if (err)
3084
		goto err_destroy_cq;
3085

3086
	err = mlx5e_create_rq(drop_rq, &rq_param);
3087
	if (err)
3088
		goto err_free_rq;
3089

3090 3091 3092 3093
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3094 3095
	return 0;

3096
err_free_rq:
3097
	mlx5e_free_rq(drop_rq);
3098 3099

err_destroy_cq:
3100
	mlx5e_destroy_cq(cq);
3101

3102
err_free_cq:
3103
	mlx5e_free_cq(cq);
3104

3105 3106 3107
	return err;
}

3108
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3109
{
3110 3111 3112 3113
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3114 3115
}

3116 3117
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3118
{
3119
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3120 3121
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3122
	MLX5_SET(tisc, tisc, prio, tc << 1);
3123
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3124
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3125 3126 3127 3128

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3129
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3130 3131
}

3132
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3133
{
3134
	mlx5_core_destroy_tis(mdev, tisn);
3135 3136
}

3137
int mlx5e_create_tises(struct mlx5e_priv *priv)
3138 3139 3140 3141
{
	int err;
	int tc;

3142
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3143
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3144 3145 3146 3147 3148 3149 3150 3151
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3152
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3153 3154 3155 3156

	return err;
}

3157
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3158 3159 3160
{
	int tc;

3161
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3162
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3163 3164
}

3165 3166 3167
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3168
{
3169
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3170

3171
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3172

A
Achiad Shochat 已提交
3173
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3174
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3175
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
3176 3177
}

3178
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3179
{
3180
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3181

3182
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3183 3184 3185 3186 3187 3188

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3189
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3190
{
3191
	struct mlx5e_tir *tir;
3192 3193
	void *tirc;
	int inlen;
3194
	int i = 0;
3195
	int err;
T
Tariq Toukan 已提交
3196 3197
	u32 *in;
	int tt;
3198 3199

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3200
	in = kvzalloc(inlen, GFP_KERNEL);
3201 3202 3203
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3204 3205
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3206
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3207
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3208
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3209
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3210 3211 3212 3213
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3214 3215
	}

3216
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3232 3233 3234 3235
	kvfree(in);

	return 0;

3236 3237 3238 3239
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3240 3241 3242 3243 3244 3245 3246 3247
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3248
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3249 3250 3251 3252 3253 3254 3255 3256 3257 3258
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3259
	in = kvzalloc(inlen, GFP_KERNEL);
3260 3261 3262
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3263 3264
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3265
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3266
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3267
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3268
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3269 3270 3271 3272 3273 3274
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3275 3276
	return 0;

T
Tariq Toukan 已提交
3277
err_destroy_ch_tirs:
3278
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3279
	for (ix--; ix >= 0; ix--)
3280
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3281 3282

	kvfree(in);
3283 3284 3285 3286

	return err;
}

3287
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3288 3289 3290
{
	int i;

T
Tariq Toukan 已提交
3291
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3292
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3293

3294
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3295 3296 3297 3298
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3299 3300
}

3301
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3302 3303 3304 3305 3306 3307 3308 3309
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3324
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3325 3326 3327 3328
{
	int err = 0;
	int i;

3329 3330
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3331 3332 3333 3334 3335 3336 3337
		if (err)
			return err;
	}

	return 0;
}

3338 3339
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3340 3341
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3342
	struct mlx5e_channels new_channels = {};
3343
	u8 tc = mqprio->num_tc;
3344 3345
	int err = 0;

3346 3347
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3348 3349 3350 3351 3352
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3353 3354
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3355

S
Saeed Mahameed 已提交
3356
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3357 3358 3359
		priv->channels.params = new_channels.params;
		goto out;
	}
3360

S
Saeed Mahameed 已提交
3361 3362 3363
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3364

3365 3366
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3367
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3368
out:
3369 3370 3371 3372
	mutex_unlock(&priv->state_lock);
	return err;
}

3373
#ifdef CONFIG_MLX5_ESWITCH
3374
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3375 3376
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3377
{
3378 3379
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3380
		return mlx5e_configure_flower(priv, cls_flower, flags);
3381
	case TC_CLSFLOWER_DESTROY:
3382
		return mlx5e_delete_flower(priv, cls_flower, flags);
3383
	case TC_CLSFLOWER_STATS:
3384
		return mlx5e_stats_flower(priv, cls_flower, flags);
3385
	default:
3386
		return -EOPNOTSUPP;
3387 3388
	}
}
3389

3390 3391
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3392 3393 3394
{
	struct mlx5e_priv *priv = cb_priv;

3395
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3396 3397
		return -EOPNOTSUPP;

3398 3399
	switch (type) {
	case TC_SETUP_CLSFLOWER:
3400
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3417
					     priv, priv, f->extack);
3418 3419 3420 3421 3422 3423 3424 3425
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3426
#endif
3427

3428 3429
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3430
{
3431
	switch (type) {
3432
#ifdef CONFIG_MLX5_ESWITCH
3433 3434
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3435
#endif
3436
	case TC_SETUP_QDISC_MQPRIO:
3437
		return mlx5e_setup_tc_mqprio(dev, type_data);
3438 3439 3440
	default:
		return -EOPNOTSUPP;
	}
3441 3442
}

3443
static void
3444 3445 3446
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3447
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3448
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3449
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3450

3451
	/* update HW stats in background for next time */
3452
	mlx5e_queue_update_stats(priv);
3453

3454 3455 3456 3457 3458 3459
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3460
		mlx5e_grp_sw_update_stats(priv);
3461 3462 3463 3464 3465 3466
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3467 3468 3469 3470

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3471 3472 3473
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3474
	stats->rx_crc_errors =
3475 3476 3477
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3478 3479 3480 3481 3482 3483 3484
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3485 3486
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3487 3488 3489 3490 3491 3492
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3493
	queue_work(priv->wq, &priv->set_rx_mode_work);
3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3508
	queue_work(priv->wq, &priv->set_rx_mode_work);
3509 3510 3511 3512

	return 0;
}

3513
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3514 3515
	do {						\
		if (enable)				\
3516
			*features |= feature;		\
3517
		else					\
3518
			*features &= ~feature;		\
3519 3520 3521 3522 3523
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3524 3525
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3526
	struct mlx5_core_dev *mdev = priv->mdev;
3527
	struct mlx5e_channels new_channels = {};
3528
	struct mlx5e_params *old_params;
3529 3530
	int err = 0;
	bool reset;
3531 3532 3533

	mutex_lock(&priv->state_lock);

3534
	old_params = &priv->channels.params;
3535 3536 3537 3538 3539 3540
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3541
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3542

3543
	new_channels.params = *old_params;
3544 3545
	new_channels.params.lro_en = enable;

3546
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3547 3548 3549 3550 3551
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3552
	if (!reset) {
3553
		*old_params = new_channels.params;
3554 3555
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3556
	}
3557

3558 3559 3560
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3561

3562 3563
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3564
	mutex_unlock(&priv->state_lock);
3565 3566 3567
	return err;
}

3568
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3569 3570 3571 3572
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3573
		mlx5e_enable_cvlan_filter(priv);
3574
	else
3575
		mlx5e_disable_cvlan_filter(priv);
3576 3577 3578 3579 3580 3581 3582

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3583

3584
	if (!enable && mlx5e_tc_num_filters(priv)) {
3585 3586 3587 3588 3589
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3590 3591 3592
	return 0;
}

3593 3594 3595 3596 3597 3598 3599 3600
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3618 3619 3620
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3621
	int err = 0;
3622 3623 3624

	mutex_lock(&priv->state_lock);

3625
	priv->channels.params.vlan_strip_disable = !enable;
3626 3627 3628 3629
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3630
	if (err)
3631
		priv->channels.params.vlan_strip_disable = enable;
3632

3633
unlock:
3634 3635 3636 3637 3638
	mutex_unlock(&priv->state_lock);

	return err;
}

3639
#ifdef CONFIG_MLX5_EN_ARFS
3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3654
static int mlx5e_handle_feature(struct net_device *netdev,
3655
				netdev_features_t *features,
3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3669 3670
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3671 3672 3673
		return err;
	}

3674
	MLX5E_SET_FEATURE(features, feature, enable);
3675 3676 3677 3678 3679 3680
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3681
	netdev_features_t oper_features = netdev->features;
3682 3683 3684 3685
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3686

3687 3688
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3689
				    set_feature_cvlan_filter);
3690 3691 3692 3693
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3694
#ifdef CONFIG_MLX5_EN_ARFS
3695
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3696
#endif
3697

3698 3699 3700 3701 3702 3703
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3704 3705
}

3706 3707 3708 3709
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3710
	struct mlx5e_params *params;
3711 3712

	mutex_lock(&priv->state_lock);
3713
	params = &priv->channels.params;
3714 3715 3716 3717 3718
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3719
		if (!params->vlan_strip_disable)
3720 3721
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3722 3723 3724 3725 3726 3727
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3728 3729 3730 3731 3732
	mutex_unlock(&priv->state_lock);

	return features;
}

3733 3734
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3735 3736
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3737
	struct mlx5e_channels new_channels = {};
3738
	struct mlx5e_params *params;
3739
	int err = 0;
3740
	bool reset;
3741 3742

	mutex_lock(&priv->state_lock);
3743

3744
	params = &priv->channels.params;
3745

3746
	reset = !params->lro_en;
3747
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3748

3749 3750 3751
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3752 3753 3754 3755 3756 3757 3758 3759
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3760
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3761 3762 3763 3764 3765 3766
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3767
	if (!reset) {
3768
		params->sw_mtu = new_mtu;
3769 3770
		if (set_mtu_cb)
			set_mtu_cb(priv);
3771
		netdev->mtu = params->sw_mtu;
3772 3773
		goto out;
	}
3774

3775
	err = mlx5e_open_channels(priv, &new_channels);
3776
	if (err)
3777 3778
		goto out;

3779
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3780
	netdev->mtu = new_channels.params.sw_mtu;
3781

3782 3783
out:
	mutex_unlock(&priv->state_lock);
3784 3785 3786
	return err;
}

3787 3788 3789 3790 3791
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3792 3793 3794 3795 3796
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3797 3798
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3867 3868
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3869 3870
	struct mlx5e_priv *priv = netdev_priv(dev);

3871 3872
	switch (cmd) {
	case SIOCSHWTSTAMP:
3873
		return mlx5e_hwstamp_set(priv, ifr);
3874
	case SIOCGHWTSTAMP:
3875
		return mlx5e_hwstamp_get(priv, ifr);
3876 3877 3878 3879 3880
	default:
		return -EOPNOTSUPP;
	}
}

3881
#ifdef CONFIG_MLX5_ESWITCH
3882 3883 3884 3885 3886 3887 3888 3889
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3890 3891
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3892 3893 3894 3895
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3896 3897 3898
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3899 3900 3901 3902
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3903 3904 3905 3906 3907 3908 3909 3910
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3911 3912 3913 3914 3915 3916 3917
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3918 3919 3920 3921 3922 3923 3924 3925

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3926
					   max_tx_rate, min_tx_rate);
3927 3928
}

3929 3930 3931
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3932
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3933
		return IFLA_VF_LINK_STATE_DISABLE;
3934
	case MLX5_VPORT_ADMIN_STATE_UP:
3935 3936 3937 3938 3939 3940 3941 3942 3943
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3944
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3945
	case IFLA_VF_LINK_STATE_ENABLE:
3946
		return MLX5_VPORT_ADMIN_STATE_UP;
3947
	}
3948
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3984
#endif
3985

3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4000
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4014
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4037 4038
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4039 4040 4041
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4042 4043 4044
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4045
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4046 4047
		return;

4048
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4049 4050
}

4051 4052
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4053 4054 4055
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4056 4057 4058
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4059
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4060 4061
		return;

4062
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4063 4064
}

4065 4066 4067
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4068
{
4069
	unsigned int offset = 0;
4070
	struct udphdr *udph;
4071 4072
	u8 proto;
	u16 port;
4073 4074 4075 4076 4077 4078

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4079
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4080 4081 4082 4083 4084
		break;
	default:
		goto out;
	}

4085 4086 4087 4088
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4089 4090 4091
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4092
		/* Verify if UDP port is being offloaded by HW */
4093
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4094 4095
			return features;
	}
4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4111 4112 4113 4114 4115
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4116 4117 4118
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4119
		return mlx5e_tunnel_features_check(priv, skb, features);
4120 4121 4122 4123

	return features;
}

4124 4125 4126
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4127
	struct mlx5_eq *eq = sq->cq.mcq.eq;
4128 4129 4130
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4131
		   eq->eqn, eq->cons_index, eq->irqn);
4132 4133 4134 4135 4136 4137

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
4138
	sq->channel->stats->eq_rearm++;
4139 4140 4141
	return true;
}

4142
static void mlx5e_tx_timeout_work(struct work_struct *work)
4143
{
4144 4145 4146
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4147
	bool reopen_channels = false;
4148
	int i, err;
4149

4150 4151 4152 4153 4154
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4155

4156
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4157
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4158
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4159

4160
		if (!netif_xmit_stopped(dev_queue))
4161
			continue;
4162 4163 4164

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4165 4166
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4167

4168 4169 4170 4171 4172 4173 4174
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4175 4176
	}

4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4198 4199
}

4200
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4201 4202
{
	struct net_device *netdev = priv->netdev;
4203
	struct mlx5e_channels new_channels = {};
4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4215 4216 4217 4218 4219 4220 4221 4222 4223
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4224 4225 4226
	return 0;
}

4227 4228 4229 4230 4231
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4232
	int err = 0;
4233 4234 4235 4236
	int i;

	mutex_lock(&priv->state_lock);

4237
	if (prog) {
4238
		err = mlx5e_xdp_allowed(priv, prog);
4239 4240
		if (err)
			goto unlock;
4241 4242
	}

4243 4244
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4245
	reset = (!priv->channels.params.xdp_prog || !prog);
4246 4247 4248

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4249 4250 4251 4252
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4253
		prog = bpf_prog_add(prog, priv->channels.num);
4254 4255 4256 4257 4258
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4259

4260 4261 4262
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4263
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4264 4265 4266 4267
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4268
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4279 4280
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4281

4282
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4283 4284 4285 4286 4287
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4288
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4301
static u32 mlx5e_xdp_query(struct net_device *dev)
4302 4303
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4304 4305
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4306

4307 4308 4309 4310 4311 4312 4313
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4314 4315
}

4316
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4317 4318 4319 4320 4321
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4322
		xdp->prog_id = mlx5e_xdp_query(dev);
4323 4324 4325 4326 4327 4328
		return 0;
	default:
		return -EINVAL;
	}
}

4329
const struct net_device_ops mlx5e_netdev_ops = {
4330 4331 4332
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4333
	.ndo_setup_tc            = mlx5e_setup_tc,
4334
	.ndo_select_queue        = mlx5e_select_queue,
4335 4336 4337
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4338 4339
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4340
	.ndo_set_features        = mlx5e_set_features,
4341
	.ndo_fix_features        = mlx5e_fix_features,
4342
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4343
	.ndo_do_ioctl            = mlx5e_ioctl,
4344
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4345 4346 4347
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4348
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4349
	.ndo_bpf		 = mlx5e_xdp,
4350
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4351 4352 4353
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4354
#ifdef CONFIG_MLX5_ESWITCH
4355
	/* SRIOV E-Switch NDOs */
4356 4357
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4358
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4359
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4360
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4361 4362 4363
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4364 4365
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4366
#endif
4367 4368 4369 4370 4371
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4372
		return -EOPNOTSUPP;
4373 4374 4375 4376 4377
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4378 4379 4380 4381
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4382 4383
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4384
		return -EOPNOTSUPP;
4385
	}
4386 4387
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4388
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4389
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4390

4391 4392 4393
	return 0;
}

4394
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4395 4396 4397 4398 4399 4400 4401 4402
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4403
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4404
{
4405 4406
	u32 link_speed = 0;
	u32 pci_bw = 0;
4407

4408
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4409
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4410 4411 4412 4413 4414 4415 4416
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4417 4418
}

4419
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4420
{
4421 4422 4423 4424 4425 4426 4427 4428 4429 4430
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4431

4432 4433 4434
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4435

4436 4437 4438
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4439
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4461 4462 4463 4464 4465 4466

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4467 4468
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4469
	if (params->rx_dim_enabled) {
4470 4471 4472 4473 4474
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4475
	}
4476

4477
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4478 4479
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4480 4481
}

4482
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4511 4512 4513 4514 4515 4516 4517 4518
void mlx5e_build_rss_params(struct mlx5e_params *params)
{
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, params->num_channels);
}

4519 4520
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4521
			    u16 max_channels, u16 mtu)
4522
{
4523
	u8 rx_cq_period_mode;
4524

4525 4526
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4527 4528
	params->num_channels = max_channels;
	params->num_tc       = 1;
4529

4530 4531
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4532 4533
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4534

4535
	/* set CQE compression */
4536
	params->rx_cqe_compress_def = false;
4537
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4538
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4539
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4540

4541
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4542
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4543 4544

	/* RQ */
4545
	mlx5e_build_rq_params(mdev, params);
4546

4547
	/* HW LRO */
4548

4549
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4550
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4551 4552
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4553
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4554

4555
	/* CQ moderation params */
4556
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4557 4558
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4559
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4560
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4561 4562
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4563

4564
	/* TX inline */
4565
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4566

4567
	/* RSS */
4568
	mlx5e_build_rss_params(params);
4569
}
4570 4571 4572 4573 4574

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4575
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4576 4577 4578 4579 4580
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4581 4582
}

4583
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4584 4585 4586
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4587
#endif
4588

4589
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4590 4591 4592
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4593 4594
	bool fcs_supported;
	bool fcs_enabled;
4595 4596 4597

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4598 4599
	netdev->netdev_ops = &mlx5e_netdev_ops;

4600
#ifdef CONFIG_MLX5_CORE_EN_DCB
4601 4602
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4603
#endif
4604

4605 4606 4607 4608
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4609
	netdev->vlan_features    |= NETIF_F_SG;
4610 4611 4612 4613 4614 4615 4616 4617
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4618 4619 4620
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4621 4622
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4623 4624 4625
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4626
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4627 4628
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4629
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4630

4631
	if (mlx5_vxlan_allowed(mdev->vxlan) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4632
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4633
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4634 4635
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4636 4637 4638
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4639
	if (mlx5_vxlan_allowed(mdev->vxlan)) {
4640 4641 4642 4643
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4644
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4645 4646
	}

4647 4648 4649 4650 4651 4652 4653 4654 4655
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4656 4657 4658 4659 4660
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4661 4662 4663 4664 4665
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4666 4667 4668
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4669
	netdev->features          = netdev->hw_features;
4670
	if (!priv->channels.params.lro_en)
4671 4672
		netdev->features  &= ~NETIF_F_LRO;

4673 4674 4675
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4676 4677 4678
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4679 4680 4681 4682
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4683 4684
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
4685
#ifdef CONFIG_MLX5_EN_ARFS
4686 4687 4688
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4689

4690
	netdev->features         |= NETIF_F_HIGHDMA;
4691
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4692 4693 4694 4695

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4696

4697
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4698
	if (MLX5_ESWITCH_MANAGER(mdev))
4699 4700
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4701 4702

	mlx5e_ipsec_build_netdev(priv);
4703
	mlx5e_tls_build_netdev(priv);
4704 4705
}

4706
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4707 4708 4709 4710 4711 4712 4713 4714 4715
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4716 4717 4718 4719 4720 4721

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4722 4723
}

4724
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4725
{
4726 4727
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4728

4729 4730
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4731 4732
}

4733 4734 4735 4736
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4737 4738
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4739
	int err;
4740

4741
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4742 4743 4744
	if (err)
		return err;

4745 4746 4747 4748 4749
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);

	mlx5e_timestamp_init(priv);

4750 4751 4752
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4753 4754 4755
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4756
	mlx5e_build_nic_netdev(netdev);
4757
	mlx5e_build_tc2txq_maps(priv);
4758 4759

	return 0;
4760 4761 4762 4763
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4764
	mlx5e_tls_cleanup(priv);
4765
	mlx5e_ipsec_cleanup(priv);
4766
	mlx5e_netdev_cleanup(priv->netdev, priv);
4767 4768 4769 4770 4771 4772 4773
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4774 4775 4776 4777 4778 4779 4780 4781
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4782 4783
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4784
		goto err_close_drop_rq;
4785 4786

	err = mlx5e_create_direct_rqts(priv);
4787
	if (err)
4788 4789
		goto err_destroy_indirect_rqts;

4790
	err = mlx5e_create_indirect_tirs(priv, true);
4791
	if (err)
4792 4793 4794
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4795
	if (err)
4796 4797 4798 4799 4800 4801 4802 4803
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4804
	err = mlx5e_tc_nic_init(priv);
4805 4806 4807 4808 4809 4810 4811 4812 4813 4814
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4815
	mlx5e_destroy_indirect_tirs(priv, true);
4816
err_destroy_direct_rqts:
4817
	mlx5e_destroy_direct_rqts(priv);
4818 4819
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4820 4821 4822 4823
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4824 4825 4826 4827 4828
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4829
	mlx5e_tc_nic_cleanup(priv);
4830 4831
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4832
	mlx5e_destroy_indirect_tirs(priv, true);
4833
	mlx5e_destroy_direct_rqts(priv);
4834
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4835 4836
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4850
	mlx5e_dcbnl_initialize(priv);
4851 4852 4853 4854 4855 4856 4857 4858
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4859 4860 4861 4862
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4863 4864 4865 4866
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4867 4868 4869
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4870
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4871
	mlx5e_set_dev_port_mtu(priv);
4872

4873 4874
	mlx5_lag_add(mdev, netdev);

4875
	mlx5e_enable_async_events(priv);
4876

4877
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4878
		mlx5e_register_vport_reps(priv);
4879

4880 4881
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4882 4883 4884
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4885 4886

	queue_work(priv->wq, &priv->set_rx_mode_work);
4887 4888 4889 4890 4891 4892

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4893 4894 4895 4896
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4897 4898
	struct mlx5_core_dev *mdev = priv->mdev;

4899 4900 4901 4902 4903
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4904 4905 4906 4907 4908 4909
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4910
	queue_work(priv->wq, &priv->set_rx_mode_work);
4911

4912
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4913 4914
		mlx5e_unregister_vport_reps(priv);

4915
	mlx5e_disable_async_events(priv);
4916
	mlx5_lag_remove(mdev);
4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4928
	.update_stats	   = mlx5e_update_ndo_stats,
4929
	.max_nch	   = mlx5e_get_max_num_channels,
4930
	.update_carrier	   = mlx5e_update_carrier,
4931 4932
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4933 4934 4935
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4936 4937
/* mlx5e generic netdev management API (move to en_common.c) */

4938
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4939 4940 4941 4942 4943
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4944
{
4945 4946 4947 4948 4949 4950 4951
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
4952

4953 4954 4955 4956
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4957
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4958

4959 4960 4961 4962
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

4963 4964 4965 4966 4967 4968 4969
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4970 4971 4972 4973 4974 4975 4976 4977
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

4978 4979 4980
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4981
{
4982
	int nch = profile->max_nch(mdev);
4983
	struct net_device *netdev;
4984
	int err;
4985

4986
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4987
				    nch * profile->max_tc,
4988
				    nch);
4989 4990 4991 4992 4993
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4994 4995 4996 4997 4998
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
4999 5000 5001

	return netdev;

5002
err_free_netdev:
5003 5004 5005 5006 5007
	free_netdev(netdev);

	return NULL;
}

5008
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5009 5010 5011 5012 5013 5014
{
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5015

5016 5017
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5018
		goto out;
5019

5020 5021
	err = profile->init_rx(priv);
	if (err)
5022
		goto err_cleanup_tx;
5023

5024 5025
	if (profile->enable)
		profile->enable(priv);
5026

5027
	return 0;
5028

5029
err_cleanup_tx:
5030
	profile->cleanup_tx(priv);
5031

5032 5033
out:
	return err;
5034 5035
}

5036
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5037 5038 5039 5040 5041
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5042 5043 5044 5045
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5046 5047
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5048
	cancel_work_sync(&priv->update_stats_work);
5049 5050
}

5051 5052 5053 5054 5055 5056 5057 5058 5059 5060
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5077
	err = mlx5e_attach_netdev(priv);
5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5094
	mlx5e_detach_netdev(priv);
5095 5096 5097
	mlx5e_destroy_mdev_resources(mdev);
}

5098 5099
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5100 5101
	struct net_device *netdev;
	void *rpriv = NULL;
5102 5103
	void *priv;
	int err;
5104

5105 5106
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5107 5108
		return NULL;

5109
#ifdef CONFIG_MLX5_ESWITCH
5110
	if (MLX5_ESWITCH_MANAGER(mdev)) {
5111
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
5112
		if (!rpriv) {
5113
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
5114 5115 5116
			return NULL;
		}
	}
5117
#endif
5118

5119
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
5120 5121
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5122
		goto err_free_rpriv;
5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5137
	}
5138

5139 5140 5141
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5142 5143 5144 5145 5146
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5147
	mlx5e_destroy_netdev(priv);
5148
err_free_rpriv:
5149
	kfree(rpriv);
5150
	return NULL;
5151 5152 5153 5154 5155
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
5156
	void *ppriv = priv->ppriv;
5157

5158 5159 5160
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5161
	unregister_netdev(priv->netdev);
5162
	mlx5e_detach(mdev, vpriv);
5163
	mlx5e_destroy_netdev(priv);
5164
	kfree(ppriv);
5165 5166
}

5167 5168 5169 5170 5171 5172 5173 5174
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
5175 5176
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5177 5178
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5179 5180 5181 5182 5183 5184 5185
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
5186
	mlx5e_ipsec_build_inverse_table();
5187
	mlx5e_build_ptys2ethtool_map();
5188 5189 5190 5191 5192 5193 5194
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}