en_main.c 126.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "vxlan.h"
49
#include "en/port.h"
50 51

struct mlx5e_rq_param {
52 53
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
54
	struct mlx5e_rq_frags_info frags_info;
55 56 57 58 59 60 61 62 63 64 65
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
66
	u8                         cq_period_mode;
67 68 69 70 71
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
72
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
73
	struct mlx5e_sq_param      icosq;
74 75
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
76
	struct mlx5e_cq_param      icosq_cq;
77 78
};

79
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
80
{
81
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
82 83
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
84 85 86 87 88 89 90 91 92 93 94
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
95 96
}

97
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
98
{
99 100 101
	if (!params->xdp_prog) {
		u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
		u16 rq_headroom = MLX5_RX_HEADROOM + NET_IP_ALIGN;
102

103 104 105 106
		return MLX5_SKB_FRAG_SZ(rq_headroom + hw_mtu);
	}

	return PAGE_SIZE;
107 108 109 110
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
111
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
112 113 114 115

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

116 117 118 119 120 121 122 123
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

124 125 126
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
127
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
128 129 130
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

131
	if (!mlx5e_rx_is_linear_skb(mdev, params))
132 133 134 135 136 137 138 139 140 141 142 143
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

144 145 146 147 148 149 150 151 152 153 154
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
155
{
156
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
157
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
158

159 160 161 162
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

163 164
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
165 166 167 168 169
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

170 171
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
172 173 174
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
175
	bool is_linear_skb;
176 177 178

	linear_rq_headroom += NET_IP_ALIGN;

179 180 181
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
182

183
	return is_linear_skb ? linear_rq_headroom : 0;
184 185
}

186
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
187
			       struct mlx5e_params *params)
188
{
189
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
190 191 192
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
193

194 195
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
196 197
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
198
		       BIT(params->log_rq_mtu_frames),
199
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
200
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
201 202
}

203 204 205 206
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
207 208
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
209
}
210

211
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
212
{
213 214
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
215
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
216
		MLX5_WQ_TYPE_CYCLIC;
217 218
}

219 220 221 222 223 224
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
225 226
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
227

228 229
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
230
		netif_carrier_on(priv->netdev);
231 232
	} else {
		netdev_info(priv->netdev, "Link down\n");
233
		netif_carrier_off(priv->netdev);
234
	}
235 236 237 238 239 240 241 242 243
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
244 245
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
246 247 248
	mutex_unlock(&priv->state_lock);
}

249
void mlx5e_update_stats(struct mlx5e_priv *priv)
250
{
251
	int i;
252

253 254 255
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
256 257
}

258 259
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
260 261 262 263 264 265
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
266 267
}

268
void mlx5e_update_stats_work(struct work_struct *work)
269 270 271 272 273 274
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
275
		priv->profile->update_stats(priv);
276 277
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
278 279 280 281
	}
	mutex_unlock(&priv->state_lock);
}

282 283
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
284
{
285 286
	struct mlx5e_priv *priv = vpriv;

287
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
288 289
		return;

290 291 292
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
293
		queue_work(priv->wq, &priv->update_carrier_work);
294 295 296 297 298 299 300 301
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
302
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
303 304 305 306
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
307
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
308
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
309 310
}

S
Saeed Mahameed 已提交
311 312
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
313
				       struct mlx5e_umr_wqe *wqe)
314 315 316
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
317
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
318 319 320 321 322 323

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

324
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
325
	ucseg->xlt_octowords =
326 327 328 329
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

330 331 332 333 334 335
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
336
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
337 338 339 340 341 342 343 344 345 346 347 348 349
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

350 351 352
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
353
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
354

355
	rq->mpwqe.info = kcalloc_node(wq_sz, sizeof(*rq->mpwqe.info),
356
				      GFP_KERNEL, cpu_to_node(c->cpu));
357
	if (!rq->mpwqe.info)
358
		return -ENOMEM;
359

360
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
361 362 363 364

	return 0;
}

365
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
366 367
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
368 369 370 371 372 373
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

374
	in = kvzalloc(inlen, GFP_KERNEL);
375 376 377 378 379 380 381 382 383
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
384
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
385 386 387

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
388
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
389 390
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
391
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
392

T
Tariq Toukan 已提交
393
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
394 395 396 397 398

	kvfree(in);
	return err;
}

399
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
400
{
401
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
402

403
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
404 405
}

406 407 408 409 410
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

	rq->wqe.di = kvzalloc_node(len * sizeof(*rq->wqe.di),
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

466
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
467 468
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
469
			  struct mlx5e_rq *rq)
470
{
471
	struct page_pool_params pp_params = { 0 };
472
	struct mlx5_core_dev *mdev = c->mdev;
473
	void *rqc = rqp->rqc;
474
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
475
	u32 pool_size;
476 477 478 479
	int wq_sz;
	int err;
	int i;

480
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
481

482
	rq->wq_type = params->rq_wq_type;
483 484
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
485
	rq->tstamp  = c->tstamp;
486
	rq->clock   = &mdev->clock;
487 488
	rq->channel = c;
	rq->ix      = c->ix;
489
	rq->mdev    = mdev;
490
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
491
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
492

493
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
494 495 496 497 498
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
499

500 501
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
502 503
		goto err_rq_wq_destroy;

504
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
505
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
506
	pool_size = 1 << params->log_rq_mtu_frames;
507

508
	switch (rq->wq_type) {
509
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
510 511 512 513 514 515 516 517
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
518 519

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
520

521
		rq->post_wqes = mlx5e_post_rx_mpwqes;
522
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
523

524
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
525 526 527 528 529 530 531
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
532 533 534 535 536 537
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

538 539 540 541
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
542 543
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
544

545
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
546 547
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
548 549 550 551
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
552
			goto err_free;
553
		break;
554 555 556
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
557 558 559 560 561
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

562
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
563

564 565 566 567 568
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
			kvzalloc_node((wq_sz << rq->wqe.info.log_num_frags) *
				      sizeof(*rq->wqe.frags),
				      GFP_KERNEL, cpu_to_node(c->cpu));
569 570
		if (!rq->wqe.frags) {
			err = -ENOMEM;
571
			goto err_free;
572
		}
573 574 575 576

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
577
		rq->post_wqes = mlx5e_post_rx_wqes;
578
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
579

580 581 582 583 584 585
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
586 587 588
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
589
			goto err_free;
590 591
		}

592 593 594
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
595
		rq->mkey_be = c->mkey_be;
596
	}
597

598
	/* Create a page_pool and register it with rxq */
599
	pp_params.order     = 0;
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
615
		goto err_free;
616
	}
617 618 619
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
620
		goto err_free;
621

622
	for (i = 0; i < wq_sz; i++) {
623
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
624
			struct mlx5e_rx_wqe_ll *wqe =
625
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
626 627
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
628
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
629

630 631 632
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
633
		} else {
634 635
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
651
		}
652 653
	}

654 655 656 657 658 659 660 661 662 663 664
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

665 666 667
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

668 669
	return 0;

670 671 672 673 674 675 676 677 678 679
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		kfree(rq->mpwqe.info);
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
680

681
err_rq_wq_destroy:
682 683
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
684
	xdp_rxq_info_unreg(&rq->xdp_rxq);
685 686
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
687 688 689 690 691
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

692
static void mlx5e_free_rq(struct mlx5e_rq *rq)
693
{
694 695
	int i;

696 697 698
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

699
	xdp_rxq_info_unreg(&rq->xdp_rxq);
700 701
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
702

703 704
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
705
		kfree(rq->mpwqe.info);
706
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
707
		break;
708
	default: /* MLX5_WQ_TYPE_CYCLIC */
709 710
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
711 712
	}

713 714 715 716 717 718
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
719 720 721
	mlx5_wq_destroy(&rq->wq_ctrl);
}

722 723
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
724
{
725
	struct mlx5_core_dev *mdev = rq->mdev;
726 727 728 729 730 731 732 733 734

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
735
	in = kvzalloc(inlen, GFP_KERNEL);
736 737 738 739 740 741 742 743
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

744
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
745 746
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
747
						MLX5_ADAPTER_PAGE_SHIFT);
748 749
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

750 751
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
752

753
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
754 755 756 757 758 759

	kvfree(in);

	return err;
}

760 761
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
762
{
763
	struct mlx5_core_dev *mdev = rq->mdev;
764 765 766 767 768 769 770

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
771
	in = kvzalloc(inlen, GFP_KERNEL);
772 773 774 775 776 777 778 779
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

780
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
781 782 783 784 785 786

	kvfree(in);

	return err;
}

787 788 789 790 791 792 793 794 795 796 797 798
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
799
	in = kvzalloc(inlen, GFP_KERNEL);
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

818 819 820
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
821
	struct mlx5_core_dev *mdev = c->mdev;
822 823 824 825 826 827
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
828
	in = kvzalloc(inlen, GFP_KERNEL);
829 830 831 832 833 834
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
835 836
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
837 838 839 840 841 842 843 844 845 846
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

847
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
848
{
849
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
850 851
}

852
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
853
{
854
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
855
	struct mlx5e_channel *c = rq->channel;
856

857
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
858

859
	do {
860
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
861 862 863
			return 0;

		msleep(20);
864 865 866
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
867
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
868 869 870 871

	return -ETIMEDOUT;
}

872 873 874 875 876
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

877 878 879
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

880
		/* UMR WQE (if in progress) is always at wq->head */
881 882 883 884
		if (rq->mpwqe.umr_in_progress)
			mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);

		while (!mlx5_wq_ll_is_empty(wq)) {
885
			struct mlx5e_rx_wqe_ll *wqe;
886 887 888 889 890 891 892 893 894

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
895
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
896

897 898
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
899
			rq->dealloc_wqe(rq, wqe_ix);
900
			mlx5_wq_cyc_pop(wq);
901
		}
902
	}
903

904 905
}

906
static int mlx5e_open_rq(struct mlx5e_channel *c,
907
			 struct mlx5e_params *params,
908 909 910 911 912
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

913
	err = mlx5e_alloc_rq(c, params, param, rq);
914 915 916
	if (err)
		return err;

917
	err = mlx5e_create_rq(rq, param);
918
	if (err)
919
		goto err_free_rq;
920

921
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
922
	if (err)
923
		goto err_destroy_rq;
924

925
	if (params->rx_dim_enabled)
926
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
927

928 929 930 931
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
932 933
err_free_rq:
	mlx5e_free_rq(rq);
934 935 936 937

	return err;
}

938 939 940
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
941
	struct mlx5_wq_cyc *wq = &sq->wq;
942 943
	struct mlx5e_tx_wqe *nopwqe;

944 945
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

946 947
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
948 949
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
950 951 952
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
953
{
954
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
955
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
956
}
957

958 959
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
960
	cancel_work_sync(&rq->dim.work);
961
	mlx5e_destroy_rq(rq);
962 963
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
964 965
}

S
Saeed Mahameed 已提交
966
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
967
{
S
Saeed Mahameed 已提交
968
	kfree(sq->db.di);
969 970
}

S
Saeed Mahameed 已提交
971
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
972 973 974
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

975
	sq->db.di = kcalloc_node(wq_sz, sizeof(*sq->db.di),
976
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
977 978
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
979 980 981 982 983 984
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
985
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
986
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
987 988 989 990
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
991
	struct mlx5_core_dev *mdev = c->mdev;
992
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
993 994 995 996 997 998
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
999
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1000

1001
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1002
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1003 1004
	if (err)
		return err;
1005
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1006

1007
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1026
{
1027
	kfree(sq->db.ico_wqe);
1028 1029
}

S
Saeed Mahameed 已提交
1030
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1031 1032 1033
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1034
	sq->db.ico_wqe = kcalloc_node(wq_sz, sizeof(*sq->db.ico_wqe),
1035 1036 1037 1038 1039 1040 1041
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1042 1043 1044
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1045
{
S
Saeed Mahameed 已提交
1046
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1047
	struct mlx5_core_dev *mdev = c->mdev;
1048
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1049
	int err;
1050

S
Saeed Mahameed 已提交
1051 1052
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1053

1054
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1055
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1056 1057
	if (err)
		return err;
1058
	wq->db = &wq->db[MLX5_SND_DBR];
1059

1060
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1061 1062 1063
	if (err)
		goto err_sq_wq_destroy;

1064
	return 0;
S
Saeed Mahameed 已提交
1065 1066 1067 1068 1069

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1070 1071
}

S
Saeed Mahameed 已提交
1072
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1073
{
S
Saeed Mahameed 已提交
1074 1075
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1076 1077
}

S
Saeed Mahameed 已提交
1078
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1079
{
S
Saeed Mahameed 已提交
1080 1081
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1082 1083
}

S
Saeed Mahameed 已提交
1084
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1085
{
S
Saeed Mahameed 已提交
1086 1087 1088
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1089
	sq->db.dma_fifo = kcalloc_node(df_sz, sizeof(*sq->db.dma_fifo),
S
Saeed Mahameed 已提交
1090
					   GFP_KERNEL, numa);
1091
	sq->db.wqe_info = kcalloc_node(wq_sz, sizeof(*sq->db.wqe_info),
S
Saeed Mahameed 已提交
1092
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1093
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1094 1095
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1096
	}
S
Saeed Mahameed 已提交
1097 1098 1099 1100

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1101 1102
}

1103
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1104
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1105
			     int txq_ix,
1106
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1107
			     struct mlx5e_sq_param *param,
1108 1109
			     struct mlx5e_txqsq *sq,
			     int tc)
1110
{
S
Saeed Mahameed 已提交
1111
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1112
	struct mlx5_core_dev *mdev = c->mdev;
1113
	struct mlx5_wq_cyc *wq = &sq->wq;
1114 1115
	int err;

1116
	sq->pdev      = c->pdev;
1117
	sq->tstamp    = c->tstamp;
1118
	sq->clock     = &mdev->clock;
1119 1120
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1121
	sq->txq_ix    = txq_ix;
1122
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1123
	sq->min_inline_mode = params->tx_min_inline_mode;
1124
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1125
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1126 1127
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1128 1129
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1130

1131
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1132
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1133
	if (err)
1134
		return err;
1135
	wq->db    = &wq->db[MLX5_SND_DBR];
1136

1137
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1138
	if (err)
1139 1140
		goto err_sq_wq_destroy;

1141 1142 1143
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1144 1145 1146 1147 1148 1149 1150 1151
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1152
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1153
{
S
Saeed Mahameed 已提交
1154
	mlx5e_free_txqsq_db(sq);
1155 1156 1157
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1158 1159 1160 1161 1162 1163 1164 1165
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1166
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1167 1168 1169
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1170 1171 1172 1173 1174 1175 1176 1177
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1178
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1179
	in = kvzalloc(inlen, GFP_KERNEL);
1180 1181 1182 1183 1184 1185 1186
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1187 1188 1189
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1190 1191

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1192
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1193

1194
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1195
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1196 1197

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1198
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1199
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1200
					  MLX5_ADAPTER_PAGE_SHIFT);
1201
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1202

1203 1204
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1205

1206
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1207 1208 1209 1210 1211 1212

	kvfree(in);

	return err;
}

1213 1214 1215 1216 1217 1218 1219
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1220
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1221
			   struct mlx5e_modify_sq_param *p)
1222 1223 1224 1225 1226 1227 1228
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1229
	in = kvzalloc(inlen, GFP_KERNEL);
1230 1231 1232 1233 1234
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1235 1236 1237
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1238
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1239
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1240
	}
1241

1242
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1243 1244 1245 1246 1247 1248

	kvfree(in);

	return err;
}

1249
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1250
{
1251
	mlx5_core_destroy_sq(mdev, sqn);
1252 1253
}

1254
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1255 1256 1257
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1258
{
1259
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1260 1261
	int err;

1262
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1263 1264 1265 1266 1267
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1268
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1269
	if (err)
1270
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1271 1272 1273 1274

	return err;
}

1275 1276 1277
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1278
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1279
			    u32 tisn,
1280
			    int txq_ix,
1281
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1282
			    struct mlx5e_sq_param *param,
1283 1284
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1285 1286
{
	struct mlx5e_create_sq_param csp = {};
1287
	u32 tx_rate;
1288 1289
	int err;

1290
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1291 1292 1293
	if (err)
		return err;

1294
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1295
	csp.tis_lst_sz      = 1;
1296 1297 1298
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1299
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1300
	if (err)
S
Saeed Mahameed 已提交
1301
		goto err_free_txqsq;
1302

1303
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1304
	if (tx_rate)
1305
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1306

1307 1308 1309
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1310 1311
	return 0;

S
Saeed Mahameed 已提交
1312
err_free_txqsq:
1313
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1314
	mlx5e_free_txqsq(sq);
1315 1316 1317 1318

	return err;
}

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1329 1330
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1331
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1332
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1333 1334 1335 1336 1337
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1338 1339 1340 1341 1342 1343 1344
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1345
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1346
{
1347
	struct mlx5e_channel *c = sq->channel;
1348
	struct mlx5_wq_cyc *wq = &sq->wq;
1349

1350
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1351
	/* prevent netif_tx_wake_queue */
1352
	napi_synchronize(&c->napi);
1353

S
Saeed Mahameed 已提交
1354
	netif_tx_disable_queue(sq->txq);
1355

S
Saeed Mahameed 已提交
1356
	/* last doorbell out, godspeed .. */
1357 1358
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1359
		struct mlx5e_tx_wqe *nop;
1360

1361 1362 1363
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1364
	}
1365 1366 1367 1368 1369
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1370
	struct mlx5_core_dev *mdev = c->mdev;
1371
	struct mlx5_rate_limit rl = {0};
1372

1373
	mlx5e_destroy_sq(mdev, sq->sqn);
1374 1375 1376 1377
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1378 1379 1380 1381
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1478
	sq->stats->recover++;
1479 1480 1481 1482
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1483
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1484
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1485 1486 1487 1488 1489 1490
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1491
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1492 1493 1494 1495 1496
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1497
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1498
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1499
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1519
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1520 1521 1522 1523
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1524
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1525 1526 1527 1528 1529 1530 1531 1532 1533
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1534
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1535 1536 1537 1538
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1539
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1540 1541 1542 1543
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1544
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1583
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1584 1585
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1586 1587
}

1588 1589 1590
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1591 1592 1593
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1594
	unsigned int irqn;
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1621
	cq->mdev = mdev;
1622 1623 1624 1625

	return 0;
}

1626 1627 1628 1629 1630 1631 1632
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1633 1634
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1645
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1646
{
1647
	mlx5_wq_destroy(&cq->wq_ctrl);
1648 1649
}

1650
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1651
{
1652
	struct mlx5_core_dev *mdev = cq->mdev;
1653 1654 1655 1656 1657
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1658
	unsigned int irqn_not_used;
1659 1660 1661 1662
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1663
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1664
	in = kvzalloc(inlen, GFP_KERNEL);
1665 1666 1667 1668 1669 1670 1671
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1672
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1673
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1674 1675 1676

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1677
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1678
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1679
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1680
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1681
					    MLX5_ADAPTER_PAGE_SHIFT);
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1696
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1697
{
1698
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1699 1700 1701
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1702
			 struct net_dim_cq_moder moder,
1703
			 struct mlx5e_cq_param *param,
1704
			 struct mlx5e_cq *cq)
1705
{
1706
	struct mlx5_core_dev *mdev = c->mdev;
1707 1708
	int err;

1709
	err = mlx5e_alloc_cq(c, param, cq);
1710 1711 1712
	if (err)
		return err;

1713
	err = mlx5e_create_cq(cq, param);
1714
	if (err)
1715
		goto err_free_cq;
1716

1717
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1718
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1719 1720
	return 0;

1721 1722
err_free_cq:
	mlx5e_free_cq(cq);
1723 1724 1725 1726 1727 1728 1729

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1730
	mlx5e_free_cq(cq);
1731 1732
}

1733 1734 1735 1736 1737
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1738
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1739
			     struct mlx5e_params *params,
1740 1741 1742 1743 1744 1745
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1746 1747
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1770
			  struct mlx5e_params *params,
1771 1772
			  struct mlx5e_channel_param *cparam)
{
1773 1774
	struct mlx5e_priv *priv = c->priv;
	int err, tc, max_nch = priv->profile->max_nch(priv->mdev);
1775

1776
	for (tc = 0; tc < params->num_tc; tc++) {
1777
		int txq_ix = c->ix + tc * max_nch;
1778

1779
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1780
				       params, &cparam->sq, &c->sq[tc], tc);
1781 1782 1783 1784 1785 1786 1787 1788
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1789
		mlx5e_close_txqsq(&c->sq[tc]);
1790 1791 1792 1793 1794 1795 1796 1797 1798

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1799
		mlx5e_close_txqsq(&c->sq[tc]);
1800 1801
}

1802
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1803
				struct mlx5e_txqsq *sq, u32 rate)
1804 1805 1806
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1807
	struct mlx5e_modify_sq_param msp = {0};
1808
	struct mlx5_rate_limit rl = {0};
1809 1810 1811 1812 1813 1814 1815
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1816 1817
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1818
		/* remove current rl index to free space to next ones */
1819 1820
		mlx5_rl_remove_rate(mdev, &rl);
	}
1821 1822 1823 1824

	sq->rate_limit = 0;

	if (rate) {
1825 1826
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1827 1828 1829 1830 1831 1832 1833
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1834 1835 1836 1837
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1838
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1839 1840 1841 1842 1843
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1844
			mlx5_rl_remove_rate(mdev, &rl);
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1856
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1883
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1884
			      struct mlx5e_params *params,
1885 1886 1887
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1888
	struct net_dim_cq_moder icocq_moder = {0, 0};
1889
	struct net_device *netdev = priv->netdev;
1890
	int cpu = mlx5e_get_cpu(priv, ix);
1891
	struct mlx5e_channel *c;
1892
	unsigned int irq;
1893
	int err;
1894
	int eqn;
1895

1896
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1897 1898 1899 1900
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1901 1902
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1903
	c->ix       = ix;
1904
	c->cpu      = cpu;
1905 1906
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1907
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1908 1909
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1910
	c->stats    = &priv->channel_stats[ix].ch;
1911

1912 1913 1914
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1915 1916
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1917
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1918 1919 1920
	if (err)
		goto err_napi_del;

1921
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1922 1923 1924
	if (err)
		goto err_close_icosq_cq;

1925
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1926 1927 1928
	if (err)
		goto err_close_tx_cqs;

1929
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1930 1931
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1932 1933 1934
	if (err)
		goto err_close_rx_cq;

1935 1936
	napi_enable(&c->napi);

1937
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1938 1939 1940
	if (err)
		goto err_disable_napi;

1941
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1942 1943 1944
	if (err)
		goto err_close_icosq;

1945
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1946 1947
	if (err)
		goto err_close_sqs;
1948

1949
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1950
	if (err)
1951
		goto err_close_xdp_sq;
1952 1953 1954 1955

	*cp = c;

	return 0;
1956
err_close_xdp_sq:
1957
	if (c->xdp)
S
Saeed Mahameed 已提交
1958
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1959 1960 1961 1962

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1963
err_close_icosq:
S
Saeed Mahameed 已提交
1964
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1965

1966 1967
err_disable_napi:
	napi_disable(&c->napi);
1968
	if (c->xdp)
1969
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1970 1971

err_close_rx_cq:
1972 1973 1974 1975 1976
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1977 1978 1979
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1980 1981 1982 1983 1984 1985 1986
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1987 1988 1989 1990 1991 1992 1993
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1994
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2006 2007 2008
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
2009
	if (c->xdp)
S
Saeed Mahameed 已提交
2010
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2011
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2012
	mlx5e_close_icosq(&c->icosq);
2013
	napi_disable(&c->napi);
2014
	if (c->xdp)
2015
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2016 2017
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2018
	mlx5e_close_cq(&c->icosq.cq);
2019
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2020

2021 2022 2023
	kfree(c);
}

2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2094
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2095
				 struct mlx5e_params *params,
2096 2097
				 struct mlx5e_rq_param *param)
{
2098
	struct mlx5_core_dev *mdev = priv->mdev;
2099 2100
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2101
	int ndsegs = 1;
2102

2103
	switch (params->rq_wq_type) {
2104
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2105
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2106 2107
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2108
		MLX5_SET(wq, wq, log_wqe_stride_size,
2109 2110
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2111
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2112
		break;
2113
	default: /* MLX5_WQ_TYPE_CYCLIC */
2114
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2115 2116
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2117 2118
	}

2119
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2120
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2121 2122
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2123
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2124
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2125
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2126
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2127

2128
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2129 2130
}

2131
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2132
				      struct mlx5e_rq_param *param)
2133
{
2134
	struct mlx5_core_dev *mdev = priv->mdev;
2135 2136 2137
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2138 2139 2140
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2141
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2142 2143

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2144 2145
}

T
Tariq Toukan 已提交
2146 2147
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2148 2149 2150 2151 2152
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2153
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2154

2155
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2156 2157 2158
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2159
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2160 2161 2162 2163 2164 2165
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2166
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2167
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2168 2169 2170 2171 2172 2173 2174
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2175
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2176 2177 2178
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2179
				    struct mlx5e_params *params,
2180 2181
				    struct mlx5e_cq_param *param)
{
2182
	struct mlx5_core_dev *mdev = priv->mdev;
2183
	void *cqc = param->cqc;
2184
	u8 log_cq_size;
2185

2186
	switch (params->rq_wq_type) {
2187
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2188 2189
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2190
		break;
2191
	default: /* MLX5_WQ_TYPE_CYCLIC */
2192
		log_cq_size = params->log_rq_mtu_frames;
2193 2194 2195
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2196
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2197 2198 2199
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2200 2201

	mlx5e_build_common_cq_param(priv, param);
2202
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2203 2204 2205
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2206
				    struct mlx5e_params *params,
2207 2208 2209 2210
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2211
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2212 2213

	mlx5e_build_common_cq_param(priv, param);
2214
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2215 2216
}

T
Tariq Toukan 已提交
2217
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2218 2219
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2220 2221 2222 2223 2224 2225
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2226

2227
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2228 2229 2230
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2231 2232
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2233 2234 2235 2236 2237 2238 2239
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2240
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2241 2242
}

2243
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2244
				    struct mlx5e_params *params,
2245 2246 2247 2248 2249 2250
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2251
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2252 2253
}

2254 2255 2256
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2257
{
2258
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2259

2260 2261 2262 2263 2264 2265 2266
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2267 2268
}

2269 2270
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2271
{
2272
	struct mlx5e_channel_param *cparam;
2273
	int err = -ENOMEM;
2274 2275
	int i;

2276
	chs->num = chs->params.num_channels;
2277

2278
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2279
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2280 2281
	if (!chs->c || !cparam)
		goto err_free;
2282

2283
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2284
	for (i = 0; i < chs->num; i++) {
2285
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2286 2287 2288 2289
		if (err)
			goto err_close_channels;
	}

2290
	kfree(cparam);
2291 2292 2293 2294
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2295
		mlx5e_close_channel(chs->c[i]);
2296

2297
err_free:
2298
	kfree(chs->c);
2299
	kfree(cparam);
2300
	chs->num = 0;
2301 2302 2303
	return err;
}

2304
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2305 2306 2307
{
	int i;

2308 2309 2310 2311 2312 2313 2314 2315 2316
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2317 2318 2319
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2320

2321
	return err ? -ETIMEDOUT : 0;
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2332
void mlx5e_close_channels(struct mlx5e_channels *chs)
2333 2334
{
	int i;
2335

2336 2337
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2338

2339 2340
	kfree(chs->c);
	chs->num = 0;
2341 2342
}

2343 2344
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2345 2346 2347 2348 2349
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2350
	u32 *in;
2351
	int i;
2352 2353

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2354
	in = kvzalloc(inlen, GFP_KERNEL);
2355 2356 2357 2358 2359 2360 2361 2362
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2363 2364
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2365

2366 2367 2368
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2369 2370

	kvfree(in);
T
Tariq Toukan 已提交
2371 2372 2373
	return err;
}

2374
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2375
{
2376 2377
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2378 2379
}

2380
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2381 2382
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2383
	int err;
2384

2385 2386 2387 2388
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2389 2390
}

2391
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2392
{
2393
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2394 2395 2396
	int err;
	int ix;

2397
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2398
		rqt = &priv->direct_tir[ix].rqt;
2399
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2400 2401 2402 2403 2404 2405 2406
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2407
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2408
	for (ix--; ix >= 0; ix--)
2409
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2410

2411 2412 2413
	return err;
}

2414 2415 2416 2417 2418 2419 2420 2421
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2422 2423 2424 2425 2426 2427 2428
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2429
int mlx5e_bits_invert(unsigned long a, int size)
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2454
			ix = priv->channels.params.indirection_rqt[ix];
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2465 2466 2467 2468
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2469
	u32 *in;
2470 2471 2472
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2473
	in = kvzalloc(inlen, GFP_KERNEL);
2474 2475 2476 2477 2478 2479 2480
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2481
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2482
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2483 2484 2485 2486 2487

	kvfree(in);
	return err;
}

2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2502
{
T
Tariq Toukan 已提交
2503 2504 2505
	u32 rqtn;
	int ix;

2506
	if (priv->indir_rqt.enabled) {
2507
		/* RSS RQ table */
2508
		rqtn = priv->indir_rqt.rqtn;
2509
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2510 2511
	}

2512 2513 2514
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2515 2516 2517
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2518 2519 2520
		};

		/* Direct RQ Tables */
2521 2522
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2523

2524
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2525
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2526
	}
2527 2528
}

2529 2530 2531 2532 2533
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2534 2535 2536 2537 2538 2539
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2540 2541 2542 2543 2544 2545 2546 2547 2548
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2549 2550 2551
		{
			.rqn = priv->drop_rq.rqn,
		},
2552 2553 2554 2555 2556
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2557
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2558
{
2559
	if (!params->lro_en)
2560 2561 2562 2563 2564 2565 2566 2567
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2568 2569
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2570 2571
}

2572 2573
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2574
				    void *tirc, bool inner)
2575
{
2576 2577
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2591 2592
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2593 2594 2595 2596 2597 2598
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2599
		memcpy(rss_key, params->toeplitz_hash_key, len);
2600
	}
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2683 2684
}

T
Tariq Toukan 已提交
2685
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2686 2687 2688 2689 2690 2691 2692
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2693
	int tt;
T
Tariq Toukan 已提交
2694
	int ix;
2695 2696

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2697
	in = kvzalloc(inlen, GFP_KERNEL);
2698 2699 2700 2701 2702 2703
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2704
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2705

T
Tariq Toukan 已提交
2706
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2707
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2708
					   inlen);
T
Tariq Toukan 已提交
2709
		if (err)
T
Tariq Toukan 已提交
2710
			goto free_in;
T
Tariq Toukan 已提交
2711
	}
2712

2713
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2714 2715 2716 2717 2718 2719 2720
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2721 2722 2723 2724 2725
	kvfree(in);

	return err;
}

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2741 2742
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2743
{
2744
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2745 2746
	int err;

2747
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2748 2749 2750
	if (err)
		return err;

2751 2752 2753 2754
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2755

2756 2757
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2758 2759 2760
{
	u16 hw_mtu = 0;
	int err;
2761

2762 2763 2764 2765
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2766
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2767 2768
}

2769
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2770
{
2771
	struct mlx5e_params *params = &priv->channels.params;
2772
	struct net_device *netdev = priv->netdev;
2773
	struct mlx5_core_dev *mdev = priv->mdev;
2774 2775 2776
	u16 mtu;
	int err;

2777
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2778 2779
	if (err)
		return err;
2780

2781 2782
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2783
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2784
			    __func__, mtu, params->sw_mtu);
2785

2786
	params->sw_mtu = mtu;
2787 2788 2789
	return 0;
}

2790 2791 2792
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2793 2794
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2795 2796 2797 2798 2799 2800 2801 2802 2803
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2804 2805 2806
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2807
	for (tc = 0; tc < ntc; tc++)
2808
		netdev_set_tc_queue(netdev, tc, nch, 0);
2809 2810
}

2811
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2812
{
2813
	int max_nch = priv->profile->max_nch(priv->mdev);
2814 2815
	int i, tc;

2816
	for (i = 0; i < max_nch; i++)
2817
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2818 2819 2820 2821 2822 2823 2824 2825
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2836
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2837
{
2838 2839 2840 2841
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2842 2843
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2844

2845
	mlx5e_build_tx2sq_maps(priv);
2846 2847
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2848

2849
	if (MLX5_VPORT_MANAGER(priv->mdev))
2850 2851
		mlx5e_add_sqs_fwd_rules(priv);

2852
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2853
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2854 2855
}

2856
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2857
{
2858 2859
	mlx5e_redirect_rqts_to_drop(priv);

2860
	if (MLX5_VPORT_MANAGER(priv->mdev))
2861 2862
		mlx5e_remove_sqs_fwd_rules(priv);

2863 2864 2865 2866 2867 2868 2869 2870
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2871
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2872 2873
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2874 2875 2876
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2877
	int carrier_ok;
2878 2879
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2880
	carrier_ok = netif_carrier_ok(netdev);
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2891 2892 2893 2894
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2895 2896 2897
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2898 2899 2900
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2901 2902
}

2903
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2904 2905 2906 2907 2908
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2909 2910 2911 2912 2913 2914 2915
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2916
	err = mlx5e_open_channels(priv, &priv->channels);
2917
	if (err)
2918
		goto err_clear_state_opened_flag;
2919

2920
	mlx5e_refresh_tirs(priv, false);
2921
	mlx5e_activate_priv_channels(priv);
2922 2923
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2924

2925 2926
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2927

2928
	return 0;
2929 2930 2931 2932

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2933 2934
}

2935
int mlx5e_open(struct net_device *netdev)
2936 2937 2938 2939 2940 2941
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2942 2943
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2944 2945
	mutex_unlock(&priv->state_lock);

2946 2947 2948
	if (mlx5e_vxlan_allowed(priv->mdev))
		udp_tunnel_get_rx_info(netdev);

2949 2950 2951 2952 2953 2954 2955
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2956 2957 2958 2959 2960 2961
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2962 2963 2964
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2965 2966
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2967 2968 2969 2970

	return 0;
}

2971
int mlx5e_close(struct net_device *netdev)
2972 2973 2974 2975
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2976 2977 2978
	if (!netif_device_present(netdev))
		return -ENODEV;

2979
	mutex_lock(&priv->state_lock);
2980
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2981 2982 2983 2984 2985 2986
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2987
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2988 2989
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2990 2991 2992 2993 2994 2995 2996
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

2997 2998
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
2999 3000 3001
	if (err)
		return err;

3002 3003 3004
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3005
	rq->mdev = mdev;
3006 3007 3008 3009

	return 0;
}

3010
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3011 3012
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3013
{
3014 3015 3016
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3017
	return mlx5e_alloc_cq_common(mdev, param, cq);
3018 3019
}

3020
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
3021
			      struct mlx5e_rq *drop_rq)
3022
{
3023
	struct mlx5_core_dev *mdev = priv->mdev;
3024 3025 3026
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3027 3028
	int err;

3029
	mlx5e_build_drop_rq_param(priv, &rq_param);
3030

3031
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3032 3033 3034
	if (err)
		return err;

3035
	err = mlx5e_create_cq(cq, &cq_param);
3036
	if (err)
3037
		goto err_free_cq;
3038

3039
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3040
	if (err)
3041
		goto err_destroy_cq;
3042

3043
	err = mlx5e_create_rq(drop_rq, &rq_param);
3044
	if (err)
3045
		goto err_free_rq;
3046

3047 3048 3049 3050
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3051 3052
	return 0;

3053
err_free_rq:
3054
	mlx5e_free_rq(drop_rq);
3055 3056

err_destroy_cq:
3057
	mlx5e_destroy_cq(cq);
3058

3059
err_free_cq:
3060
	mlx5e_free_cq(cq);
3061

3062 3063 3064
	return err;
}

3065
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3066
{
3067 3068 3069 3070
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3071 3072
}

3073 3074
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3075
{
3076
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3077 3078
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3079
	MLX5_SET(tisc, tisc, prio, tc << 1);
3080
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3081
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3082 3083 3084 3085

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3086
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3087 3088
}

3089
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3090
{
3091
	mlx5_core_destroy_tis(mdev, tisn);
3092 3093
}

3094
int mlx5e_create_tises(struct mlx5e_priv *priv)
3095 3096 3097 3098
{
	int err;
	int tc;

3099
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3100
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3101 3102 3103 3104 3105 3106 3107 3108
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3109
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3110 3111 3112 3113

	return err;
}

3114
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3115 3116 3117
{
	int tc;

3118
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3119
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3120 3121
}

3122 3123 3124
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3125
{
3126
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3127

3128
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3129

A
Achiad Shochat 已提交
3130
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3131
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3132
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
3133 3134
}

3135
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3136
{
3137
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3138

3139
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3140 3141 3142 3143 3144 3145

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3146
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
3147
{
3148
	struct mlx5e_tir *tir;
3149 3150
	void *tirc;
	int inlen;
3151
	int i = 0;
3152
	int err;
T
Tariq Toukan 已提交
3153 3154
	u32 *in;
	int tt;
3155 3156

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3157
	in = kvzalloc(inlen, GFP_KERNEL);
3158 3159 3160
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3161 3162
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3163
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3164
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3165
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3166
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3167 3168 3169 3170
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3171 3172
	}

3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3189 3190 3191 3192
	kvfree(in);

	return 0;

3193 3194 3195 3196
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3197 3198 3199 3200 3201 3202 3203 3204
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3205
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3216
	in = kvzalloc(inlen, GFP_KERNEL);
3217 3218 3219
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3220 3221
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3222
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3223
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3224
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3225
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3226 3227 3228 3229 3230 3231
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3232 3233
	return 0;

T
Tariq Toukan 已提交
3234
err_destroy_ch_tirs:
3235
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3236
	for (ix--; ix >= 0; ix--)
3237
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3238 3239

	kvfree(in);
3240 3241 3242 3243

	return err;
}

3244
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3245 3246 3247
{
	int i;

T
Tariq Toukan 已提交
3248
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3249
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3250 3251 3252 3253 3254 3255

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3256 3257
}

3258
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3259 3260 3261 3262 3263 3264 3265 3266
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3281
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3282 3283 3284 3285
{
	int err = 0;
	int i;

3286 3287
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3288 3289 3290 3291 3292 3293 3294
		if (err)
			return err;
	}

	return 0;
}

3295 3296
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3297 3298
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3299
	struct mlx5e_channels new_channels = {};
3300
	u8 tc = mqprio->num_tc;
3301 3302
	int err = 0;

3303 3304
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3305 3306 3307 3308 3309
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3310 3311
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3312

S
Saeed Mahameed 已提交
3313
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3314 3315 3316
		priv->channels.params = new_channels.params;
		goto out;
	}
3317

S
Saeed Mahameed 已提交
3318 3319 3320
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3321

3322 3323
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3324
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3325
out:
3326 3327 3328 3329
	mutex_unlock(&priv->state_lock);
	return err;
}

3330
#ifdef CONFIG_MLX5_ESWITCH
3331
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3332 3333
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3334
{
3335 3336
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3337
		return mlx5e_configure_flower(priv, cls_flower, flags);
3338
	case TC_CLSFLOWER_DESTROY:
3339
		return mlx5e_delete_flower(priv, cls_flower, flags);
3340
	case TC_CLSFLOWER_STATS:
3341
		return mlx5e_stats_flower(priv, cls_flower, flags);
3342
	default:
3343
		return -EOPNOTSUPP;
3344 3345
	}
}
3346

3347 3348
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3349 3350 3351
{
	struct mlx5e_priv *priv = cb_priv;

3352
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3353 3354
		return -EOPNOTSUPP;

3355 3356
	switch (type) {
	case TC_SETUP_CLSFLOWER:
3357
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3383
#endif
3384

3385 3386
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3387
{
3388
	switch (type) {
3389
#ifdef CONFIG_MLX5_ESWITCH
3390 3391
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3392
#endif
3393
	case TC_SETUP_QDISC_MQPRIO:
3394
		return mlx5e_setup_tc_mqprio(dev, type_data);
3395 3396 3397
	default:
		return -EOPNOTSUPP;
	}
3398 3399
}

3400
static void
3401 3402 3403
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3404
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3405
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3406
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3407

3408 3409 3410 3411 3412 3413
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3414
		mlx5e_grp_sw_update_stats(priv);
3415 3416 3417 3418 3419 3420
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3421 3422 3423 3424

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3425 3426 3427
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3428
	stats->rx_crc_errors =
3429 3430 3431
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3432 3433 3434 3435 3436 3437 3438
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3439 3440
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3441 3442 3443 3444 3445 3446
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3447
	queue_work(priv->wq, &priv->set_rx_mode_work);
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3462
	queue_work(priv->wq, &priv->set_rx_mode_work);
3463 3464 3465 3466

	return 0;
}

3467
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3468 3469
	do {						\
		if (enable)				\
3470
			*features |= feature;		\
3471
		else					\
3472
			*features &= ~feature;		\
3473 3474 3475 3476 3477
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3478 3479
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3480
	struct mlx5_core_dev *mdev = priv->mdev;
3481
	struct mlx5e_channels new_channels = {};
3482
	struct mlx5e_params *old_params;
3483 3484
	int err = 0;
	bool reset;
3485 3486 3487

	mutex_lock(&priv->state_lock);

3488
	old_params = &priv->channels.params;
3489 3490 3491 3492 3493 3494
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3495
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3496

3497
	new_channels.params = *old_params;
3498 3499
	new_channels.params.lro_en = enable;

3500
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3501 3502 3503 3504 3505
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3506
	if (!reset) {
3507
		*old_params = new_channels.params;
3508 3509
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3510
	}
3511

3512 3513 3514
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3515

3516 3517
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3518
	mutex_unlock(&priv->state_lock);
3519 3520 3521
	return err;
}

3522
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3523 3524 3525 3526
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3527
		mlx5e_enable_cvlan_filter(priv);
3528
	else
3529
		mlx5e_disable_cvlan_filter(priv);
3530 3531 3532 3533 3534 3535 3536

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3537

3538
	if (!enable && mlx5e_tc_num_filters(priv)) {
3539 3540 3541 3542 3543
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3544 3545 3546
	return 0;
}

3547 3548 3549 3550 3551 3552 3553 3554
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3572 3573 3574
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3575
	int err = 0;
3576 3577 3578

	mutex_lock(&priv->state_lock);

3579
	priv->channels.params.vlan_strip_disable = !enable;
3580 3581 3582 3583
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3584
	if (err)
3585
		priv->channels.params.vlan_strip_disable = enable;
3586

3587
unlock:
3588 3589 3590 3591 3592
	mutex_unlock(&priv->state_lock);

	return err;
}

3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3608
static int mlx5e_handle_feature(struct net_device *netdev,
3609
				netdev_features_t *features,
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3623 3624
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3625 3626 3627
		return err;
	}

3628
	MLX5E_SET_FEATURE(features, feature, enable);
3629 3630 3631 3632 3633 3634
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3635
	netdev_features_t oper_features = netdev->features;
3636 3637 3638 3639
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3640

3641 3642
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3643
				    set_feature_cvlan_filter);
3644 3645 3646 3647
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3648
#ifdef CONFIG_RFS_ACCEL
3649
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3650
#endif
3651

3652 3653 3654 3655 3656 3657
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3658 3659
}

3660 3661 3662 3663
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3664
	struct mlx5e_params *params;
3665 3666

	mutex_lock(&priv->state_lock);
3667
	params = &priv->channels.params;
3668 3669 3670 3671 3672
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3673
		if (!params->vlan_strip_disable)
3674 3675
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3676 3677 3678 3679 3680 3681
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3682 3683 3684 3685 3686
	mutex_unlock(&priv->state_lock);

	return features;
}

3687 3688
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3689 3690
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3691
	struct mlx5e_channels new_channels = {};
3692
	struct mlx5e_params *params;
3693
	int err = 0;
3694
	bool reset;
3695 3696

	mutex_lock(&priv->state_lock);
3697

3698
	params = &priv->channels.params;
3699

3700
	reset = !params->lro_en;
3701
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3702

3703 3704 3705
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3706
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3707 3708 3709 3710 3711 3712
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3713
	if (!reset) {
3714
		params->sw_mtu = new_mtu;
3715
		set_mtu_cb(priv);
3716
		netdev->mtu = params->sw_mtu;
3717 3718
		goto out;
	}
3719

3720
	err = mlx5e_open_channels(priv, &new_channels);
3721
	if (err)
3722 3723
		goto out;

3724
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3725
	netdev->mtu = new_channels.params.sw_mtu;
3726

3727 3728
out:
	mutex_unlock(&priv->state_lock);
3729 3730 3731
	return err;
}

3732 3733 3734 3735 3736
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3811 3812
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3813 3814
	struct mlx5e_priv *priv = netdev_priv(dev);

3815 3816
	switch (cmd) {
	case SIOCSHWTSTAMP:
3817
		return mlx5e_hwstamp_set(priv, ifr);
3818
	case SIOCGHWTSTAMP:
3819
		return mlx5e_hwstamp_get(priv, ifr);
3820 3821 3822 3823 3824
	default:
		return -EOPNOTSUPP;
	}
}

3825
#ifdef CONFIG_MLX5_ESWITCH
3826 3827 3828 3829 3830 3831 3832 3833
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3834 3835
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3836 3837 3838 3839
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3840 3841 3842
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3843 3844 3845 3846
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3847 3848 3849 3850 3851 3852 3853 3854
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3855 3856 3857 3858 3859 3860 3861
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3862 3863 3864 3865 3866 3867 3868 3869

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3870
					   max_tx_rate, min_tx_rate);
3871 3872
}

3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3928
#endif
3929

3930 3931
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3932 3933 3934
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3935 3936 3937
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3938 3939 3940
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3941
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3942 3943
}

3944 3945
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3946 3947 3948
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3949 3950 3951
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3952 3953 3954
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3955
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3956 3957
}

3958 3959 3960
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3961
{
3962
	unsigned int offset = 0;
3963
	struct udphdr *udph;
3964 3965
	u8 proto;
	u16 port;
3966 3967 3968 3969 3970 3971

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3972
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3973 3974 3975 3976 3977
		break;
	default:
		goto out;
	}

3978 3979 3980 3981
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3982 3983 3984
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3985 3986 3987 3988
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4004 4005 4006 4007 4008
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4009 4010 4011
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4012
		return mlx5e_tunnel_features_check(priv, skb, features);
4013 4014 4015 4016

	return features;
}

4017 4018 4019
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4020
	struct mlx5_eq *eq = sq->cq.mcq.eq;
4021 4022 4023
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4024
		   eq->eqn, eq->cons_index, eq->irqn);
4025 4026 4027 4028 4029 4030

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
4031
	sq->channel->stats->eq_rearm++;
4032 4033 4034
	return true;
}

4035
static void mlx5e_tx_timeout_work(struct work_struct *work)
4036
{
4037 4038 4039
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4040
	bool reopen_channels = false;
4041
	int i, err;
4042

4043 4044 4045 4046 4047
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4048

4049
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4050
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4051
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4052

4053
		if (!netif_xmit_stopped(dev_queue))
4054
			continue;
4055 4056 4057

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4058 4059
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4060

4061 4062 4063 4064 4065 4066 4067
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4068 4069
	}

4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4091 4092
}

4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

4109 4110 4111 4112 4113 4114
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

4115 4116
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4117
	reset = (!priv->channels.params.xdp_prog || !prog);
4118 4119 4120

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4121 4122 4123 4124
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4125
		prog = bpf_prog_add(prog, priv->channels.num);
4126 4127 4128 4129 4130
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4131

4132 4133 4134
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4135
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4136 4137 4138 4139
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4140
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4151 4152
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4153

4154
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4155 4156 4157 4158 4159
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4160
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4173
static u32 mlx5e_xdp_query(struct net_device *dev)
4174 4175
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4176 4177
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4178

4179 4180 4181 4182 4183 4184 4185
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4186 4187
}

4188
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4189 4190 4191 4192 4193
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4194 4195
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
4196 4197 4198 4199 4200 4201
		return 0;
	default:
		return -EINVAL;
	}
}

4202 4203 4204 4205 4206 4207 4208
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4209 4210
	struct mlx5e_channels *chs = &priv->channels;

4211 4212
	int i;

4213 4214
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
4215 4216 4217
}
#endif

4218
static const struct net_device_ops mlx5e_netdev_ops = {
4219 4220 4221
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4222
	.ndo_setup_tc            = mlx5e_setup_tc,
4223
	.ndo_select_queue        = mlx5e_select_queue,
4224 4225 4226
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4227 4228
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4229
	.ndo_set_features        = mlx5e_set_features,
4230
	.ndo_fix_features        = mlx5e_fix_features,
4231
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4232
	.ndo_do_ioctl            = mlx5e_ioctl,
4233
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4234 4235 4236
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4237 4238 4239
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4240
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4241
	.ndo_bpf		 = mlx5e_xdp,
4242 4243 4244
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
4245
#ifdef CONFIG_MLX5_ESWITCH
4246
	/* SRIOV E-Switch NDOs */
4247 4248
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4249
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4250
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4251
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4252 4253 4254
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4255 4256
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4257
#endif
4258 4259 4260 4261 4262
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4263
		return -EOPNOTSUPP;
4264 4265 4266 4267 4268
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4269 4270 4271 4272
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4273 4274
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4275
		return -EOPNOTSUPP;
4276
	}
4277 4278
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4279
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4280
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4281

4282 4283 4284
	return 0;
}

4285
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4286 4287 4288 4289 4290 4291 4292 4293
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4294
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4295
{
4296 4297
	u32 link_speed = 0;
	u32 pci_bw = 0;
4298

4299
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4300
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4301 4302 4303 4304 4305 4306 4307
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4308 4309
}

4310
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4311
{
4312 4313 4314 4315 4316 4317 4318 4319 4320 4321
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4322

4323 4324 4325
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4326

4327 4328 4329
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4330
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4352 4353 4354 4355 4356 4357

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4358 4359
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4360
	if (params->rx_dim_enabled) {
4361 4362 4363 4364 4365
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4366
	}
4367

4368
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4369 4370
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4371 4372
}

4373
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4385 4386
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4387
			    u16 max_channels, u16 mtu)
4388
{
4389
	u8 rx_cq_period_mode;
4390

4391 4392
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4393 4394
	params->num_channels = max_channels;
	params->num_tc       = 1;
4395

4396 4397
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4398 4399
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4400

4401
	/* set CQE compression */
4402
	params->rx_cqe_compress_def = false;
4403
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4404
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4405
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4406

4407 4408 4409
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
4420 4421
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4422

4423
	/* HW LRO */
4424

4425
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4426
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4427 4428
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4429
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4430

4431
	/* CQ moderation params */
4432
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4433 4434
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4435
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4436
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4437 4438
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4439

4440
	/* TX inline */
4441
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4442

4443 4444 4445
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4446
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4447 4448
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4449

4450 4451 4452 4453 4454 4455
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4456

4457 4458 4459 4460
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4461
	priv->msglevel    = MLX5E_MSG_LEVEL;
4462
	priv->max_opened_tc = 1;
4463

4464 4465
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4466

4467 4468 4469 4470
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4471
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4472
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4473 4474

	mlx5e_timestamp_init(priv);
4475 4476 4477 4478 4479 4480
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4481
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4482 4483 4484 4485 4486
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4487 4488
}

4489
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4490 4491 4492
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4493
#endif
4494

4495
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4496 4497 4498
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4499 4500
	bool fcs_supported;
	bool fcs_enabled;
4501 4502 4503

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4504 4505
	netdev->netdev_ops = &mlx5e_netdev_ops;

4506
#ifdef CONFIG_MLX5_CORE_EN_DCB
4507 4508
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4509
#endif
4510

4511 4512 4513 4514
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4515
	netdev->vlan_features    |= NETIF_F_SG;
4516 4517 4518 4519 4520 4521 4522 4523
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4524 4525 4526
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4527 4528
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4529 4530 4531
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4532
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4533 4534
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4535
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4536

4537 4538
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4539
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4540
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4541 4542
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4543 4544 4545 4546 4547 4548 4549 4550
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4551
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4552 4553
	}

4554 4555 4556 4557 4558 4559 4560 4561 4562
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4563 4564 4565 4566 4567
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4568 4569 4570
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4571
	netdev->features          = netdev->hw_features;
4572
	if (!priv->channels.params.lro_en)
4573 4574
		netdev->features  &= ~NETIF_F_LRO;

4575 4576 4577
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4578 4579 4580
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4581 4582 4583 4584
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4585 4586 4587 4588 4589 4590
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4591

4592
	netdev->features         |= NETIF_F_HIGHDMA;
4593
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4594 4595 4596 4597

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4598

4599
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4600
	if (MLX5_VPORT_MANAGER(mdev))
4601 4602
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4603 4604

	mlx5e_ipsec_build_netdev(priv);
4605
	mlx5e_tls_build_netdev(priv);
4606 4607
}

4608
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4609 4610 4611 4612 4613 4614 4615 4616 4617
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4618 4619 4620 4621 4622 4623

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4624 4625
}

4626
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4627
{
4628 4629
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4630

4631 4632
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4633 4634
}

4635 4636
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4637 4638
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4639 4640
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4641
	int err;
4642

4643
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4644 4645 4646
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4647 4648 4649
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4650
	mlx5e_build_nic_netdev(netdev);
4651
	mlx5e_build_tc2txq_maps(priv);
4652 4653 4654 4655 4656
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4657
	mlx5e_tls_cleanup(priv);
4658
	mlx5e_ipsec_cleanup(priv);
4659 4660 4661 4662 4663 4664 4665 4666
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4667 4668
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4669 4670 4671
		return err;

	err = mlx5e_create_direct_rqts(priv);
4672
	if (err)
4673 4674 4675
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4676
	if (err)
4677 4678 4679
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4680
	if (err)
4681 4682 4683 4684 4685 4686 4687 4688
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4689
	err = mlx5e_tc_nic_init(priv);
4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4702
	mlx5e_destroy_direct_rqts(priv);
4703 4704 4705 4706 4707 4708 4709
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4710
	mlx5e_tc_nic_cleanup(priv);
4711 4712 4713
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4714
	mlx5e_destroy_direct_rqts(priv);
4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4729
	mlx5e_dcbnl_initialize(priv);
4730 4731 4732 4733 4734 4735 4736 4737
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4738 4739 4740 4741
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4742 4743 4744 4745
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4746 4747 4748
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4749
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4750
	mlx5e_set_dev_port_mtu(priv);
4751

4752 4753
	mlx5_lag_add(mdev, netdev);

4754
	mlx5e_enable_async_events(priv);
4755

4756
	if (MLX5_VPORT_MANAGER(priv->mdev))
4757
		mlx5e_register_vport_reps(priv);
4758

4759 4760
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4761 4762 4763
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4764 4765

	queue_work(priv->wq, &priv->set_rx_mode_work);
4766 4767 4768 4769 4770 4771

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4772 4773 4774 4775
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4776 4777
	struct mlx5_core_dev *mdev = priv->mdev;

4778 4779 4780 4781 4782
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4783 4784 4785 4786 4787 4788
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4789
	queue_work(priv->wq, &priv->set_rx_mode_work);
4790

4791
	if (MLX5_VPORT_MANAGER(priv->mdev))
4792 4793
		mlx5e_unregister_vport_reps(priv);

4794
	mlx5e_disable_async_events(priv);
4795
	mlx5_lag_remove(mdev);
4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4807
	.update_stats	   = mlx5e_update_ndo_stats,
4808
	.max_nch	   = mlx5e_get_max_num_channels,
4809
	.update_carrier	   = mlx5e_update_carrier,
4810 4811
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4812 4813 4814
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4815 4816
/* mlx5e generic netdev management API (move to en_common.c) */

4817 4818 4819
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4820
{
4821
	int nch = profile->max_nch(mdev);
4822 4823 4824
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4825
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4826
				    nch * profile->max_tc,
4827
				    nch);
4828 4829 4830 4831 4832
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4833 4834 4835 4836
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4837
	profile->init(mdev, netdev, profile, ppriv);
4838 4839 4840 4841 4842

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4843 4844
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4845 4846 4847 4848 4849
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4850 4851
	if (profile->cleanup)
		profile->cleanup(priv);
4852 4853 4854 4855 4856
	free_netdev(netdev);

	return NULL;
}

4857
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4858
{
4859
	struct mlx5_core_dev *mdev = priv->mdev;
4860 4861 4862 4863 4864
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4865

4866 4867
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4868
		goto out;
4869

4870 4871 4872
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4873 4874
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4875
		goto err_destroy_q_counters;
4876 4877
	}

4878 4879
	err = profile->init_rx(priv);
	if (err)
4880 4881
		goto err_close_drop_rq;

4882 4883
	if (profile->enable)
		profile->enable(priv);
4884

4885
	return 0;
4886 4887

err_close_drop_rq:
4888
	mlx5e_close_drop_rq(&priv->drop_rq);
4889

4890 4891
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4892
	profile->cleanup_tx(priv);
4893

4894 4895
out:
	return err;
4896 4897
}

4898
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4899 4900 4901 4902 4903
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4904 4905 4906 4907
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4908
	profile->cleanup_rx(priv);
4909
	mlx5e_close_drop_rq(&priv->drop_rq);
4910
	mlx5e_destroy_q_counters(priv);
4911 4912 4913 4914
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4942
	err = mlx5e_attach_netdev(priv);
4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4959
	mlx5e_detach_netdev(priv);
4960 4961 4962
	mlx5e_destroy_mdev_resources(mdev);
}

4963 4964
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4965 4966
	struct net_device *netdev;
	void *rpriv = NULL;
4967 4968
	void *priv;
	int err;
4969

4970 4971
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4972 4973
		return NULL;

4974
#ifdef CONFIG_MLX5_ESWITCH
4975
	if (MLX5_VPORT_MANAGER(mdev)) {
4976
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4977
		if (!rpriv) {
4978
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4979 4980 4981
			return NULL;
		}
	}
4982
#endif
4983

4984
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4985 4986
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4987
		goto err_free_rpriv;
4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5002
	}
5003

5004 5005 5006
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5007 5008 5009 5010 5011
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5012
	mlx5e_destroy_netdev(priv);
5013
err_free_rpriv:
5014
	kfree(rpriv);
5015
	return NULL;
5016 5017 5018 5019 5020
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
5021
	void *ppriv = priv->ppriv;
5022

5023 5024 5025
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5026
	unregister_netdev(priv->netdev);
5027
	mlx5e_detach(mdev, vpriv);
5028
	mlx5e_destroy_netdev(priv);
5029
	kfree(ppriv);
5030 5031
}

5032 5033 5034 5035 5036 5037 5038 5039
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
5040 5041
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5042 5043
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5044 5045 5046 5047 5048 5049 5050
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
5051
	mlx5e_ipsec_build_inverse_table();
5052
	mlx5e_build_ptys2ethtool_map();
5053 5054 5055 5056 5057 5058 5059
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}