en_main.c 127.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "vxlan.h"
49
#include "en/port.h"
50
#include "en/xdp.h"
51 52

struct mlx5e_rq_param {
53 54
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
55
	struct mlx5e_rq_frags_info frags_info;
56 57 58 59 60 61 62 63 64 65 66
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
67
	u8                         cq_period_mode;
68 69 70 71 72
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
73
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
74
	struct mlx5e_sq_param      icosq;
75 76
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
77
	struct mlx5e_cq_param      icosq_cq;
78 79
};

80
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
81
{
82
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
83 84
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
85 86 87 88 89 90 91 92 93 94 95
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
96 97
}

98
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
99
{
100 101 102 103
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
104

105
	linear_rq_headroom += NET_IP_ALIGN;
106

107 108 109 110 111 112
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
113 114 115 116
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
117
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
118 119 120 121

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

122 123 124 125 126 127 128 129
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

130 131 132
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
133
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
134 135 136
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

137
	if (!mlx5e_rx_is_linear_skb(mdev, params))
138 139 140 141 142 143 144 145 146 147 148 149
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

150 151 152 153 154 155 156 157 158 159 160
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
161
{
162
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
163
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
164

165 166 167 168
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

169 170
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
171 172 173 174 175
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

176 177
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
178 179 180
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
181
	bool is_linear_skb;
182 183 184

	linear_rq_headroom += NET_IP_ALIGN;

185 186 187
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
188

189
	return is_linear_skb ? linear_rq_headroom : 0;
190 191
}

192
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
193
			       struct mlx5e_params *params)
194
{
195
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
196 197 198
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
199

200 201
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
202 203
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
204
		       BIT(params->log_rq_mtu_frames),
205
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
206
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
207 208
}

209 210 211 212
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
213 214
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
215
}
216

217
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
218
{
219 220
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
221
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
222
		MLX5_WQ_TYPE_CYCLIC;
223 224
}

225 226 227 228 229 230
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
231 232
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
233

234 235
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
236
		netif_carrier_on(priv->netdev);
237 238
	} else {
		netdev_info(priv->netdev, "Link down\n");
239
		netif_carrier_off(priv->netdev);
240
	}
241 242 243 244 245 246 247 248 249
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
250 251
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
252 253 254
	mutex_unlock(&priv->state_lock);
}

255
void mlx5e_update_stats(struct mlx5e_priv *priv)
256
{
257
	int i;
258

259 260 261
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
262 263
}

264 265
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
266 267 268 269 270 271
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
272 273
}

274
void mlx5e_update_stats_work(struct work_struct *work)
275 276 277 278
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
279

280
	mutex_lock(&priv->state_lock);
281
	priv->profile->update_stats(priv);
282 283 284
	mutex_unlock(&priv->state_lock);
}

285 286
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
287
{
288 289
	struct mlx5e_priv *priv = vpriv;

290
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
291 292
		return;

293 294 295
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
296
		queue_work(priv->wq, &priv->update_carrier_work);
297 298 299 300 301 302 303 304
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
305
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
306 307 308 309
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
310
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
311
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
312 313
}

S
Saeed Mahameed 已提交
314 315
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
316
				       struct mlx5e_umr_wqe *wqe)
317 318 319
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
320
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
321 322 323 324 325 326

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

327
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
328
	ucseg->xlt_octowords =
329 330 331 332
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

333 334 335 336 337 338
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
339
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
340 341 342 343 344 345 346 347 348 349 350 351 352
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

353 354 355
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
356
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
357

358 359
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
360
				       GFP_KERNEL, cpu_to_node(c->cpu));
361
	if (!rq->mpwqe.info)
362
		return -ENOMEM;
363

364
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
365 366 367 368

	return 0;
}

369
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
370 371
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
372 373 374 375 376 377
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

378
	in = kvzalloc(inlen, GFP_KERNEL);
379 380 381 382 383 384 385 386 387
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
388
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
389 390 391

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
392
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
393 394
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
395
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
396

T
Tariq Toukan 已提交
397
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
398 399 400 401 402

	kvfree(in);
	return err;
}

403
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
404
{
405
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
406

407
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
408 409
}

410 411 412 413 414
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

455
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
456 457 458 459 460 461 462 463 464 465 466 467 468 469
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

470
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
471 472
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
473
			  struct mlx5e_rq *rq)
474
{
475
	struct page_pool_params pp_params = { 0 };
476
	struct mlx5_core_dev *mdev = c->mdev;
477
	void *rqc = rqp->rqc;
478
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
479
	u32 pool_size;
480 481 482 483
	int wq_sz;
	int err;
	int i;

484
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
485

486
	rq->wq_type = params->rq_wq_type;
487 488
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
489
	rq->tstamp  = c->tstamp;
490
	rq->clock   = &mdev->clock;
491 492
	rq->channel = c;
	rq->ix      = c->ix;
493
	rq->mdev    = mdev;
494
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
495

496
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
497 498 499 500 501
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
502

503 504
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
505 506
		goto err_rq_wq_destroy;

507
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
508
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
509
	pool_size = 1 << params->log_rq_mtu_frames;
510

511
	switch (rq->wq_type) {
512
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
513 514 515 516 517 518 519 520
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
521 522

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
523

524
		rq->post_wqes = mlx5e_post_rx_mpwqes;
525
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
526

527
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
528 529 530 531 532 533 534
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
535 536 537 538 539 540
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

541 542 543 544
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
545 546
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
547

548
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
549 550
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
551 552 553 554
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
555
			goto err_free;
556
		break;
557 558 559
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
560 561 562 563 564
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

565
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
566

567 568
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
569 570
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
571
				      GFP_KERNEL, cpu_to_node(c->cpu));
572 573
		if (!rq->wqe.frags) {
			err = -ENOMEM;
574
			goto err_free;
575
		}
576 577 578 579

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
580
		rq->post_wqes = mlx5e_post_rx_wqes;
581
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
582

583 584 585 586 587 588
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
589 590 591
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
592
			goto err_free;
593 594
		}

595 596 597
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
598
		rq->mkey_be = c->mkey_be;
599
	}
600

601
	/* Create a page_pool and register it with rxq */
602
	pp_params.order     = 0;
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
618
		goto err_free;
619
	}
620 621 622
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
623
		goto err_free;
624

625
	for (i = 0; i < wq_sz; i++) {
626
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
627
			struct mlx5e_rx_wqe_ll *wqe =
628
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
629 630
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
631
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
632

633 634 635
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
636
		} else {
637 638
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
654
		}
655 656
	}

657 658 659 660 661 662 663 664 665 666 667
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

668 669 670
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

671 672
	return 0;

673 674 675
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
676
		kvfree(rq->mpwqe.info);
677 678 679 680 681 682
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
683

684
err_rq_wq_destroy:
685 686
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
687
	xdp_rxq_info_unreg(&rq->xdp_rxq);
688 689
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
690 691 692 693 694
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

695
static void mlx5e_free_rq(struct mlx5e_rq *rq)
696
{
697 698
	int i;

699 700 701
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

702
	xdp_rxq_info_unreg(&rq->xdp_rxq);
703 704
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
705

706 707
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
708
		kvfree(rq->mpwqe.info);
709
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
710
		break;
711
	default: /* MLX5_WQ_TYPE_CYCLIC */
712 713
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
714 715
	}

716 717 718 719 720 721
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
722 723 724
	mlx5_wq_destroy(&rq->wq_ctrl);
}

725 726
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
727
{
728
	struct mlx5_core_dev *mdev = rq->mdev;
729 730 731 732 733 734 735 736 737

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
738
	in = kvzalloc(inlen, GFP_KERNEL);
739 740 741 742 743 744 745 746
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

747
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
748 749
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
750
						MLX5_ADAPTER_PAGE_SHIFT);
751 752
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

753 754
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
755

756
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
757 758 759 760 761 762

	kvfree(in);

	return err;
}

763 764
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
765
{
766
	struct mlx5_core_dev *mdev = rq->mdev;
767 768 769 770 771 772 773

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
774
	in = kvzalloc(inlen, GFP_KERNEL);
775 776 777 778 779 780 781 782
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

783
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
784 785 786 787 788 789

	kvfree(in);

	return err;
}

790 791 792 793 794 795 796 797 798 799 800 801
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
802
	in = kvzalloc(inlen, GFP_KERNEL);
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

821 822 823
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
824
	struct mlx5_core_dev *mdev = c->mdev;
825 826 827 828 829 830
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
831
	in = kvzalloc(inlen, GFP_KERNEL);
832 833 834 835 836 837
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
838 839
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
840 841 842 843 844 845 846 847 848 849
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

850
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
851
{
852
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
853 854
}

855
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
856
{
857
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
858
	struct mlx5e_channel *c = rq->channel;
859

860
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
861

862
	do {
863
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
864 865 866
			return 0;

		msleep(20);
867 868 869
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
870
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
871 872 873 874

	return -ETIMEDOUT;
}

875 876 877 878 879
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

880 881 882
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

883
		/* UMR WQE (if in progress) is always at wq->head */
884
		if (rq->mpwqe.umr_in_progress)
885
			rq->dealloc_wqe(rq, wq->head);
886 887

		while (!mlx5_wq_ll_is_empty(wq)) {
888
			struct mlx5e_rx_wqe_ll *wqe;
889 890 891 892 893 894 895 896 897

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
898
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
899

900 901
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
902
			rq->dealloc_wqe(rq, wqe_ix);
903
			mlx5_wq_cyc_pop(wq);
904
		}
905
	}
906

907 908
}

909
static int mlx5e_open_rq(struct mlx5e_channel *c,
910
			 struct mlx5e_params *params,
911 912 913 914 915
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

916
	err = mlx5e_alloc_rq(c, params, param, rq);
917 918 919
	if (err)
		return err;

920
	err = mlx5e_create_rq(rq, param);
921
	if (err)
922
		goto err_free_rq;
923

924
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
925
	if (err)
926
		goto err_destroy_rq;
927

928
	if (params->rx_dim_enabled)
929
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
930

931 932 933 934
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
935 936
err_free_rq:
	mlx5e_free_rq(rq);
937 938 939 940

	return err;
}

941 942 943
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
944
	struct mlx5_wq_cyc *wq = &sq->wq;
945 946
	struct mlx5e_tx_wqe *nopwqe;

947 948
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

949 950
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
951 952
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
953 954 955
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
956
{
957
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
958
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
959
}
960

961 962
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
963
	cancel_work_sync(&rq->dim.work);
964
	mlx5e_destroy_rq(rq);
965 966
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
967 968
}

S
Saeed Mahameed 已提交
969
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
970
{
971
	kvfree(sq->db.xdpi);
972 973
}

S
Saeed Mahameed 已提交
974
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
975 976 977
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

978 979 980
	sq->db.xdpi = kvzalloc_node(array_size(wq_sz, sizeof(*sq->db.xdpi)),
				    GFP_KERNEL, numa);
	if (!sq->db.xdpi) {
S
Saeed Mahameed 已提交
981
		mlx5e_free_xdpsq_db(sq);
982 983 984 985 986 987
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
988
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
989
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
990 991 992 993
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
994
	struct mlx5_core_dev *mdev = c->mdev;
995
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
996 997 998 999 1000 1001
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1002
	sq->min_inline_mode = params->tx_min_inline_mode;
1003
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
T
Tariq Toukan 已提交
1004
	sq->stats     = &c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1005

1006
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1007
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1008 1009
	if (err)
		return err;
1010
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1011

1012
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1031
{
1032
	kvfree(sq->db.ico_wqe);
1033 1034
}

S
Saeed Mahameed 已提交
1035
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1036 1037 1038
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1039 1040
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1041
				       GFP_KERNEL, numa);
1042 1043 1044 1045 1046 1047
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1048 1049 1050
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1051
{
S
Saeed Mahameed 已提交
1052
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1053
	struct mlx5_core_dev *mdev = c->mdev;
1054
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1055
	int err;
1056

S
Saeed Mahameed 已提交
1057 1058
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1059

1060
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1061
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1062 1063
	if (err)
		return err;
1064
	wq->db = &wq->db[MLX5_SND_DBR];
1065

1066
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1067 1068 1069
	if (err)
		goto err_sq_wq_destroy;

1070
	return 0;
S
Saeed Mahameed 已提交
1071 1072 1073 1074 1075

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1076 1077
}

S
Saeed Mahameed 已提交
1078
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1079
{
S
Saeed Mahameed 已提交
1080 1081
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1082 1083
}

S
Saeed Mahameed 已提交
1084
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1085
{
1086 1087
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1088 1089
}

S
Saeed Mahameed 已提交
1090
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1091
{
S
Saeed Mahameed 已提交
1092 1093 1094
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1095 1096
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1097
					GFP_KERNEL, numa);
1098 1099
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1100
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1101
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1102 1103
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1104
	}
S
Saeed Mahameed 已提交
1105 1106 1107 1108

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1109 1110
}

1111
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1112
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1113
			     int txq_ix,
1114
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1115
			     struct mlx5e_sq_param *param,
1116 1117
			     struct mlx5e_txqsq *sq,
			     int tc)
1118
{
S
Saeed Mahameed 已提交
1119
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1120
	struct mlx5_core_dev *mdev = c->mdev;
1121
	struct mlx5_wq_cyc *wq = &sq->wq;
1122 1123
	int err;

1124
	sq->pdev      = c->pdev;
1125
	sq->tstamp    = c->tstamp;
1126
	sq->clock     = &mdev->clock;
1127 1128
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1129
	sq->txq_ix    = txq_ix;
1130
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1131
	sq->min_inline_mode = params->tx_min_inline_mode;
1132
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1133
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1134 1135
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1136 1137
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1138

1139
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1140
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1141
	if (err)
1142
		return err;
1143
	wq->db    = &wq->db[MLX5_SND_DBR];
1144

1145
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1146
	if (err)
1147 1148
		goto err_sq_wq_destroy;

1149 1150 1151
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1152 1153 1154 1155 1156 1157 1158 1159
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1160
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1161
{
S
Saeed Mahameed 已提交
1162
	mlx5e_free_txqsq_db(sq);
1163 1164 1165
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1166 1167 1168 1169 1170 1171 1172 1173
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1174
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1175 1176 1177
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1178 1179 1180 1181 1182 1183 1184 1185
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1186
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1187
	in = kvzalloc(inlen, GFP_KERNEL);
1188 1189 1190 1191 1192 1193 1194
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1195 1196 1197
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1198 1199

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1200
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1201

1202
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1203
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1204 1205

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1206
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1207
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1208
					  MLX5_ADAPTER_PAGE_SHIFT);
1209
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1210

1211 1212
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1213

1214
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1215 1216 1217 1218 1219 1220

	kvfree(in);

	return err;
}

1221 1222 1223 1224 1225 1226 1227
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1228
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1229
			   struct mlx5e_modify_sq_param *p)
1230 1231 1232 1233 1234 1235 1236
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1237
	in = kvzalloc(inlen, GFP_KERNEL);
1238 1239 1240 1241 1242
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1243 1244 1245
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1246
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1247
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1248
	}
1249

1250
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1251 1252 1253 1254 1255 1256

	kvfree(in);

	return err;
}

1257
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1258
{
1259
	mlx5_core_destroy_sq(mdev, sqn);
1260 1261
}

1262
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1263 1264 1265
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1266
{
1267
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1268 1269
	int err;

1270
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1271 1272 1273 1274 1275
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1276
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1277
	if (err)
1278
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1279 1280 1281 1282

	return err;
}

1283 1284 1285
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1286
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1287
			    u32 tisn,
1288
			    int txq_ix,
1289
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1290
			    struct mlx5e_sq_param *param,
1291 1292
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1293 1294
{
	struct mlx5e_create_sq_param csp = {};
1295
	u32 tx_rate;
1296 1297
	int err;

1298
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1299 1300 1301
	if (err)
		return err;

1302
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1303
	csp.tis_lst_sz      = 1;
1304 1305 1306
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1307
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1308
	if (err)
S
Saeed Mahameed 已提交
1309
		goto err_free_txqsq;
1310

1311
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1312
	if (tx_rate)
1313
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1314

1315 1316 1317
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1318 1319
	return 0;

S
Saeed Mahameed 已提交
1320
err_free_txqsq:
1321
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1322
	mlx5e_free_txqsq(sq);
1323 1324 1325 1326

	return err;
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1337 1338
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1339
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1340
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1341 1342 1343 1344 1345
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1346 1347 1348 1349 1350 1351 1352
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1353
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1354
{
1355
	struct mlx5e_channel *c = sq->channel;
1356
	struct mlx5_wq_cyc *wq = &sq->wq;
1357

1358
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1359
	/* prevent netif_tx_wake_queue */
1360
	napi_synchronize(&c->napi);
1361

S
Saeed Mahameed 已提交
1362
	netif_tx_disable_queue(sq->txq);
1363

S
Saeed Mahameed 已提交
1364
	/* last doorbell out, godspeed .. */
1365 1366
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1367
		struct mlx5e_tx_wqe *nop;
1368

1369 1370 1371
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1372
	}
1373 1374 1375 1376 1377
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1378
	struct mlx5_core_dev *mdev = c->mdev;
1379
	struct mlx5_rate_limit rl = {0};
1380

1381
	mlx5e_destroy_sq(mdev, sq->sqn);
1382 1383 1384 1385
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1386 1387 1388 1389
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1486
	sq->stats->recover++;
1487 1488 1489 1490
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1491
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1492
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1493 1494 1495 1496 1497 1498
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1499
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1500 1501 1502 1503 1504
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1505
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1506
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1507
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1527
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1528 1529 1530 1531
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1532
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1533 1534 1535 1536 1537 1538 1539 1540 1541
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1542
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1543 1544 1545 1546
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1547
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1548 1549 1550 1551
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1552
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1591
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1592 1593
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1594 1595
}

1596 1597 1598
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1599 1600 1601
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1602
	unsigned int irqn;
1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1629
	cq->mdev = mdev;
1630 1631 1632 1633

	return 0;
}

1634 1635 1636 1637 1638 1639 1640
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1641 1642
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1653
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1654
{
1655
	mlx5_wq_destroy(&cq->wq_ctrl);
1656 1657
}

1658
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1659
{
1660
	struct mlx5_core_dev *mdev = cq->mdev;
1661 1662 1663 1664 1665
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1666
	unsigned int irqn_not_used;
1667 1668 1669 1670
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1671
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1672
	in = kvzalloc(inlen, GFP_KERNEL);
1673 1674 1675 1676 1677 1678 1679
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1680
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1681
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1682 1683 1684

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1685
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1686
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1687
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1688
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1689
					    MLX5_ADAPTER_PAGE_SHIFT);
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1704
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1705
{
1706
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1707 1708 1709
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1710
			 struct net_dim_cq_moder moder,
1711
			 struct mlx5e_cq_param *param,
1712
			 struct mlx5e_cq *cq)
1713
{
1714
	struct mlx5_core_dev *mdev = c->mdev;
1715 1716
	int err;

1717
	err = mlx5e_alloc_cq(c, param, cq);
1718 1719 1720
	if (err)
		return err;

1721
	err = mlx5e_create_cq(cq, param);
1722
	if (err)
1723
		goto err_free_cq;
1724

1725
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1726
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1727 1728
	return 0;

1729 1730
err_free_cq:
	mlx5e_free_cq(cq);
1731 1732 1733 1734 1735 1736 1737

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1738
	mlx5e_free_cq(cq);
1739 1740
}

1741 1742 1743 1744 1745
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1746
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1747
			     struct mlx5e_params *params,
1748 1749 1750 1751 1752 1753
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1754 1755
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1778
			  struct mlx5e_params *params,
1779 1780
			  struct mlx5e_channel_param *cparam)
{
1781 1782
	struct mlx5e_priv *priv = c->priv;
	int err, tc, max_nch = priv->profile->max_nch(priv->mdev);
1783

1784
	for (tc = 0; tc < params->num_tc; tc++) {
1785
		int txq_ix = c->ix + tc * max_nch;
1786

1787
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1788
				       params, &cparam->sq, &c->sq[tc], tc);
1789 1790 1791 1792 1793 1794 1795 1796
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1797
		mlx5e_close_txqsq(&c->sq[tc]);
1798 1799 1800 1801 1802 1803 1804 1805 1806

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1807
		mlx5e_close_txqsq(&c->sq[tc]);
1808 1809
}

1810
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1811
				struct mlx5e_txqsq *sq, u32 rate)
1812 1813 1814
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1815
	struct mlx5e_modify_sq_param msp = {0};
1816
	struct mlx5_rate_limit rl = {0};
1817 1818 1819 1820 1821 1822 1823
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1824 1825
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1826
		/* remove current rl index to free space to next ones */
1827 1828
		mlx5_rl_remove_rate(mdev, &rl);
	}
1829 1830 1831 1832

	sq->rate_limit = 0;

	if (rate) {
1833 1834
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1835 1836 1837 1838 1839 1840 1841
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1842 1843 1844 1845
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1846
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1847 1848 1849 1850 1851
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1852
			mlx5_rl_remove_rate(mdev, &rl);
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1864
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1891
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1892
			      struct mlx5e_params *params,
1893 1894 1895
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1896
	struct net_dim_cq_moder icocq_moder = {0, 0};
1897
	struct net_device *netdev = priv->netdev;
1898
	int cpu = mlx5e_get_cpu(priv, ix);
1899
	struct mlx5e_channel *c;
1900
	unsigned int irq;
1901
	int err;
1902
	int eqn;
1903

1904
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1905 1906 1907 1908
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1909 1910
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1911
	c->ix       = ix;
1912
	c->cpu      = cpu;
1913 1914
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1915
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1916 1917
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1918
	c->stats    = &priv->channel_stats[ix].ch;
1919

1920 1921 1922
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1923 1924
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1925
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1926 1927 1928
	if (err)
		goto err_napi_del;

1929
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1930 1931 1932
	if (err)
		goto err_close_icosq_cq;

1933
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1934 1935 1936
	if (err)
		goto err_close_tx_cqs;

1937
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1938 1939
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1940 1941 1942
	if (err)
		goto err_close_rx_cq;

1943 1944
	napi_enable(&c->napi);

1945
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1946 1947 1948
	if (err)
		goto err_disable_napi;

1949
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1950 1951 1952
	if (err)
		goto err_close_icosq;

1953
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1954 1955
	if (err)
		goto err_close_sqs;
1956

1957
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1958
	if (err)
1959
		goto err_close_xdp_sq;
1960 1961 1962 1963

	*cp = c;

	return 0;
1964
err_close_xdp_sq:
1965
	if (c->xdp)
S
Saeed Mahameed 已提交
1966
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1967 1968 1969 1970

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1971
err_close_icosq:
S
Saeed Mahameed 已提交
1972
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1973

1974 1975
err_disable_napi:
	napi_disable(&c->napi);
1976
	if (c->xdp)
1977
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1978 1979

err_close_rx_cq:
1980 1981 1982 1983 1984
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1985 1986 1987
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1988 1989
err_napi_del:
	netif_napi_del(&c->napi);
1990
	kvfree(c);
1991 1992 1993 1994

	return err;
}

1995 1996 1997 1998 1999 2000 2001
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2002
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2014 2015 2016
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
2017
	if (c->xdp)
S
Saeed Mahameed 已提交
2018
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2019
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2020
	mlx5e_close_icosq(&c->icosq);
2021
	napi_disable(&c->napi);
2022
	if (c->xdp)
2023
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2024 2025
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2026
	mlx5e_close_cq(&c->icosq.cq);
2027
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2028

2029
	kvfree(c);
2030 2031
}

2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2102
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2103
				 struct mlx5e_params *params,
2104 2105
				 struct mlx5e_rq_param *param)
{
2106
	struct mlx5_core_dev *mdev = priv->mdev;
2107 2108
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2109
	int ndsegs = 1;
2110

2111
	switch (params->rq_wq_type) {
2112
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2113
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2114 2115
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2116
		MLX5_SET(wq, wq, log_wqe_stride_size,
2117 2118
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2119
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2120
		break;
2121
	default: /* MLX5_WQ_TYPE_CYCLIC */
2122
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2123 2124
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2125 2126
	}

2127
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2128
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2129 2130
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2131
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2132
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2133
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2134
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2135

2136
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2137 2138
}

2139
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2140
				      struct mlx5e_rq_param *param)
2141
{
2142
	struct mlx5_core_dev *mdev = priv->mdev;
2143 2144 2145
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2146 2147 2148
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2149
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2150 2151

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2152 2153
}

T
Tariq Toukan 已提交
2154 2155
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2156 2157 2158 2159 2160
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2161
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2162

2163
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2164 2165 2166
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2167
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2168 2169 2170 2171 2172 2173
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2174
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2175
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2176 2177 2178 2179 2180 2181 2182
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2183
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2184 2185 2186
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2187
				    struct mlx5e_params *params,
2188 2189
				    struct mlx5e_cq_param *param)
{
2190
	struct mlx5_core_dev *mdev = priv->mdev;
2191
	void *cqc = param->cqc;
2192
	u8 log_cq_size;
2193

2194
	switch (params->rq_wq_type) {
2195
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2196 2197
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2198
		break;
2199
	default: /* MLX5_WQ_TYPE_CYCLIC */
2200
		log_cq_size = params->log_rq_mtu_frames;
2201 2202 2203
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2204
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2205 2206 2207
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2208 2209

	mlx5e_build_common_cq_param(priv, param);
2210
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2211 2212 2213
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2214
				    struct mlx5e_params *params,
2215 2216 2217 2218
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2219
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2220 2221

	mlx5e_build_common_cq_param(priv, param);
2222
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2223 2224
}

T
Tariq Toukan 已提交
2225
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2226 2227
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2228 2229 2230 2231 2232 2233
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2234

2235
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2236 2237 2238
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2239 2240
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2241 2242 2243 2244 2245 2246 2247
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2248
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2249 2250
}

2251
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2252
				    struct mlx5e_params *params,
2253 2254 2255 2256 2257 2258
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2259
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2260 2261
}

2262 2263 2264
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2265
{
2266
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2267

2268 2269 2270 2271 2272 2273 2274
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2275 2276
}

2277 2278
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2279
{
2280
	struct mlx5e_channel_param *cparam;
2281
	int err = -ENOMEM;
2282 2283
	int i;

2284
	chs->num = chs->params.num_channels;
2285

2286
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2287
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2288 2289
	if (!chs->c || !cparam)
		goto err_free;
2290

2291
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2292
	for (i = 0; i < chs->num; i++) {
2293
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2294 2295 2296 2297
		if (err)
			goto err_close_channels;
	}

2298
	kvfree(cparam);
2299 2300 2301 2302
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2303
		mlx5e_close_channel(chs->c[i]);
2304

2305
err_free:
2306
	kfree(chs->c);
2307
	kvfree(cparam);
2308
	chs->num = 0;
2309 2310 2311
	return err;
}

2312
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2313 2314 2315
{
	int i;

2316 2317 2318 2319 2320 2321 2322 2323 2324
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2325 2326 2327
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2328

2329
	return err ? -ETIMEDOUT : 0;
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2340
void mlx5e_close_channels(struct mlx5e_channels *chs)
2341 2342
{
	int i;
2343

2344 2345
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2346

2347 2348
	kfree(chs->c);
	chs->num = 0;
2349 2350
}

2351 2352
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2353 2354 2355 2356 2357
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2358
	u32 *in;
2359
	int i;
2360 2361

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2362
	in = kvzalloc(inlen, GFP_KERNEL);
2363 2364 2365 2366 2367 2368 2369 2370
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2371 2372
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2373

2374 2375 2376
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2377 2378

	kvfree(in);
T
Tariq Toukan 已提交
2379 2380 2381
	return err;
}

2382
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2383
{
2384 2385
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2386 2387
}

2388
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2389 2390
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2391
	int err;
2392

2393 2394 2395 2396
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2397 2398
}

2399
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2400
{
2401
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2402 2403 2404
	int err;
	int ix;

2405
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2406
		rqt = &priv->direct_tir[ix].rqt;
2407
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2408 2409 2410 2411 2412 2413 2414
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2415
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2416
	for (ix--; ix >= 0; ix--)
2417
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2418

2419 2420 2421
	return err;
}

2422 2423 2424 2425 2426 2427 2428 2429
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2430 2431 2432 2433 2434 2435 2436
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2437
int mlx5e_bits_invert(unsigned long a, int size)
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2462
			ix = priv->channels.params.indirection_rqt[ix];
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2473 2474 2475 2476
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2477
	u32 *in;
2478 2479 2480
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2481
	in = kvzalloc(inlen, GFP_KERNEL);
2482 2483 2484 2485 2486 2487 2488
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2489
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2490
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2491 2492 2493 2494 2495

	kvfree(in);
	return err;
}

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2510
{
T
Tariq Toukan 已提交
2511 2512 2513
	u32 rqtn;
	int ix;

2514
	if (priv->indir_rqt.enabled) {
2515
		/* RSS RQ table */
2516
		rqtn = priv->indir_rqt.rqtn;
2517
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2518 2519
	}

2520 2521 2522
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2523 2524 2525
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2526 2527 2528
		};

		/* Direct RQ Tables */
2529 2530
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2531

2532
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2533
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2534
	}
2535 2536
}

2537 2538 2539 2540 2541
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2542 2543 2544 2545 2546 2547
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2548 2549 2550 2551 2552 2553 2554 2555 2556
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2557 2558 2559
		{
			.rqn = priv->drop_rq.rqn,
		},
2560 2561 2562 2563 2564
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2565
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2566
{
2567
	if (!params->lro_en)
2568 2569 2570 2571 2572 2573 2574 2575
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2576 2577
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2578 2579
}

2580 2581
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2582
				    void *tirc, bool inner)
2583
{
2584 2585
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2599 2600
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2601 2602 2603 2604 2605 2606
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2607
		memcpy(rss_key, params->toeplitz_hash_key, len);
2608
	}
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2691 2692
}

T
Tariq Toukan 已提交
2693
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2694 2695 2696 2697 2698 2699 2700
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2701
	int tt;
T
Tariq Toukan 已提交
2702
	int ix;
2703 2704

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2705
	in = kvzalloc(inlen, GFP_KERNEL);
2706 2707 2708 2709 2710 2711
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2712
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2713

T
Tariq Toukan 已提交
2714
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2715
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2716
					   inlen);
T
Tariq Toukan 已提交
2717
		if (err)
T
Tariq Toukan 已提交
2718
			goto free_in;
T
Tariq Toukan 已提交
2719
	}
2720

2721
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2722 2723 2724 2725 2726 2727 2728
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2729 2730 2731 2732 2733
	kvfree(in);

	return err;
}

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2749 2750
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2751
{
2752
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2753 2754
	int err;

2755
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2756 2757 2758
	if (err)
		return err;

2759 2760 2761 2762
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2763

2764 2765
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2766 2767 2768
{
	u16 hw_mtu = 0;
	int err;
2769

2770 2771 2772 2773
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2774
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2775 2776
}

2777
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2778
{
2779
	struct mlx5e_params *params = &priv->channels.params;
2780
	struct net_device *netdev = priv->netdev;
2781
	struct mlx5_core_dev *mdev = priv->mdev;
2782 2783 2784
	u16 mtu;
	int err;

2785
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2786 2787
	if (err)
		return err;
2788

2789 2790
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2791
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2792
			    __func__, mtu, params->sw_mtu);
2793

2794
	params->sw_mtu = mtu;
2795 2796 2797
	return 0;
}

2798 2799 2800
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2801 2802
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2803 2804 2805 2806 2807 2808 2809 2810 2811
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2812 2813 2814
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2815
	for (tc = 0; tc < ntc; tc++)
2816
		netdev_set_tc_queue(netdev, tc, nch, 0);
2817 2818
}

2819
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2820
{
2821
	int max_nch = priv->profile->max_nch(priv->mdev);
2822 2823
	int i, tc;

2824
	for (i = 0; i < max_nch; i++)
2825
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2826 2827 2828 2829 2830 2831 2832 2833
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2844
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2845
{
2846 2847 2848 2849
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2850 2851
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2852

2853
	mlx5e_build_tx2sq_maps(priv);
2854 2855
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2856

2857
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2858 2859
		mlx5e_add_sqs_fwd_rules(priv);

2860
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2861
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2862 2863
}

2864
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2865
{
2866 2867
	mlx5e_redirect_rqts_to_drop(priv);

2868
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2869 2870
		mlx5e_remove_sqs_fwd_rules(priv);

2871 2872 2873 2874 2875 2876 2877 2878
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2879
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2880 2881
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2882 2883 2884
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2885
	int carrier_ok;
2886 2887
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2888
	carrier_ok = netif_carrier_ok(netdev);
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2899 2900 2901 2902
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2903 2904 2905
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2906 2907 2908
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2909 2910
}

2911
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2912 2913 2914 2915 2916
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2917 2918 2919 2920 2921 2922 2923
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2924
	err = mlx5e_open_channels(priv, &priv->channels);
2925
	if (err)
2926
		goto err_clear_state_opened_flag;
2927

2928
	mlx5e_refresh_tirs(priv, false);
2929
	mlx5e_activate_priv_channels(priv);
2930 2931
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2932

2933 2934
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2935

2936
	return 0;
2937 2938 2939 2940

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2941 2942
}

2943
int mlx5e_open(struct net_device *netdev)
2944 2945 2946 2947 2948 2949
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2950 2951
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2952 2953
	mutex_unlock(&priv->state_lock);

2954 2955 2956
	if (mlx5e_vxlan_allowed(priv->mdev))
		udp_tunnel_get_rx_info(netdev);

2957 2958 2959 2960 2961 2962 2963
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2964 2965 2966 2967 2968 2969
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2970 2971 2972
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2973 2974
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2975 2976 2977 2978

	return 0;
}

2979
int mlx5e_close(struct net_device *netdev)
2980 2981 2982 2983
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2984 2985 2986
	if (!netif_device_present(netdev))
		return -ENODEV;

2987
	mutex_lock(&priv->state_lock);
2988
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2989 2990 2991 2992 2993 2994
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2995
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2996 2997
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2998 2999 3000 3001 3002 3003 3004
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3005 3006
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3007 3008 3009
	if (err)
		return err;

3010 3011 3012
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3013
	rq->mdev = mdev;
3014 3015 3016 3017

	return 0;
}

3018
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3019 3020
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3021
{
3022 3023 3024
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3025
	return mlx5e_alloc_cq_common(mdev, param, cq);
3026 3027
}

3028
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
3029
			      struct mlx5e_rq *drop_rq)
3030
{
3031
	struct mlx5_core_dev *mdev = priv->mdev;
3032 3033 3034
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3035 3036
	int err;

3037
	mlx5e_build_drop_rq_param(priv, &rq_param);
3038

3039
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3040 3041 3042
	if (err)
		return err;

3043
	err = mlx5e_create_cq(cq, &cq_param);
3044
	if (err)
3045
		goto err_free_cq;
3046

3047
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3048
	if (err)
3049
		goto err_destroy_cq;
3050

3051
	err = mlx5e_create_rq(drop_rq, &rq_param);
3052
	if (err)
3053
		goto err_free_rq;
3054

3055 3056 3057 3058
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3059 3060
	return 0;

3061
err_free_rq:
3062
	mlx5e_free_rq(drop_rq);
3063 3064

err_destroy_cq:
3065
	mlx5e_destroy_cq(cq);
3066

3067
err_free_cq:
3068
	mlx5e_free_cq(cq);
3069

3070 3071 3072
	return err;
}

3073
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3074
{
3075 3076 3077 3078
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3079 3080
}

3081 3082
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3083
{
3084
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3085 3086
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3087
	MLX5_SET(tisc, tisc, prio, tc << 1);
3088
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3089
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3090 3091 3092 3093

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3094
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3095 3096
}

3097
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3098
{
3099
	mlx5_core_destroy_tis(mdev, tisn);
3100 3101
}

3102
int mlx5e_create_tises(struct mlx5e_priv *priv)
3103 3104 3105 3106
{
	int err;
	int tc;

3107
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3108
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3109 3110 3111 3112 3113 3114 3115 3116
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3117
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3118 3119 3120 3121

	return err;
}

3122
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3123 3124 3125
{
	int tc;

3126
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3127
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3128 3129
}

3130 3131 3132
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3133
{
3134
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3135

3136
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3137

A
Achiad Shochat 已提交
3138
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3139
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3140
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
3141 3142
}

3143
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3144
{
3145
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3146

3147
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3148 3149 3150 3151 3152 3153

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3154
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
3155
{
3156
	struct mlx5e_tir *tir;
3157 3158
	void *tirc;
	int inlen;
3159
	int i = 0;
3160
	int err;
T
Tariq Toukan 已提交
3161 3162
	u32 *in;
	int tt;
3163 3164

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3165
	in = kvzalloc(inlen, GFP_KERNEL);
3166 3167 3168
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3169 3170
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3171
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3172
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3173
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3174
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3175 3176 3177 3178
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3179 3180
	}

3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3197 3198 3199 3200
	kvfree(in);

	return 0;

3201 3202 3203 3204
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3205 3206 3207 3208 3209 3210 3211 3212
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3213
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3224
	in = kvzalloc(inlen, GFP_KERNEL);
3225 3226 3227
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3228 3229
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3230
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3231
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3232
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3233
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3234 3235 3236 3237 3238 3239
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3240 3241
	return 0;

T
Tariq Toukan 已提交
3242
err_destroy_ch_tirs:
3243
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3244
	for (ix--; ix >= 0; ix--)
3245
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3246 3247

	kvfree(in);
3248 3249 3250 3251

	return err;
}

3252
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3253 3254 3255
{
	int i;

T
Tariq Toukan 已提交
3256
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3257
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3258 3259 3260 3261 3262 3263

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3264 3265
}

3266
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3267 3268 3269 3270 3271 3272 3273 3274
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3289
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3290 3291 3292 3293
{
	int err = 0;
	int i;

3294 3295
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3296 3297 3298 3299 3300 3301 3302
		if (err)
			return err;
	}

	return 0;
}

3303 3304
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3305 3306
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3307
	struct mlx5e_channels new_channels = {};
3308
	u8 tc = mqprio->num_tc;
3309 3310
	int err = 0;

3311 3312
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3313 3314 3315 3316 3317
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3318 3319
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3320

S
Saeed Mahameed 已提交
3321
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3322 3323 3324
		priv->channels.params = new_channels.params;
		goto out;
	}
3325

S
Saeed Mahameed 已提交
3326 3327 3328
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3329

3330 3331
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3332
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3333
out:
3334 3335 3336 3337
	mutex_unlock(&priv->state_lock);
	return err;
}

3338
#ifdef CONFIG_MLX5_ESWITCH
3339
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3340 3341
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3342
{
3343 3344
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3345
		return mlx5e_configure_flower(priv, cls_flower, flags);
3346
	case TC_CLSFLOWER_DESTROY:
3347
		return mlx5e_delete_flower(priv, cls_flower, flags);
3348
	case TC_CLSFLOWER_STATS:
3349
		return mlx5e_stats_flower(priv, cls_flower, flags);
3350
	default:
3351
		return -EOPNOTSUPP;
3352 3353
	}
}
3354

3355 3356
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3357 3358 3359
{
	struct mlx5e_priv *priv = cb_priv;

3360
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3361 3362
		return -EOPNOTSUPP;

3363 3364
	switch (type) {
	case TC_SETUP_CLSFLOWER:
3365
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3382
					     priv, priv, f->extack);
3383 3384 3385 3386 3387 3388 3389 3390
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3391
#endif
3392

3393 3394
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3395
{
3396
	switch (type) {
3397
#ifdef CONFIG_MLX5_ESWITCH
3398 3399
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3400
#endif
3401
	case TC_SETUP_QDISC_MQPRIO:
3402
		return mlx5e_setup_tc_mqprio(dev, type_data);
3403 3404 3405
	default:
		return -EOPNOTSUPP;
	}
3406 3407
}

3408
static void
3409 3410 3411
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3412
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3413
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3414
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3415

3416 3417 3418
	/* update HW stats in background for next time */
	queue_delayed_work(priv->wq, &priv->update_stats_work, 0);

3419 3420 3421 3422 3423 3424
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3425
		mlx5e_grp_sw_update_stats(priv);
3426 3427 3428 3429 3430 3431
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3432 3433 3434 3435

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3436 3437 3438
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3439
	stats->rx_crc_errors =
3440 3441 3442
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3443 3444 3445 3446 3447 3448 3449
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3450 3451
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3452 3453 3454 3455 3456 3457
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3458
	queue_work(priv->wq, &priv->set_rx_mode_work);
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3473
	queue_work(priv->wq, &priv->set_rx_mode_work);
3474 3475 3476 3477

	return 0;
}

3478
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3479 3480
	do {						\
		if (enable)				\
3481
			*features |= feature;		\
3482
		else					\
3483
			*features &= ~feature;		\
3484 3485 3486 3487 3488
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3489 3490
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3491
	struct mlx5_core_dev *mdev = priv->mdev;
3492
	struct mlx5e_channels new_channels = {};
3493
	struct mlx5e_params *old_params;
3494 3495
	int err = 0;
	bool reset;
3496 3497 3498

	mutex_lock(&priv->state_lock);

3499
	old_params = &priv->channels.params;
3500 3501 3502 3503 3504 3505
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3506
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3507

3508
	new_channels.params = *old_params;
3509 3510
	new_channels.params.lro_en = enable;

3511
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3512 3513 3514 3515 3516
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3517
	if (!reset) {
3518
		*old_params = new_channels.params;
3519 3520
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3521
	}
3522

3523 3524 3525
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3526

3527 3528
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3529
	mutex_unlock(&priv->state_lock);
3530 3531 3532
	return err;
}

3533
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3534 3535 3536 3537
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3538
		mlx5e_enable_cvlan_filter(priv);
3539
	else
3540
		mlx5e_disable_cvlan_filter(priv);
3541 3542 3543 3544 3545 3546 3547

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3548

3549
	if (!enable && mlx5e_tc_num_filters(priv)) {
3550 3551 3552 3553 3554
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3555 3556 3557
	return 0;
}

3558 3559 3560 3561 3562 3563 3564 3565
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3583 3584 3585
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3586
	int err = 0;
3587 3588 3589

	mutex_lock(&priv->state_lock);

3590
	priv->channels.params.vlan_strip_disable = !enable;
3591 3592 3593 3594
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3595
	if (err)
3596
		priv->channels.params.vlan_strip_disable = enable;
3597

3598
unlock:
3599 3600 3601 3602 3603
	mutex_unlock(&priv->state_lock);

	return err;
}

3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3619
static int mlx5e_handle_feature(struct net_device *netdev,
3620
				netdev_features_t *features,
3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3634 3635
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3636 3637 3638
		return err;
	}

3639
	MLX5E_SET_FEATURE(features, feature, enable);
3640 3641 3642 3643 3644 3645
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3646
	netdev_features_t oper_features = netdev->features;
3647 3648 3649 3650
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3651

3652 3653
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3654
				    set_feature_cvlan_filter);
3655 3656 3657 3658
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3659
#ifdef CONFIG_RFS_ACCEL
3660
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3661
#endif
3662

3663 3664 3665 3666 3667 3668
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3669 3670
}

3671 3672 3673 3674
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3675
	struct mlx5e_params *params;
3676 3677

	mutex_lock(&priv->state_lock);
3678
	params = &priv->channels.params;
3679 3680 3681 3682 3683
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3684
		if (!params->vlan_strip_disable)
3685 3686
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3687 3688 3689 3690 3691 3692
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3693 3694 3695 3696 3697
	mutex_unlock(&priv->state_lock);

	return features;
}

3698 3699
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3700 3701
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3702
	struct mlx5e_channels new_channels = {};
3703
	struct mlx5e_params *params;
3704
	int err = 0;
3705
	bool reset;
3706 3707

	mutex_lock(&priv->state_lock);
3708

3709
	params = &priv->channels.params;
3710

3711
	reset = !params->lro_en;
3712
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3713

3714 3715 3716
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3717 3718 3719 3720 3721 3722 3723 3724
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3725
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3726 3727 3728 3729 3730 3731
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3732
	if (!reset) {
3733
		params->sw_mtu = new_mtu;
3734
		set_mtu_cb(priv);
3735
		netdev->mtu = params->sw_mtu;
3736 3737
		goto out;
	}
3738

3739
	err = mlx5e_open_channels(priv, &new_channels);
3740
	if (err)
3741 3742
		goto out;

3743
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3744
	netdev->mtu = new_channels.params.sw_mtu;
3745

3746 3747
out:
	mutex_unlock(&priv->state_lock);
3748 3749 3750
	return err;
}

3751 3752 3753 3754 3755
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3830 3831
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3832 3833
	struct mlx5e_priv *priv = netdev_priv(dev);

3834 3835
	switch (cmd) {
	case SIOCSHWTSTAMP:
3836
		return mlx5e_hwstamp_set(priv, ifr);
3837
	case SIOCGHWTSTAMP:
3838
		return mlx5e_hwstamp_get(priv, ifr);
3839 3840 3841 3842 3843
	default:
		return -EOPNOTSUPP;
	}
}

3844
#ifdef CONFIG_MLX5_ESWITCH
3845 3846 3847 3848 3849 3850 3851 3852
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3853 3854
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3855 3856 3857 3858
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3859 3860 3861
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3862 3863 3864 3865
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3866 3867 3868 3869 3870 3871 3872 3873
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3874 3875 3876 3877 3878 3879 3880
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3881 3882 3883 3884 3885 3886 3887 3888

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3889
					   max_tx_rate, min_tx_rate);
3890 3891
}

3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3947
#endif
3948

3949 3950
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3951 3952 3953
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3954 3955 3956
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3957 3958 3959
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3960
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3961 3962
}

3963 3964
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3965 3966 3967
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3968 3969 3970
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3971 3972 3973
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3974
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3975 3976
}

3977 3978 3979
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3980
{
3981
	unsigned int offset = 0;
3982
	struct udphdr *udph;
3983 3984
	u8 proto;
	u16 port;
3985 3986 3987 3988 3989 3990

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3991
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3992 3993 3994 3995 3996
		break;
	default:
		goto out;
	}

3997 3998 3999 4000
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4001 4002 4003
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4004 4005 4006 4007
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4023 4024 4025 4026 4027
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4028 4029 4030
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4031
		return mlx5e_tunnel_features_check(priv, skb, features);
4032 4033 4034 4035

	return features;
}

4036 4037 4038
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4039
	struct mlx5_eq *eq = sq->cq.mcq.eq;
4040 4041 4042
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4043
		   eq->eqn, eq->cons_index, eq->irqn);
4044 4045 4046 4047 4048 4049

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
4050
	sq->channel->stats->eq_rearm++;
4051 4052 4053
	return true;
}

4054
static void mlx5e_tx_timeout_work(struct work_struct *work)
4055
{
4056 4057 4058
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4059
	bool reopen_channels = false;
4060
	int i, err;
4061

4062 4063 4064 4065 4066
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4067

4068
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4069
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4070
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4071

4072
		if (!netif_xmit_stopped(dev_queue))
4073
			continue;
4074 4075 4076

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4077 4078
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4079

4080 4081 4082 4083 4084 4085 4086
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4087 4088
	}

4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4110 4111
}

4112
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4113 4114
{
	struct net_device *netdev = priv->netdev;
4115
	struct mlx5e_channels new_channels = {};
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4127 4128 4129 4130 4131 4132 4133 4134 4135
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4136 4137 4138
	return 0;
}

4139 4140 4141 4142 4143
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4144
	int err;
4145 4146 4147 4148
	int i;

	mutex_lock(&priv->state_lock);

4149
	if (prog) {
4150
		err = mlx5e_xdp_allowed(priv, prog);
4151 4152
		if (err)
			goto unlock;
4153 4154
	}

4155 4156
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4157
	reset = (!priv->channels.params.xdp_prog || !prog);
4158 4159 4160

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4161 4162 4163 4164
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4165
		prog = bpf_prog_add(prog, priv->channels.num);
4166 4167 4168 4169 4170
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4171

4172 4173 4174
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4175
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4176 4177 4178 4179
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4180
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4181 4182 4183 4184 4185 4186 4187 4188 4189 4190

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4191 4192
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4193

4194
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4195 4196 4197 4198 4199
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4200
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4213
static u32 mlx5e_xdp_query(struct net_device *dev)
4214 4215
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4216 4217
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4218

4219 4220 4221 4222 4223 4224 4225
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4226 4227
}

4228
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4229 4230 4231 4232 4233
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4234
		xdp->prog_id = mlx5e_xdp_query(dev);
4235 4236 4237 4238 4239 4240
		return 0;
	default:
		return -EINVAL;
	}
}

4241 4242 4243 4244 4245 4246 4247
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4248 4249
	struct mlx5e_channels *chs = &priv->channels;

4250 4251
	int i;

4252 4253
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
4254 4255 4256
}
#endif

4257
static const struct net_device_ops mlx5e_netdev_ops = {
4258 4259 4260
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4261
	.ndo_setup_tc            = mlx5e_setup_tc,
4262
	.ndo_select_queue        = mlx5e_select_queue,
4263 4264 4265
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4266 4267
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4268
	.ndo_set_features        = mlx5e_set_features,
4269
	.ndo_fix_features        = mlx5e_fix_features,
4270
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4271
	.ndo_do_ioctl            = mlx5e_ioctl,
4272
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4273 4274 4275
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4276 4277 4278
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4279
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4280
	.ndo_bpf		 = mlx5e_xdp,
4281 4282 4283
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
4284
#ifdef CONFIG_MLX5_ESWITCH
4285
	/* SRIOV E-Switch NDOs */
4286 4287
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4288
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4289
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4290
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4291 4292 4293
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4294 4295
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4296
#endif
4297 4298 4299 4300 4301
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4302
		return -EOPNOTSUPP;
4303 4304 4305 4306 4307
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4308 4309 4310 4311
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4312 4313
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4314
		return -EOPNOTSUPP;
4315
	}
4316 4317
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4318
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4319
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4320

4321 4322 4323
	return 0;
}

4324
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4325 4326 4327 4328 4329 4330 4331 4332
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4333
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4334
{
4335 4336
	u32 link_speed = 0;
	u32 pci_bw = 0;
4337

4338
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4339
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4340 4341 4342 4343 4344 4345 4346
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4347 4348
}

4349
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4350
{
4351 4352 4353 4354 4355 4356 4357 4358 4359 4360
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4361

4362 4363 4364
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4365

4366 4367 4368
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4369
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4391 4392 4393 4394 4395 4396

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4397 4398
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4399
	if (params->rx_dim_enabled) {
4400 4401 4402 4403 4404
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4405
	}
4406

4407
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4408 4409
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4410 4411
}

4412
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4424 4425
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4426
			    u16 max_channels, u16 mtu)
4427
{
4428
	u8 rx_cq_period_mode;
4429

4430 4431
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4432 4433
	params->num_channels = max_channels;
	params->num_tc       = 1;
4434

4435 4436
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4437 4438
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4439

4440
	/* set CQE compression */
4441
	params->rx_cqe_compress_def = false;
4442
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4443
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4444
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4445

4446 4447 4448
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
4459 4460
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4461

4462
	/* HW LRO */
4463

4464
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4465
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4466 4467
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4468
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4469

4470
	/* CQ moderation params */
4471
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4472 4473
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4474
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4475
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4476 4477
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4478

4479
	/* TX inline */
4480
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4481

4482 4483 4484
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4485
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4486 4487
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4488

4489 4490 4491 4492 4493 4494
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4495

4496 4497 4498 4499
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4500
	priv->msglevel    = MLX5E_MSG_LEVEL;
4501
	priv->max_opened_tc = 1;
4502

4503 4504
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4505

4506 4507 4508 4509
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4510
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4511
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4512 4513

	mlx5e_timestamp_init(priv);
4514 4515 4516 4517 4518 4519
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4520
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4521 4522 4523 4524 4525
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4526 4527
}

4528
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4529 4530 4531
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4532
#endif
4533

4534
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4535 4536 4537
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4538 4539
	bool fcs_supported;
	bool fcs_enabled;
4540 4541 4542

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4543 4544
	netdev->netdev_ops = &mlx5e_netdev_ops;

4545
#ifdef CONFIG_MLX5_CORE_EN_DCB
4546 4547
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4548
#endif
4549

4550 4551 4552 4553
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4554
	netdev->vlan_features    |= NETIF_F_SG;
4555 4556 4557 4558 4559 4560 4561 4562
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4563 4564 4565
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4566 4567
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4568 4569 4570
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4571
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4572 4573
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4574
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4575

4576
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4577
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4578
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4579 4580
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4581 4582 4583 4584 4585 4586 4587 4588
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4589
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4590 4591
	}

4592 4593 4594 4595 4596 4597 4598 4599 4600
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4601 4602 4603 4604 4605
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4606 4607 4608 4609 4610
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4611 4612 4613
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4614
	netdev->features          = netdev->hw_features;
4615
	if (!priv->channels.params.lro_en)
4616 4617
		netdev->features  &= ~NETIF_F_LRO;

4618 4619 4620
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4621 4622 4623
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4624 4625 4626 4627
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4628 4629 4630 4631 4632 4633
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4634

4635
	netdev->features         |= NETIF_F_HIGHDMA;
4636
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4637 4638 4639 4640

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4641

4642
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4643
	if (MLX5_ESWITCH_MANAGER(mdev))
4644 4645
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4646 4647

	mlx5e_ipsec_build_netdev(priv);
4648
	mlx5e_tls_build_netdev(priv);
4649 4650
}

4651
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4652 4653 4654 4655 4656 4657 4658 4659 4660
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4661 4662 4663 4664 4665 4666

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4667 4668
}

4669
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4670
{
4671 4672
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4673

4674 4675
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4676 4677
}

4678 4679
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4680 4681
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4682 4683
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4684
	int err;
4685

4686
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4687 4688 4689
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4690 4691 4692
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4693
	mlx5e_build_nic_netdev(netdev);
4694
	mlx5e_build_tc2txq_maps(priv);
4695 4696 4697 4698 4699
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4700
	mlx5e_tls_cleanup(priv);
4701
	mlx5e_ipsec_cleanup(priv);
4702 4703 4704 4705 4706 4707 4708 4709
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4710 4711
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4712 4713 4714
		return err;

	err = mlx5e_create_direct_rqts(priv);
4715
	if (err)
4716 4717 4718
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4719
	if (err)
4720 4721 4722
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4723
	if (err)
4724 4725 4726 4727 4728 4729 4730 4731
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4732
	err = mlx5e_tc_nic_init(priv);
4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4745
	mlx5e_destroy_direct_rqts(priv);
4746 4747 4748 4749 4750 4751 4752
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4753
	mlx5e_tc_nic_cleanup(priv);
4754 4755 4756
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4757
	mlx5e_destroy_direct_rqts(priv);
4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4772
	mlx5e_dcbnl_initialize(priv);
4773 4774 4775 4776 4777 4778 4779 4780
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4781 4782 4783 4784
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4785 4786 4787 4788
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4789 4790 4791
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4792
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4793
	mlx5e_set_dev_port_mtu(priv);
4794

4795 4796
	mlx5_lag_add(mdev, netdev);

4797
	mlx5e_enable_async_events(priv);
4798

4799
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4800
		mlx5e_register_vport_reps(priv);
4801

4802 4803
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4804 4805 4806
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4807 4808

	queue_work(priv->wq, &priv->set_rx_mode_work);
4809 4810 4811 4812 4813 4814

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4815 4816 4817 4818
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4819 4820
	struct mlx5_core_dev *mdev = priv->mdev;

4821 4822 4823 4824 4825
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4826 4827 4828 4829 4830 4831
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4832
	queue_work(priv->wq, &priv->set_rx_mode_work);
4833

4834
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4835 4836
		mlx5e_unregister_vport_reps(priv);

4837
	mlx5e_disable_async_events(priv);
4838
	mlx5_lag_remove(mdev);
4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4850
	.update_stats	   = mlx5e_update_ndo_stats,
4851
	.max_nch	   = mlx5e_get_max_num_channels,
4852
	.update_carrier	   = mlx5e_update_carrier,
4853 4854
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4855 4856 4857
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4858 4859
/* mlx5e generic netdev management API (move to en_common.c) */

4860 4861 4862
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4863
{
4864
	int nch = profile->max_nch(mdev);
4865 4866 4867
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4868
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4869
				    nch * profile->max_tc,
4870
				    nch);
4871 4872 4873 4874 4875
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4876 4877 4878 4879
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4880
	profile->init(mdev, netdev, profile, ppriv);
4881 4882 4883 4884 4885

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4886 4887
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4888 4889 4890 4891 4892
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4893 4894
	if (profile->cleanup)
		profile->cleanup(priv);
4895 4896 4897 4898 4899
	free_netdev(netdev);

	return NULL;
}

4900
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4901
{
4902
	struct mlx5_core_dev *mdev = priv->mdev;
4903 4904 4905 4906 4907
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4908

4909 4910
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4911
		goto out;
4912

4913 4914 4915
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4916 4917
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4918
		goto err_destroy_q_counters;
4919 4920
	}

4921 4922
	err = profile->init_rx(priv);
	if (err)
4923 4924
		goto err_close_drop_rq;

4925 4926
	if (profile->enable)
		profile->enable(priv);
4927

4928
	return 0;
4929 4930

err_close_drop_rq:
4931
	mlx5e_close_drop_rq(&priv->drop_rq);
4932

4933 4934
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4935
	profile->cleanup_tx(priv);
4936

4937 4938
out:
	return err;
4939 4940
}

4941
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4942 4943 4944 4945 4946
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4947 4948 4949 4950
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4951
	profile->cleanup_rx(priv);
4952
	mlx5e_close_drop_rq(&priv->drop_rq);
4953
	mlx5e_destroy_q_counters(priv);
4954 4955 4956 4957
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4985
	err = mlx5e_attach_netdev(priv);
4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5002
	mlx5e_detach_netdev(priv);
5003 5004 5005
	mlx5e_destroy_mdev_resources(mdev);
}

5006 5007
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5008 5009
	struct net_device *netdev;
	void *rpriv = NULL;
5010 5011
	void *priv;
	int err;
5012

5013 5014
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5015 5016
		return NULL;

5017
#ifdef CONFIG_MLX5_ESWITCH
5018
	if (MLX5_ESWITCH_MANAGER(mdev)) {
5019
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
5020
		if (!rpriv) {
5021
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
5022 5023 5024
			return NULL;
		}
	}
5025
#endif
5026

5027
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
5028 5029
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5030
		goto err_free_rpriv;
5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5045
	}
5046

5047 5048 5049
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5050 5051 5052 5053 5054
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5055
	mlx5e_destroy_netdev(priv);
5056
err_free_rpriv:
5057
	kfree(rpriv);
5058
	return NULL;
5059 5060 5061 5062 5063
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
5064
	void *ppriv = priv->ppriv;
5065

5066 5067 5068
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5069
	unregister_netdev(priv->netdev);
5070
	mlx5e_detach(mdev, vpriv);
5071
	mlx5e_destroy_netdev(priv);
5072
	kfree(ppriv);
5073 5074
}

5075 5076 5077 5078 5079 5080 5081 5082
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
5083 5084
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5085 5086
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5087 5088 5089 5090 5091 5092 5093
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
5094
	mlx5e_ipsec_build_inverse_table();
5095
	mlx5e_build_ptys2ethtool_map();
5096 5097 5098 5099 5100 5101 5102
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}