en_main.c 131.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "lib/vxlan.h"
49
#include "lib/clock.h"
50
#include "en/port.h"
51
#include "en/xdp.h"
52
#include "lib/eq.h"
53
#include "en/monitor_stats.h"
54 55

struct mlx5e_rq_param {
56 57
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
58
	struct mlx5e_rq_frags_info frags_info;
59 60 61 62 63 64 65 66 67 68 69
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
70
	u8                         cq_period_mode;
71 72 73 74 75
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
76
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
77
	struct mlx5e_sq_param      icosq;
78 79
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
80
	struct mlx5e_cq_param      icosq_cq;
81 82
};

83
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
84
{
85
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
86 87
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
88 89 90 91 92 93 94 95 96 97 98
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
99 100
}

101
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
102
{
103 104 105 106
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
107

108
	linear_rq_headroom += NET_IP_ALIGN;
109

110 111 112 113 114 115
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
116 117 118 119
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
120
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
121 122 123 124

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

125 126 127 128 129 130 131 132
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

133 134
#define MLX5_MAX_MPWQE_LOG_WQE_STRIDE_SZ ((BIT(__mlx5_bit_sz(wq, log_wqe_stride_size)) - 1) + \
					  MLX5_MPWQE_LOG_STRIDE_SZ_BASE)
135 136 137
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
138
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
139 140 141
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

142
	if (!mlx5e_rx_is_linear_skb(mdev, params))
143 144
		return false;

145 146 147
	if (order_base_2(frag_sz) > MLX5_MAX_MPWQE_LOG_WQE_STRIDE_SZ)
		return false;

148 149 150 151 152 153 154 155 156 157
	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

158 159 160 161 162 163 164 165 166 167 168
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
169
{
170
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
171
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
172

173 174 175 176
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

177 178
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
179 180 181 182 183
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

184 185
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
186 187 188
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
189
	bool is_linear_skb;
190 191 192

	linear_rq_headroom += NET_IP_ALIGN;

193 194 195
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
196

197
	return is_linear_skb ? linear_rq_headroom : 0;
198 199
}

200
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
201
			       struct mlx5e_params *params)
202
{
203
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
204 205 206
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
207

208 209
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
210 211
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
212
		       BIT(params->log_rq_mtu_frames),
213
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
214
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
215 216
}

217 218 219 220
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
221 222
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
223
}
224

225
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
226
{
227 228
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
229
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
230
		MLX5_WQ_TYPE_CYCLIC;
231 232
}

233
void mlx5e_update_carrier(struct mlx5e_priv *priv)
234 235 236 237 238
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
239
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
240
					    0);
241

242 243
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
244
		netif_carrier_on(priv->netdev);
245 246
	} else {
		netdev_info(priv->netdev, "Link down\n");
247
		netif_carrier_off(priv->netdev);
248
	}
249 250 251 252 253 254 255 256 257
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
258 259
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
260 261 262
	mutex_unlock(&priv->state_lock);
}

263
void mlx5e_update_stats(struct mlx5e_priv *priv)
264
{
265
	int i;
266

267 268 269
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
270 271
}

272
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
273
{
274 275 276 277 278 279
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
280 281
}

282
static void mlx5e_update_stats_work(struct work_struct *work)
283
{
284
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
285
					       update_stats_work);
286

287
	mutex_lock(&priv->state_lock);
288
	priv->profile->update_stats(priv);
289 290 291
	mutex_unlock(&priv->state_lock);
}

292 293 294 295 296 297 298 299 300 301 302
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

303
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
304
{
305 306
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
307

308 309
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
310

311 312 313
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
314
		queue_work(priv->wq, &priv->update_carrier_work);
315 316
		break;
	default:
317
		return NOTIFY_DONE;
318
	}
319 320

	return NOTIFY_OK;
321 322 323 324
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
325 326
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
327 328 329 330
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
331
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
332 333
}

S
Saeed Mahameed 已提交
334 335
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
336
				       struct mlx5e_umr_wqe *wqe)
337 338 339
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
340
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
341 342 343 344 345 346

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

347
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
348
	ucseg->xlt_octowords =
349 350 351 352
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

353 354 355 356 357 358
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
359
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
360 361 362 363 364 365 366 367 368 369 370 371 372
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

373 374 375
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
376
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
377

378 379
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
380
				       GFP_KERNEL, cpu_to_node(c->cpu));
381
	if (!rq->mpwqe.info)
382
		return -ENOMEM;
383

384
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
385 386 387 388

	return 0;
}

389
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
390 391
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
392 393 394 395 396 397
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

398
	in = kvzalloc(inlen, GFP_KERNEL);
399 400 401 402 403 404 405 406 407
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
408
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
409 410 411

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
412
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
413 414
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
415
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
416

T
Tariq Toukan 已提交
417
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
418 419 420 421 422

	kvfree(in);
	return err;
}

423
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
424
{
425
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
426

427
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
428 429
}

430 431 432 433 434
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

475
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
476 477 478 479 480 481 482 483 484 485 486 487 488 489
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

490
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
491 492
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
493
			  struct mlx5e_rq *rq)
494
{
495
	struct page_pool_params pp_params = { 0 };
496
	struct mlx5_core_dev *mdev = c->mdev;
497
	void *rqc = rqp->rqc;
498
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
499
	u32 pool_size;
500 501 502 503
	int wq_sz;
	int err;
	int i;

504
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
505

506
	rq->wq_type = params->rq_wq_type;
507 508
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
509
	rq->tstamp  = c->tstamp;
510
	rq->clock   = &mdev->clock;
511 512
	rq->channel = c;
	rq->ix      = c->ix;
513
	rq->mdev    = mdev;
514
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
515
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
516

517
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
518 519 520 521 522
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
523

524 525
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
526 527
		goto err_rq_wq_destroy;

528
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
529
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
530
	pool_size = 1 << params->log_rq_mtu_frames;
531

532
	switch (rq->wq_type) {
533
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
534 535 536 537 538 539 540 541
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
542 543

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
544

545
		rq->post_wqes = mlx5e_post_rx_mpwqes;
546
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
547

548
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
549 550 551 552 553 554 555
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
556 557 558 559 560 561
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

562 563 564 565
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
566 567
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
568

569
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
570 571
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
572 573 574 575
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
576
			goto err_free;
577
		break;
578 579 580
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
581 582 583 584 585
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

586
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
587

588 589
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
590 591
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
592
				      GFP_KERNEL, cpu_to_node(c->cpu));
593 594
		if (!rq->wqe.frags) {
			err = -ENOMEM;
595
			goto err_free;
596
		}
597 598 599 600

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
601
		rq->post_wqes = mlx5e_post_rx_wqes;
602
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
603

604 605 606 607 608 609
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
610 611 612
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
613
			goto err_free;
614 615
		}

616 617 618
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
619
		rq->mkey_be = c->mkey_be;
620
	}
621

622
	/* Create a page_pool and register it with rxq */
623
	pp_params.order     = 0;
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
639
		goto err_free;
640
	}
641 642 643
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
644
		goto err_free;
645

646
	for (i = 0; i < wq_sz; i++) {
647
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
648
			struct mlx5e_rx_wqe_ll *wqe =
649
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
650 651
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
652
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
653

654 655 656
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
657
		} else {
658 659
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
675
		}
676 677
	}

678 679 680 681 682 683 684 685 686 687 688
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

689 690 691
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

692 693
	return 0;

694 695 696
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
697
		kvfree(rq->mpwqe.info);
698 699 700 701 702 703
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
704

705
err_rq_wq_destroy:
706 707
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
708
	xdp_rxq_info_unreg(&rq->xdp_rxq);
709 710
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
711 712 713 714 715
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

716
static void mlx5e_free_rq(struct mlx5e_rq *rq)
717
{
718 719
	int i;

720 721 722
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

723
	xdp_rxq_info_unreg(&rq->xdp_rxq);
724 725
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
726

727 728
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
729
		kvfree(rq->mpwqe.info);
730
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
731
		break;
732
	default: /* MLX5_WQ_TYPE_CYCLIC */
733 734
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
735 736
	}

737 738 739 740 741 742
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
743 744 745
	mlx5_wq_destroy(&rq->wq_ctrl);
}

746 747
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
748
{
749
	struct mlx5_core_dev *mdev = rq->mdev;
750 751 752 753 754 755 756 757 758

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
759
	in = kvzalloc(inlen, GFP_KERNEL);
760 761 762 763 764 765 766 767
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

768
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
769 770
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
771
						MLX5_ADAPTER_PAGE_SHIFT);
772 773
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

774 775
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
776

777
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
778 779 780 781 782 783

	kvfree(in);

	return err;
}

784 785
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
786
{
787
	struct mlx5_core_dev *mdev = rq->mdev;
788 789 790 791 792 793 794

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
795
	in = kvzalloc(inlen, GFP_KERNEL);
796 797 798 799 800 801 802 803
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

804
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
805 806 807 808 809 810

	kvfree(in);

	return err;
}

811 812 813 814 815 816 817 818 819 820 821 822
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
823
	in = kvzalloc(inlen, GFP_KERNEL);
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

842 843 844
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
845
	struct mlx5_core_dev *mdev = c->mdev;
846 847 848 849 850 851
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
852
	in = kvzalloc(inlen, GFP_KERNEL);
853 854 855 856 857 858
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
859 860
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
861 862 863 864 865 866 867 868 869 870
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

871
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
872
{
873
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
874 875
}

876
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
877
{
878
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
879
	struct mlx5e_channel *c = rq->channel;
880

881
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
882

883
	do {
884
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
885 886 887
			return 0;

		msleep(20);
888 889 890
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
891
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
892 893 894 895

	return -ETIMEDOUT;
}

896 897 898 899 900
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

901 902 903
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

904
		/* UMR WQE (if in progress) is always at wq->head */
905
		if (rq->mpwqe.umr_in_progress)
906
			rq->dealloc_wqe(rq, wq->head);
907 908

		while (!mlx5_wq_ll_is_empty(wq)) {
909
			struct mlx5e_rx_wqe_ll *wqe;
910 911 912 913 914 915 916 917 918

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
919
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
920

921 922
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
923
			rq->dealloc_wqe(rq, wqe_ix);
924
			mlx5_wq_cyc_pop(wq);
925
		}
926
	}
927

928 929
}

930
static int mlx5e_open_rq(struct mlx5e_channel *c,
931
			 struct mlx5e_params *params,
932 933 934 935 936
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

937
	err = mlx5e_alloc_rq(c, params, param, rq);
938 939 940
	if (err)
		return err;

941
	err = mlx5e_create_rq(rq, param);
942
	if (err)
943
		goto err_free_rq;
944

945
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
946
	if (err)
947
		goto err_destroy_rq;
948

949
	if (params->rx_dim_enabled)
950
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
951

952 953 954
	if (params->pflags & MLX5E_PFLAG_RX_NO_CSUM_COMPLETE)
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

955 956 957 958
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
959 960
err_free_rq:
	mlx5e_free_rq(rq);
961 962 963 964

	return err;
}

965 966 967
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
968
	struct mlx5_wq_cyc *wq = &sq->wq;
969 970
	struct mlx5e_tx_wqe *nopwqe;

971 972
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

973 974
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
975 976
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
977 978 979
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
980
{
981
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
982
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
983
}
984

985 986
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
987
	cancel_work_sync(&rq->dim.work);
988
	mlx5e_destroy_rq(rq);
989 990
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
991 992
}

S
Saeed Mahameed 已提交
993
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
994
{
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
	kvfree(sq->db.xdpi_fifo.xi);
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
1014 1015
}

S
Saeed Mahameed 已提交
1016
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
1017
{
1018
	int err;
1019

1020 1021
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
1022
		mlx5e_free_xdpsq_db(sq);
1023
		return err;
1024 1025 1026 1027 1028
	}

	return 0;
}

S
Saeed Mahameed 已提交
1029
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
1030
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1031
			     struct mlx5e_sq_param *param,
1032 1033
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
1034 1035
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1036
	struct mlx5_core_dev *mdev = c->mdev;
1037
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1038 1039 1040 1041 1042 1043
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1044
	sq->min_inline_mode = params->tx_min_inline_mode;
1045
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1046 1047 1048
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1049

1050
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1051
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1052 1053
	if (err)
		return err;
1054
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1055

1056
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1075
{
1076
	kvfree(sq->db.ico_wqe);
1077 1078
}

S
Saeed Mahameed 已提交
1079
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1080 1081 1082
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1083 1084
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1085
				       GFP_KERNEL, numa);
1086 1087 1088 1089 1090 1091
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1092 1093 1094
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1095
{
S
Saeed Mahameed 已提交
1096
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1097
	struct mlx5_core_dev *mdev = c->mdev;
1098
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1099
	int err;
1100

S
Saeed Mahameed 已提交
1101 1102
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1103

1104
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1105
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1106 1107
	if (err)
		return err;
1108
	wq->db = &wq->db[MLX5_SND_DBR];
1109

1110
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1111 1112 1113
	if (err)
		goto err_sq_wq_destroy;

1114
	return 0;
S
Saeed Mahameed 已提交
1115 1116 1117 1118 1119

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1120 1121
}

S
Saeed Mahameed 已提交
1122
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1123
{
S
Saeed Mahameed 已提交
1124 1125
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1126 1127
}

S
Saeed Mahameed 已提交
1128
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1129
{
1130 1131
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1132 1133
}

S
Saeed Mahameed 已提交
1134
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1135
{
S
Saeed Mahameed 已提交
1136 1137 1138
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1139 1140
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1141
					GFP_KERNEL, numa);
1142 1143
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1144
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1145
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1146 1147
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1148
	}
S
Saeed Mahameed 已提交
1149 1150 1151 1152

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1153 1154
}

1155
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1156
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1157
			     int txq_ix,
1158
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1159
			     struct mlx5e_sq_param *param,
1160 1161
			     struct mlx5e_txqsq *sq,
			     int tc)
1162
{
S
Saeed Mahameed 已提交
1163
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1164
	struct mlx5_core_dev *mdev = c->mdev;
1165
	struct mlx5_wq_cyc *wq = &sq->wq;
1166 1167
	int err;

1168
	sq->pdev      = c->pdev;
1169
	sq->tstamp    = c->tstamp;
1170
	sq->clock     = &mdev->clock;
1171 1172
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1173
	sq->txq_ix    = txq_ix;
1174
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1175
	sq->min_inline_mode = params->tx_min_inline_mode;
1176
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1177
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1178 1179
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1180 1181
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1182

1183
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1184
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1185
	if (err)
1186
		return err;
1187
	wq->db    = &wq->db[MLX5_SND_DBR];
1188

1189
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1190
	if (err)
1191 1192
		goto err_sq_wq_destroy;

1193 1194 1195
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1196 1197 1198 1199 1200 1201 1202 1203
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1204
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1205
{
S
Saeed Mahameed 已提交
1206
	mlx5e_free_txqsq_db(sq);
1207 1208 1209
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1210 1211 1212 1213 1214 1215 1216 1217
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1218
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1219 1220 1221
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1222 1223 1224 1225 1226 1227 1228 1229
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1230
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1231
	in = kvzalloc(inlen, GFP_KERNEL);
1232 1233 1234 1235 1236 1237 1238
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1239 1240 1241
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1242 1243

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1244
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1245

1246
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1247
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1248 1249

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1250
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1251
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1252
					  MLX5_ADAPTER_PAGE_SHIFT);
1253
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1254

1255 1256
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1257

1258
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1259 1260 1261 1262 1263 1264

	kvfree(in);

	return err;
}

1265 1266 1267 1268 1269 1270 1271
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1272
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1273
			   struct mlx5e_modify_sq_param *p)
1274 1275 1276 1277 1278 1279 1280
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1281
	in = kvzalloc(inlen, GFP_KERNEL);
1282 1283 1284 1285 1286
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1287 1288 1289
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1290
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1291
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1292
	}
1293

1294
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1295 1296 1297 1298 1299 1300

	kvfree(in);

	return err;
}

1301
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1302
{
1303
	mlx5_core_destroy_sq(mdev, sqn);
1304 1305
}

1306
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1307 1308 1309
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1310
{
1311
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1312 1313
	int err;

1314
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1315 1316 1317 1318 1319
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1320
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1321
	if (err)
1322
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1323 1324 1325 1326

	return err;
}

1327 1328 1329
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1330
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1331
			    u32 tisn,
1332
			    int txq_ix,
1333
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1334
			    struct mlx5e_sq_param *param,
1335 1336
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1337 1338
{
	struct mlx5e_create_sq_param csp = {};
1339
	u32 tx_rate;
1340 1341
	int err;

1342
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1343 1344 1345
	if (err)
		return err;

1346
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1347
	csp.tis_lst_sz      = 1;
1348 1349 1350
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1351
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1352
	if (err)
S
Saeed Mahameed 已提交
1353
		goto err_free_txqsq;
1354

1355
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1356
	if (tx_rate)
1357
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1358

1359 1360 1361
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1362 1363
	return 0;

S
Saeed Mahameed 已提交
1364
err_free_txqsq:
1365
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1366
	mlx5e_free_txqsq(sq);
1367 1368 1369 1370

	return err;
}

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1381 1382
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1383
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1384
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1385 1386 1387 1388 1389
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1390 1391 1392 1393 1394 1395 1396
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1397
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1398
{
1399
	struct mlx5e_channel *c = sq->channel;
1400
	struct mlx5_wq_cyc *wq = &sq->wq;
1401

1402
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1403
	/* prevent netif_tx_wake_queue */
1404
	napi_synchronize(&c->napi);
1405

S
Saeed Mahameed 已提交
1406
	netif_tx_disable_queue(sq->txq);
1407

S
Saeed Mahameed 已提交
1408
	/* last doorbell out, godspeed .. */
1409 1410
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1411
		struct mlx5e_tx_wqe *nop;
1412

1413 1414 1415
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1416
	}
1417 1418 1419 1420 1421
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1422
	struct mlx5_core_dev *mdev = c->mdev;
1423
	struct mlx5_rate_limit rl = {0};
1424

1425
	cancel_work_sync(&sq->dim.work);
1426
	mlx5e_destroy_sq(mdev, sq->sqn);
1427 1428 1429 1430
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1431 1432 1433 1434
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1531
	sq->stats->recover++;
1532 1533 1534 1535
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1536
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1537
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1538 1539 1540 1541 1542 1543
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1544
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1545 1546 1547 1548 1549
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1550
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1551
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1552
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1572
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1573 1574 1575 1576
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1577
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1578
			    struct mlx5e_sq_param *param,
1579 1580
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1581 1582 1583 1584 1585 1586 1587
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1588
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1589 1590 1591 1592
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1593
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1594 1595 1596 1597
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1598
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1630
static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq, struct mlx5e_rq *rq)
S
Saeed Mahameed 已提交
1631 1632 1633 1634 1635 1636
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1637
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1638
	mlx5e_free_xdpsq_descs(sq, rq);
S
Saeed Mahameed 已提交
1639
	mlx5e_free_xdpsq(sq);
1640 1641
}

1642 1643 1644
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1645 1646 1647
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1648
	unsigned int irqn;
1649 1650 1651
	int err;
	u32 i;

1652 1653 1654 1655
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1677
	cq->mdev = mdev;
1678 1679 1680 1681

	return 0;
}

1682 1683 1684 1685 1686 1687 1688
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1689 1690
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1701
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1702
{
1703
	mlx5_wq_destroy(&cq->wq_ctrl);
1704 1705
}

1706
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1707
{
1708
	struct mlx5_core_dev *mdev = cq->mdev;
1709 1710 1711 1712 1713
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1714
	unsigned int irqn_not_used;
1715 1716 1717
	int eqn;
	int err;

1718 1719 1720 1721
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1722
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1723
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1724
	in = kvzalloc(inlen, GFP_KERNEL);
1725 1726 1727 1728 1729 1730 1731
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1732
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1733
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1734

T
Tariq Toukan 已提交
1735
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1736
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1737
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1738
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1739
					    MLX5_ADAPTER_PAGE_SHIFT);
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1754
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1755
{
1756
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1757 1758 1759
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1760
			 struct net_dim_cq_moder moder,
1761
			 struct mlx5e_cq_param *param,
1762
			 struct mlx5e_cq *cq)
1763
{
1764
	struct mlx5_core_dev *mdev = c->mdev;
1765 1766
	int err;

1767
	err = mlx5e_alloc_cq(c, param, cq);
1768 1769 1770
	if (err)
		return err;

1771
	err = mlx5e_create_cq(cq, param);
1772
	if (err)
1773
		goto err_free_cq;
1774

1775
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1776
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1777 1778
	return 0;

1779 1780
err_free_cq:
	mlx5e_free_cq(cq);
1781 1782 1783 1784 1785 1786 1787

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1788
	mlx5e_free_cq(cq);
1789 1790 1791
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1792
			     struct mlx5e_params *params,
1793 1794 1795 1796 1797 1798
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1799 1800
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1823
			  struct mlx5e_params *params,
1824 1825
			  struct mlx5e_channel_param *cparam)
{
1826
	struct mlx5e_priv *priv = c->priv;
1827
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1828

1829
	for (tc = 0; tc < params->num_tc; tc++) {
1830
		int txq_ix = c->ix + tc * max_nch;
1831

1832
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1833
				       params, &cparam->sq, &c->sq[tc], tc);
1834 1835 1836 1837 1838 1839 1840 1841
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1842
		mlx5e_close_txqsq(&c->sq[tc]);
1843 1844 1845 1846 1847 1848 1849 1850 1851

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1852
		mlx5e_close_txqsq(&c->sq[tc]);
1853 1854
}

1855
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1856
				struct mlx5e_txqsq *sq, u32 rate)
1857 1858 1859
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1860
	struct mlx5e_modify_sq_param msp = {0};
1861
	struct mlx5_rate_limit rl = {0};
1862 1863 1864 1865 1866 1867 1868
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1869 1870
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1871
		/* remove current rl index to free space to next ones */
1872 1873
		mlx5_rl_remove_rate(mdev, &rl);
	}
1874 1875 1876 1877

	sq->rate_limit = 0;

	if (rate) {
1878 1879
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1880 1881 1882 1883 1884 1885 1886
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1887 1888 1889 1890
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1891
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1892 1893 1894 1895 1896
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1897
			mlx5_rl_remove_rate(mdev, &rl);
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1909
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1936
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1937
			      struct mlx5e_params *params,
1938 1939 1940
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1941
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
1942
	struct net_dim_cq_moder icocq_moder = {0, 0};
1943 1944
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1945
	unsigned int irq;
1946
	int err;
1947
	int eqn;
1948

1949 1950 1951 1952
	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

1953
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1954 1955 1956 1957
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1958 1959
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1960
	c->ix       = ix;
1961
	c->cpu      = cpu;
1962 1963
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1964
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1965 1966
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1967
	c->stats    = &priv->channel_stats[ix].ch;
1968

1969 1970
	c->irq_desc = irq_to_desc(irq);

1971 1972
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1973
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1974 1975 1976
	if (err)
		goto err_napi_del;

1977
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1978 1979 1980
	if (err)
		goto err_close_icosq_cq;

1981
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1982 1983 1984
	if (err)
		goto err_close_tx_cqs;

1985 1986 1987 1988
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1989
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1990 1991
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1992 1993 1994
	if (err)
		goto err_close_rx_cq;

1995 1996
	napi_enable(&c->napi);

1997
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1998 1999 2000
	if (err)
		goto err_disable_napi;

2001
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
2002 2003 2004
	if (err)
		goto err_close_icosq;

2005
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
2006 2007
	if (err)
		goto err_close_sqs;
2008

2009
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
2010
	if (err)
2011
		goto err_close_xdp_sq;
2012

2013 2014 2015 2016
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

2017 2018 2019
	*cp = c;

	return 0;
2020 2021 2022 2023

err_close_rq:
	mlx5e_close_rq(&c->rq);

2024
err_close_xdp_sq:
2025
	if (c->xdp)
2026
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
2027 2028 2029 2030

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
2031
err_close_icosq:
S
Saeed Mahameed 已提交
2032
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
2033

2034 2035
err_disable_napi:
	napi_disable(&c->napi);
2036
	if (c->xdp)
2037
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2038 2039

err_close_rx_cq:
2040 2041
	mlx5e_close_cq(&c->rq.cq);

2042 2043 2044
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

2045 2046 2047
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
2048 2049 2050
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

2051 2052
err_napi_del:
	netif_napi_del(&c->napi);
2053
	kvfree(c);
2054 2055 2056 2057

	return err;
}

2058 2059 2060 2061 2062 2063 2064
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2065
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2077 2078
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2079
	mlx5e_close_xdpsq(&c->xdpsq, NULL);
2080
	mlx5e_close_rq(&c->rq);
2081
	if (c->xdp)
2082
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
2083
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2084
	mlx5e_close_icosq(&c->icosq);
2085
	napi_disable(&c->napi);
2086
	if (c->xdp)
2087
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2088
	mlx5e_close_cq(&c->rq.cq);
2089
	mlx5e_close_cq(&c->xdpsq.cq);
2090
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2091
	mlx5e_close_cq(&c->icosq.cq);
2092
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2093

2094
	kvfree(c);
2095 2096
}

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2167
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2168
				 struct mlx5e_params *params,
2169 2170
				 struct mlx5e_rq_param *param)
{
2171
	struct mlx5_core_dev *mdev = priv->mdev;
2172 2173
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2174
	int ndsegs = 1;
2175

2176
	switch (params->rq_wq_type) {
2177
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2178
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2179 2180
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2181
		MLX5_SET(wq, wq, log_wqe_stride_size,
2182 2183
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2184
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2185
		break;
2186
	default: /* MLX5_WQ_TYPE_CYCLIC */
2187
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2188 2189
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2190 2191
	}

2192
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2193
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2194 2195
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2196
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2197
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2198
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2199
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2200

2201
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2202 2203
}

2204
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2205
				      struct mlx5e_rq_param *param)
2206
{
2207
	struct mlx5_core_dev *mdev = priv->mdev;
2208 2209 2210
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2211 2212 2213
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2214
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2215 2216

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2217 2218
}

T
Tariq Toukan 已提交
2219 2220
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2221 2222 2223 2224 2225
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2226
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2227

2228
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2229 2230 2231
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2232
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2233 2234 2235 2236 2237 2238
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2239
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2240
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2241 2242 2243 2244 2245 2246 2247
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2248
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2249 2250
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2251 2252 2253
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2254
				    struct mlx5e_params *params,
2255 2256
				    struct mlx5e_cq_param *param)
{
2257
	struct mlx5_core_dev *mdev = priv->mdev;
2258
	void *cqc = param->cqc;
2259
	u8 log_cq_size;
2260

2261
	switch (params->rq_wq_type) {
2262
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2263 2264
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2265
		break;
2266
	default: /* MLX5_WQ_TYPE_CYCLIC */
2267
		log_cq_size = params->log_rq_mtu_frames;
2268 2269 2270
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2271
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2272 2273 2274
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2275 2276

	mlx5e_build_common_cq_param(priv, param);
2277
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2278 2279 2280
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2281
				    struct mlx5e_params *params,
2282 2283 2284 2285
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2286
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2287 2288

	mlx5e_build_common_cq_param(priv, param);
2289
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2290 2291
}

T
Tariq Toukan 已提交
2292
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2293 2294
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2295 2296 2297 2298 2299 2300
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2301

2302
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2303 2304 2305
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2306 2307
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2308 2309 2310 2311 2312 2313 2314
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2315
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2316 2317
}

2318
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2319
				    struct mlx5e_params *params,
2320 2321 2322 2323 2324 2325
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2326
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2327 2328
}

2329 2330 2331
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2332
{
2333
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2334

2335 2336 2337 2338 2339 2340 2341
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2342 2343
}

2344 2345
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2346
{
2347
	struct mlx5e_channel_param *cparam;
2348
	int err = -ENOMEM;
2349 2350
	int i;

2351
	chs->num = chs->params.num_channels;
2352

2353
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2354
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2355 2356
	if (!chs->c || !cparam)
		goto err_free;
2357

2358
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2359
	for (i = 0; i < chs->num; i++) {
2360
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2361 2362 2363 2364
		if (err)
			goto err_close_channels;
	}

2365
	kvfree(cparam);
2366 2367 2368 2369
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2370
		mlx5e_close_channel(chs->c[i]);
2371

2372
err_free:
2373
	kfree(chs->c);
2374
	kvfree(cparam);
2375
	chs->num = 0;
2376 2377 2378
	return err;
}

2379
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2380 2381 2382
{
	int i;

2383 2384 2385 2386 2387 2388 2389 2390 2391
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2392 2393 2394
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2395

2396
	return err ? -ETIMEDOUT : 0;
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2407
void mlx5e_close_channels(struct mlx5e_channels *chs)
2408 2409
{
	int i;
2410

2411 2412
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2413

2414 2415
	kfree(chs->c);
	chs->num = 0;
2416 2417
}

2418 2419
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2420 2421 2422 2423 2424
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2425
	u32 *in;
2426
	int i;
2427 2428

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2429
	in = kvzalloc(inlen, GFP_KERNEL);
2430 2431 2432 2433 2434 2435 2436 2437
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2438 2439
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2440

2441 2442 2443
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2444 2445

	kvfree(in);
T
Tariq Toukan 已提交
2446 2447 2448
	return err;
}

2449
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2450
{
2451 2452
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2453 2454
}

2455
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2456 2457
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2458
	int err;
2459

2460 2461 2462 2463
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2464 2465
}

2466
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2467
{
2468
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2469 2470 2471
	int err;
	int ix;

2472
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2473
		rqt = &priv->direct_tir[ix].rqt;
2474
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2475 2476 2477 2478 2479 2480 2481
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2482
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2483
	for (ix--; ix >= 0; ix--)
2484
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2485

2486 2487 2488
	return err;
}

2489 2490 2491 2492
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

2493
	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++)
2494 2495 2496
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2497 2498 2499 2500 2501 2502 2503
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2504
int mlx5e_bits_invert(unsigned long a, int size)
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2529
			ix = priv->rss_params.indirection_rqt[ix];
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2540 2541 2542 2543
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2544
	u32 *in;
2545 2546 2547
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2548
	in = kvzalloc(inlen, GFP_KERNEL);
2549 2550 2551 2552 2553 2554 2555
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2556
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2557
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2558 2559 2560 2561 2562

	kvfree(in);
	return err;
}

2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2577
{
T
Tariq Toukan 已提交
2578 2579 2580
	u32 rqtn;
	int ix;

2581
	if (priv->indir_rqt.enabled) {
2582
		/* RSS RQ table */
2583
		rqtn = priv->indir_rqt.rqtn;
2584
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2585 2586
	}

2587
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2588 2589
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2590 2591 2592
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2593 2594 2595
		};

		/* Direct RQ Tables */
2596 2597
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2598

2599
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2600
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2601
	}
2602 2603
}

2604 2605 2606 2607 2608
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2609 2610 2611
		{
			.rss = {
				.channels  = chs,
2612
				.hfunc     = priv->rss_params.hfunc,
2613 2614
			}
		},
2615 2616 2617 2618 2619 2620 2621 2622 2623
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2624 2625 2626
		{
			.rqn = priv->drop_rq.rqn,
		},
2627 2628 2629 2630 2631
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2680
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2681
{
2682
	if (!params->lro_en)
2683 2684 2685 2686 2687 2688 2689 2690
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2691 2692
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2693 2694
}

2695
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2696
				    const struct mlx5e_tirc_config *ttconfig,
2697
				    void *tirc, bool inner)
2698
{
2699 2700
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2701

2702 2703
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2704 2705 2706 2707 2708 2709
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2710
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2711
	}
2712 2713 2714 2715 2716 2717
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2718 2719
}

2720 2721 2722 2723 2724 2725 2726 2727
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2728 2729 2730
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2731
	struct mlx5e_rss_params *rss = &priv->rss_params;
2732 2733
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2734
	struct mlx5e_tirc_config ttconfig;
2735 2736 2737 2738 2739 2740
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2741 2742 2743
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2744 2745 2746 2747 2748 2749 2750 2751
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2752 2753 2754
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2755 2756 2757 2758 2759
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2760
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2761 2762 2763 2764 2765 2766 2767
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2768
	int tt;
T
Tariq Toukan 已提交
2769
	int ix;
2770 2771

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2772
	in = kvzalloc(inlen, GFP_KERNEL);
2773 2774 2775 2776 2777 2778
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2779
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2780

T
Tariq Toukan 已提交
2781
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2782
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2783
					   inlen);
T
Tariq Toukan 已提交
2784
		if (err)
T
Tariq Toukan 已提交
2785
			goto free_in;
T
Tariq Toukan 已提交
2786
	}
2787

2788
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2789 2790 2791 2792 2793 2794 2795
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2796 2797 2798 2799 2800
	kvfree(in);

	return err;
}

2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

2813
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
2814
				       &tirc_default_config[tt], tirc, true);
2815 2816
}

2817 2818
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2819
{
2820
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2821 2822
	int err;

2823
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2824 2825 2826
	if (err)
		return err;

2827 2828 2829 2830
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2831

2832 2833
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2834 2835 2836
{
	u16 hw_mtu = 0;
	int err;
2837

2838 2839 2840 2841
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2842
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2843 2844
}

2845
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2846
{
2847
	struct mlx5e_params *params = &priv->channels.params;
2848
	struct net_device *netdev = priv->netdev;
2849
	struct mlx5_core_dev *mdev = priv->mdev;
2850 2851 2852
	u16 mtu;
	int err;

2853
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2854 2855
	if (err)
		return err;
2856

2857 2858
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2859
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2860
			    __func__, mtu, params->sw_mtu);
2861

2862
	params->sw_mtu = mtu;
2863 2864 2865
	return 0;
}

2866 2867 2868
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2869 2870
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2871 2872 2873 2874 2875 2876 2877 2878 2879
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2880 2881 2882
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2883
	for (tc = 0; tc < ntc; tc++)
2884
		netdev_set_tc_queue(netdev, tc, nch, 0);
2885 2886
}

2887
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2888
{
2889
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2890 2891
	int i, tc;

2892
	for (i = 0; i < max_nch; i++)
2893
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2894 2895 2896 2897 2898 2899 2900 2901
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2912
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2913
{
2914 2915 2916 2917
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2918 2919
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2920

2921
	mlx5e_build_tx2sq_maps(priv);
2922 2923
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2924

2925
	if (mlx5e_is_vport_rep(priv))
2926 2927
		mlx5e_add_sqs_fwd_rules(priv);

2928
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2929
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2930 2931
}

2932
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2933
{
2934 2935
	mlx5e_redirect_rqts_to_drop(priv);

2936
	if (mlx5e_is_vport_rep(priv))
2937 2938
		mlx5e_remove_sqs_fwd_rules(priv);

2939 2940 2941 2942 2943 2944 2945 2946
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2947
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2948 2949
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2950 2951 2952
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2953
	int carrier_ok;
2954 2955
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2956
	carrier_ok = netif_carrier_ok(netdev);
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2967 2968 2969 2970
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2971 2972 2973
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2974 2975 2976
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2977 2978
}

2979
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2980 2981 2982 2983 2984
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2985 2986 2987 2988 2989 2990 2991
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2992
	err = mlx5e_open_channels(priv, &priv->channels);
2993
	if (err)
2994
		goto err_clear_state_opened_flag;
2995

2996
	mlx5e_refresh_tirs(priv, false);
2997
	mlx5e_activate_priv_channels(priv);
2998 2999
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
3000

3001
	mlx5e_queue_update_stats(priv);
3002
	return 0;
3003 3004 3005 3006

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
3007 3008
}

3009
int mlx5e_open(struct net_device *netdev)
3010 3011 3012 3013 3014 3015
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
3016 3017
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
3018 3019
	mutex_unlock(&priv->state_lock);

3020
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
3021 3022
		udp_tunnel_get_rx_info(netdev);

3023 3024 3025 3026 3027 3028 3029
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3030 3031 3032 3033 3034 3035
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3036 3037 3038
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3039 3040
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3041 3042 3043 3044

	return 0;
}

3045
int mlx5e_close(struct net_device *netdev)
3046 3047 3048 3049
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3050 3051 3052
	if (!netif_device_present(netdev))
		return -ENODEV;

3053
	mutex_lock(&priv->state_lock);
3054
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3055 3056 3057 3058 3059 3060
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3061
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3062 3063
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3064 3065 3066 3067 3068 3069 3070
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3071 3072
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3073 3074 3075
	if (err)
		return err;

3076 3077 3078
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3079
	rq->mdev = mdev;
3080 3081 3082 3083

	return 0;
}

3084
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3085 3086
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3087
{
3088 3089 3090
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3091
	return mlx5e_alloc_cq_common(mdev, param, cq);
3092 3093
}

3094 3095
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3096
{
3097
	struct mlx5_core_dev *mdev = priv->mdev;
3098 3099 3100
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3101 3102
	int err;

3103
	mlx5e_build_drop_rq_param(priv, &rq_param);
3104

3105
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3106 3107 3108
	if (err)
		return err;

3109
	err = mlx5e_create_cq(cq, &cq_param);
3110
	if (err)
3111
		goto err_free_cq;
3112

3113
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3114
	if (err)
3115
		goto err_destroy_cq;
3116

3117
	err = mlx5e_create_rq(drop_rq, &rq_param);
3118
	if (err)
3119
		goto err_free_rq;
3120

3121 3122 3123 3124
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3125 3126
	return 0;

3127
err_free_rq:
3128
	mlx5e_free_rq(drop_rq);
3129 3130

err_destroy_cq:
3131
	mlx5e_destroy_cq(cq);
3132

3133
err_free_cq:
3134
	mlx5e_free_cq(cq);
3135

3136 3137 3138
	return err;
}

3139
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3140
{
3141 3142 3143 3144
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3145 3146
}

3147 3148
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3149
{
3150
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3151 3152
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3153
	MLX5_SET(tisc, tisc, prio, tc << 1);
3154
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3155
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3156 3157 3158 3159

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3160
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3161 3162
}

3163
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3164
{
3165
	mlx5_core_destroy_tis(mdev, tisn);
3166 3167
}

3168
int mlx5e_create_tises(struct mlx5e_priv *priv)
3169 3170 3171 3172
{
	int err;
	int tc;

3173
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3174
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3175 3176 3177 3178 3179 3180 3181 3182
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3183
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3184 3185 3186 3187

	return err;
}

3188
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3189 3190 3191
{
	int tc;

3192
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3193
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3194 3195
}

3196 3197 3198
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3199
{
3200
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3201

3202
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3203

A
Achiad Shochat 已提交
3204
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3205
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3206

3207
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3208
				       &tirc_default_config[tt], tirc, false);
3209 3210
}

3211
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3212
{
3213
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3214

3215
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3216 3217 3218 3219 3220 3221

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3222
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3223
{
3224
	struct mlx5e_tir *tir;
3225 3226
	void *tirc;
	int inlen;
3227
	int i = 0;
3228
	int err;
T
Tariq Toukan 已提交
3229 3230
	u32 *in;
	int tt;
3231 3232

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3233
	in = kvzalloc(inlen, GFP_KERNEL);
3234 3235 3236
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3237 3238
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3239
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3240
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3241
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3242
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3243 3244 3245 3246
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3247 3248
	}

3249
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3265 3266 3267 3268
	kvfree(in);

	return 0;

3269 3270 3271 3272
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3273 3274 3275 3276 3277 3278 3279 3280
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3281
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3282
{
3283
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3284 3285 3286 3287 3288 3289 3290 3291
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3292
	in = kvzalloc(inlen, GFP_KERNEL);
3293 3294 3295
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3296 3297
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3298
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3299
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3300
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3301
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3302 3303 3304 3305 3306 3307
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3308 3309
	return 0;

T
Tariq Toukan 已提交
3310
err_destroy_ch_tirs:
3311
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3312
	for (ix--; ix >= 0; ix--)
3313
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3314 3315

	kvfree(in);
3316 3317 3318 3319

	return err;
}

3320
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3321 3322 3323
{
	int i;

T
Tariq Toukan 已提交
3324
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3325
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3326

3327
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3328 3329 3330 3331
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3332 3333
}

3334
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3335
{
3336
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3337 3338 3339 3340 3341 3342
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3357
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3358 3359 3360 3361
{
	int err = 0;
	int i;

3362 3363
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3364 3365 3366 3367 3368 3369 3370
		if (err)
			return err;
	}

	return 0;
}

3371 3372
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3373 3374
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3375
	struct mlx5e_channels new_channels = {};
3376
	u8 tc = mqprio->num_tc;
3377 3378
	int err = 0;

3379 3380
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3381 3382 3383 3384 3385
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3386 3387
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3388

S
Saeed Mahameed 已提交
3389
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3390 3391 3392
		priv->channels.params = new_channels.params;
		goto out;
	}
3393

S
Saeed Mahameed 已提交
3394 3395 3396
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3397

3398 3399
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3400
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3401
out:
3402 3403 3404 3405
	mutex_unlock(&priv->state_lock);
	return err;
}

3406
#ifdef CONFIG_MLX5_ESWITCH
3407
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3408 3409
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3410
{
3411 3412
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3413 3414
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3415
	case TC_CLSFLOWER_DESTROY:
3416 3417
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3418
	case TC_CLSFLOWER_STATS:
3419 3420
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3421
	default:
3422
		return -EOPNOTSUPP;
3423 3424
	}
}
3425

3426 3427
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3428 3429 3430 3431 3432
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3433 3434
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS |
						 MLX5E_TC_NIC_OFFLOAD);
3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3451
					     priv, priv, f->extack);
3452 3453 3454 3455 3456 3457 3458 3459
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3460
#endif
3461

3462 3463
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3464
{
3465
	switch (type) {
3466
#ifdef CONFIG_MLX5_ESWITCH
3467 3468
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3469
#endif
3470
	case TC_SETUP_QDISC_MQPRIO:
3471
		return mlx5e_setup_tc_mqprio(dev, type_data);
3472 3473 3474
	default:
		return -EOPNOTSUPP;
	}
3475 3476
}

3477
void
3478 3479 3480
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3481
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3482
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3483
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3484

3485 3486 3487 3488
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3489

3490 3491 3492 3493 3494 3495
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3496
		mlx5e_grp_sw_update_stats(priv);
3497 3498 3499 3500 3501 3502
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3503 3504 3505 3506

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3507 3508 3509
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3510
	stats->rx_crc_errors =
3511 3512 3513
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3514 3515 3516 3517 3518 3519 3520
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3521 3522
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3523 3524 3525 3526 3527 3528
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3529
	queue_work(priv->wq, &priv->set_rx_mode_work);
3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3544
	queue_work(priv->wq, &priv->set_rx_mode_work);
3545 3546 3547 3548

	return 0;
}

3549
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3550 3551
	do {						\
		if (enable)				\
3552
			*features |= feature;		\
3553
		else					\
3554
			*features &= ~feature;		\
3555 3556 3557 3558 3559
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3560 3561
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3562
	struct mlx5_core_dev *mdev = priv->mdev;
3563
	struct mlx5e_channels new_channels = {};
3564
	struct mlx5e_params *old_params;
3565 3566
	int err = 0;
	bool reset;
3567 3568 3569

	mutex_lock(&priv->state_lock);

3570
	old_params = &priv->channels.params;
3571 3572 3573 3574 3575 3576
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3577
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3578

3579
	new_channels.params = *old_params;
3580 3581
	new_channels.params.lro_en = enable;

3582
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3583 3584 3585 3586 3587
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3588
	if (!reset) {
3589
		*old_params = new_channels.params;
3590 3591
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3592
	}
3593

3594 3595 3596
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3597

3598 3599
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3600
	mutex_unlock(&priv->state_lock);
3601 3602 3603
	return err;
}

3604
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3605 3606 3607 3608
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3609
		mlx5e_enable_cvlan_filter(priv);
3610
	else
3611
		mlx5e_disable_cvlan_filter(priv);
3612 3613 3614 3615

	return 0;
}

3616
#ifdef CONFIG_MLX5_ESWITCH
3617 3618 3619
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3620

3621
	if (!enable && mlx5e_tc_num_filters(priv, MLX5E_TC_NIC_OFFLOAD)) {
3622 3623 3624 3625 3626
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3627 3628
	return 0;
}
3629
#endif
3630

3631 3632 3633 3634 3635 3636 3637 3638
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3656 3657 3658
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3659
	int err = 0;
3660 3661 3662

	mutex_lock(&priv->state_lock);

3663
	priv->channels.params.vlan_strip_disable = !enable;
3664 3665 3666 3667
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3668
	if (err)
3669
		priv->channels.params.vlan_strip_disable = enable;
3670

3671
unlock:
3672 3673 3674 3675 3676
	mutex_unlock(&priv->state_lock);

	return err;
}

3677
#ifdef CONFIG_MLX5_EN_ARFS
3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3692
static int mlx5e_handle_feature(struct net_device *netdev,
3693
				netdev_features_t *features,
3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3707 3708
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3709 3710 3711
		return err;
	}

3712
	MLX5E_SET_FEATURE(features, feature, enable);
3713 3714 3715 3716 3717 3718
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3719
	netdev_features_t oper_features = netdev->features;
3720 3721 3722 3723
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3724

3725 3726
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3727
				    set_feature_cvlan_filter);
3728
#ifdef CONFIG_MLX5_ESWITCH
3729
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3730
#endif
3731 3732 3733
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3734
#ifdef CONFIG_MLX5_EN_ARFS
3735
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3736
#endif
3737

3738 3739 3740 3741 3742 3743
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3744 3745
}

3746 3747 3748 3749
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3750
	struct mlx5e_params *params;
3751 3752

	mutex_lock(&priv->state_lock);
3753
	params = &priv->channels.params;
3754 3755 3756 3757 3758
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3759
		if (!params->vlan_strip_disable)
3760 3761
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3762 3763 3764 3765 3766 3767
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3768 3769 3770 3771 3772
	mutex_unlock(&priv->state_lock);

	return features;
}

3773 3774
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3775 3776
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3777
	struct mlx5e_channels new_channels = {};
3778
	struct mlx5e_params *params;
3779
	int err = 0;
3780
	bool reset;
3781 3782

	mutex_lock(&priv->state_lock);
3783

3784
	params = &priv->channels.params;
3785

3786
	reset = !params->lro_en;
3787
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3788

3789 3790 3791
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3792 3793 3794 3795 3796 3797 3798 3799
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3800
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3801
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev, &new_channels.params);
3802 3803 3804
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

3805
		reset = reset && (is_linear || (ppw_old != ppw_new));
3806 3807
	}

3808
	if (!reset) {
3809
		params->sw_mtu = new_mtu;
3810 3811
		if (set_mtu_cb)
			set_mtu_cb(priv);
3812
		netdev->mtu = params->sw_mtu;
3813 3814
		goto out;
	}
3815

3816
	err = mlx5e_open_channels(priv, &new_channels);
3817
	if (err)
3818 3819
		goto out;

3820
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3821
	netdev->mtu = new_channels.params.sw_mtu;
3822

3823 3824
out:
	mutex_unlock(&priv->state_lock);
3825 3826 3827
	return err;
}

3828 3829 3830 3831 3832
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3833 3834 3835 3836 3837
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3838 3839
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3908 3909
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3910 3911
	struct mlx5e_priv *priv = netdev_priv(dev);

3912 3913
	switch (cmd) {
	case SIOCSHWTSTAMP:
3914
		return mlx5e_hwstamp_set(priv, ifr);
3915
	case SIOCGHWTSTAMP:
3916
		return mlx5e_hwstamp_get(priv, ifr);
3917 3918 3919 3920 3921
	default:
		return -EOPNOTSUPP;
	}
}

3922
#ifdef CONFIG_MLX5_ESWITCH
3923
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3924 3925 3926 3927 3928 3929 3930
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3931 3932
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3933 3934 3935 3936
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3937 3938 3939
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3940 3941 3942 3943
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3944 3945 3946 3947 3948 3949 3950 3951
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3952 3953 3954 3955 3956 3957 3958
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3959

3960 3961
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
3962 3963 3964 3965 3966
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3967
					   max_tx_rate, min_tx_rate);
3968 3969
}

3970 3971 3972
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3973
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3974
		return IFLA_VF_LINK_STATE_DISABLE;
3975
	case MLX5_VPORT_ADMIN_STATE_UP:
3976 3977 3978 3979 3980 3981 3982 3983 3984
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3985
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3986
	case IFLA_VF_LINK_STATE_ENABLE:
3987
		return MLX5_VPORT_ADMIN_STATE_UP;
3988
	}
3989
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

4002 4003
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

4016 4017
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
4018 4019 4020 4021 4022 4023 4024
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4025
#endif
4026

4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4041
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4055
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4078
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4079 4080 4081
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4082 4083 4084
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4085
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4086 4087
		return;

4088
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4089 4090
}

4091
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4092 4093 4094
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4095 4096 4097
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4098
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4099 4100
		return;

4101
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4102 4103
}

4104 4105 4106
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4107
{
4108
	unsigned int offset = 0;
4109
	struct udphdr *udph;
4110 4111
	u8 proto;
	u16 port;
4112 4113 4114 4115 4116 4117

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4118
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4119 4120 4121 4122 4123
		break;
	default:
		goto out;
	}

4124 4125 4126 4127
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4128 4129 4130
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4131
		/* Verify if UDP port is being offloaded by HW */
4132
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4133 4134
			return features;
	}
4135 4136 4137 4138 4139 4140

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4141 4142 4143
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4144 4145 4146 4147 4148 4149
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4150 4151 4152 4153 4154
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4155 4156 4157
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4158
		return mlx5e_tunnel_features_check(priv, skb, features);
4159 4160 4161 4162

	return features;
}

4163 4164 4165
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4166
	struct mlx5_eq_comp *eq = sq->cq.mcq.eq;
4167 4168 4169
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4170
		   eq->core.eqn, eq->core.cons_index, eq->core.irqn);
4171 4172 4173 4174 4175

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

S
Saeed Mahameed 已提交
4176
	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->core.eqn);
4177
	sq->channel->stats->eq_rearm++;
4178 4179 4180
	return true;
}

4181
static void mlx5e_tx_timeout_work(struct work_struct *work)
4182
{
4183 4184 4185
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4186
	bool reopen_channels = false;
4187
	int i, err;
4188

4189 4190 4191 4192 4193
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4194

4195
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4196
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4197
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4198

4199
		if (!netif_xmit_stopped(dev_queue))
4200
			continue;
4201 4202 4203

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4204 4205
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4206

4207 4208 4209 4210 4211 4212 4213
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4214 4215
	}

4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4237 4238
}

4239
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4240 4241
{
	struct net_device *netdev = priv->netdev;
4242
	struct mlx5e_channels new_channels = {};
4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4254 4255 4256 4257 4258 4259 4260 4261 4262
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4263 4264 4265
	return 0;
}

4266 4267 4268 4269 4270
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4271
	int err = 0;
4272 4273 4274 4275
	int i;

	mutex_lock(&priv->state_lock);

4276
	if (prog) {
4277
		err = mlx5e_xdp_allowed(priv, prog);
4278 4279
		if (err)
			goto unlock;
4280 4281
	}

4282 4283
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4284
	reset = (!priv->channels.params.xdp_prog || !prog);
4285 4286 4287

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4288 4289 4290 4291
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4292
		prog = bpf_prog_add(prog, priv->channels.num);
4293 4294 4295 4296 4297
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4298

4299 4300 4301
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4302
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4303 4304 4305 4306
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4307
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4318 4319
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4320

4321
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4322 4323 4324 4325 4326
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4327
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4340
static u32 mlx5e_xdp_query(struct net_device *dev)
4341 4342
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4343 4344
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4345

4346 4347 4348 4349 4350 4351 4352
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4353 4354
}

4355
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4356 4357 4358 4359 4360
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4361
		xdp->prog_id = mlx5e_xdp_query(dev);
4362 4363 4364 4365 4366 4367
		return 0;
	default:
		return -EINVAL;
	}
}

4368
const struct net_device_ops mlx5e_netdev_ops = {
4369 4370 4371
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4372
	.ndo_setup_tc            = mlx5e_setup_tc,
4373
	.ndo_select_queue        = mlx5e_select_queue,
4374 4375 4376
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4377 4378
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4379
	.ndo_set_features        = mlx5e_set_features,
4380
	.ndo_fix_features        = mlx5e_fix_features,
4381
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4382
	.ndo_do_ioctl            = mlx5e_ioctl,
4383
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4384 4385 4386
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4387
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4388
	.ndo_bpf		 = mlx5e_xdp,
4389
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4390 4391 4392
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4393
#ifdef CONFIG_MLX5_ESWITCH
4394
	/* SRIOV E-Switch NDOs */
4395 4396
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4397
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4398
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4399
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4400 4401 4402
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4403
#endif
4404 4405 4406 4407 4408
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4409
		return -EOPNOTSUPP;
4410 4411 4412 4413 4414
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4415 4416 4417 4418
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4419 4420
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4421
		return -EOPNOTSUPP;
4422
	}
4423 4424
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4425
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4426
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4427

4428 4429 4430
	return 0;
}

4431
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4432 4433 4434 4435 4436 4437 4438 4439
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4440
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4441
{
4442 4443
	u32 link_speed = 0;
	u32 pci_bw = 0;
4444

4445
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4446
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4447 4448 4449 4450 4451 4452 4453
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4454 4455
}

4456
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4457
{
4458 4459 4460 4461 4462 4463 4464 4465 4466 4467
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4468

4469 4470 4471
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4472

4473 4474 4475
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4476
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4498 4499 4500 4501 4502 4503

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4504 4505
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4506
	if (params->rx_dim_enabled) {
4507 4508 4509 4510 4511
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4512
	}
4513

4514
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4515 4516
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4517 4518
}

4519
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4548 4549
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4550
{
4551 4552
	enum mlx5e_traffic_types tt;

4553 4554 4555 4556 4557
	rss_params->hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4558 4559 4560
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4561 4562
}

4563
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4564
			    struct mlx5e_rss_params *rss_params,
4565
			    struct mlx5e_params *params,
4566
			    u16 max_channels, u16 mtu)
4567
{
4568
	u8 rx_cq_period_mode;
4569

4570 4571
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4572 4573
	params->num_channels = max_channels;
	params->num_tc       = 1;
4574

4575 4576
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4577 4578
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4579

4580
	/* set CQE compression */
4581
	params->rx_cqe_compress_def = false;
4582
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4583
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4584
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4585

4586
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4587
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4588 4589

	/* RQ */
4590
	mlx5e_build_rq_params(mdev, params);
4591

4592
	/* HW LRO */
4593

4594
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4595
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4596 4597
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4598
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4599

4600
	/* CQ moderation params */
4601
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4602 4603
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4604
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4605
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4606 4607
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4608

4609
	/* TX inline */
4610
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4611

4612
	/* RSS */
4613
	mlx5e_build_rss_params(rss_params, params->num_channels);
4614
}
4615 4616 4617 4618 4619

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4620
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4621 4622 4623 4624 4625
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4626 4627
}

4628
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4629 4630 4631
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4632 4633
	bool fcs_supported;
	bool fcs_enabled;
4634 4635 4636

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4637 4638
	netdev->netdev_ops = &mlx5e_netdev_ops;

4639
#ifdef CONFIG_MLX5_CORE_EN_DCB
4640 4641
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4642
#endif
4643

4644 4645 4646 4647
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4648
	netdev->vlan_features    |= NETIF_F_SG;
4649 4650 4651 4652 4653 4654 4655 4656
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4657 4658 4659
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4660 4661
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4662 4663 4664
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4665
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4666 4667
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4668
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4669

4670
	if (mlx5_vxlan_allowed(mdev->vxlan) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4671
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4672
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4673 4674
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4675 4676 4677
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4678
	if (mlx5_vxlan_allowed(mdev->vxlan)) {
4679 4680 4681 4682
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4683
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4684 4685
	}

4686 4687 4688 4689 4690 4691 4692 4693 4694
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4695 4696 4697 4698 4699
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4700 4701 4702 4703 4704
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4705 4706 4707
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4708
	netdev->features          = netdev->hw_features;
4709
	if (!priv->channels.params.lro_en)
4710 4711
		netdev->features  &= ~NETIF_F_LRO;

4712 4713 4714
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4715 4716 4717
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4718 4719 4720 4721
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4722
	    FT_CAP(flow_table_modify)) {
4723
#ifdef CONFIG_MLX5_ESWITCH
4724
		netdev->hw_features      |= NETIF_F_HW_TC;
4725
#endif
4726
#ifdef CONFIG_MLX5_EN_ARFS
4727 4728 4729
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4730

4731
	netdev->features         |= NETIF_F_HIGHDMA;
4732
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4733 4734 4735 4736

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4737
	mlx5e_ipsec_build_netdev(priv);
4738
	mlx5e_tls_build_netdev(priv);
4739 4740
}

4741
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4742 4743 4744 4745 4746 4747 4748 4749 4750
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4751 4752 4753 4754 4755 4756

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4757 4758
}

4759
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4760
{
4761 4762
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4763

4764 4765
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4766 4767
}

4768 4769 4770 4771
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4772 4773
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4774
	struct mlx5e_rss_params *rss = &priv->rss_params;
4775
	int err;
4776

4777
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4778 4779 4780
	if (err)
		return err;

4781 4782 4783
	mlx5e_build_nic_params(mdev, rss, &priv->channels.params,
			       mlx5e_get_netdev_max_channels(netdev),
			       netdev->mtu);
4784 4785 4786

	mlx5e_timestamp_init(priv);

4787 4788 4789
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4790 4791 4792
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4793
	mlx5e_build_nic_netdev(netdev);
4794
	mlx5e_build_tc2txq_maps(priv);
4795 4796

	return 0;
4797 4798 4799 4800
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4801
	mlx5e_tls_cleanup(priv);
4802
	mlx5e_ipsec_cleanup(priv);
4803
	mlx5e_netdev_cleanup(priv->netdev, priv);
4804 4805 4806 4807 4808 4809 4810
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4811 4812 4813 4814 4815 4816 4817 4818
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4819 4820
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4821
		goto err_close_drop_rq;
4822 4823

	err = mlx5e_create_direct_rqts(priv);
4824
	if (err)
4825 4826
		goto err_destroy_indirect_rqts;

4827
	err = mlx5e_create_indirect_tirs(priv, true);
4828
	if (err)
4829 4830 4831
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4832
	if (err)
4833 4834 4835 4836 4837 4838 4839 4840
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4841
	err = mlx5e_tc_nic_init(priv);
4842 4843 4844 4845 4846 4847 4848 4849 4850 4851
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4852
	mlx5e_destroy_indirect_tirs(priv, true);
4853
err_destroy_direct_rqts:
4854
	mlx5e_destroy_direct_rqts(priv);
4855 4856
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4857 4858 4859 4860
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4861 4862 4863 4864 4865
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4866
	mlx5e_tc_nic_cleanup(priv);
4867 4868
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4869
	mlx5e_destroy_indirect_tirs(priv, true);
4870
	mlx5e_destroy_direct_rqts(priv);
4871
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4872 4873
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4887
	mlx5e_dcbnl_initialize(priv);
4888 4889 4890 4891 4892 4893 4894 4895
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4896 4897 4898 4899
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4900 4901 4902 4903
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4904 4905 4906
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4907
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4908
	mlx5e_set_dev_port_mtu(priv);
4909

4910 4911
	mlx5_lag_add(mdev, netdev);

4912
	mlx5e_enable_async_events(priv);
4913 4914
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
4915

4916 4917
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4918 4919 4920
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4921 4922

	queue_work(priv->wq, &priv->set_rx_mode_work);
4923 4924 4925 4926 4927 4928

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4929 4930 4931 4932
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4933 4934
	struct mlx5_core_dev *mdev = priv->mdev;

4935 4936 4937 4938 4939
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4940 4941 4942 4943 4944 4945
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4946
	queue_work(priv->wq, &priv->set_rx_mode_work);
4947

4948 4949 4950
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

4951
	mlx5e_disable_async_events(priv);
4952
	mlx5_lag_remove(mdev);
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4964
	.update_stats	   = mlx5e_update_ndo_stats,
4965
	.update_carrier	   = mlx5e_update_carrier,
4966 4967
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4968 4969 4970
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4971 4972
/* mlx5e generic netdev management API (move to en_common.c) */

4973
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4974 4975 4976 4977 4978
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4979
{
4980 4981 4982 4983 4984 4985 4986
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
4987

4988 4989 4990 4991
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4992
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4993

4994 4995 4996 4997
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

4998 4999 5000 5001
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
5002
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
5003 5004
#endif

5005 5006 5007 5008 5009 5010 5011 5012
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

5013 5014
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
5015
				       int nch,
5016
				       void *ppriv)
5017 5018
{
	struct net_device *netdev;
5019
	int err;
5020

5021
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5022
				    nch * profile->max_tc,
5023
				    nch);
5024 5025 5026 5027 5028
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5029 5030 5031 5032 5033
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5034 5035 5036

	return netdev;

5037
err_free_netdev:
5038 5039 5040 5041 5042
	free_netdev(netdev);

	return NULL;
}

5043
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5044 5045
{
	const struct mlx5e_profile *profile;
5046
	int max_nch;
5047 5048 5049 5050
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5051

5052 5053 5054 5055 5056
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5057
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5058 5059 5060
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5061 5062
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5063
		goto out;
5064

5065 5066
	err = profile->init_rx(priv);
	if (err)
5067
		goto err_cleanup_tx;
5068

5069 5070
	if (profile->enable)
		profile->enable(priv);
5071

5072
	return 0;
5073

5074
err_cleanup_tx:
5075
	profile->cleanup_tx(priv);
5076

5077 5078
out:
	return err;
5079 5080
}

5081
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5082 5083 5084 5085 5086
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5087 5088 5089 5090
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5091 5092
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5093
	cancel_work_sync(&priv->update_stats_work);
5094 5095
}

5096 5097 5098 5099 5100 5101 5102 5103 5104 5105
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5122
	err = mlx5e_attach_netdev(priv);
5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5139
	mlx5e_detach_netdev(priv);
5140 5141 5142
	mlx5e_destroy_mdev_resources(mdev);
}

5143 5144
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5145
	struct net_device *netdev;
5146 5147
	void *priv;
	int err;
5148
	int nch;
5149

5150 5151
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5152 5153
		return NULL;

5154 5155 5156 5157 5158 5159 5160 5161
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
	    mlx5_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5162
	nch = mlx5e_get_max_num_channels(mdev);
5163
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5164 5165
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5166
		return NULL;
5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5181
	}
5182

5183 5184 5185
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5186 5187 5188 5189 5190
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5191
	mlx5e_destroy_netdev(priv);
5192
	return NULL;
5193 5194 5195 5196
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5197
	struct mlx5e_priv *priv;
5198

5199 5200 5201 5202 5203 5204 5205
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5206 5207 5208
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5209
	unregister_netdev(priv->netdev);
5210
	mlx5e_detach(mdev, vpriv);
5211
	mlx5e_destroy_netdev(priv);
5212 5213
}

5214
static struct mlx5_interface mlx5e_interface = {
5215 5216
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5217 5218
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5219 5220 5221 5222 5223
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5224
	mlx5e_ipsec_build_inverse_table();
5225
	mlx5e_build_ptys2ethtool_map();
5226 5227 5228 5229 5230 5231 5232
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}