en_main.c 130.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "lib/vxlan.h"
49
#include "lib/clock.h"
50
#include "en/port.h"
51
#include "en/xdp.h"
52
#include "lib/eq.h"
53
#include "en/monitor_stats.h"
54 55

struct mlx5e_rq_param {
56 57
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
58
	struct mlx5e_rq_frags_info frags_info;
59 60 61 62 63 64 65 66 67 68 69
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
70
	u8                         cq_period_mode;
71 72 73 74 75
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
76
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
77
	struct mlx5e_sq_param      icosq;
78 79
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
80
	struct mlx5e_cq_param      icosq_cq;
81 82
};

83
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
84
{
85
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
86 87
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
88 89 90 91 92 93 94 95 96 97 98
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
99 100
}

101
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
102
{
103 104 105 106
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
107

108
	linear_rq_headroom += NET_IP_ALIGN;
109

110 111 112 113 114 115
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
116 117 118 119
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
120
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
121 122 123 124

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

125 126 127 128 129 130 131 132
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

133 134 135
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
136
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
137 138 139
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

140
	if (!mlx5e_rx_is_linear_skb(mdev, params))
141 142 143 144 145 146 147 148 149 150 151 152
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

153 154 155 156 157 158 159 160 161 162 163
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
164
{
165
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
166
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
167

168 169 170 171
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

172 173
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
174 175 176 177 178
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

179 180
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
181 182 183
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
184
	bool is_linear_skb;
185 186 187

	linear_rq_headroom += NET_IP_ALIGN;

188 189 190
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
191

192
	return is_linear_skb ? linear_rq_headroom : 0;
193 194
}

195
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
196
			       struct mlx5e_params *params)
197
{
198
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
199 200 201
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
202

203 204
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
205 206
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
207
		       BIT(params->log_rq_mtu_frames),
208
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
209
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
210 211
}

212 213 214 215
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
216 217
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
218
}
219

220
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
221
{
222 223
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
224
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
225
		MLX5_WQ_TYPE_CYCLIC;
226 227
}

228 229 230 231 232 233
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
234
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
235
					    0);
236

237 238
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
239
		netif_carrier_on(priv->netdev);
240 241
	} else {
		netdev_info(priv->netdev, "Link down\n");
242
		netif_carrier_off(priv->netdev);
243
	}
244 245 246 247 248 249 250 251 252
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
253 254
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
255 256 257
	mutex_unlock(&priv->state_lock);
}

258
void mlx5e_update_stats(struct mlx5e_priv *priv)
259
{
260
	int i;
261

262 263 264
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
265 266
}

267
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
268
{
269 270 271 272 273 274
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
275 276
}

277
static void mlx5e_update_stats_work(struct work_struct *work)
278
{
279
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
280
					       update_stats_work);
281

282
	mutex_lock(&priv->state_lock);
283
	priv->profile->update_stats(priv);
284 285 286
	mutex_unlock(&priv->state_lock);
}

287 288 289 290 291 292 293 294 295 296 297
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

298
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
299
{
300 301
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
302

303 304
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
305

306 307 308
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
309
		queue_work(priv->wq, &priv->update_carrier_work);
310 311
		break;
	default:
312
		return NOTIFY_DONE;
313
	}
314 315

	return NOTIFY_OK;
316 317 318 319
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
320 321
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
322 323 324 325
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
326
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
327 328
}

S
Saeed Mahameed 已提交
329 330
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
331
				       struct mlx5e_umr_wqe *wqe)
332 333 334
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
335
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
336 337 338 339 340 341

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

342
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
343
	ucseg->xlt_octowords =
344 345 346 347
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

348 349 350 351 352 353
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
354
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
355 356 357 358 359 360 361 362 363 364 365 366 367
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

368 369 370
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
371
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
372

373 374
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
375
				       GFP_KERNEL, cpu_to_node(c->cpu));
376
	if (!rq->mpwqe.info)
377
		return -ENOMEM;
378

379
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
380 381 382 383

	return 0;
}

384
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
385 386
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
387 388 389 390 391 392
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

393
	in = kvzalloc(inlen, GFP_KERNEL);
394 395 396 397 398 399 400 401 402
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
403
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
404 405 406

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
407
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
408 409
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
410
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
411

T
Tariq Toukan 已提交
412
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
413 414 415 416 417

	kvfree(in);
	return err;
}

418
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
419
{
420
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
421

422
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
423 424
}

425 426 427 428 429
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

470
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
471 472 473 474 475 476 477 478 479 480 481 482 483 484
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

485
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
486 487
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
488
			  struct mlx5e_rq *rq)
489
{
490
	struct page_pool_params pp_params = { 0 };
491
	struct mlx5_core_dev *mdev = c->mdev;
492
	void *rqc = rqp->rqc;
493
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
494
	u32 pool_size;
495 496 497 498
	int wq_sz;
	int err;
	int i;

499
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
500

501
	rq->wq_type = params->rq_wq_type;
502 503
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
504
	rq->tstamp  = c->tstamp;
505
	rq->clock   = &mdev->clock;
506 507
	rq->channel = c;
	rq->ix      = c->ix;
508
	rq->mdev    = mdev;
509
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
510
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
511

512
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
513 514 515 516 517
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
518

519 520
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
521 522
		goto err_rq_wq_destroy;

523
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
524
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
525
	pool_size = 1 << params->log_rq_mtu_frames;
526

527
	switch (rq->wq_type) {
528
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
529 530 531 532 533 534 535 536
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
537 538

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
539

540
		rq->post_wqes = mlx5e_post_rx_mpwqes;
541
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
542

543
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
544 545 546 547 548 549 550
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
551 552 553 554 555 556
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

557 558 559 560
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
561 562
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
563

564
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
565 566
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
567 568 569 570
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
571
			goto err_free;
572
		break;
573 574 575
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
576 577 578 579 580
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

581
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
582

583 584
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
585 586
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
587
				      GFP_KERNEL, cpu_to_node(c->cpu));
588 589
		if (!rq->wqe.frags) {
			err = -ENOMEM;
590
			goto err_free;
591
		}
592 593 594 595

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
596
		rq->post_wqes = mlx5e_post_rx_wqes;
597
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
598

599 600 601 602 603 604
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
605 606 607
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
608
			goto err_free;
609 610
		}

611 612 613
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
614
		rq->mkey_be = c->mkey_be;
615
	}
616

617
	/* Create a page_pool and register it with rxq */
618
	pp_params.order     = 0;
619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
634
		goto err_free;
635
	}
636 637 638
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
639
		goto err_free;
640

641
	for (i = 0; i < wq_sz; i++) {
642
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
643
			struct mlx5e_rx_wqe_ll *wqe =
644
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
645 646
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
647
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
648

649 650 651
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
652
		} else {
653 654
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
670
		}
671 672
	}

673 674 675 676 677 678 679 680 681 682 683
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

684 685 686
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

687 688
	return 0;

689 690 691
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
692
		kvfree(rq->mpwqe.info);
693 694 695 696 697 698
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
699

700
err_rq_wq_destroy:
701 702
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
703
	xdp_rxq_info_unreg(&rq->xdp_rxq);
704 705
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
706 707 708 709 710
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

711
static void mlx5e_free_rq(struct mlx5e_rq *rq)
712
{
713 714
	int i;

715 716 717
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

718
	xdp_rxq_info_unreg(&rq->xdp_rxq);
719 720
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
721

722 723
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
724
		kvfree(rq->mpwqe.info);
725
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
726
		break;
727
	default: /* MLX5_WQ_TYPE_CYCLIC */
728 729
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
730 731
	}

732 733 734 735 736 737
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
738 739 740
	mlx5_wq_destroy(&rq->wq_ctrl);
}

741 742
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
743
{
744
	struct mlx5_core_dev *mdev = rq->mdev;
745 746 747 748 749 750 751 752 753

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
754
	in = kvzalloc(inlen, GFP_KERNEL);
755 756 757 758 759 760 761 762
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

763
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
764 765
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
766
						MLX5_ADAPTER_PAGE_SHIFT);
767 768
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

769 770
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
771

772
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
773 774 775 776 777 778

	kvfree(in);

	return err;
}

779 780
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
781
{
782
	struct mlx5_core_dev *mdev = rq->mdev;
783 784 785 786 787 788 789

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
790
	in = kvzalloc(inlen, GFP_KERNEL);
791 792 793 794 795 796 797 798
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

799
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
800 801 802 803 804 805

	kvfree(in);

	return err;
}

806 807 808 809 810 811 812 813 814 815 816 817
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
818
	in = kvzalloc(inlen, GFP_KERNEL);
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

837 838 839
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
840
	struct mlx5_core_dev *mdev = c->mdev;
841 842 843 844 845 846
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
847
	in = kvzalloc(inlen, GFP_KERNEL);
848 849 850 851 852 853
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
854 855
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
856 857 858 859 860 861 862 863 864 865
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

866
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
867
{
868
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
869 870
}

871
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
872
{
873
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
874
	struct mlx5e_channel *c = rq->channel;
875

876
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
877

878
	do {
879
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
880 881 882
			return 0;

		msleep(20);
883 884 885
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
886
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
887 888 889 890

	return -ETIMEDOUT;
}

891 892 893 894 895
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

896 897 898
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

899
		/* UMR WQE (if in progress) is always at wq->head */
900
		if (rq->mpwqe.umr_in_progress)
901
			rq->dealloc_wqe(rq, wq->head);
902 903

		while (!mlx5_wq_ll_is_empty(wq)) {
904
			struct mlx5e_rx_wqe_ll *wqe;
905 906 907 908 909 910 911 912 913

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
914
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
915

916 917
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
918
			rq->dealloc_wqe(rq, wqe_ix);
919
			mlx5_wq_cyc_pop(wq);
920
		}
921
	}
922

923 924
}

925
static int mlx5e_open_rq(struct mlx5e_channel *c,
926
			 struct mlx5e_params *params,
927 928 929 930 931
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

932
	err = mlx5e_alloc_rq(c, params, param, rq);
933 934 935
	if (err)
		return err;

936
	err = mlx5e_create_rq(rq, param);
937
	if (err)
938
		goto err_free_rq;
939

940
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
941
	if (err)
942
		goto err_destroy_rq;
943

944
	if (params->rx_dim_enabled)
945
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
946

947 948 949
	if (params->pflags & MLX5E_PFLAG_RX_NO_CSUM_COMPLETE)
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

950 951 952 953
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
954 955
err_free_rq:
	mlx5e_free_rq(rq);
956 957 958 959

	return err;
}

960 961 962
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
963
	struct mlx5_wq_cyc *wq = &sq->wq;
964 965
	struct mlx5e_tx_wqe *nopwqe;

966 967
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

968 969
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
970 971
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
972 973 974
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
975
{
976
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
977
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
978
}
979

980 981
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
982
	cancel_work_sync(&rq->dim.work);
983
	mlx5e_destroy_rq(rq);
984 985
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
986 987
}

S
Saeed Mahameed 已提交
988
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
989
{
990
	kvfree(sq->db.xdpi);
991 992
}

S
Saeed Mahameed 已提交
993
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
994 995 996
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

997 998 999
	sq->db.xdpi = kvzalloc_node(array_size(wq_sz, sizeof(*sq->db.xdpi)),
				    GFP_KERNEL, numa);
	if (!sq->db.xdpi) {
S
Saeed Mahameed 已提交
1000
		mlx5e_free_xdpsq_db(sq);
1001 1002 1003 1004 1005 1006
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
1007
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
1008
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1009
			     struct mlx5e_sq_param *param,
1010 1011
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
1012 1013
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1014
	struct mlx5_core_dev *mdev = c->mdev;
1015
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1016 1017 1018 1019 1020 1021
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1022
	sq->min_inline_mode = params->tx_min_inline_mode;
1023
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1024 1025 1026
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1027

1028
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1029
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1030 1031
	if (err)
		return err;
1032
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1033

1034
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1053
{
1054
	kvfree(sq->db.ico_wqe);
1055 1056
}

S
Saeed Mahameed 已提交
1057
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1058 1059 1060
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1061 1062
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1063
				       GFP_KERNEL, numa);
1064 1065 1066 1067 1068 1069
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1070 1071 1072
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1073
{
S
Saeed Mahameed 已提交
1074
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1075
	struct mlx5_core_dev *mdev = c->mdev;
1076
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1077
	int err;
1078

S
Saeed Mahameed 已提交
1079 1080
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1081

1082
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1083
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1084 1085
	if (err)
		return err;
1086
	wq->db = &wq->db[MLX5_SND_DBR];
1087

1088
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1089 1090 1091
	if (err)
		goto err_sq_wq_destroy;

1092
	return 0;
S
Saeed Mahameed 已提交
1093 1094 1095 1096 1097

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1098 1099
}

S
Saeed Mahameed 已提交
1100
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1101
{
S
Saeed Mahameed 已提交
1102 1103
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1104 1105
}

S
Saeed Mahameed 已提交
1106
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1107
{
1108 1109
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1110 1111
}

S
Saeed Mahameed 已提交
1112
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1113
{
S
Saeed Mahameed 已提交
1114 1115 1116
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1117 1118
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1119
					GFP_KERNEL, numa);
1120 1121
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1122
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1123
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1124 1125
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1126
	}
S
Saeed Mahameed 已提交
1127 1128 1129 1130

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1131 1132
}

1133
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1134
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1135
			     int txq_ix,
1136
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1137
			     struct mlx5e_sq_param *param,
1138 1139
			     struct mlx5e_txqsq *sq,
			     int tc)
1140
{
S
Saeed Mahameed 已提交
1141
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1142
	struct mlx5_core_dev *mdev = c->mdev;
1143
	struct mlx5_wq_cyc *wq = &sq->wq;
1144 1145
	int err;

1146
	sq->pdev      = c->pdev;
1147
	sq->tstamp    = c->tstamp;
1148
	sq->clock     = &mdev->clock;
1149 1150
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1151
	sq->txq_ix    = txq_ix;
1152
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1153
	sq->min_inline_mode = params->tx_min_inline_mode;
1154
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1155
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1156 1157
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1158 1159
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1160

1161
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1162
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1163
	if (err)
1164
		return err;
1165
	wq->db    = &wq->db[MLX5_SND_DBR];
1166

1167
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1168
	if (err)
1169 1170
		goto err_sq_wq_destroy;

1171 1172 1173
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1174 1175 1176 1177 1178 1179 1180 1181
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1182
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1183
{
S
Saeed Mahameed 已提交
1184
	mlx5e_free_txqsq_db(sq);
1185 1186 1187
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1188 1189 1190 1191 1192 1193 1194 1195
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1196
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1197 1198 1199
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1200 1201 1202 1203 1204 1205 1206 1207
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1208
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1209
	in = kvzalloc(inlen, GFP_KERNEL);
1210 1211 1212 1213 1214 1215 1216
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1217 1218 1219
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1220 1221

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1222
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1223

1224
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1225
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1226 1227

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1228
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1229
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1230
					  MLX5_ADAPTER_PAGE_SHIFT);
1231
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1232

1233 1234
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1235

1236
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1237 1238 1239 1240 1241 1242

	kvfree(in);

	return err;
}

1243 1244 1245 1246 1247 1248 1249
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1250
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1251
			   struct mlx5e_modify_sq_param *p)
1252 1253 1254 1255 1256 1257 1258
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1259
	in = kvzalloc(inlen, GFP_KERNEL);
1260 1261 1262 1263 1264
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1265 1266 1267
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1268
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1269
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1270
	}
1271

1272
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1273 1274 1275 1276 1277 1278

	kvfree(in);

	return err;
}

1279
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1280
{
1281
	mlx5_core_destroy_sq(mdev, sqn);
1282 1283
}

1284
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1285 1286 1287
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1288
{
1289
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1290 1291
	int err;

1292
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1293 1294 1295 1296 1297
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1298
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1299
	if (err)
1300
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1301 1302 1303 1304

	return err;
}

1305 1306 1307
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1308
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1309
			    u32 tisn,
1310
			    int txq_ix,
1311
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1312
			    struct mlx5e_sq_param *param,
1313 1314
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1315 1316
{
	struct mlx5e_create_sq_param csp = {};
1317
	u32 tx_rate;
1318 1319
	int err;

1320
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1321 1322 1323
	if (err)
		return err;

1324
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1325
	csp.tis_lst_sz      = 1;
1326 1327 1328
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1329
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1330
	if (err)
S
Saeed Mahameed 已提交
1331
		goto err_free_txqsq;
1332

1333
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1334
	if (tx_rate)
1335
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1336

1337 1338 1339
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1340 1341
	return 0;

S
Saeed Mahameed 已提交
1342
err_free_txqsq:
1343
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1344
	mlx5e_free_txqsq(sq);
1345 1346 1347 1348

	return err;
}

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1359 1360
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1361
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1362
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1363 1364 1365 1366 1367
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1368 1369 1370 1371 1372 1373 1374
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1375
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1376
{
1377
	struct mlx5e_channel *c = sq->channel;
1378
	struct mlx5_wq_cyc *wq = &sq->wq;
1379

1380
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1381
	/* prevent netif_tx_wake_queue */
1382
	napi_synchronize(&c->napi);
1383

S
Saeed Mahameed 已提交
1384
	netif_tx_disable_queue(sq->txq);
1385

S
Saeed Mahameed 已提交
1386
	/* last doorbell out, godspeed .. */
1387 1388
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1389
		struct mlx5e_tx_wqe *nop;
1390

1391 1392 1393
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1394
	}
1395 1396 1397 1398 1399
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1400
	struct mlx5_core_dev *mdev = c->mdev;
1401
	struct mlx5_rate_limit rl = {0};
1402

1403
	mlx5e_destroy_sq(mdev, sq->sqn);
1404 1405 1406 1407
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1408 1409 1410 1411
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1508
	sq->stats->recover++;
1509 1510 1511 1512
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1513
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1514
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1515 1516 1517 1518 1519 1520
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1521
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1522 1523 1524 1525 1526
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1527
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1528
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1529
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1549
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1550 1551 1552 1553
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1554
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1555
			    struct mlx5e_sq_param *param,
1556 1557
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1558 1559 1560 1561 1562 1563 1564
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1565
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1566 1567 1568 1569
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1570
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1571 1572 1573
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1574 1575
	if (is_redirect)
		set_bit(MLX5E_SQ_STATE_REDIRECT, &sq->state);
S
Saeed Mahameed 已提交
1576
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1577
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1616
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1617 1618
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1619 1620
}

1621 1622 1623
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1624 1625 1626
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1627
	unsigned int irqn;
1628 1629 1630
	int err;
	u32 i;

1631 1632 1633 1634
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1656
	cq->mdev = mdev;
1657 1658 1659 1660

	return 0;
}

1661 1662 1663 1664 1665 1666 1667
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1668 1669
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1680
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1681
{
1682
	mlx5_wq_destroy(&cq->wq_ctrl);
1683 1684
}

1685
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1686
{
1687
	struct mlx5_core_dev *mdev = cq->mdev;
1688 1689 1690 1691 1692
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1693
	unsigned int irqn_not_used;
1694 1695 1696
	int eqn;
	int err;

1697 1698 1699 1700
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1701
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1702
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1703
	in = kvzalloc(inlen, GFP_KERNEL);
1704 1705 1706 1707 1708 1709 1710
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1711
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1712
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1713

T
Tariq Toukan 已提交
1714
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1715
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1716
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1717
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1718
					    MLX5_ADAPTER_PAGE_SHIFT);
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1733
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1734
{
1735
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1736 1737 1738
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1739
			 struct net_dim_cq_moder moder,
1740
			 struct mlx5e_cq_param *param,
1741
			 struct mlx5e_cq *cq)
1742
{
1743
	struct mlx5_core_dev *mdev = c->mdev;
1744 1745
	int err;

1746
	err = mlx5e_alloc_cq(c, param, cq);
1747 1748 1749
	if (err)
		return err;

1750
	err = mlx5e_create_cq(cq, param);
1751
	if (err)
1752
		goto err_free_cq;
1753

1754
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1755
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1756 1757
	return 0;

1758 1759
err_free_cq:
	mlx5e_free_cq(cq);
1760 1761 1762 1763 1764 1765 1766

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1767
	mlx5e_free_cq(cq);
1768 1769 1770
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1771
			     struct mlx5e_params *params,
1772 1773 1774 1775 1776 1777
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1778 1779
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1802
			  struct mlx5e_params *params,
1803 1804
			  struct mlx5e_channel_param *cparam)
{
1805
	struct mlx5e_priv *priv = c->priv;
1806
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1807

1808
	for (tc = 0; tc < params->num_tc; tc++) {
1809
		int txq_ix = c->ix + tc * max_nch;
1810

1811
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1812
				       params, &cparam->sq, &c->sq[tc], tc);
1813 1814 1815 1816 1817 1818 1819 1820
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1821
		mlx5e_close_txqsq(&c->sq[tc]);
1822 1823 1824 1825 1826 1827 1828 1829 1830

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1831
		mlx5e_close_txqsq(&c->sq[tc]);
1832 1833
}

1834
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1835
				struct mlx5e_txqsq *sq, u32 rate)
1836 1837 1838
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1839
	struct mlx5e_modify_sq_param msp = {0};
1840
	struct mlx5_rate_limit rl = {0};
1841 1842 1843 1844 1845 1846 1847
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1848 1849
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1850
		/* remove current rl index to free space to next ones */
1851 1852
		mlx5_rl_remove_rate(mdev, &rl);
	}
1853 1854 1855 1856

	sq->rate_limit = 0;

	if (rate) {
1857 1858
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1859 1860 1861 1862 1863 1864 1865
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1866 1867 1868 1869
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1870
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1871 1872 1873 1874 1875
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1876
			mlx5_rl_remove_rate(mdev, &rl);
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1888
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1915
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1916
			      struct mlx5e_params *params,
1917 1918 1919
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1920
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
1921
	struct net_dim_cq_moder icocq_moder = {0, 0};
1922 1923
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1924
	unsigned int irq;
1925
	int err;
1926
	int eqn;
1927

1928 1929 1930 1931
	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

1932
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1933 1934 1935 1936
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1937 1938
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1939
	c->ix       = ix;
1940
	c->cpu      = cpu;
1941 1942
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1943
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1944 1945
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1946
	c->stats    = &priv->channel_stats[ix].ch;
1947

1948 1949
	c->irq_desc = irq_to_desc(irq);

1950 1951
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1952
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1953 1954 1955
	if (err)
		goto err_napi_del;

1956
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1957 1958 1959
	if (err)
		goto err_close_icosq_cq;

1960
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1961 1962 1963
	if (err)
		goto err_close_tx_cqs;

1964 1965 1966 1967
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1968
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1969 1970
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1971 1972 1973
	if (err)
		goto err_close_rx_cq;

1974 1975
	napi_enable(&c->napi);

1976
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1977 1978 1979
	if (err)
		goto err_disable_napi;

1980
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1981 1982 1983
	if (err)
		goto err_close_icosq;

1984
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
1985 1986
	if (err)
		goto err_close_sqs;
1987

1988
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1989
	if (err)
1990
		goto err_close_xdp_sq;
1991

1992 1993 1994 1995
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

1996 1997 1998
	*cp = c;

	return 0;
1999 2000 2001 2002

err_close_rq:
	mlx5e_close_rq(&c->rq);

2003
err_close_xdp_sq:
2004
	if (c->xdp)
S
Saeed Mahameed 已提交
2005
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2006 2007 2008 2009

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
2010
err_close_icosq:
S
Saeed Mahameed 已提交
2011
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
2012

2013 2014
err_disable_napi:
	napi_disable(&c->napi);
2015
	if (c->xdp)
2016
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2017 2018

err_close_rx_cq:
2019 2020
	mlx5e_close_cq(&c->rq.cq);

2021 2022 2023
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

2024 2025 2026
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
2027 2028 2029
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

2030 2031
err_napi_del:
	netif_napi_del(&c->napi);
2032
	kvfree(c);
2033 2034 2035 2036

	return err;
}

2037 2038 2039 2040 2041 2042 2043
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2044
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2056 2057
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2058
	mlx5e_close_xdpsq(&c->xdpsq);
2059
	mlx5e_close_rq(&c->rq);
2060
	if (c->xdp)
S
Saeed Mahameed 已提交
2061
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2062
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2063
	mlx5e_close_icosq(&c->icosq);
2064
	napi_disable(&c->napi);
2065
	if (c->xdp)
2066
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2067
	mlx5e_close_cq(&c->rq.cq);
2068
	mlx5e_close_cq(&c->xdpsq.cq);
2069
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2070
	mlx5e_close_cq(&c->icosq.cq);
2071
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2072

2073
	kvfree(c);
2074 2075
}

2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2146
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2147
				 struct mlx5e_params *params,
2148 2149
				 struct mlx5e_rq_param *param)
{
2150
	struct mlx5_core_dev *mdev = priv->mdev;
2151 2152
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2153
	int ndsegs = 1;
2154

2155
	switch (params->rq_wq_type) {
2156
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2157
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2158 2159
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2160
		MLX5_SET(wq, wq, log_wqe_stride_size,
2161 2162
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2163
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2164
		break;
2165
	default: /* MLX5_WQ_TYPE_CYCLIC */
2166
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2167 2168
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2169 2170
	}

2171
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2172
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2173 2174
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2175
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2176
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2177
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2178
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2179

2180
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2181 2182
}

2183
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2184
				      struct mlx5e_rq_param *param)
2185
{
2186
	struct mlx5_core_dev *mdev = priv->mdev;
2187 2188 2189
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2190 2191 2192
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2193
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2194 2195

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2196 2197
}

T
Tariq Toukan 已提交
2198 2199
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2200 2201 2202 2203 2204
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2205
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2206

2207
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2208 2209 2210
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2211
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2212 2213 2214 2215 2216 2217
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2218
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2219
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2220 2221 2222 2223 2224 2225 2226
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2227
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2228 2229
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2230 2231 2232
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2233
				    struct mlx5e_params *params,
2234 2235
				    struct mlx5e_cq_param *param)
{
2236
	struct mlx5_core_dev *mdev = priv->mdev;
2237
	void *cqc = param->cqc;
2238
	u8 log_cq_size;
2239

2240
	switch (params->rq_wq_type) {
2241
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2242 2243
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2244
		break;
2245
	default: /* MLX5_WQ_TYPE_CYCLIC */
2246
		log_cq_size = params->log_rq_mtu_frames;
2247 2248 2249
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2250
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2251 2252 2253
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2254 2255

	mlx5e_build_common_cq_param(priv, param);
2256
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2257 2258 2259
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2260
				    struct mlx5e_params *params,
2261 2262 2263 2264
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2265
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2266 2267

	mlx5e_build_common_cq_param(priv, param);
2268
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2269 2270
}

T
Tariq Toukan 已提交
2271
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2272 2273
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2274 2275 2276 2277 2278 2279
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2280

2281
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2282 2283 2284
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2285 2286
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2287 2288 2289 2290 2291 2292 2293
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2294
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2295 2296
}

2297
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2298
				    struct mlx5e_params *params,
2299 2300 2301 2302 2303 2304
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2305
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2306 2307
}

2308 2309 2310
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2311
{
2312
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2313

2314 2315 2316 2317 2318 2319 2320
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2321 2322
}

2323 2324
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2325
{
2326
	struct mlx5e_channel_param *cparam;
2327
	int err = -ENOMEM;
2328 2329
	int i;

2330
	chs->num = chs->params.num_channels;
2331

2332
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2333
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2334 2335
	if (!chs->c || !cparam)
		goto err_free;
2336

2337
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2338
	for (i = 0; i < chs->num; i++) {
2339
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2340 2341 2342 2343
		if (err)
			goto err_close_channels;
	}

2344
	kvfree(cparam);
2345 2346 2347 2348
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2349
		mlx5e_close_channel(chs->c[i]);
2350

2351
err_free:
2352
	kfree(chs->c);
2353
	kvfree(cparam);
2354
	chs->num = 0;
2355 2356 2357
	return err;
}

2358
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2359 2360 2361
{
	int i;

2362 2363 2364 2365 2366 2367 2368 2369 2370
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2371 2372 2373
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2374

2375
	return err ? -ETIMEDOUT : 0;
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2386
void mlx5e_close_channels(struct mlx5e_channels *chs)
2387 2388
{
	int i;
2389

2390 2391
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2392

2393 2394
	kfree(chs->c);
	chs->num = 0;
2395 2396
}

2397 2398
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2399 2400 2401 2402 2403
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2404
	u32 *in;
2405
	int i;
2406 2407

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2408
	in = kvzalloc(inlen, GFP_KERNEL);
2409 2410 2411 2412 2413 2414 2415 2416
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2417 2418
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2419

2420 2421 2422
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2423 2424

	kvfree(in);
T
Tariq Toukan 已提交
2425 2426 2427
	return err;
}

2428
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2429
{
2430 2431
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2432 2433
}

2434
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2435 2436
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2437
	int err;
2438

2439 2440 2441 2442
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2443 2444
}

2445
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2446
{
2447
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2448 2449 2450
	int err;
	int ix;

2451
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2452
		rqt = &priv->direct_tir[ix].rqt;
2453
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2454 2455 2456 2457 2458 2459 2460
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2461
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2462
	for (ix--; ix >= 0; ix--)
2463
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2464

2465 2466 2467
	return err;
}

2468 2469 2470 2471
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

2472
	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++)
2473 2474 2475
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2476 2477 2478 2479 2480 2481 2482
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2483
int mlx5e_bits_invert(unsigned long a, int size)
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2508
			ix = priv->rss_params.indirection_rqt[ix];
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2519 2520 2521 2522
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2523
	u32 *in;
2524 2525 2526
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2527
	in = kvzalloc(inlen, GFP_KERNEL);
2528 2529 2530 2531 2532 2533 2534
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2535
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2536
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2537 2538 2539 2540 2541

	kvfree(in);
	return err;
}

2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2556
{
T
Tariq Toukan 已提交
2557 2558 2559
	u32 rqtn;
	int ix;

2560
	if (priv->indir_rqt.enabled) {
2561
		/* RSS RQ table */
2562
		rqtn = priv->indir_rqt.rqtn;
2563
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2564 2565
	}

2566
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2567 2568
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2569 2570 2571
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2572 2573 2574
		};

		/* Direct RQ Tables */
2575 2576
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2577

2578
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2579
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2580
	}
2581 2582
}

2583 2584 2585 2586 2587
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2588 2589 2590
		{
			.rss = {
				.channels  = chs,
2591
				.hfunc     = priv->rss_params.hfunc,
2592 2593
			}
		},
2594 2595 2596 2597 2598 2599 2600 2601 2602
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2603 2604 2605
		{
			.rqn = priv->drop_rq.rqn,
		},
2606 2607 2608 2609 2610
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2659
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2660
{
2661
	if (!params->lro_en)
2662 2663 2664 2665 2666 2667 2668 2669
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2670 2671
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2672 2673
}

2674
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2675
				    const struct mlx5e_tirc_config *ttconfig,
2676
				    void *tirc, bool inner)
2677
{
2678 2679
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2680

2681 2682
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2683 2684 2685 2686 2687 2688
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2689
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2690
	}
2691 2692 2693 2694 2695 2696
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2697 2698
}

2699 2700 2701 2702 2703 2704 2705 2706
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2707 2708 2709
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2710
	struct mlx5e_rss_params *rss = &priv->rss_params;
2711 2712
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2713
	struct mlx5e_tirc_config ttconfig;
2714 2715 2716 2717 2718 2719
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2720 2721 2722
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2723 2724 2725 2726 2727 2728 2729 2730
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2731 2732 2733
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2734 2735 2736 2737 2738
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2739
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2740 2741 2742 2743 2744 2745 2746
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2747
	int tt;
T
Tariq Toukan 已提交
2748
	int ix;
2749 2750

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2751
	in = kvzalloc(inlen, GFP_KERNEL);
2752 2753 2754 2755 2756 2757
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2758
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2759

T
Tariq Toukan 已提交
2760
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2761
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2762
					   inlen);
T
Tariq Toukan 已提交
2763
		if (err)
T
Tariq Toukan 已提交
2764
			goto free_in;
T
Tariq Toukan 已提交
2765
	}
2766

2767
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2768 2769 2770 2771 2772 2773 2774
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2775 2776 2777 2778 2779
	kvfree(in);

	return err;
}

2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

2792
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
2793
				       &tirc_default_config[tt], tirc, true);
2794 2795
}

2796 2797
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2798
{
2799
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2800 2801
	int err;

2802
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2803 2804 2805
	if (err)
		return err;

2806 2807 2808 2809
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2810

2811 2812
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2813 2814 2815
{
	u16 hw_mtu = 0;
	int err;
2816

2817 2818 2819 2820
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2821
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2822 2823
}

2824
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2825
{
2826
	struct mlx5e_params *params = &priv->channels.params;
2827
	struct net_device *netdev = priv->netdev;
2828
	struct mlx5_core_dev *mdev = priv->mdev;
2829 2830 2831
	u16 mtu;
	int err;

2832
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2833 2834
	if (err)
		return err;
2835

2836 2837
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2838
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2839
			    __func__, mtu, params->sw_mtu);
2840

2841
	params->sw_mtu = mtu;
2842 2843 2844
	return 0;
}

2845 2846 2847
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2848 2849
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2850 2851 2852 2853 2854 2855 2856 2857 2858
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2859 2860 2861
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2862
	for (tc = 0; tc < ntc; tc++)
2863
		netdev_set_tc_queue(netdev, tc, nch, 0);
2864 2865
}

2866
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2867
{
2868
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2869 2870
	int i, tc;

2871
	for (i = 0; i < max_nch; i++)
2872
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2873 2874 2875 2876 2877 2878 2879 2880
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2891
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2892
{
2893 2894 2895 2896
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2897 2898
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2899

2900
	mlx5e_build_tx2sq_maps(priv);
2901 2902
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2903

2904
	if (mlx5e_is_vport_rep(priv))
2905 2906
		mlx5e_add_sqs_fwd_rules(priv);

2907
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2908
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2909 2910
}

2911
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2912
{
2913 2914
	mlx5e_redirect_rqts_to_drop(priv);

2915
	if (mlx5e_is_vport_rep(priv))
2916 2917
		mlx5e_remove_sqs_fwd_rules(priv);

2918 2919 2920 2921 2922 2923 2924 2925
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2926
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2927 2928
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2929 2930 2931
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2932
	int carrier_ok;
2933 2934
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2935
	carrier_ok = netif_carrier_ok(netdev);
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2946 2947 2948 2949
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2950 2951 2952
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2953 2954 2955
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2956 2957
}

2958
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2959 2960 2961 2962 2963
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2964 2965 2966 2967 2968 2969 2970
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2971
	err = mlx5e_open_channels(priv, &priv->channels);
2972
	if (err)
2973
		goto err_clear_state_opened_flag;
2974

2975
	mlx5e_refresh_tirs(priv, false);
2976
	mlx5e_activate_priv_channels(priv);
2977 2978
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2979

2980
	mlx5e_queue_update_stats(priv);
2981
	return 0;
2982 2983 2984 2985

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2986 2987
}

2988
int mlx5e_open(struct net_device *netdev)
2989 2990 2991 2992 2993 2994
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2995 2996
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2997 2998
	mutex_unlock(&priv->state_lock);

2999
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
3000 3001
		udp_tunnel_get_rx_info(netdev);

3002 3003 3004 3005 3006 3007 3008
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3009 3010 3011 3012 3013 3014
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3015 3016 3017
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3018 3019
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3020 3021 3022 3023

	return 0;
}

3024
int mlx5e_close(struct net_device *netdev)
3025 3026 3027 3028
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3029 3030 3031
	if (!netif_device_present(netdev))
		return -ENODEV;

3032
	mutex_lock(&priv->state_lock);
3033
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3034 3035 3036 3037 3038 3039
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3040
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3041 3042
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3043 3044 3045 3046 3047 3048 3049
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3050 3051
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3052 3053 3054
	if (err)
		return err;

3055 3056 3057
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3058
	rq->mdev = mdev;
3059 3060 3061 3062

	return 0;
}

3063
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3064 3065
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3066
{
3067 3068 3069
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3070
	return mlx5e_alloc_cq_common(mdev, param, cq);
3071 3072
}

3073 3074
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3075
{
3076
	struct mlx5_core_dev *mdev = priv->mdev;
3077 3078 3079
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3080 3081
	int err;

3082
	mlx5e_build_drop_rq_param(priv, &rq_param);
3083

3084
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3085 3086 3087
	if (err)
		return err;

3088
	err = mlx5e_create_cq(cq, &cq_param);
3089
	if (err)
3090
		goto err_free_cq;
3091

3092
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3093
	if (err)
3094
		goto err_destroy_cq;
3095

3096
	err = mlx5e_create_rq(drop_rq, &rq_param);
3097
	if (err)
3098
		goto err_free_rq;
3099

3100 3101 3102 3103
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3104 3105
	return 0;

3106
err_free_rq:
3107
	mlx5e_free_rq(drop_rq);
3108 3109

err_destroy_cq:
3110
	mlx5e_destroy_cq(cq);
3111

3112
err_free_cq:
3113
	mlx5e_free_cq(cq);
3114

3115 3116 3117
	return err;
}

3118
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3119
{
3120 3121 3122 3123
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3124 3125
}

3126 3127
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3128
{
3129
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3130 3131
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3132
	MLX5_SET(tisc, tisc, prio, tc << 1);
3133
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3134
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3135 3136 3137 3138

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3139
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3140 3141
}

3142
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3143
{
3144
	mlx5_core_destroy_tis(mdev, tisn);
3145 3146
}

3147
int mlx5e_create_tises(struct mlx5e_priv *priv)
3148 3149 3150 3151
{
	int err;
	int tc;

3152
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3153
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3154 3155 3156 3157 3158 3159 3160 3161
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3162
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3163 3164 3165 3166

	return err;
}

3167
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3168 3169 3170
{
	int tc;

3171
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3172
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3173 3174
}

3175 3176 3177
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3178
{
3179
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3180

3181
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3182

A
Achiad Shochat 已提交
3183
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3184
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3185

3186
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3187
				       &tirc_default_config[tt], tirc, false);
3188 3189
}

3190
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3191
{
3192
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3193

3194
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3195 3196 3197 3198 3199 3200

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3201
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3202
{
3203
	struct mlx5e_tir *tir;
3204 3205
	void *tirc;
	int inlen;
3206
	int i = 0;
3207
	int err;
T
Tariq Toukan 已提交
3208 3209
	u32 *in;
	int tt;
3210 3211

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3212
	in = kvzalloc(inlen, GFP_KERNEL);
3213 3214 3215
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3216 3217
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3218
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3219
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3220
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3221
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3222 3223 3224 3225
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3226 3227
	}

3228
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3244 3245 3246 3247
	kvfree(in);

	return 0;

3248 3249 3250 3251
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3252 3253 3254 3255 3256 3257 3258 3259
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3260
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3261
{
3262
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3263 3264 3265 3266 3267 3268 3269 3270
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3271
	in = kvzalloc(inlen, GFP_KERNEL);
3272 3273 3274
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3275 3276
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3277
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3278
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3279
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3280
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3281 3282 3283 3284 3285 3286
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3287 3288
	return 0;

T
Tariq Toukan 已提交
3289
err_destroy_ch_tirs:
3290
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3291
	for (ix--; ix >= 0; ix--)
3292
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3293 3294

	kvfree(in);
3295 3296 3297 3298

	return err;
}

3299
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3300 3301 3302
{
	int i;

T
Tariq Toukan 已提交
3303
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3304
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3305

3306
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3307 3308 3309 3310
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3311 3312
}

3313
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3314
{
3315
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3316 3317 3318 3319 3320 3321
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3336
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3337 3338 3339 3340
{
	int err = 0;
	int i;

3341 3342
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3343 3344 3345 3346 3347 3348 3349
		if (err)
			return err;
	}

	return 0;
}

3350 3351
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3352 3353
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3354
	struct mlx5e_channels new_channels = {};
3355
	u8 tc = mqprio->num_tc;
3356 3357
	int err = 0;

3358 3359
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3360 3361 3362 3363 3364
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3365 3366
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3367

S
Saeed Mahameed 已提交
3368
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3369 3370 3371
		priv->channels.params = new_channels.params;
		goto out;
	}
3372

S
Saeed Mahameed 已提交
3373 3374 3375
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3376

3377 3378
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3379
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3380
out:
3381 3382 3383 3384
	mutex_unlock(&priv->state_lock);
	return err;
}

3385
#ifdef CONFIG_MLX5_ESWITCH
3386
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3387 3388
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3389
{
3390 3391
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3392 3393
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3394
	case TC_CLSFLOWER_DESTROY:
3395 3396
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3397
	case TC_CLSFLOWER_STATS:
3398 3399
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3400
	default:
3401
		return -EOPNOTSUPP;
3402 3403
	}
}
3404

3405 3406
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3407 3408 3409 3410 3411
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3412 3413
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS |
						 MLX5E_TC_NIC_OFFLOAD);
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3430
					     priv, priv, f->extack);
3431 3432 3433 3434 3435 3436 3437 3438
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3439
#endif
3440

3441 3442
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3443
{
3444
	switch (type) {
3445
#ifdef CONFIG_MLX5_ESWITCH
3446 3447
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3448
#endif
3449
	case TC_SETUP_QDISC_MQPRIO:
3450
		return mlx5e_setup_tc_mqprio(dev, type_data);
3451 3452 3453
	default:
		return -EOPNOTSUPP;
	}
3454 3455
}

3456
void
3457 3458 3459
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3460
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3461
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3462
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3463

3464 3465 3466 3467
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3468

3469 3470 3471 3472 3473 3474
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3475
		mlx5e_grp_sw_update_stats(priv);
3476 3477 3478 3479 3480 3481
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3482 3483 3484 3485

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3486 3487 3488
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3489
	stats->rx_crc_errors =
3490 3491 3492
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3493 3494 3495 3496 3497 3498 3499
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3500 3501
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3502 3503 3504 3505 3506 3507
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3508
	queue_work(priv->wq, &priv->set_rx_mode_work);
3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3523
	queue_work(priv->wq, &priv->set_rx_mode_work);
3524 3525 3526 3527

	return 0;
}

3528
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3529 3530
	do {						\
		if (enable)				\
3531
			*features |= feature;		\
3532
		else					\
3533
			*features &= ~feature;		\
3534 3535 3536 3537 3538
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3539 3540
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3541
	struct mlx5_core_dev *mdev = priv->mdev;
3542
	struct mlx5e_channels new_channels = {};
3543
	struct mlx5e_params *old_params;
3544 3545
	int err = 0;
	bool reset;
3546 3547 3548

	mutex_lock(&priv->state_lock);

3549
	old_params = &priv->channels.params;
3550 3551 3552 3553 3554 3555
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3556
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3557

3558
	new_channels.params = *old_params;
3559 3560
	new_channels.params.lro_en = enable;

3561
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3562 3563 3564 3565 3566
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3567
	if (!reset) {
3568
		*old_params = new_channels.params;
3569 3570
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3571
	}
3572

3573 3574 3575
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3576

3577 3578
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3579
	mutex_unlock(&priv->state_lock);
3580 3581 3582
	return err;
}

3583
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3584 3585 3586 3587
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3588
		mlx5e_enable_cvlan_filter(priv);
3589
	else
3590
		mlx5e_disable_cvlan_filter(priv);
3591 3592 3593 3594

	return 0;
}

3595
#ifdef CONFIG_MLX5_ESWITCH
3596 3597 3598
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3599

3600
	if (!enable && mlx5e_tc_num_filters(priv, MLX5E_TC_NIC_OFFLOAD)) {
3601 3602 3603 3604 3605
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3606 3607
	return 0;
}
3608
#endif
3609

3610 3611 3612 3613 3614 3615 3616 3617
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3635 3636 3637
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3638
	int err = 0;
3639 3640 3641

	mutex_lock(&priv->state_lock);

3642
	priv->channels.params.vlan_strip_disable = !enable;
3643 3644 3645 3646
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3647
	if (err)
3648
		priv->channels.params.vlan_strip_disable = enable;
3649

3650
unlock:
3651 3652 3653 3654 3655
	mutex_unlock(&priv->state_lock);

	return err;
}

3656
#ifdef CONFIG_MLX5_EN_ARFS
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3671
static int mlx5e_handle_feature(struct net_device *netdev,
3672
				netdev_features_t *features,
3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3686 3687
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3688 3689 3690
		return err;
	}

3691
	MLX5E_SET_FEATURE(features, feature, enable);
3692 3693 3694 3695 3696 3697
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3698
	netdev_features_t oper_features = netdev->features;
3699 3700 3701 3702
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3703

3704 3705
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3706
				    set_feature_cvlan_filter);
3707
#ifdef CONFIG_MLX5_ESWITCH
3708
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3709
#endif
3710 3711 3712
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3713
#ifdef CONFIG_MLX5_EN_ARFS
3714
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3715
#endif
3716

3717 3718 3719 3720 3721 3722
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3723 3724
}

3725 3726 3727 3728
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3729
	struct mlx5e_params *params;
3730 3731

	mutex_lock(&priv->state_lock);
3732
	params = &priv->channels.params;
3733 3734 3735 3736 3737
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3738
		if (!params->vlan_strip_disable)
3739 3740
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3741 3742 3743 3744 3745 3746
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3747 3748 3749 3750 3751
	mutex_unlock(&priv->state_lock);

	return features;
}

3752 3753
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3754 3755
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3756
	struct mlx5e_channels new_channels = {};
3757
	struct mlx5e_params *params;
3758
	int err = 0;
3759
	bool reset;
3760 3761

	mutex_lock(&priv->state_lock);
3762

3763
	params = &priv->channels.params;
3764

3765
	reset = !params->lro_en;
3766
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3767

3768 3769 3770
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3771 3772 3773 3774 3775 3776 3777 3778
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3779
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3780
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev, &new_channels.params);
3781 3782 3783
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

3784
		reset = reset && (is_linear || (ppw_old != ppw_new));
3785 3786
	}

3787
	if (!reset) {
3788
		params->sw_mtu = new_mtu;
3789 3790
		if (set_mtu_cb)
			set_mtu_cb(priv);
3791
		netdev->mtu = params->sw_mtu;
3792 3793
		goto out;
	}
3794

3795
	err = mlx5e_open_channels(priv, &new_channels);
3796
	if (err)
3797 3798
		goto out;

3799
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3800
	netdev->mtu = new_channels.params.sw_mtu;
3801

3802 3803
out:
	mutex_unlock(&priv->state_lock);
3804 3805 3806
	return err;
}

3807 3808 3809 3810 3811
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3812 3813 3814 3815 3816
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3817 3818
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3887 3888
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3889 3890
	struct mlx5e_priv *priv = netdev_priv(dev);

3891 3892
	switch (cmd) {
	case SIOCSHWTSTAMP:
3893
		return mlx5e_hwstamp_set(priv, ifr);
3894
	case SIOCGHWTSTAMP:
3895
		return mlx5e_hwstamp_get(priv, ifr);
3896 3897 3898 3899 3900
	default:
		return -EOPNOTSUPP;
	}
}

3901
#ifdef CONFIG_MLX5_ESWITCH
3902 3903 3904 3905 3906 3907 3908 3909
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3910 3911
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3912 3913 3914 3915
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3916 3917 3918
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3919 3920 3921 3922
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3923 3924 3925 3926 3927 3928 3929 3930
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3931 3932 3933 3934 3935 3936 3937
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3938 3939 3940 3941 3942 3943 3944 3945

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3946
					   max_tx_rate, min_tx_rate);
3947 3948
}

3949 3950 3951
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3952
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3953
		return IFLA_VF_LINK_STATE_DISABLE;
3954
	case MLX5_VPORT_ADMIN_STATE_UP:
3955 3956 3957 3958 3959 3960 3961 3962 3963
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3964
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3965
	case IFLA_VF_LINK_STATE_ENABLE:
3966
		return MLX5_VPORT_ADMIN_STATE_UP;
3967
	}
3968
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4004
#endif
4005

4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4020
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4034
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4057 4058
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4059 4060 4061
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4062 4063 4064
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4065
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4066 4067
		return;

4068
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4069 4070
}

4071 4072
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4073 4074 4075
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4076 4077 4078
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4079
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4080 4081
		return;

4082
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4083 4084
}

4085 4086 4087
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4088
{
4089
	unsigned int offset = 0;
4090
	struct udphdr *udph;
4091 4092
	u8 proto;
	u16 port;
4093 4094 4095 4096 4097 4098

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4099
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4100 4101 4102 4103 4104
		break;
	default:
		goto out;
	}

4105 4106 4107 4108
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4109 4110 4111
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4112
		/* Verify if UDP port is being offloaded by HW */
4113
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4114 4115
			return features;
	}
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4131 4132 4133 4134 4135
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4136 4137 4138
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4139
		return mlx5e_tunnel_features_check(priv, skb, features);
4140 4141 4142 4143

	return features;
}

4144 4145 4146
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4147
	struct mlx5_eq_comp *eq = sq->cq.mcq.eq;
4148 4149 4150
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4151
		   eq->core.eqn, eq->core.cons_index, eq->core.irqn);
4152 4153 4154 4155 4156

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

S
Saeed Mahameed 已提交
4157
	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->core.eqn);
4158
	sq->channel->stats->eq_rearm++;
4159 4160 4161
	return true;
}

4162
static void mlx5e_tx_timeout_work(struct work_struct *work)
4163
{
4164 4165 4166
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4167
	bool reopen_channels = false;
4168
	int i, err;
4169

4170 4171 4172 4173 4174
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4175

4176
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4177
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4178
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4179

4180
		if (!netif_xmit_stopped(dev_queue))
4181
			continue;
4182 4183 4184

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4185 4186
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4187

4188 4189 4190 4191 4192 4193 4194
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4195 4196
	}

4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4218 4219
}

4220
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4221 4222
{
	struct net_device *netdev = priv->netdev;
4223
	struct mlx5e_channels new_channels = {};
4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4235 4236 4237 4238 4239 4240 4241 4242 4243
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4244 4245 4246
	return 0;
}

4247 4248 4249 4250 4251
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4252
	int err = 0;
4253 4254 4255 4256
	int i;

	mutex_lock(&priv->state_lock);

4257
	if (prog) {
4258
		err = mlx5e_xdp_allowed(priv, prog);
4259 4260
		if (err)
			goto unlock;
4261 4262
	}

4263 4264
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4265
	reset = (!priv->channels.params.xdp_prog || !prog);
4266 4267 4268

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4269 4270 4271 4272
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4273
		prog = bpf_prog_add(prog, priv->channels.num);
4274 4275 4276 4277 4278
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4279

4280 4281 4282
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4283
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4284 4285 4286 4287
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4288
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4289 4290 4291 4292 4293 4294 4295 4296 4297 4298

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4299 4300
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4301

4302
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4303 4304 4305 4306 4307
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4308
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4321
static u32 mlx5e_xdp_query(struct net_device *dev)
4322 4323
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4324 4325
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4326

4327 4328 4329 4330 4331 4332 4333
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4334 4335
}

4336
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4337 4338 4339 4340 4341
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4342
		xdp->prog_id = mlx5e_xdp_query(dev);
4343 4344 4345 4346 4347 4348
		return 0;
	default:
		return -EINVAL;
	}
}

4349
const struct net_device_ops mlx5e_netdev_ops = {
4350 4351 4352
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4353
	.ndo_setup_tc            = mlx5e_setup_tc,
4354
	.ndo_select_queue        = mlx5e_select_queue,
4355 4356 4357
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4358 4359
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4360
	.ndo_set_features        = mlx5e_set_features,
4361
	.ndo_fix_features        = mlx5e_fix_features,
4362
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4363
	.ndo_do_ioctl            = mlx5e_ioctl,
4364
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4365 4366 4367
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4368
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4369
	.ndo_bpf		 = mlx5e_xdp,
4370
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4371 4372 4373
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4374
#ifdef CONFIG_MLX5_ESWITCH
4375
	/* SRIOV E-Switch NDOs */
4376 4377
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4378
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4379
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4380
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4381 4382 4383
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4384
#endif
4385 4386 4387 4388 4389
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4390
		return -EOPNOTSUPP;
4391 4392 4393 4394 4395
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4396 4397 4398 4399
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4400 4401
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4402
		return -EOPNOTSUPP;
4403
	}
4404 4405
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4406
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4407
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4408

4409 4410 4411
	return 0;
}

4412
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4413 4414 4415 4416 4417 4418 4419 4420
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4421
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4422
{
4423 4424
	u32 link_speed = 0;
	u32 pci_bw = 0;
4425

4426
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4427
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4428 4429 4430 4431 4432 4433 4434
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4435 4436
}

4437
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4438
{
4439 4440 4441 4442 4443 4444 4445 4446 4447 4448
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4449

4450 4451 4452
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4453

4454 4455 4456
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4457
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4479 4480 4481 4482 4483 4484

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4485 4486
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4487
	if (params->rx_dim_enabled) {
4488 4489 4490 4491 4492
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4493
	}
4494

4495
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4496 4497
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4498 4499
}

4500
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4529 4530
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4531
{
4532 4533
	enum mlx5e_traffic_types tt;

4534 4535 4536 4537 4538
	rss_params->hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4539 4540 4541
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4542 4543
}

4544
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4545
			    struct mlx5e_rss_params *rss_params,
4546
			    struct mlx5e_params *params,
4547
			    u16 max_channels, u16 mtu)
4548
{
4549
	u8 rx_cq_period_mode;
4550

4551 4552
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4553 4554
	params->num_channels = max_channels;
	params->num_tc       = 1;
4555

4556 4557
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4558 4559
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4560

4561
	/* set CQE compression */
4562
	params->rx_cqe_compress_def = false;
4563
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4564
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4565
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4566

4567
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4568
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4569 4570

	/* RQ */
4571
	mlx5e_build_rq_params(mdev, params);
4572

4573
	/* HW LRO */
4574

4575
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4576
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4577 4578
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4579
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4580

4581
	/* CQ moderation params */
4582
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4583 4584
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4585
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4586
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4587 4588
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4589

4590
	/* TX inline */
4591
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4592

4593
	/* RSS */
4594
	mlx5e_build_rss_params(rss_params, params->num_channels);
4595
}
4596 4597 4598 4599 4600

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4601
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4602 4603 4604 4605 4606
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4607 4608
}

4609
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4610 4611 4612
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4613 4614
	bool fcs_supported;
	bool fcs_enabled;
4615 4616 4617

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4618 4619
	netdev->netdev_ops = &mlx5e_netdev_ops;

4620
#ifdef CONFIG_MLX5_CORE_EN_DCB
4621 4622
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4623
#endif
4624

4625 4626 4627 4628
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4629
	netdev->vlan_features    |= NETIF_F_SG;
4630 4631 4632 4633 4634 4635 4636 4637
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4638 4639 4640
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4641 4642
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4643 4644 4645
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4646
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4647 4648
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4649
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4650

4651
	if (mlx5_vxlan_allowed(mdev->vxlan) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4652
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4653
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4654 4655
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4656 4657 4658
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4659
	if (mlx5_vxlan_allowed(mdev->vxlan)) {
4660 4661 4662 4663
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4664
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4665 4666
	}

4667 4668 4669 4670 4671 4672 4673 4674 4675
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4676 4677 4678 4679 4680
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4681 4682 4683 4684 4685
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4686 4687 4688
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4689
	netdev->features          = netdev->hw_features;
4690
	if (!priv->channels.params.lro_en)
4691 4692
		netdev->features  &= ~NETIF_F_LRO;

4693 4694 4695
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4696 4697 4698
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4699 4700 4701 4702
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4703
	    FT_CAP(flow_table_modify)) {
4704
#ifdef CONFIG_MLX5_ESWITCH
4705
		netdev->hw_features      |= NETIF_F_HW_TC;
4706
#endif
4707
#ifdef CONFIG_MLX5_EN_ARFS
4708 4709 4710
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4711

4712
	netdev->features         |= NETIF_F_HIGHDMA;
4713
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4714 4715 4716 4717

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4718
	mlx5e_ipsec_build_netdev(priv);
4719
	mlx5e_tls_build_netdev(priv);
4720 4721
}

4722
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4723 4724 4725 4726 4727 4728 4729 4730 4731
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4732 4733 4734 4735 4736 4737

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4738 4739
}

4740
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4741
{
4742 4743
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4744

4745 4746
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4747 4748
}

4749 4750 4751 4752
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4753 4754
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4755
	struct mlx5e_rss_params *rss = &priv->rss_params;
4756
	int err;
4757

4758
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4759 4760 4761
	if (err)
		return err;

4762 4763 4764
	mlx5e_build_nic_params(mdev, rss, &priv->channels.params,
			       mlx5e_get_netdev_max_channels(netdev),
			       netdev->mtu);
4765 4766 4767

	mlx5e_timestamp_init(priv);

4768 4769 4770
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4771 4772 4773
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4774
	mlx5e_build_nic_netdev(netdev);
4775
	mlx5e_build_tc2txq_maps(priv);
4776 4777

	return 0;
4778 4779 4780 4781
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4782
	mlx5e_tls_cleanup(priv);
4783
	mlx5e_ipsec_cleanup(priv);
4784
	mlx5e_netdev_cleanup(priv->netdev, priv);
4785 4786 4787 4788 4789 4790 4791
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4792 4793 4794 4795 4796 4797 4798 4799
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4800 4801
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4802
		goto err_close_drop_rq;
4803 4804

	err = mlx5e_create_direct_rqts(priv);
4805
	if (err)
4806 4807
		goto err_destroy_indirect_rqts;

4808
	err = mlx5e_create_indirect_tirs(priv, true);
4809
	if (err)
4810 4811 4812
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4813
	if (err)
4814 4815 4816 4817 4818 4819 4820 4821
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4822
	err = mlx5e_tc_nic_init(priv);
4823 4824 4825 4826 4827 4828 4829 4830 4831 4832
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4833
	mlx5e_destroy_indirect_tirs(priv, true);
4834
err_destroy_direct_rqts:
4835
	mlx5e_destroy_direct_rqts(priv);
4836 4837
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4838 4839 4840 4841
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4842 4843 4844 4845 4846
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4847
	mlx5e_tc_nic_cleanup(priv);
4848 4849
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4850
	mlx5e_destroy_indirect_tirs(priv, true);
4851
	mlx5e_destroy_direct_rqts(priv);
4852
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4853 4854
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4868
	mlx5e_dcbnl_initialize(priv);
4869 4870 4871 4872 4873 4874 4875 4876
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4877 4878 4879 4880
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4881 4882 4883 4884
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4885 4886 4887
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4888
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4889
	mlx5e_set_dev_port_mtu(priv);
4890

4891 4892
	mlx5_lag_add(mdev, netdev);

4893
	mlx5e_enable_async_events(priv);
4894 4895
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
4896

4897 4898
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4899 4900 4901
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4902 4903

	queue_work(priv->wq, &priv->set_rx_mode_work);
4904 4905 4906 4907 4908 4909

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4910 4911 4912 4913
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4914 4915
	struct mlx5_core_dev *mdev = priv->mdev;

4916 4917 4918 4919 4920
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4921 4922 4923 4924 4925 4926
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4927
	queue_work(priv->wq, &priv->set_rx_mode_work);
4928

4929 4930 4931
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

4932
	mlx5e_disable_async_events(priv);
4933
	mlx5_lag_remove(mdev);
4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4945
	.update_stats	   = mlx5e_update_ndo_stats,
4946
	.update_carrier	   = mlx5e_update_carrier,
4947 4948
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4949 4950 4951
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4952 4953
/* mlx5e generic netdev management API (move to en_common.c) */

4954
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4955 4956 4957 4958 4959
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4960
{
4961 4962 4963 4964 4965 4966 4967
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
4968

4969 4970 4971 4972
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4973
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4974

4975 4976 4977 4978
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

4979 4980 4981 4982
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
4983
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
4984 4985
#endif

4986 4987 4988 4989 4990 4991 4992 4993
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

4994 4995
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
4996
				       int nch,
4997
				       void *ppriv)
4998 4999
{
	struct net_device *netdev;
5000
	int err;
5001

5002
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5003
				    nch * profile->max_tc,
5004
				    nch);
5005 5006 5007 5008 5009
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5010 5011 5012 5013 5014
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5015 5016 5017

	return netdev;

5018
err_free_netdev:
5019 5020 5021 5022 5023
	free_netdev(netdev);

	return NULL;
}

5024
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5025 5026
{
	const struct mlx5e_profile *profile;
5027
	int max_nch;
5028 5029 5030 5031
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5032

5033 5034 5035 5036 5037
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5038
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5039 5040 5041
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5042 5043
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5044
		goto out;
5045

5046 5047
	err = profile->init_rx(priv);
	if (err)
5048
		goto err_cleanup_tx;
5049

5050 5051
	if (profile->enable)
		profile->enable(priv);
5052

5053
	return 0;
5054

5055
err_cleanup_tx:
5056
	profile->cleanup_tx(priv);
5057

5058 5059
out:
	return err;
5060 5061
}

5062
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5063 5064 5065 5066 5067
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5068 5069 5070 5071
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5072 5073
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5074
	cancel_work_sync(&priv->update_stats_work);
5075 5076
}

5077 5078 5079 5080 5081 5082 5083 5084 5085 5086
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5103
	err = mlx5e_attach_netdev(priv);
5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5120
	mlx5e_detach_netdev(priv);
5121 5122 5123
	mlx5e_destroy_mdev_resources(mdev);
}

5124 5125
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5126
	struct net_device *netdev;
5127 5128
	void *priv;
	int err;
5129
	int nch;
5130

5131 5132
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5133 5134
		return NULL;

5135 5136 5137 5138 5139 5140 5141 5142
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
	    mlx5_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5143
	nch = mlx5e_get_max_num_channels(mdev);
5144
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5145 5146
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5147
		return NULL;
5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5162
	}
5163

5164 5165 5166
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5167 5168 5169 5170 5171
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5172
	mlx5e_destroy_netdev(priv);
5173
	return NULL;
5174 5175 5176 5177
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5178
	struct mlx5e_priv *priv;
5179

5180 5181 5182 5183 5184 5185 5186
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5187 5188 5189
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5190
	unregister_netdev(priv->netdev);
5191
	mlx5e_detach(mdev, vpriv);
5192
	mlx5e_destroy_netdev(priv);
5193 5194
}

5195
static struct mlx5_interface mlx5e_interface = {
5196 5197
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5198 5199
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5200 5201 5202 5203 5204
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5205
	mlx5e_ipsec_build_inverse_table();
5206
	mlx5e_build_ptys2ethtool_map();
5207 5208 5209 5210 5211 5212 5213
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}