en_main.c 110.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "en.h"
39
#include "en_tc.h"
40
#include "eswitch.h"
41
#include "vxlan.h"
42 43

struct mlx5e_rq_param {
44 45
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
46 47 48 49 50 51 52 53 54 55 56
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
57
	u8                         cq_period_mode;
58 59 60 61 62
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
63
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
64
	struct mlx5e_sq_param      icosq;
65 66
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
67
	struct mlx5e_cq_param      icosq_cq;
68 69
};

70 71 72 73 74 75 76
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

77 78
void mlx5e_set_rq_type_params(struct mlx5_core_dev *mdev,
			      struct mlx5e_params *params, u8 rq_type)
79
{
80 81 82
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
83
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
84
		params->log_rq_size = is_kdump_kernel() ?
85 86
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
87 88 89 90 91 92
		params->mpwqe_log_stride_sz =
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS) ?
			MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) :
			MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev);
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
93 94
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
95
		params->log_rq_size = is_kdump_kernel() ?
96 97
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
98 99

		/* Extra room needed for build_skb */
100
		params->lro_wqe_sz -= MLX5_RX_HEADROOM +
101
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
102 103
	}

104 105 106 107 108
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
109 110
}

111
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
112
{
113 114
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
		    !params->xdp_prog ?
115 116
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
117
	mlx5e_set_rq_type_params(mdev, params, rq_type);
118 119
}

120 121 122 123 124 125
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
126
		MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT, 0);
127

128 129
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
130
		netif_carrier_on(priv->netdev);
131 132
	} else {
		netdev_info(priv->netdev, "Link down\n");
133
		netif_carrier_off(priv->netdev);
134
	}
135 136 137 138 139 140 141 142 143 144 145 146 147
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		mlx5e_update_carrier(priv);
	mutex_unlock(&priv->state_lock);
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

168
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
169
{
170
	struct mlx5e_sw_stats *s = &priv->stats.sw;
171 172
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
173
	u64 tx_offload_none = 0;
174 175
	int i, j;

176
	memset(s, 0, sizeof(*s));
177 178 179 180
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
181

182 183
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
184 185
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
186
		s->rx_csum_none	+= rq_stats->csum_none;
187 188
		s->rx_csum_complete += rq_stats->csum_complete;
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
189
		s->rx_xdp_drop += rq_stats->xdp_drop;
190 191
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
192
		s->rx_wqe_err   += rq_stats->wqe_err;
193
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
194
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
195 196
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
197 198 199 200
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
201

202
		for (j = 0; j < priv->channels.params.num_tc; j++) {
203
			sq_stats = &c->sq[j].stats;
204

205 206
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
207 208 209 210
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
211 212 213
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
214
			s->tx_xmit_more		+= sq_stats->xmit_more;
215 216
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
			tx_offload_none		+= sq_stats->csum_none;
217 218 219
		}
	}

220
	/* Update calculated offload counters */
221 222
	s->tx_csum_partial = s->tx_packets - tx_offload_none - s->tx_csum_partial_inner;
	s->rx_csum_unnecessary = s->rx_packets - s->rx_csum_none - s->rx_csum_complete;
223

224
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
225 226
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
227 228 229 230 231 232
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
233
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
234 235
	struct mlx5_core_dev *mdev = priv->mdev;

236 237 238 239 240 241
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

	memset(out, 0, outlen);
242 243 244 245 246 247 248 249
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

static void mlx5e_update_pport_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
250
	int prio;
251 252 253 254 255
	void *out;
	u32 *in;

	in = mlx5_vzalloc(sz);
	if (!in)
256 257
		goto free_out;

258
	MLX5_SET(ppcnt_reg, in, local_port, 1);
259

260 261 262
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
263

264 265 266 267 268 269 270
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
271

272 273 274 275
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

276 277 278 279 280 281
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

282 283 284 285 286 287 288 289
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}

290
free_out:
291 292 293 294 295 296 297 298 299 300 301 302 303 304
	kvfree(in);
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;

	if (!priv->q_counter)
		return;

	mlx5_core_query_out_of_buffer(priv->mdev, priv->q_counter,
				      &qcnt->rx_out_of_buffer);
}

305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;
	u32 *in;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	in = mlx5_vzalloc(sz);
	if (!in)
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);

	kvfree(in);
}

327 328
void mlx5e_update_stats(struct mlx5e_priv *priv)
{
S
Saeed Mahameed 已提交
329
	mlx5e_update_pcie_counters(priv);
330
	mlx5e_update_pport_counters(priv);
S
Saeed Mahameed 已提交
331 332
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
333
	mlx5e_update_sw_counters(priv);
334 335
}

336
void mlx5e_update_stats_work(struct work_struct *work)
337 338 339 340 341 342
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
343
		priv->profile->update_stats(priv);
344 345
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
346 347 348 349
	}
	mutex_unlock(&priv->state_lock);
}

350 351
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
352
{
353
	struct mlx5e_priv *priv = vpriv;
354 355
	struct ptp_clock_event ptp_event;
	struct mlx5_eqe *eqe = NULL;
356

357
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
358 359
		return;

360 361 362
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
363
		queue_work(priv->wq, &priv->update_carrier_work);
364
		break;
365 366 367 368 369 370 371 372 373
	case MLX5_DEV_EVENT_PPS:
		eqe = (struct mlx5_eqe *)param;
		ptp_event.type = PTP_CLOCK_EXTTS;
		ptp_event.index = eqe->data.pps.pin;
		ptp_event.timestamp =
			timecounter_cyc2time(&priv->tstamp.clock,
					     be64_to_cpu(eqe->data.pps.time_stamp));
		mlx5e_pps_event_handler(vpriv, &ptp_event);
		break;
374 375 376 377 378 379 380
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
381
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
382 383 384 385
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
386
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
387
	synchronize_irq(mlx5_get_msix_vec(priv->mdev, MLX5_EQ_VEC_ASYNC));
388 389
}

390 391 392 393 394 395 396 397 398 399
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
400 401 402 403
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
404 405 406 407
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
408
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
409 410 411 412 413 414 415 416 417
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
418
	ucseg->xlt_octowords =
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

436 437 438
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
				      GFP_KERNEL, cpu_to_node(c->cpu));
	if (!rq->mpwqe.info)
439 440 441
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
442
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
443
					cpu_to_node(c->cpu));
444
	if (unlikely(!rq->mpwqe.mtt_no_align))
445 446 447
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
448
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
449

450
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
451 452 453 454 455 456 457 458 459 460 461 462 463
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
464
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
465 466 467 468

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
469
	kfree(rq->mpwqe.mtt_no_align);
470
err_free_wqe_info:
471
	kfree(rq->mpwqe.info);
472 473 474 475 476 477 478 479 480 481 482 483

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
484
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
485 486 487 488

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
489 490
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
491 492
}

493
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
494 495
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
496 497 498 499 500 501
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
502 503 504
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

505 506 507 508 509 510 511 512 513 514 515 516 517 518
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
519
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
520 521
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
522
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
523

T
Tariq Toukan 已提交
524
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
525 526 527 528 529

	kvfree(in);
	return err;
}

530
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
531
{
532
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
533

534
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
535 536
}

537
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
538 539
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
540
			  struct mlx5e_rq *rq)
541
{
542
	struct mlx5_core_dev *mdev = c->mdev;
543
	void *rqc = rqp->rqc;
544
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
545
	u32 byte_count;
546 547
	u32 frag_sz;
	int npages;
548 549 550 551
	int wq_sz;
	int err;
	int i;

552
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
553

554
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
555 556 557 558 559 560 561 562
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

563
	rq->wq_type = params->rq_wq_type;
564 565
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
566
	rq->tstamp  = c->tstamp;
567 568
	rq->channel = c;
	rq->ix      = c->ix;
569
	rq->mdev    = mdev;
570

571
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
572 573 574 575 576
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
577

578
	if (rq->xdp_prog) {
579
		rq->buff.map_dir = DMA_BIDIRECTIONAL;
580 581 582 583 584
		rq->rx_headroom = XDP_PACKET_HEADROOM;
	} else {
		rq->buff.map_dir = DMA_FROM_DEVICE;
		rq->rx_headroom = MLX5_RX_HEADROOM;
	}
585

586
	switch (rq->wq_type) {
587
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
588
		if (mlx5e_is_vf_vport_rep(c->priv)) {
589 590 591 592
			err = -EINVAL;
			goto err_rq_wq_destroy;
		}

593 594
		rq->handle_rx_cqe = mlx5e_handle_rx_cqe_mpwrq;
		rq->alloc_wqe = mlx5e_alloc_rx_mpwqe;
595
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
596

597 598
		rq->mpwqe_stride_sz = BIT(params->mpwqe_log_stride_sz);
		rq->mpwqe_num_strides = BIT(params->mpwqe_log_num_strides);
599 600 601

		rq->buff.wqe_sz = rq->mpwqe_stride_sz * rq->mpwqe_num_strides;
		byte_count = rq->buff.wqe_sz;
T
Tariq Toukan 已提交
602

603
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
604 605
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
606 607 608 609 610
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
611 612
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
613 614 615
		rq->dma_info = kzalloc_node(wq_sz * sizeof(*rq->dma_info),
					    GFP_KERNEL, cpu_to_node(c->cpu));
		if (!rq->dma_info) {
616 617 618
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
619

620
		if (mlx5e_is_vf_vport_rep(c->priv))
621 622 623 624
			rq->handle_rx_cqe = mlx5e_handle_rx_cqe_rep;
		else
			rq->handle_rx_cqe = mlx5e_handle_rx_cqe;

625
		rq->alloc_wqe = mlx5e_alloc_rx_wqe;
626
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
627

628 629
		rq->buff.wqe_sz = params->lro_en  ?
				params->lro_wqe_sz :
630
				MLX5E_SW2HW_MTU(c->netdev->mtu);
631 632 633
		byte_count = rq->buff.wqe_sz;

		/* calc the required page order */
634
		frag_sz = rq->rx_headroom +
635 636 637 638 639 640 641
			  byte_count /* packet data */ +
			  SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
		frag_sz = SKB_DATA_ALIGN(frag_sz);

		npages = DIV_ROUND_UP(frag_sz, PAGE_SIZE);
		rq->buff.page_order = order_base_2(npages);

642
		byte_count |= MLX5_HW_START_PADDING;
643
		rq->mkey_be = c->mkey_be;
644
	}
645 646 647 648

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

649
		wqe->data.byte_count = cpu_to_be32(byte_count);
650
		wqe->data.lkey = rq->mkey_be;
651 652
	}

653
	INIT_WORK(&rq->am.work, mlx5e_rx_am_work);
654
	rq->am.mode = params->rx_cq_period_mode;
655 656 657
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

658 659
	return 0;

T
Tariq Toukan 已提交
660 661 662
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

663
err_rq_wq_destroy:
664 665
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
666 667 668 669 670
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

671
static void mlx5e_free_rq(struct mlx5e_rq *rq)
672
{
673 674
	int i;

675 676 677
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

678 679
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
680
		mlx5e_rq_free_mpwqe_info(rq);
681
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
682 683
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
684
		kfree(rq->dma_info);
685 686
	}

687 688 689 690 691 692
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
693 694 695
	mlx5_wq_destroy(&rq->wq_ctrl);
}

696 697
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
698
{
699
	struct mlx5_core_dev *mdev = rq->mdev;
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

718
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
719 720
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
721
						MLX5_ADAPTER_PAGE_SHIFT);
722 723 724 725 726
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

727
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
728 729 730 731 732 733

	kvfree(in);

	return err;
}

734 735
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
736 737
{
	struct mlx5e_channel *c = rq->channel;
738
	struct mlx5_core_dev *mdev = c->mdev;
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

755
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
756 757 758 759 760 761

	kvfree(in);

	return err;
}

762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

793 794 795
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
796
	struct mlx5_core_dev *mdev = c->mdev;
797 798 799 800 801 802 803 804 805 806 807 808 809
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
810 811
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
812 813 814 815 816 817 818 819 820 821
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

822
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
823
{
824
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
825 826 827 828
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
829
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
830
	struct mlx5e_channel *c = rq->channel;
831

832
	struct mlx5_wq_ll *wq = &rq->wq;
833
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
834

835
	while (time_before(jiffies, exp_time)) {
836
		if (wq->cur_sz >= min_wqes)
837 838 839 840 841
			return 0;

		msleep(20);
	}

842
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
843
		    rq->rqn, wq->cur_sz, min_wqes);
844 845 846
	return -ETIMEDOUT;
}

847 848 849 850 851 852 853
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

854 855
	/* UMR WQE (if in progress) is always at wq->head */
	if (test_bit(MLX5E_RQ_STATE_UMR_WQE_IN_PROGRESS, &rq->state))
856
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
857

858 859 860 861 862 863 864 865 866 867
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
}

868
static int mlx5e_open_rq(struct mlx5e_channel *c,
869
			 struct mlx5e_params *params,
870 871 872 873 874
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

875
	err = mlx5e_alloc_rq(c, params, param, rq);
876 877 878
	if (err)
		return err;

879
	err = mlx5e_create_rq(rq, param);
880
	if (err)
881
		goto err_free_rq;
882

883
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
884
	if (err)
885
		goto err_destroy_rq;
886

887
	if (params->rx_am_enabled)
888 889
		set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);

890 891 892 893
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
894 895
err_free_rq:
	mlx5e_free_rq(rq);
896 897 898 899

	return err;
}

900 901 902 903 904 905 906 907 908 909 910 911 912 913
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	sq->db.ico_wqe[pi].num_wqebbs = 1;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
914
{
915
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
916
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
917
}
918

919 920 921
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
	cancel_work_sync(&rq->am.work);
922
	mlx5e_destroy_rq(rq);
923 924
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
925 926
}

S
Saeed Mahameed 已提交
927
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
928
{
S
Saeed Mahameed 已提交
929
	kfree(sq->db.di);
930 931
}

S
Saeed Mahameed 已提交
932
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
933 934 935
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
936
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
937
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
938 939
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
940 941 942 943 944 945
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
946
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
947
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
948 949 950 951
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
952
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
953 954 955 956 957 958
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
959
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985

	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
986
{
987
	kfree(sq->db.ico_wqe);
988 989
}

S
Saeed Mahameed 已提交
990
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
991 992 993 994 995 996 997 998 999 1000 1001
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1002 1003 1004
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1005
{
S
Saeed Mahameed 已提交
1006
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1007
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1008
	int err;
1009

S
Saeed Mahameed 已提交
1010 1011 1012 1013
	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1014

S
Saeed Mahameed 已提交
1015 1016 1017 1018 1019
	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
1020

S
Saeed Mahameed 已提交
1021 1022 1023 1024 1025
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
1026 1027

	return 0;
S
Saeed Mahameed 已提交
1028 1029 1030 1031 1032

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1033 1034
}

S
Saeed Mahameed 已提交
1035
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1036
{
S
Saeed Mahameed 已提交
1037 1038
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1039 1040
}

S
Saeed Mahameed 已提交
1041
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1042
{
S
Saeed Mahameed 已提交
1043 1044 1045
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
	kfree(sq->db.skb);
1046 1047
}

S
Saeed Mahameed 已提交
1048
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1049
{
S
Saeed Mahameed 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.skb = kzalloc_node(wq_sz * sizeof(*sq->db.skb),
				      GFP_KERNEL, numa);
	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
	if (!sq->db.skb || !sq->db.dma_fifo || !sq->db.wqe_info) {
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1062
	}
S
Saeed Mahameed 已提交
1063 1064 1065 1066

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1067 1068
}

S
Saeed Mahameed 已提交
1069
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1070
			     int txq_ix,
1071
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1072 1073
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1074
{
S
Saeed Mahameed 已提交
1075
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1076
	struct mlx5_core_dev *mdev = c->mdev;
1077 1078
	int err;

1079
	sq->pdev      = c->pdev;
1080
	sq->tstamp    = c->tstamp;
1081 1082
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1083
	sq->txq_ix    = txq_ix;
1084
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1085 1086
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1087

1088
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1089
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1090
	if (err)
1091
		return err;
S
Saeed Mahameed 已提交
1092
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1093

S
Saeed Mahameed 已提交
1094
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1095
	if (err)
1096 1097
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1098
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1099 1100 1101 1102 1103 1104 1105 1106 1107

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1108
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1109
{
S
Saeed Mahameed 已提交
1110
	mlx5e_free_txqsq_db(sq);
1111 1112 1113
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1114 1115 1116 1117 1118 1119 1120 1121
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1122
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1123 1124 1125
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1126 1127 1128 1129 1130 1131 1132 1133
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1134
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1135 1136 1137 1138 1139 1140 1141 1142
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1143 1144 1145
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1146 1147

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1148
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1149

1150
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1151 1152

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1153
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1154
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1155
					  MLX5_ADAPTER_PAGE_SHIFT);
1156
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1157

1158
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1159

1160
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1161 1162 1163 1164 1165 1166

	kvfree(in);

	return err;
}

1167 1168 1169 1170 1171 1172 1173
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1174
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1175
			   struct mlx5e_modify_sq_param *p)
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1189 1190 1191
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1192
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1193
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1194
	}
1195

1196
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1197 1198 1199 1200 1201 1202

	kvfree(in);

	return err;
}

1203
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1204
{
1205
	mlx5_core_destroy_sq(mdev, sqn);
1206 1207
}

1208
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1209 1210 1211
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1212
{
1213
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1214 1215
	int err;

1216
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1217 1218 1219 1220 1221
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1222
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1223
	if (err)
1224
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1225 1226 1227 1228

	return err;
}

1229 1230 1231
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1232
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1233
			    u32 tisn,
1234
			    int txq_ix,
1235
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1236 1237 1238 1239
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1240
	u32 tx_rate;
1241 1242
	int err;

1243
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1244 1245 1246
	if (err)
		return err;

1247
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1248
	csp.tis_lst_sz      = 1;
1249 1250 1251
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1252
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1253
	if (err)
S
Saeed Mahameed 已提交
1254
		goto err_free_txqsq;
1255

1256
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1257
	if (tx_rate)
1258
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1259

1260 1261
	return 0;

S
Saeed Mahameed 已提交
1262
err_free_txqsq:
1263
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1264
	mlx5e_free_txqsq(sq);
1265 1266 1267 1268

	return err;
}

1269 1270
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1271
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1272 1273 1274 1275 1276
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1277 1278 1279 1280 1281 1282 1283
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1284
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1285
{
1286 1287
	struct mlx5e_channel *c = sq->channel;

1288
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1289
	/* prevent netif_tx_wake_queue */
1290
	napi_synchronize(&c->napi);
1291

S
Saeed Mahameed 已提交
1292
	netif_tx_disable_queue(sq->txq);
1293

S
Saeed Mahameed 已提交
1294 1295 1296
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1297

S
Saeed Mahameed 已提交
1298 1299 1300
		sq->db.skb[(sq->pc & sq->wq.sz_m1)] = NULL;
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1301
	}
1302 1303 1304 1305 1306
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1307
	struct mlx5_core_dev *mdev = c->mdev;
1308

1309
	mlx5e_destroy_sq(mdev, sq->sqn);
1310 1311
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1312 1313 1314 1315 1316
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1317
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1318 1319 1320 1321 1322 1323
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1324
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1325 1326 1327 1328 1329
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1330
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1331
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1332
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1352
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1353 1354 1355 1356
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1357
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1358 1359 1360 1361 1362 1363 1364 1365 1366
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1367
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1368 1369 1370 1371
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1372
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1373 1374 1375 1376
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1377
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1416
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1417 1418
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1419 1420
}

1421 1422 1423
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1424 1425 1426
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1427
	unsigned int irqn;
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1454
	cq->mdev = mdev;
1455 1456 1457 1458

	return 0;
}

1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1478
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1479
{
1480
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1481 1482
}

1483
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1484
{
1485
	struct mlx5_core_dev *mdev = cq->mdev;
1486 1487 1488 1489 1490
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1491
	unsigned int irqn_not_used;
1492 1493 1494 1495
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1496
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1497 1498 1499 1500 1501 1502 1503 1504
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1505 1506
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1507 1508 1509

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1510
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1511
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1512
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1513
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1514
					    MLX5_ADAPTER_PAGE_SHIFT);
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1529
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1530
{
1531
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1532 1533 1534
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1535
			 struct mlx5e_cq_moder moder,
1536
			 struct mlx5e_cq_param *param,
1537
			 struct mlx5e_cq *cq)
1538
{
1539
	struct mlx5_core_dev *mdev = c->mdev;
1540 1541
	int err;

1542
	err = mlx5e_alloc_cq(c, param, cq);
1543 1544 1545
	if (err)
		return err;

1546
	err = mlx5e_create_cq(cq, param);
1547
	if (err)
1548
		goto err_free_cq;
1549

1550
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1551
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1552 1553
	return 0;

1554 1555
err_free_cq:
	mlx5e_free_cq(cq);
1556 1557 1558 1559 1560 1561 1562

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1563
	mlx5e_free_cq(cq);
1564 1565 1566 1567 1568 1569 1570 1571
}

static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1572
			     struct mlx5e_params *params,
1573 1574 1575 1576 1577 1578
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1579 1580
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1603
			  struct mlx5e_params *params,
1604 1605 1606 1607 1608
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1609 1610
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1611

1612 1613
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1614 1615 1616 1617 1618 1619 1620 1621
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1622
		mlx5e_close_txqsq(&c->sq[tc]);
1623 1624 1625 1626 1627 1628 1629 1630 1631

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1632
		mlx5e_close_txqsq(&c->sq[tc]);
1633 1634
}

1635
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1636
				struct mlx5e_txqsq *sq, u32 rate)
1637 1638 1639
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1640
	struct mlx5e_modify_sq_param msp = {0};
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1663 1664 1665 1666
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1667
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1685
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1712
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1713
			      struct mlx5e_params *params,
1714 1715 1716
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1717
	struct mlx5e_cq_moder icocq_moder = {0, 0};
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
	struct net_device *netdev = priv->netdev;
	int cpu = mlx5e_get_cpu(priv, ix);
	struct mlx5e_channel *c;
	int err;

	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1728 1729
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1730 1731 1732 1733
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1734
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1735 1736
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1737

1738 1739
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1740
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1741 1742 1743
	if (err)
		goto err_napi_del;

1744
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1745 1746 1747
	if (err)
		goto err_close_icosq_cq;

1748
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1749 1750 1751
	if (err)
		goto err_close_tx_cqs;

1752
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1753 1754
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1755 1756 1757
	if (err)
		goto err_close_rx_cq;

1758 1759
	napi_enable(&c->napi);

1760
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1761 1762 1763
	if (err)
		goto err_disable_napi;

1764
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1765 1766 1767
	if (err)
		goto err_close_icosq;

1768
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1769 1770
	if (err)
		goto err_close_sqs;
1771

1772
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1773
	if (err)
1774
		goto err_close_xdp_sq;
1775 1776 1777 1778

	*cp = c;

	return 0;
1779
err_close_xdp_sq:
1780
	if (c->xdp)
S
Saeed Mahameed 已提交
1781
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1782 1783 1784 1785

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1786
err_close_icosq:
S
Saeed Mahameed 已提交
1787
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1788

1789 1790
err_disable_napi:
	napi_disable(&c->napi);
1791
	if (c->xdp)
1792
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1793 1794

err_close_rx_cq:
1795 1796 1797 1798 1799
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1800 1801 1802
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1803 1804 1805 1806 1807 1808 1809
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1810 1811 1812 1813 1814 1815 1816
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1817
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1829 1830 1831
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1832
	if (c->xdp)
S
Saeed Mahameed 已提交
1833
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1834
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1835
	mlx5e_close_icosq(&c->icosq);
1836
	napi_disable(&c->napi);
1837
	if (c->xdp)
1838
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1839 1840
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1841
	mlx5e_close_cq(&c->icosq.cq);
1842
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1843

1844 1845 1846 1847
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1848
				 struct mlx5e_params *params,
1849 1850 1851 1852 1853
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1854
	switch (params->rq_wq_type) {
1855
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1856 1857
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1858 1859 1860 1861 1862 1863
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1864 1865
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1866
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1867
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1868
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1869
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1870
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1871

1872
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1873 1874 1875
	param->wq.linear = 1;
}

1876 1877 1878 1879 1880 1881 1882 1883 1884
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1885 1886
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1887 1888 1889 1890 1891
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1892
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1893

1894
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1895 1896 1897
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1898
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1899 1900 1901 1902 1903 1904
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1905
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1906 1907 1908 1909 1910 1911 1912
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1913
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1914 1915 1916
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1917
				    struct mlx5e_params *params,
1918 1919 1920
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1921
	u8 log_cq_size;
1922

1923
	switch (params->rq_wq_type) {
1924
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1925
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1926 1927
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1928
		log_cq_size = params->log_rq_size;
1929 1930 1931
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1932
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1933 1934 1935
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1936 1937 1938 1939 1940

	mlx5e_build_common_cq_param(priv, param);
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1941
				    struct mlx5e_params *params,
1942 1943 1944 1945
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1946
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1947 1948

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1949 1950

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
1951 1952
}

T
Tariq Toukan 已提交
1953
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1954 1955
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1956 1957 1958 1959 1960 1961
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1962 1963

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
1964 1965 1966
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
1967 1968
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
1969 1970 1971 1972 1973 1974 1975
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
1976
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
1977 1978
}

1979
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
1980
				    struct mlx5e_params *params,
1981 1982 1983 1984 1985 1986
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1987
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1988 1989
}

1990 1991 1992
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
1993
{
1994
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
1995

1996 1997 1998 1999 2000 2001 2002
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2003 2004
}

2005 2006
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2007
{
2008
	struct mlx5e_channel_param *cparam;
2009
	int err = -ENOMEM;
2010 2011
	int i;

2012
	chs->num = chs->params.num_channels;
2013

2014
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2015
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2016 2017
	if (!chs->c || !cparam)
		goto err_free;
2018

2019
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2020
	for (i = 0; i < chs->num; i++) {
2021
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2022 2023 2024 2025
		if (err)
			goto err_close_channels;
	}

2026
	kfree(cparam);
2027 2028 2029 2030
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2031
		mlx5e_close_channel(chs->c[i]);
2032

2033
err_free:
2034
	kfree(chs->c);
2035
	kfree(cparam);
2036
	chs->num = 0;
2037 2038 2039
	return err;
}

2040
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2041 2042 2043
{
	int i;

2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2070
void mlx5e_close_channels(struct mlx5e_channels *chs)
2071 2072
{
	int i;
2073

2074 2075
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2076

2077 2078
	kfree(chs->c);
	chs->num = 0;
2079 2080
}

2081 2082
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2083 2084 2085 2086 2087
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2088
	u32 *in;
2089
	int i;
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2101 2102
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2103

2104 2105 2106
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2107 2108

	kvfree(in);
T
Tariq Toukan 已提交
2109 2110 2111
	return err;
}

2112
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2113
{
2114 2115
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2116 2117
}

2118 2119 2120 2121
static int mlx5e_create_indirect_rqts(struct mlx5e_priv *priv)
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;

2122
	return mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
2123 2124
}

2125
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2126
{
2127
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2128 2129 2130
	int err;
	int ix;

2131
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2132
		rqt = &priv->direct_tir[ix].rqt;
2133
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2134 2135 2136 2137 2138 2139 2140 2141
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
	for (ix--; ix >= 0; ix--)
2142
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2143

2144 2145 2146
	return err;
}

2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2179
			ix = priv->channels.params.indirection_rqt[ix];
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2190 2191 2192 2193
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2194
	u32 *in;
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2206
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2207
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2208 2209 2210 2211 2212

	kvfree(in);
	return err;
}

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2227
{
T
Tariq Toukan 已提交
2228 2229 2230
	u32 rqtn;
	int ix;

2231
	if (priv->indir_rqt.enabled) {
2232
		/* RSS RQ table */
2233
		rqtn = priv->indir_rqt.rqtn;
2234
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2235 2236
	}

2237 2238 2239
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2240 2241 2242
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2243 2244 2245
		};

		/* Direct RQ Tables */
2246 2247
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2248

2249
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2250
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2251
	}
2252 2253
}

2254 2255 2256 2257 2258
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2259 2260 2261 2262 2263 2264
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2265 2266 2267 2268 2269 2270 2271 2272 2273
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2274 2275 2276
		{
			.rqn = priv->drop_rq.rqn,
		},
2277 2278 2279 2280 2281
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2282
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2283
{
2284
	if (!params->lro_en)
2285 2286 2287 2288 2289 2290 2291 2292
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2293 2294
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2295 2296
}

2297 2298 2299
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
				    void *tirc)
2300
{
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	void *hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2315 2316
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2317 2318 2319 2320 2321 2322
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2323
		memcpy(rss_key, params->toeplitz_hash_key, len);
2324
	}
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2407 2408
}

T
Tariq Toukan 已提交
2409
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2410 2411 2412 2413 2414 2415 2416
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2417
	int tt;
T
Tariq Toukan 已提交
2418
	int ix;
2419 2420 2421 2422 2423 2424 2425 2426 2427

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2428
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2429

T
Tariq Toukan 已提交
2430
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2431
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2432
					   inlen);
T
Tariq Toukan 已提交
2433
		if (err)
T
Tariq Toukan 已提交
2434
			goto free_in;
T
Tariq Toukan 已提交
2435
	}
2436

2437
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2438 2439 2440 2441 2442 2443 2444
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2445 2446 2447 2448 2449
	kvfree(in);

	return err;
}

2450
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2451 2452
{
	struct mlx5_core_dev *mdev = priv->mdev;
2453
	u16 hw_mtu = MLX5E_SW2HW_MTU(mtu);
2454 2455
	int err;

2456
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2457 2458 2459
	if (err)
		return err;

2460 2461 2462 2463
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2464

2465 2466 2467 2468 2469
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2470

2471 2472 2473 2474 2475 2476 2477
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

	*mtu = MLX5E_HW2SW_MTU(hw_mtu);
}

2478
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2479
{
2480
	struct net_device *netdev = priv->netdev;
2481 2482 2483 2484 2485 2486
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2487

2488 2489 2490 2491
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2492

2493
	netdev->mtu = mtu;
2494 2495 2496
	return 0;
}

2497 2498 2499
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2500 2501
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2502 2503 2504 2505 2506 2507 2508 2509 2510
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2511 2512 2513
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2514
	for (tc = 0; tc < ntc; tc++)
2515
		netdev_set_tc_queue(netdev, tc, nch, 0);
2516 2517
}

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

static void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
{
2539 2540 2541 2542
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2543 2544
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2545

2546 2547 2548
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2549 2550 2551 2552

	if (MLX5_CAP_GEN(priv->mdev, vport_group_manager))
		mlx5e_add_sqs_fwd_rules(priv);

2553
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2554
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2555 2556 2557 2558
}

static void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
{
2559 2560 2561 2562 2563
	mlx5e_redirect_rqts_to_drop(priv);

	if (MLX5_CAP_GEN(priv->mdev, vport_group_manager))
		mlx5e_remove_sqs_fwd_rules(priv);

2564 2565 2566 2567 2568 2569 2570 2571
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2572
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2573 2574
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;

	new_num_txqs = new_chs->num * new_chs->params.num_tc;

	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2591 2592 2593 2594
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2595 2596 2597 2598 2599 2600
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

	mlx5e_update_carrier(priv);
}

2601 2602 2603 2604 2605 2606 2607
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2608
	err = mlx5e_open_channels(priv, &priv->channels);
2609
	if (err)
2610
		goto err_clear_state_opened_flag;
2611

2612
	mlx5e_refresh_tirs(priv, false);
2613
	mlx5e_activate_priv_channels(priv);
2614
	mlx5e_update_carrier(priv);
2615
	mlx5e_timestamp_init(priv);
2616

2617 2618
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2619

2620
	return 0;
2621 2622 2623 2624

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2625 2626
}

2627
int mlx5e_open(struct net_device *netdev)
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2643 2644 2645 2646 2647 2648
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2649 2650
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

2651
	mlx5e_timestamp_cleanup(priv);
2652
	netif_carrier_off(priv->netdev);
2653 2654
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2655 2656 2657 2658

	return 0;
}

2659
int mlx5e_close(struct net_device *netdev)
2660 2661 2662 2663
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2664 2665 2666
	if (!netif_device_present(netdev))
		return -ENODEV;

2667 2668 2669 2670 2671 2672 2673
	mutex_lock(&priv->state_lock);
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2674
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2675 2676
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2689
	rq->mdev = mdev;
2690 2691 2692 2693

	return 0;
}

2694
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2695 2696
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2697
{
2698
	return mlx5e_alloc_cq_common(mdev, param, cq);
2699 2700
}

2701 2702
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2703
{
2704 2705 2706
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2707 2708
	int err;

2709
	mlx5e_build_drop_rq_param(&rq_param);
2710

2711
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2712 2713 2714
	if (err)
		return err;

2715
	err = mlx5e_create_cq(cq, &cq_param);
2716
	if (err)
2717
		goto err_free_cq;
2718

2719
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2720
	if (err)
2721
		goto err_destroy_cq;
2722

2723
	err = mlx5e_create_rq(drop_rq, &rq_param);
2724
	if (err)
2725
		goto err_free_rq;
2726 2727 2728

	return 0;

2729
err_free_rq:
2730
	mlx5e_free_rq(drop_rq);
2731 2732

err_destroy_cq:
2733
	mlx5e_destroy_cq(cq);
2734

2735
err_free_cq:
2736
	mlx5e_free_cq(cq);
2737

2738 2739 2740
	return err;
}

2741
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2742
{
2743 2744 2745 2746
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2747 2748 2749 2750 2751
}

static int mlx5e_create_tis(struct mlx5e_priv *priv, int tc)
{
	struct mlx5_core_dev *mdev = priv->mdev;
2752
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2753 2754
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2755
	MLX5_SET(tisc, tisc, prio, tc << 1);
2756
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2757 2758 2759 2760

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2761 2762 2763 2764 2765 2766 2767 2768
	return mlx5_core_create_tis(mdev, in, sizeof(in), &priv->tisn[tc]);
}

static void mlx5e_destroy_tis(struct mlx5e_priv *priv, int tc)
{
	mlx5_core_destroy_tis(priv->mdev, priv->tisn[tc]);
}

2769
int mlx5e_create_tises(struct mlx5e_priv *priv)
2770 2771 2772 2773
{
	int err;
	int tc;

2774
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
		err = mlx5e_create_tis(priv, tc);
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
		mlx5e_destroy_tis(priv, tc);

	return err;
}

2789
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2790 2791 2792
{
	int tc;

2793
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2794 2795 2796
		mlx5e_destroy_tis(priv, tc);
}

2797 2798 2799
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2800
{
2801
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2802

2803
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2804

A
Achiad Shochat 已提交
2805
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2806
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2807
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc);
2808 2809
}

2810
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2811
{
2812
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2813

2814
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2815 2816 2817 2818 2819 2820

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2821
static int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2822
{
2823
	struct mlx5e_tir *tir;
2824 2825 2826
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2827 2828
	u32 *in;
	int tt;
2829 2830 2831 2832 2833 2834

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2835 2836
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2837
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2838
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2839
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2840
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2841
		if (err)
2842
			goto err_destroy_tirs;
2843 2844
	}

2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857
	kvfree(in);

	return 0;

err_destroy_tirs:
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2858
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2873 2874
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2875
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2876
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2877
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2878
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2879 2880 2881 2882 2883 2884
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2885 2886
	return 0;

T
Tariq Toukan 已提交
2887 2888
err_destroy_ch_tirs:
	for (ix--; ix >= 0; ix--)
2889
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2890 2891

	kvfree(in);
2892 2893 2894 2895

	return err;
}

2896
static void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
2897 2898 2899
{
	int i;

T
Tariq Toukan 已提交
2900
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
2901
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
2902 2903
}

2904
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
2905 2906 2907 2908 2909 2910 2911 2912
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

2927
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
2928 2929 2930 2931
{
	int err = 0;
	int i;

2932 2933
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
2934 2935 2936 2937 2938 2939 2940
		if (err)
			return err;
	}

	return 0;
}

2941 2942 2943
static int mlx5e_setup_tc(struct net_device *netdev, u8 tc)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
2944
	struct mlx5e_channels new_channels = {};
2945 2946 2947 2948 2949 2950 2951
	int err = 0;

	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
2952 2953
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
2954

S
Saeed Mahameed 已提交
2955 2956 2957 2958
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
		priv->channels.params = new_channels.params;
		goto out;
	}
2959

S
Saeed Mahameed 已提交
2960 2961 2962
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
2963

2964
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
2965
out:
2966 2967 2968 2969 2970 2971 2972
	mutex_unlock(&priv->state_lock);
	return err;
}

static int mlx5e_ndo_setup_tc(struct net_device *dev, u32 handle,
			      __be16 proto, struct tc_to_netdev *tc)
{
2973 2974 2975 2976 2977 2978
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (TC_H_MAJ(handle) != TC_H_MAJ(TC_H_INGRESS))
		goto mqprio;

	switch (tc->type) {
2979 2980 2981 2982 2983 2984
	case TC_SETUP_CLSFLOWER:
		switch (tc->cls_flower->command) {
		case TC_CLSFLOWER_REPLACE:
			return mlx5e_configure_flower(priv, proto, tc->cls_flower);
		case TC_CLSFLOWER_DESTROY:
			return mlx5e_delete_flower(priv, tc->cls_flower);
2985 2986
		case TC_CLSFLOWER_STATS:
			return mlx5e_stats_flower(priv, tc->cls_flower);
2987
		}
2988 2989 2990 2991 2992
	default:
		return -EOPNOTSUPP;
	}

mqprio:
2993
	if (tc->type != TC_SETUP_MQPRIO)
2994 2995
		return -EINVAL;

2996 2997 2998
	tc->mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

	return mlx5e_setup_tc(dev, tc->mqprio->num_tc);
2999 3000
}

3001
static void
3002 3003 3004
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3005
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3006
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3007
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3008

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3021 3022 3023 3024

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3025 3026 3027
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3028
	stats->rx_crc_errors =
3029 3030 3031
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3032
	stats->tx_carrier_errors =
3033
		PPORT_802_3_GET(pstats, a_symbol_error_during_carrier);
3034 3035 3036 3037 3038 3039 3040
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3041 3042
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3043 3044 3045 3046 3047 3048 3049

}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3050
	queue_work(priv->wq, &priv->set_rx_mode_work);
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3065
	queue_work(priv->wq, &priv->set_rx_mode_work);
3066 3067 3068 3069

	return 0;
}

3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
#define MLX5E_SET_FEATURE(netdev, feature, enable)	\
	do {						\
		if (enable)				\
			netdev->features |= feature;	\
		else					\
			netdev->features &= ~feature;	\
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3081 3082
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3083 3084 3085
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3086 3087 3088

	mutex_lock(&priv->state_lock);

3089 3090
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3091

3092 3093 3094 3095 3096 3097 3098
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3099
	}
3100

3101 3102 3103
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3104

3105 3106
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3107
	mutex_unlock(&priv->state_lock);
3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125
	return err;
}

static int set_feature_vlan_filter(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
		mlx5e_enable_vlan_filter(priv);
	else
		mlx5e_disable_vlan_filter(priv);

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3126

3127
	if (!enable && mlx5e_tc_num_filters(priv)) {
3128 3129 3130 3131 3132
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3133 3134 3135
	return 0;
}

3136 3137 3138 3139 3140 3141 3142 3143
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3161 3162 3163
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3164
	int err = 0;
3165 3166 3167

	mutex_lock(&priv->state_lock);

3168
	priv->channels.params.vlan_strip_disable = !enable;
3169 3170 3171 3172
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3173
	if (err)
3174
		priv->channels.params.vlan_strip_disable = enable;
3175

3176
unlock:
3177 3178 3179 3180 3181
	mutex_unlock(&priv->state_lock);

	return err;
}

3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
static int mlx5e_handle_feature(struct net_device *netdev,
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
		netdev_err(netdev, "%s feature 0x%llx failed err %d\n",
			   enable ? "Enable" : "Disable", feature, err);
		return err;
	}

	MLX5E_SET_FEATURE(netdev, feature, enable);
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
	int err;

	err  = mlx5e_handle_feature(netdev, features, NETIF_F_LRO,
				    set_feature_lro);
	err |= mlx5e_handle_feature(netdev, features,
				    NETIF_F_HW_VLAN_CTAG_FILTER,
				    set_feature_vlan_filter);
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_TC,
				    set_feature_tc_num_filters);
3232 3233
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXALL,
				    set_feature_rx_all);
3234 3235
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXFCS,
				    set_feature_rx_fcs);
3236 3237
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_VLAN_CTAG_RX,
				    set_feature_rx_vlan);
3238 3239 3240 3241
#ifdef CONFIG_RFS_ACCEL
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_NTUPLE,
				    set_feature_arfs);
#endif
3242 3243

	return err ? -EINVAL : 0;
3244 3245 3246 3247 3248
}

static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3249 3250
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3251
	int err = 0;
3252
	bool reset;
3253 3254

	mutex_lock(&priv->state_lock);
3255

3256 3257
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3258 3259
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3260
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3261

3262
	curr_mtu    = netdev->mtu;
3263
	netdev->mtu = new_mtu;
3264

3265 3266 3267 3268
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3269

3270 3271 3272 3273 3274 3275 3276 3277
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3278

3279 3280
out:
	mutex_unlock(&priv->state_lock);
3281 3282 3283
	return err;
}

3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return mlx5e_hwstamp_set(dev, ifr);
	case SIOCGHWTSTAMP:
		return mlx5e_hwstamp_get(dev, ifr);
	default:
		return -EOPNOTSUPP;
	}
}

3296 3297 3298 3299 3300 3301 3302 3303
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3304 3305
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3306 3307 3308 3309
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3310 3311 3312
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3313 3314 3315 3316
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3317 3318 3319 3320 3321 3322 3323 3324
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3325 3326 3327 3328 3329 3330 3331
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3332 3333 3334 3335 3336 3337 3338 3339

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3340
					   max_tx_rate, min_tx_rate);
3341 3342
}

3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}

3399 3400
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3401 3402 3403
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3404 3405 3406
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3407 3408 3409
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3410
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3411 3412
}

3413 3414
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3415 3416 3417
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3418 3419 3420
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3421 3422 3423
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3424
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
}

static netdev_features_t mlx5e_vxlan_features_check(struct mlx5e_priv *priv,
						    struct sk_buff *skb,
						    netdev_features_t features)
{
	struct udphdr *udph;
	u16 proto;
	u16 port = 0;

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
		proto = ipv6_hdr(skb)->nexthdr;
		break;
	default:
		goto out;
	}

	if (proto == IPPROTO_UDP) {
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);
	}

	/* Verify if UDP port is being offloaded by HW */
	if (port && mlx5e_vxlan_lookup_port(priv, port))
		return features;

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
		return mlx5e_vxlan_features_check(priv, skb, features);

	return features;
}

3477 3478 3479 3480 3481 3482 3483 3484
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3485
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3486
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3487

3488
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3489 3490
			continue;
		sched_work = true;
3491
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3492 3493 3494 3495 3496 3497 3498 3499
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3518
	reset = (!priv->channels.params.xdp_prog || !prog);
3519 3520 3521

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3522 3523 3524 3525
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3526
		prog = bpf_prog_add(prog, priv->channels.num);
3527 3528 3529 3530 3531
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3532

3533 3534 3535
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3536
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3537 3538 3539 3540
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3541
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3542 3543 3544 3545 3546 3547 3548 3549 3550 3551

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3552 3553
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3554

3555
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3556 3557 3558 3559 3560
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3561
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
		/* napi_schedule in case we have missed anything */
		set_bit(MLX5E_CHANNEL_NAPI_SCHED, &c->flags);
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

static bool mlx5e_xdp_attached(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3579
	return !!priv->channels.params.xdp_prog;
3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594
}

static int mlx5e_xdp(struct net_device *dev, struct netdev_xdp *xdp)
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
		xdp->prog_attached = mlx5e_xdp_attached(dev);
		return 0;
	default:
		return -EINVAL;
	}
}

3595 3596 3597 3598 3599 3600 3601
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3602 3603
	struct mlx5e_channels *chs = &priv->channels;

3604 3605
	int i;

3606 3607
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3608 3609 3610
}
#endif

3611
static const struct net_device_ops mlx5e_netdev_ops_basic = {
3612 3613 3614
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3615 3616
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3617 3618 3619
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3620 3621
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3622
	.ndo_set_features        = mlx5e_set_features,
3623 3624
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3625
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3626 3627 3628
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3629
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3630
	.ndo_xdp		 = mlx5e_xdp,
3631 3632 3633
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3634 3635 3636 3637 3638 3639
};

static const struct net_device_ops mlx5e_netdev_ops_sriov = {
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3640 3641
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3642 3643 3644 3645 3646 3647 3648 3649
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
	.ndo_set_features        = mlx5e_set_features,
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3650 3651
	.ndo_udp_tunnel_add	 = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del	 = mlx5e_del_vxlan_port,
3652
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3653
	.ndo_features_check      = mlx5e_features_check,
3654 3655 3656
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3657 3658
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3659
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3660
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3661
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3662 3663 3664
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3665
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3666
	.ndo_xdp		 = mlx5e_xdp,
3667 3668 3669
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3670 3671
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3672 3673 3674 3675 3676
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3677
		return -EOPNOTSUPP;
3678 3679 3680 3681 3682
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3683 3684 3685 3686
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3687 3688
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3689
		return -EOPNOTSUPP;
3690
	}
3691 3692
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3693 3694
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
		mlx5_core_warn(mdev, "CQ modiration is not supported\n");
3695

3696 3697 3698
	return 0;
}

3699 3700 3701 3702 3703 3704 3705 3706 3707
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3708 3709
void mlx5e_build_default_indir_rqt(struct mlx5_core_dev *mdev,
				   u32 *indirection_rqt, int len,
3710 3711
				   int num_channels)
{
3712 3713
	int node = mdev->priv.numa_node;
	int node_num_of_cores;
3714 3715
	int i;

3716 3717 3718 3719 3720 3721 3722 3723
	if (node == -1)
		node = first_online_node;

	node_num_of_cores = cpumask_weight(cpumask_of_node(node));

	if (node_num_of_cores)
		num_channels = min_t(int, num_channels, node_num_of_cores);

3724 3725 3726 3727
	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

T
Tariq Toukan 已提交
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->rx_cq_period_mode = cq_period_mode;

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
3776

3777 3778 3779 3780
	if (params->rx_am_enabled)
		params->rx_cq_moderation =
			mlx5e_am_get_def_profile(params->rx_cq_period_mode);

3781 3782
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
			params->rx_cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
3783 3784
}

3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

3797 3798 3799
static void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params,
				   u16 max_channels)
3800
{
3801
	u8 cq_period_mode = 0;
3802 3803
	u32 link_speed = 0;
	u32 pci_bw = 0;
3804

3805 3806
	params->num_channels = max_channels;
	params->num_tc       = 1;
3807

3808 3809
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
3810 3811
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
3812

3813
	/* set CQE compression */
3814
	params->rx_cqe_compress_def = false;
3815
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
3816
	     MLX5_CAP_GEN(mdev, vport_group_manager)) {
3817 3818 3819
		mlx5e_get_max_linkspeed(mdev, &link_speed);
		mlx5e_get_pci_bw(mdev, &pci_bw);
		mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
3820 3821
			       link_speed, pci_bw);
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
3822
	}
3823 3824 3825 3826
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
3827

3828 3829 3830 3831
	/* HW LRO */
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
		params->lro_en = true;
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
3832

3833 3834 3835 3836 3837 3838
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
	params->rx_am_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
3839

3840 3841
	params->tx_cq_moderation.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	params->tx_cq_moderation.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
T
Tariq Toukan 已提交
3842

3843 3844 3845 3846
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
	mlx5_query_min_inline(mdev, &params->tx_min_inline_mode);
	if (params->tx_min_inline_mode == MLX5_INLINE_MODE_NONE &&
3847
	    !MLX5_CAP_ETH(mdev, wqe_vlan_insert))
3848
		params->tx_min_inline_mode = MLX5_INLINE_MODE_L2;
3849

3850 3851 3852 3853 3854 3855
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(mdev, params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
3856

3857 3858 3859 3860 3861 3862
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3863

3864 3865 3866 3867
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
3868

3869
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
3870

3871 3872 3873 3874
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
3875
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
3876 3877 3878 3879 3880 3881 3882
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3883
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
3884 3885 3886 3887 3888
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
3889 3890
}

3891 3892 3893 3894
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};

3895
static void mlx5e_build_nic_netdev(struct net_device *netdev)
3896 3897 3898
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
3899 3900
	bool fcs_supported;
	bool fcs_enabled;
3901 3902 3903

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

3904
	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
3905
		netdev->netdev_ops = &mlx5e_netdev_ops_sriov;
3906
#ifdef CONFIG_MLX5_CORE_EN_DCB
H
Huy Nguyen 已提交
3907 3908
		if (MLX5_CAP_GEN(mdev, qos))
			netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
3909 3910
#endif
	} else {
3911
		netdev->netdev_ops = &mlx5e_netdev_ops_basic;
3912
	}
3913

3914 3915 3916 3917
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
3918
	netdev->vlan_features    |= NETIF_F_SG;
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
3931
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
3932 3933 3934
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;

3935
	if (mlx5e_vxlan_allowed(mdev)) {
3936 3937 3938
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
3939
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
3940
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
3941 3942 3943
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL;
3944 3945 3946
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
3947 3948
	}

3949 3950 3951 3952 3953
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

3954 3955 3956
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

3957
	netdev->features          = netdev->hw_features;
3958
	if (!priv->channels.params.lro_en)
3959 3960
		netdev->features  &= ~NETIF_F_LRO;

3961 3962 3963
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

3964 3965 3966
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

3967 3968 3969 3970
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
3971 3972 3973 3974 3975 3976
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
3977

3978 3979 3980 3981 3982
	netdev->features         |= NETIF_F_HIGHDMA;

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
3983 3984 3985 3986 3987

#ifdef CONFIG_NET_SWITCHDEV
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
3988 3989
}

3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4010 4011
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4012 4013
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4014 4015 4016
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4017
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4018 4019 4020 4021 4022 4023 4024
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
	mlx5e_vxlan_cleanup(priv);
4025

4026 4027
	if (priv->channels.params.xdp_prog)
		bpf_prog_put(priv->channels.params.xdp_prog);
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;
	int i;

	err = mlx5e_create_indirect_rqts(priv);
	if (err) {
		mlx5_core_warn(mdev, "create indirect rqts failed, %d\n", err);
		return err;
	}

	err = mlx5e_create_direct_rqts(priv);
	if (err) {
		mlx5_core_warn(mdev, "create direct rqts failed, %d\n", err);
		goto err_destroy_indirect_rqts;
	}

	err = mlx5e_create_indirect_tirs(priv);
	if (err) {
		mlx5_core_warn(mdev, "create indirect tirs failed, %d\n", err);
		goto err_destroy_direct_rqts;
	}

	err = mlx5e_create_direct_tirs(priv);
	if (err) {
		mlx5_core_warn(mdev, "create direct tirs failed, %d\n", err);
		goto err_destroy_indirect_tirs;
	}

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
	for (i = 0; i < priv->profile->max_nch(mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	int i;

	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4110
	mlx5e_dcbnl_initialize(priv);
4111 4112 4113 4114
#endif
	return 0;
}

4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
static void mlx5e_register_vport_rep(struct mlx5_core_dev *mdev)
{
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
	int vport;
	u8 mac[ETH_ALEN];

	if (!MLX5_CAP_GEN(mdev, vport_group_manager))
		return;

	mlx5_query_nic_vport_mac_address(mdev, 0, mac);

	for (vport = 1; vport < total_vfs; vport++) {
		struct mlx5_eswitch_rep rep;

		rep.load = mlx5e_vport_rep_load;
		rep.unload = mlx5e_vport_rep_unload;
		rep.vport = vport;
		ether_addr_copy(rep.hw_id, mac);
		mlx5_eswitch_register_vport_rep(esw, vport, &rep);
	}
}

static void mlx5e_unregister_vport_rep(struct mlx5_core_dev *mdev)
{
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
	int vport;

	if (!MLX5_CAP_GEN(mdev, vport_group_manager))
		return;

	for (vport = 1; vport < total_vfs; vport++)
		mlx5_eswitch_unregister_vport_rep(esw, vport);
}

4151 4152 4153 4154
static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4155 4156
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	struct mlx5_eswitch_rep rep;
4157 4158 4159 4160 4161 4162 4163 4164 4165
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
	netdev->max_mtu = MLX5E_HW2SW_MTU(max_mtu);
	mlx5e_set_dev_port_mtu(priv);
4166

4167 4168
	mlx5_lag_add(mdev, netdev);

4169
	mlx5e_enable_async_events(priv);
4170 4171

	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
4172
		mlx5_query_nic_vport_mac_address(mdev, 0, rep.hw_id);
4173 4174
		rep.load = mlx5e_nic_rep_load;
		rep.unload = mlx5e_nic_rep_unload;
4175
		rep.vport = FDB_UPLINK_VPORT;
4176
		rep.netdev = netdev;
4177
		mlx5_eswitch_register_vport_rep(esw, 0, &rep);
4178
	}
4179

4180 4181
	mlx5e_register_vport_rep(mdev);

4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
	if (netdev->reg_state != NETREG_REGISTERED)
		return;

	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4193 4194 4195 4196 4197 4198

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4199 4200 4201 4202
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4203 4204 4205
	struct mlx5_core_dev *mdev = priv->mdev;
	struct mlx5_eswitch *esw = mdev->priv.eswitch;

4206 4207 4208 4209 4210 4211
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4212
	queue_work(priv->wq, &priv->set_rx_mode_work);
4213
	mlx5e_unregister_vport_rep(mdev);
4214 4215
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		mlx5_eswitch_unregister_vport_rep(esw, 0);
4216
	mlx5e_disable_async_events(priv);
4217
	mlx5_lag_remove(mdev);
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
	.update_stats	   = mlx5e_update_stats,
	.max_nch	   = mlx5e_get_max_num_channels,
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4234 4235
/* mlx5e generic netdev management API (move to en_common.c) */

4236 4237 4238
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4239
{
4240
	int nch = profile->max_nch(mdev);
4241 4242 4243
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4244
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4245
				    nch * profile->max_tc,
4246
				    nch);
4247 4248 4249 4250 4251
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4252 4253 4254 4255
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4256
	profile->init(mdev, netdev, profile, ppriv);
4257 4258 4259 4260 4261

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4262 4263
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
	profile->cleanup(priv);
	free_netdev(netdev);

	return NULL;
}

4275
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4276
{
4277
	struct mlx5_core_dev *mdev = priv->mdev;
4278 4279 4280 4281 4282
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4283

4284 4285
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4286
		goto out;
4287

4288
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4289 4290
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4291
		goto err_cleanup_tx;
4292 4293
	}

4294 4295
	err = profile->init_rx(priv);
	if (err)
4296 4297
		goto err_close_drop_rq;

4298 4299
	mlx5e_create_q_counter(priv);

4300 4301
	if (profile->enable)
		profile->enable(priv);
4302

4303
	return 0;
4304 4305

err_close_drop_rq:
4306
	mlx5e_close_drop_rq(&priv->drop_rq);
4307

4308 4309
err_cleanup_tx:
	profile->cleanup_tx(priv);
4310

4311 4312
out:
	return err;
4313 4314
}

4315
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4316 4317 4318 4319 4320
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4321 4322 4323 4324
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4325 4326
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4327
	mlx5e_close_drop_rq(&priv->drop_rq);
4328 4329 4330 4331
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4359
	err = mlx5e_attach_netdev(priv);
4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4376
	mlx5e_detach_netdev(priv);
4377 4378 4379
	mlx5e_destroy_mdev_resources(mdev);
}

4380 4381
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4382
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
4383
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
4384
	void *ppriv = NULL;
4385 4386 4387 4388
	void *priv;
	int vport;
	int err;
	struct net_device *netdev;
4389

4390 4391
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4392 4393
		return NULL;

4394 4395 4396
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		ppriv = &esw->offloads.vport_reps[0];

4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, ppriv);
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
		goto err_unregister_reps;
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4415
	}
4416 4417 4418 4419 4420 4421 4422

	return priv;

err_detach:
	mlx5e_detach(mdev, priv);

err_destroy_netdev:
4423
	mlx5e_destroy_netdev(priv);
4424 4425 4426 4427 4428 4429

err_unregister_reps:
	for (vport = 1; vport < total_vfs; vport++)
		mlx5_eswitch_unregister_vport_rep(esw, vport);

	return NULL;
4430 4431 4432 4433 4434
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4435

4436
	unregister_netdev(priv->netdev);
4437
	mlx5e_detach(mdev, vpriv);
4438
	mlx5e_destroy_netdev(priv);
4439 4440
}

4441 4442 4443 4444 4445 4446 4447 4448
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4449 4450
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4451 4452
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4453 4454 4455 4456 4457 4458 4459
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4460
	mlx5e_build_ptys2ethtool_map();
4461 4462 4463 4464 4465 4466 4467
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}