en_main.c 130.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <net/geneve.h>
38
#include <linux/bpf.h>
39
#include <linux/if_bridge.h>
40
#include <net/page_pool.h>
41
#include "eswitch.h"
42
#include "en.h"
43
#include "en_tc.h"
44
#include "en_rep.h"
45
#include "en_accel/ipsec.h"
46
#include "en_accel/ipsec_rxtx.h"
47
#include "en_accel/en_accel.h"
48
#include "en_accel/tls.h"
49
#include "accel/ipsec.h"
50
#include "accel/tls.h"
51
#include "lib/vxlan.h"
52
#include "lib/clock.h"
53
#include "en/port.h"
54
#include "en/xdp.h"
55
#include "lib/eq.h"
56
#include "en/monitor_stats.h"
57
#include "en/reporter.h"
58
#include "en/params.h"
59 60

struct mlx5e_rq_param {
61 62
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
63
	struct mlx5e_rq_frags_info frags_info;
64 65 66 67 68
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
69
	bool                       is_mpw;
70 71 72 73 74 75
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
76
	u8                         cq_period_mode;
77 78 79 80 81
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
82
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
83
	struct mlx5e_sq_param      icosq;
84 85
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
86
	struct mlx5e_cq_param      icosq_cq;
87 88
};

89
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
90
{
91
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
92 93
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
94 95 96 97 98 99 100 101 102 103 104
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
105 106
}

107
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
108
			       struct mlx5e_params *params)
109
{
110 111 112
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
113

114 115
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
116 117
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
118
		       BIT(params->log_rq_mtu_frames),
119
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
120
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
121 122
}

123 124 125 126
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
127 128
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
129
}
130

131
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
132
{
133 134
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
135
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
136
		MLX5_WQ_TYPE_CYCLIC;
137 138
}

139
void mlx5e_update_carrier(struct mlx5e_priv *priv)
140 141 142 143 144
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
145
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
146
					    0);
147

148 149
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
150
		netif_carrier_on(priv->netdev);
151 152
	} else {
		netdev_info(priv->netdev, "Link down\n");
153
		netif_carrier_off(priv->netdev);
154
	}
155 156 157 158 159 160 161 162 163
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
164 165
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
166 167 168
	mutex_unlock(&priv->state_lock);
}

169
void mlx5e_update_stats(struct mlx5e_priv *priv)
170
{
171
	int i;
172

173 174 175
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
176 177
}

178
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
179
{
180 181 182 183 184 185
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
186 187
}

188
static void mlx5e_update_stats_work(struct work_struct *work)
189
{
190
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
191
					       update_stats_work);
192

193
	mutex_lock(&priv->state_lock);
194
	priv->profile->update_stats(priv);
195 196 197
	mutex_unlock(&priv->state_lock);
}

198 199 200 201 202 203 204 205 206 207 208
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

209
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
210
{
211 212
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
213

214 215
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
216

217 218 219
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
220
		queue_work(priv->wq, &priv->update_carrier_work);
221 222
		break;
	default:
223
		return NOTIFY_DONE;
224
	}
225 226

	return NOTIFY_OK;
227 228 229 230
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
231 232
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
233 234 235 236
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
237
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
238 239
}

S
Saeed Mahameed 已提交
240 241
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
242
				       struct mlx5e_umr_wqe *wqe)
243 244 245
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
246
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
247 248 249 250 251 252

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

253
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
254
	ucseg->xlt_octowords =
255 256 257 258
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

259 260 261 262 263 264
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
265
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
266 267 268 269 270 271 272 273 274 275 276 277 278
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

279 280 281
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
282
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
283

284 285
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
286
				       GFP_KERNEL, cpu_to_node(c->cpu));
287
	if (!rq->mpwqe.info)
288
		return -ENOMEM;
289

290
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
291 292 293 294

	return 0;
}

295
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
296 297
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
298 299 300 301 302 303
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

304
	in = kvzalloc(inlen, GFP_KERNEL);
305 306 307 308 309 310 311 312 313
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
314
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
315 316 317

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
318
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
319 320
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
321
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
322

T
Tariq Toukan 已提交
323
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
324 325 326 327 328

	kvfree(in);
	return err;
}

329
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
330
{
331
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
332

333
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
334 335
}

336 337 338 339 340
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

380
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
381 382 383 384 385 386 387 388 389 390 391 392 393 394
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

395
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
396 397
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
398
			  struct mlx5e_rq *rq)
399
{
400
	struct page_pool_params pp_params = { 0 };
401
	struct mlx5_core_dev *mdev = c->mdev;
402
	void *rqc = rqp->rqc;
403
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
404
	u32 pool_size;
405 406 407 408
	int wq_sz;
	int err;
	int i;

409
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
410

411
	rq->wq_type = params->rq_wq_type;
412 413
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
414
	rq->tstamp  = c->tstamp;
415
	rq->clock   = &mdev->clock;
416 417
	rq->channel = c;
	rq->ix      = c->ix;
418
	rq->mdev    = mdev;
419
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
420
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
421

422
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
423 424 425 426 427
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
428

429 430
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
431 432
		goto err_rq_wq_destroy;

433
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
434
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
435
	pool_size = 1 << params->log_rq_mtu_frames;
436

437
	switch (rq->wq_type) {
438
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
439 440 441 442 443 444 445 446
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
447 448

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
449

450
		rq->post_wqes = mlx5e_post_rx_mpwqes;
451
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
452

453
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
454 455 456 457 458 459 460
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
461 462 463 464 465 466
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

467 468 469 470
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
471 472
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
473

474
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
475 476
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
477 478 479 480
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
481
			goto err_free;
482
		break;
483 484 485
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
486 487 488 489 490
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

491
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
492

493 494
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
495 496
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
497
				      GFP_KERNEL, cpu_to_node(c->cpu));
498 499
		if (!rq->wqe.frags) {
			err = -ENOMEM;
500
			goto err_free;
501
		}
502

503
		err = mlx5e_init_di_list(rq, wq_sz, c->cpu);
504 505
		if (err)
			goto err_free;
506
		rq->post_wqes = mlx5e_post_rx_wqes;
507
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
508

509 510 511 512 513 514
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
515 516 517
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
518
			goto err_free;
519 520
		}

521
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(params) ?
522 523
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
524
		rq->mkey_be = c->mkey_be;
525
	}
526

527
	/* Create a page_pool and register it with rxq */
528
	pp_params.order     = 0;
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
544
		goto err_free;
545
	}
546 547
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
548 549
	if (err) {
		page_pool_free(rq->page_pool);
550
		goto err_free;
551
	}
552

553
	for (i = 0; i < wq_sz; i++) {
554
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
555
			struct mlx5e_rx_wqe_ll *wqe =
556
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
557 558
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
559
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
560

561 562 563
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
564
		} else {
565 566
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
582
		}
583 584
	}

585 586 587 588
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
589
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_CQE;
590 591 592
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
593
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
594 595
	}

596 597 598
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

599 600
	return 0;

601 602 603
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
604
		kvfree(rq->mpwqe.info);
605 606 607 608 609 610
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
611

612
err_rq_wq_destroy:
613 614
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
615
	xdp_rxq_info_unreg(&rq->xdp_rxq);
616 617 618 619 620
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

621
static void mlx5e_free_rq(struct mlx5e_rq *rq)
622
{
623 624
	int i;

625 626 627
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

628 629
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
630
		kvfree(rq->mpwqe.info);
631
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
632
		break;
633
	default: /* MLX5_WQ_TYPE_CYCLIC */
634 635
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
636 637
	}

638 639 640 641 642 643
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
644 645

	xdp_rxq_info_unreg(&rq->xdp_rxq);
646 647 648
	mlx5_wq_destroy(&rq->wq_ctrl);
}

649 650
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
651
{
652
	struct mlx5_core_dev *mdev = rq->mdev;
653 654 655 656 657 658 659 660 661

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
662
	in = kvzalloc(inlen, GFP_KERNEL);
663 664 665 666 667 668 669 670
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

671
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
672 673
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
674
						MLX5_ADAPTER_PAGE_SHIFT);
675 676
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

677 678
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
679

680
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
681 682 683 684 685 686

	kvfree(in);

	return err;
}

687 688
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
689
{
690
	struct mlx5_core_dev *mdev = rq->mdev;
691 692 693 694 695 696 697

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
698
	in = kvzalloc(inlen, GFP_KERNEL);
699 700 701 702 703 704 705 706
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

707
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
708 709 710 711 712 713

	kvfree(in);

	return err;
}

714 715 716 717 718 719 720 721 722 723 724 725
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
726
	in = kvzalloc(inlen, GFP_KERNEL);
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

745 746 747
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
748
	struct mlx5_core_dev *mdev = c->mdev;
749 750 751 752 753 754
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
755
	in = kvzalloc(inlen, GFP_KERNEL);
756 757 758 759 760 761
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
762 763
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
764 765 766 767 768 769 770 771 772 773
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

774
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
775
{
776
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
777 778
}

779
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
780
{
781
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
782
	struct mlx5e_channel *c = rq->channel;
783

784
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
785

786
	do {
787
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
788 789 790
			return 0;

		msleep(20);
791 792 793
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
794
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
795 796 797 798

	return -ETIMEDOUT;
}

799 800 801 802 803
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

804 805
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
806 807
		u16 head = wq->head;
		int i;
808

809 810 811 812 813
		/* Outstanding UMR WQEs (in progress) start at wq->head */
		for (i = 0; i < rq->mpwqe.umr_in_progress; i++) {
			rq->dealloc_wqe(rq, head);
			head = mlx5_wq_ll_get_wqe_next_ix(wq, head);
		}
814 815

		while (!mlx5_wq_ll_is_empty(wq)) {
816
			struct mlx5e_rx_wqe_ll *wqe;
817 818 819 820 821 822 823 824 825

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
826
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
827

828 829
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
830
			rq->dealloc_wqe(rq, wqe_ix);
831
			mlx5_wq_cyc_pop(wq);
832
		}
833
	}
834

835 836
}

837
static int mlx5e_open_rq(struct mlx5e_channel *c,
838
			 struct mlx5e_params *params,
839 840 841 842 843
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

844
	err = mlx5e_alloc_rq(c, params, param, rq);
845 846 847
	if (err)
		return err;

848
	err = mlx5e_create_rq(rq, param);
849
	if (err)
850
		goto err_free_rq;
851

852
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
853
	if (err)
854
		goto err_destroy_rq;
855

856
	if (params->rx_dim_enabled)
857
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
858

859 860 861 862 863
	/* We disable csum_complete when XDP is enabled since
	 * XDP programs might manipulate packets which will render
	 * skb->checksum incorrect.
	 */
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE) || c->xdp)
864 865
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

866 867 868 869
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
870 871
err_free_rq:
	mlx5e_free_rq(rq);
872 873 874 875

	return err;
}

876 877 878
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
879
	mlx5e_trigger_irq(&rq->channel->icosq);
880 881 882
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
883
{
884
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
885
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
886
}
887

888 889
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
890
	cancel_work_sync(&rq->dim.work);
891
	mlx5e_destroy_rq(rq);
892 893
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
894 895
}

S
Saeed Mahameed 已提交
896
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
897
{
898
	kvfree(sq->db.xdpi_fifo.xi);
899
	kvfree(sq->db.wqe_info);
900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
918 919
}

S
Saeed Mahameed 已提交
920
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
921
{
922
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
923
	int err;
924

925 926 927 928 929
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

930 931
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
932
		mlx5e_free_xdpsq_db(sq);
933
		return err;
934 935 936 937 938
	}

	return 0;
}

S
Saeed Mahameed 已提交
939
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
940
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
941
			     struct mlx5e_sq_param *param,
942 943
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
944 945
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
946
	struct mlx5_core_dev *mdev = c->mdev;
947
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
948 949 950 951 952 953
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
954
	sq->min_inline_mode = params->tx_min_inline_mode;
955
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
956 957 958
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
959

960
	param->wq.db_numa_node = cpu_to_node(c->cpu);
961
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
962 963
	if (err)
		return err;
964
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
965

966
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
985
{
986
	kvfree(sq->db.ico_wqe);
987 988
}

S
Saeed Mahameed 已提交
989
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
990
{
991
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
992

993 994
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
995
				       GFP_KERNEL, numa);
996 997 998 999 1000 1001
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1002 1003 1004
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1005
{
S
Saeed Mahameed 已提交
1006
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1007
	struct mlx5_core_dev *mdev = c->mdev;
1008
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1009
	int err;
1010

S
Saeed Mahameed 已提交
1011 1012
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1013

1014
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1015
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1016 1017
	if (err)
		return err;
1018
	wq->db = &wq->db[MLX5_SND_DBR];
1019

1020
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1021 1022 1023
	if (err)
		goto err_sq_wq_destroy;

1024
	return 0;
S
Saeed Mahameed 已提交
1025 1026 1027 1028 1029

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1030 1031
}

S
Saeed Mahameed 已提交
1032
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1033
{
S
Saeed Mahameed 已提交
1034 1035
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1036 1037
}

S
Saeed Mahameed 已提交
1038
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1039
{
1040 1041
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1042 1043
}

S
Saeed Mahameed 已提交
1044
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1045
{
S
Saeed Mahameed 已提交
1046 1047 1048
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1049 1050
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1051
					GFP_KERNEL, numa);
1052 1053
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1054
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1055
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1056 1057
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1058
	}
S
Saeed Mahameed 已提交
1059 1060 1061 1062

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1063 1064
}

1065
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
S
Saeed Mahameed 已提交
1066
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1067
			     int txq_ix,
1068
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1069
			     struct mlx5e_sq_param *param,
1070 1071
			     struct mlx5e_txqsq *sq,
			     int tc)
1072
{
S
Saeed Mahameed 已提交
1073
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1074
	struct mlx5_core_dev *mdev = c->mdev;
1075
	struct mlx5_wq_cyc *wq = &sq->wq;
1076 1077
	int err;

1078
	sq->pdev      = c->pdev;
1079
	sq->tstamp    = c->tstamp;
1080
	sq->clock     = &mdev->clock;
1081 1082
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1083
	sq->ch_ix     = c->ix;
1084
	sq->txq_ix    = txq_ix;
1085
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1086
	sq->min_inline_mode = params->tx_min_inline_mode;
1087
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1088
	INIT_WORK(&sq->recover_work, mlx5e_tx_err_cqe_work);
1089 1090
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1091 1092
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1093

1094
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1095
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1096
	if (err)
1097
		return err;
1098
	wq->db    = &wq->db[MLX5_SND_DBR];
1099

1100
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1101
	if (err)
1102 1103
		goto err_sq_wq_destroy;

1104 1105 1106
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1107 1108 1109 1110 1111 1112 1113 1114
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1115
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1116
{
S
Saeed Mahameed 已提交
1117
	mlx5e_free_txqsq_db(sq);
1118 1119 1120
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1121 1122 1123 1124 1125 1126 1127 1128
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1129
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1130 1131 1132
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1133 1134 1135 1136 1137 1138 1139 1140
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1141
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1142
	in = kvzalloc(inlen, GFP_KERNEL);
1143 1144 1145 1146 1147 1148 1149
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1150 1151 1152
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1153 1154

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1155
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1156

1157
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1158
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1159 1160

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1161
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1162
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1163
					  MLX5_ADAPTER_PAGE_SHIFT);
1164
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1165

1166 1167
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1168

1169
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1170 1171 1172 1173 1174 1175

	kvfree(in);

	return err;
}

1176 1177
int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
		    struct mlx5e_modify_sq_param *p)
1178 1179 1180 1181 1182 1183 1184
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1185
	in = kvzalloc(inlen, GFP_KERNEL);
1186 1187 1188 1189 1190
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1191 1192 1193
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1194
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1195
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1196
	}
1197

1198
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1199 1200 1201 1202 1203 1204

	kvfree(in);

	return err;
}

1205
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1206
{
1207
	mlx5_core_destroy_sq(mdev, sqn);
1208 1209
}

1210
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1211 1212 1213
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1214
{
1215
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1216 1217
	int err;

1218
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1219 1220 1221 1222 1223
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1224
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1225
	if (err)
1226
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1227 1228 1229 1230

	return err;
}

1231 1232 1233
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1234
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1235
			    u32 tisn,
1236
			    int txq_ix,
1237
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1238
			    struct mlx5e_sq_param *param,
1239 1240
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1241 1242
{
	struct mlx5e_create_sq_param csp = {};
1243
	u32 tx_rate;
1244 1245
	int err;

1246
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1247 1248 1249
	if (err)
		return err;

1250
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1251
	csp.tis_lst_sz      = 1;
1252 1253 1254
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1255
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1256
	if (err)
S
Saeed Mahameed 已提交
1257
		goto err_free_txqsq;
1258

1259
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1260
	if (tx_rate)
1261
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1262

1263 1264 1265
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1266 1267
	return 0;

S
Saeed Mahameed 已提交
1268
err_free_txqsq:
1269
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1270
	mlx5e_free_txqsq(sq);
1271 1272 1273 1274

	return err;
}

1275
void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
1276
{
1277
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1278
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1279 1280 1281 1282 1283
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1284
void mlx5e_tx_disable_queue(struct netdev_queue *txq)
1285 1286 1287 1288 1289 1290
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1291
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1292
{
1293
	struct mlx5e_channel *c = sq->channel;
1294
	struct mlx5_wq_cyc *wq = &sq->wq;
1295

1296
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1297
	/* prevent netif_tx_wake_queue */
1298
	napi_synchronize(&c->napi);
1299

1300
	mlx5e_tx_disable_queue(sq->txq);
1301

S
Saeed Mahameed 已提交
1302
	/* last doorbell out, godspeed .. */
1303 1304
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1305
		struct mlx5e_tx_wqe *nop;
1306

1307 1308 1309
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1310
	}
1311 1312 1313 1314 1315
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1316
	struct mlx5_core_dev *mdev = c->mdev;
1317
	struct mlx5_rate_limit rl = {0};
1318

1319
	cancel_work_sync(&sq->dim.work);
1320
	cancel_work_sync(&sq->recover_work);
1321
	mlx5e_destroy_sq(mdev, sq->sqn);
1322 1323 1324 1325
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1326 1327 1328 1329
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1330
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work)
1331
{
1332 1333
	struct mlx5e_txqsq *sq = container_of(recover_work, struct mlx5e_txqsq,
					      recover_work);
1334

1335
	mlx5e_tx_reporter_err_cqe(sq);
1336 1337
}

S
Saeed Mahameed 已提交
1338
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1339
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1340 1341 1342 1343 1344 1345
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1346
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1347 1348 1349 1350 1351
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1352
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1353
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1354
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1374
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1375 1376 1377 1378
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1379
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1380
			    struct mlx5e_sq_param *param,
1381 1382
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1383 1384 1385 1386
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1387
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1388 1389 1390 1391
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1392
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1393 1394 1395 1396
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1397
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1398 1399 1400
	if (err)
		goto err_free_xdpsq;

1401 1402 1403 1404 1405 1406
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1407

1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1420

1421 1422
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1423

1424 1425
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1426

1427
			wi->num_wqebbs = 1;
1428
			wi->num_pkts   = 1;
1429
		}
S
Saeed Mahameed 已提交
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1441
static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq, struct mlx5e_rq *rq)
S
Saeed Mahameed 已提交
1442 1443 1444 1445 1446 1447
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1448
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1449
	mlx5e_free_xdpsq_descs(sq, rq);
S
Saeed Mahameed 已提交
1450
	mlx5e_free_xdpsq(sq);
1451 1452
}

1453 1454 1455
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1456 1457 1458
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1459
	unsigned int irqn;
1460 1461 1462
	int err;
	u32 i;

1463 1464 1465 1466
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1488
	cq->mdev = mdev;
1489 1490 1491 1492

	return 0;
}

1493 1494 1495 1496 1497 1498 1499
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1500 1501
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1512
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1513
{
1514
	mlx5_wq_destroy(&cq->wq_ctrl);
1515 1516
}

1517
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1518
{
1519
	struct mlx5_core_dev *mdev = cq->mdev;
1520 1521 1522 1523 1524
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1525
	unsigned int irqn_not_used;
1526 1527 1528
	int eqn;
	int err;

1529 1530 1531 1532
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1533
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1534
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1535
	in = kvzalloc(inlen, GFP_KERNEL);
1536 1537 1538 1539 1540 1541 1542
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1543
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1544
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1545

T
Tariq Toukan 已提交
1546
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1547
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1548
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1549
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1550
					    MLX5_ADAPTER_PAGE_SHIFT);
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1565
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1566
{
1567
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1568 1569 1570
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1571
			 struct dim_cq_moder moder,
1572
			 struct mlx5e_cq_param *param,
1573
			 struct mlx5e_cq *cq)
1574
{
1575
	struct mlx5_core_dev *mdev = c->mdev;
1576 1577
	int err;

1578
	err = mlx5e_alloc_cq(c, param, cq);
1579 1580 1581
	if (err)
		return err;

1582
	err = mlx5e_create_cq(cq, param);
1583
	if (err)
1584
		goto err_free_cq;
1585

1586
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1587
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1588 1589
	return 0;

1590 1591
err_free_cq:
	mlx5e_free_cq(cq);
1592 1593 1594 1595 1596 1597 1598

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1599
	mlx5e_free_cq(cq);
1600 1601 1602
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1603
			     struct mlx5e_params *params,
1604 1605 1606 1607 1608 1609
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1610 1611
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1634
			  struct mlx5e_params *params,
1635 1636
			  struct mlx5e_channel_param *cparam)
{
1637
	struct mlx5e_priv *priv = c->priv;
1638
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1639

1640
	for (tc = 0; tc < params->num_tc; tc++) {
1641
		int txq_ix = c->ix + tc * max_nch;
1642

1643
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1644
				       params, &cparam->sq, &c->sq[tc], tc);
1645 1646 1647 1648 1649 1650 1651 1652
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1653
		mlx5e_close_txqsq(&c->sq[tc]);
1654 1655 1656 1657 1658 1659 1660 1661 1662

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1663
		mlx5e_close_txqsq(&c->sq[tc]);
1664 1665
}

1666
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1667
				struct mlx5e_txqsq *sq, u32 rate)
1668 1669 1670
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1671
	struct mlx5e_modify_sq_param msp = {0};
1672
	struct mlx5_rate_limit rl = {0};
1673 1674 1675 1676 1677 1678 1679
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1680 1681
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1682
		/* remove current rl index to free space to next ones */
1683 1684
		mlx5_rl_remove_rate(mdev, &rl);
	}
1685 1686 1687 1688

	sq->rate_limit = 0;

	if (rate) {
1689 1690
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1691 1692 1693 1694 1695 1696 1697
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1698 1699 1700 1701
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1702
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1703 1704 1705 1706 1707
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1708
			mlx5_rl_remove_rate(mdev, &rl);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1720
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
static int mlx5e_alloc_xps_cpumask(struct mlx5e_channel *c,
				   struct mlx5e_params *params)
{
	int num_comp_vectors = mlx5_comp_vectors_count(c->mdev);
	int irq;

	if (!zalloc_cpumask_var(&c->xps_cpumask, GFP_KERNEL))
		return -ENOMEM;

	for (irq = c->ix; irq < num_comp_vectors; irq += params->num_channels) {
		int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(c->mdev, irq));

		cpumask_set_cpu(cpu, c->xps_cpumask);
	}

	return 0;
}

static void mlx5e_free_xps_cpumask(struct mlx5e_channel *c)
{
	free_cpumask_var(c->xps_cpumask);
}

1770
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1771
			      struct mlx5e_params *params,
1772 1773 1774
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1775
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
1776
	struct dim_cq_moder icocq_moder = {0, 0};
1777 1778
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1779
	unsigned int irq;
1780
	int err;
1781
	int eqn;
1782

1783 1784 1785 1786
	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

1787
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1788 1789 1790 1791
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1792 1793
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1794
	c->ix       = ix;
1795
	c->cpu      = cpu;
1796
	c->pdev     = priv->mdev->device;
1797
	c->netdev   = priv->netdev;
1798
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1799 1800
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1801
	c->stats    = &priv->channel_stats[ix].ch;
1802 1803
	c->irq_desc = irq_to_desc(irq);

1804 1805 1806 1807
	err = mlx5e_alloc_xps_cpumask(c, params);
	if (err)
		goto err_free_channel;

1808 1809
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1810
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1811 1812 1813
	if (err)
		goto err_napi_del;

1814
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1815 1816 1817
	if (err)
		goto err_close_icosq_cq;

1818
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1819 1820 1821
	if (err)
		goto err_close_tx_cqs;

1822 1823 1824 1825
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1826
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1827 1828
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1829 1830 1831
	if (err)
		goto err_close_rx_cq;

1832 1833
	napi_enable(&c->napi);

1834
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1835 1836 1837
	if (err)
		goto err_disable_napi;

1838
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1839 1840 1841
	if (err)
		goto err_close_icosq;

1842
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
1843 1844
	if (err)
		goto err_close_sqs;
1845

1846
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1847
	if (err)
1848
		goto err_close_xdp_sq;
1849

1850 1851 1852 1853
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

1854 1855 1856
	*cp = c;

	return 0;
1857 1858 1859 1860

err_close_rq:
	mlx5e_close_rq(&c->rq);

1861
err_close_xdp_sq:
1862
	if (c->xdp)
1863
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
1864 1865 1866 1867

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1868
err_close_icosq:
S
Saeed Mahameed 已提交
1869
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1870

1871 1872
err_disable_napi:
	napi_disable(&c->napi);
1873
	if (c->xdp)
1874
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1875 1876

err_close_rx_cq:
1877 1878
	mlx5e_close_cq(&c->rq.cq);

1879 1880 1881
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

1882 1883 1884
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1885 1886 1887
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1888 1889
err_napi_del:
	netif_napi_del(&c->napi);
1890 1891 1892
	mlx5e_free_xps_cpumask(c);

err_free_channel:
1893
	kvfree(c);
1894 1895 1896 1897

	return err;
}

1898 1899 1900 1901 1902 1903 1904
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1905
	netif_set_xps_queue(c->netdev, c->xps_cpumask, c->ix);
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1917 1918
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
1919
	mlx5e_close_xdpsq(&c->xdpsq, NULL);
1920
	mlx5e_close_rq(&c->rq);
1921
	if (c->xdp)
1922
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
1923
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1924
	mlx5e_close_icosq(&c->icosq);
1925
	napi_disable(&c->napi);
1926
	if (c->xdp)
1927
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1928
	mlx5e_close_cq(&c->rq.cq);
1929
	mlx5e_close_cq(&c->xdpsq.cq);
1930
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1931
	mlx5e_close_cq(&c->icosq.cq);
1932
	netif_napi_del(&c->napi);
1933
	mlx5e_free_xps_cpumask(c);
E
Eric Dumazet 已提交
1934

1935
	kvfree(c);
1936 1937
}

1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

1954
	if (mlx5e_rx_is_linear_skb(params)) {
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2008 2009 2010 2011 2012 2013 2014
static u8 mlx5e_get_rq_log_wq_sz(void *rqc)
{
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	return MLX5_GET(wq, wq, log_wq_sz);
}

2015
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2016
				 struct mlx5e_params *params,
2017 2018
				 struct mlx5e_rq_param *param)
{
2019
	struct mlx5_core_dev *mdev = priv->mdev;
2020 2021
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2022
	int ndsegs = 1;
2023

2024
	switch (params->rq_wq_type) {
2025
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2026
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2027 2028
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2029
		MLX5_SET(wq, wq, log_wqe_stride_size,
2030 2031
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2032
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2033
		break;
2034
	default: /* MLX5_WQ_TYPE_CYCLIC */
2035
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2036 2037
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2038 2039
	}

2040
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2041
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2042 2043
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2044
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2045
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2046
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2047
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2048

2049
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2050 2051
}

2052
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2053
				      struct mlx5e_rq_param *param)
2054
{
2055
	struct mlx5_core_dev *mdev = priv->mdev;
2056 2057 2058
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2059 2060 2061
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2062
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2063

2064
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2065 2066
}

T
Tariq Toukan 已提交
2067 2068
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2069 2070 2071 2072 2073
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2074
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2075

2076
	param->wq.buf_numa_node = dev_to_node(priv->mdev->device);
T
Tariq Toukan 已提交
2077 2078 2079
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2080
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2081 2082 2083 2084
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);
2085
	bool allow_swp;
T
Tariq Toukan 已提交
2086

2087 2088
	allow_swp = mlx5_geneve_tx_allowed(priv->mdev) ||
		    !!MLX5_IPSEC_DEV(priv->mdev);
T
Tariq Toukan 已提交
2089
	mlx5e_build_sq_param_common(priv, param);
2090
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2091
	MLX5_SET(sqc, sqc, allow_swp, allow_swp);
2092 2093 2094 2095 2096 2097 2098
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2099
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2100 2101
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2102 2103 2104
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2105
				    struct mlx5e_params *params,
2106 2107
				    struct mlx5e_cq_param *param)
{
2108
	struct mlx5_core_dev *mdev = priv->mdev;
2109
	void *cqc = param->cqc;
2110
	u8 log_cq_size;
2111

2112
	switch (params->rq_wq_type) {
2113
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2114 2115
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2116
		break;
2117
	default: /* MLX5_WQ_TYPE_CYCLIC */
2118
		log_cq_size = params->log_rq_mtu_frames;
2119 2120 2121
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2122
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2123 2124 2125
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2126 2127

	mlx5e_build_common_cq_param(priv, param);
2128
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2129 2130 2131
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2132
				    struct mlx5e_params *params,
2133 2134 2135 2136
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2137
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2138 2139

	mlx5e_build_common_cq_param(priv, param);
2140
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2141 2142
}

T
Tariq Toukan 已提交
2143
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2144 2145
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2146 2147 2148 2149 2150 2151
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2152

2153
	param->cq_period_mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2154 2155 2156
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2157 2158
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2159 2160 2161 2162 2163 2164 2165
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2166
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2167 2168
}

2169
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2170
				    struct mlx5e_params *params,
2171 2172 2173 2174 2175 2176
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2177
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2178
	param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE);
2179 2180
}

2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
static u8 mlx5e_build_icosq_log_wq_sz(struct mlx5e_params *params,
				      struct mlx5e_rq_param *rqp)
{
	switch (params->rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return order_base_2(MLX5E_UMR_WQEBBS) +
			mlx5e_get_rq_log_wq_sz(rqp->rqc);
	default: /* MLX5_WQ_TYPE_CYCLIC */
		return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
	}
}

2193 2194 2195
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2196
{
2197
	u8 icosq_log_wq_sz;
T
Tariq Toukan 已提交
2198

2199
	mlx5e_build_rq_param(priv, params, &cparam->rq);
2200 2201 2202

	icosq_log_wq_sz = mlx5e_build_icosq_log_wq_sz(params, &cparam->rq);

2203 2204 2205 2206 2207 2208
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2209 2210
}

2211 2212
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2213
{
2214
	struct mlx5e_channel_param *cparam;
2215
	int err = -ENOMEM;
2216 2217
	int i;

2218
	chs->num = chs->params.num_channels;
2219

2220
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2221
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2222 2223
	if (!chs->c || !cparam)
		goto err_free;
2224

2225
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2226
	for (i = 0; i < chs->num; i++) {
2227
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2228 2229 2230 2231
		if (err)
			goto err_close_channels;
	}

2232 2233 2234 2235
	if (!IS_ERR_OR_NULL(priv->tx_reporter))
		devlink_health_reporter_state_update(priv->tx_reporter,
						     DEVLINK_HEALTH_REPORTER_STATE_HEALTHY);

2236
	kvfree(cparam);
2237 2238 2239 2240
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2241
		mlx5e_close_channel(chs->c[i]);
2242

2243
err_free:
2244
	kfree(chs->c);
2245
	kvfree(cparam);
2246
	chs->num = 0;
2247 2248 2249
	return err;
}

2250
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2251 2252 2253
{
	int i;

2254 2255 2256 2257
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

2258 2259
#define MLX5E_RQ_WQES_TIMEOUT 20000 /* msecs */

2260 2261 2262 2263 2264
static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2265 2266 2267 2268 2269
	for (i = 0; i < chs->num; i++) {
		int timeout = err ? 0 : MLX5E_RQ_WQES_TIMEOUT;

		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq, timeout);
	}
2270

2271
	return err ? -ETIMEDOUT : 0;
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2282
void mlx5e_close_channels(struct mlx5e_channels *chs)
2283 2284
{
	int i;
2285

2286 2287
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2288

2289 2290
	kfree(chs->c);
	chs->num = 0;
2291 2292
}

2293 2294
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2295 2296 2297 2298 2299
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2300
	u32 *in;
2301
	int i;
2302 2303

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2304
	in = kvzalloc(inlen, GFP_KERNEL);
2305 2306 2307 2308 2309 2310 2311 2312
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2313 2314
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2315

2316 2317 2318
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2319 2320

	kvfree(in);
T
Tariq Toukan 已提交
2321 2322 2323
	return err;
}

2324
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2325
{
2326 2327
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2328 2329
}

2330
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2331 2332
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2333
	int err;
2334

2335 2336 2337 2338
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2339 2340
}

2341
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2342
{
2343
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2344 2345 2346
	int err;
	int ix;

2347
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2348
		rqt = &priv->direct_tir[ix].rqt;
2349
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2350 2351 2352 2353 2354 2355 2356
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2357
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2358
	for (ix--; ix >= 0; ix--)
2359
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2360

2361 2362 2363
	return err;
}

2364 2365 2366 2367
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

2368
	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++)
2369 2370 2371
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2372 2373 2374 2375 2376 2377 2378
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2379
int mlx5e_bits_invert(unsigned long a, int size)
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2404
			ix = priv->rss_params.indirection_rqt[ix];
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2415 2416 2417 2418
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2419
	u32 *in;
2420 2421 2422
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2423
	in = kvzalloc(inlen, GFP_KERNEL);
2424 2425 2426 2427 2428 2429 2430
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2431
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2432
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2433 2434 2435 2436 2437

	kvfree(in);
	return err;
}

2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2452
{
T
Tariq Toukan 已提交
2453 2454 2455
	u32 rqtn;
	int ix;

2456
	if (priv->indir_rqt.enabled) {
2457
		/* RSS RQ table */
2458
		rqtn = priv->indir_rqt.rqtn;
2459
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2460 2461
	}

2462
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2463 2464
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2465 2466 2467
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2468 2469 2470
		};

		/* Direct RQ Tables */
2471 2472
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2473

2474
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2475
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2476
	}
2477 2478
}

2479 2480 2481 2482 2483
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2484 2485 2486
		{
			.rss = {
				.channels  = chs,
2487
				.hfunc     = priv->rss_params.hfunc,
2488 2489
			}
		},
2490 2491 2492 2493 2494 2495 2496 2497 2498
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2499 2500 2501
		{
			.rqn = priv->drop_rq.rqn,
		},
2502 2503 2504 2505 2506
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2555
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2556
{
2557
	if (!params->lro_en)
2558 2559 2560 2561 2562 2563 2564 2565
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2566
		 (MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2567
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2568 2569
}

2570
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2571
				    const struct mlx5e_tirc_config *ttconfig,
2572
				    void *tirc, bool inner)
2573
{
2574 2575
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2576

2577 2578
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2579 2580 2581 2582 2583 2584
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2585
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2586
	}
2587 2588 2589 2590 2591 2592
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2593 2594
}

2595 2596 2597 2598 2599 2600 2601 2602
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2603 2604 2605
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2606
	struct mlx5e_rss_params *rss = &priv->rss_params;
2607 2608
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2609
	struct mlx5e_tirc_config ttconfig;
2610 2611 2612 2613 2614 2615
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2616 2617 2618
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2619 2620 2621 2622 2623 2624 2625 2626
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2627 2628 2629
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2630 2631 2632 2633 2634
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2635
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2636 2637 2638 2639 2640 2641 2642
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2643
	int tt;
T
Tariq Toukan 已提交
2644
	int ix;
2645 2646

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2647
	in = kvzalloc(inlen, GFP_KERNEL);
2648 2649 2650 2651 2652 2653
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2654
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2655

T
Tariq Toukan 已提交
2656
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2657
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2658
					   inlen);
T
Tariq Toukan 已提交
2659
		if (err)
T
Tariq Toukan 已提交
2660
			goto free_in;
T
Tariq Toukan 已提交
2661
	}
2662

2663
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2664 2665 2666 2667 2668 2669 2670
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2671 2672 2673 2674 2675
	kvfree(in);

	return err;
}

2676 2677
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2678
{
2679
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2680 2681
	int err;

2682
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2683 2684 2685
	if (err)
		return err;

2686 2687 2688 2689
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2690

2691 2692
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2693 2694 2695
{
	u16 hw_mtu = 0;
	int err;
2696

2697 2698 2699 2700
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2701
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2702 2703
}

2704
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2705
{
2706
	struct mlx5e_params *params = &priv->channels.params;
2707
	struct net_device *netdev = priv->netdev;
2708
	struct mlx5_core_dev *mdev = priv->mdev;
2709 2710 2711
	u16 mtu;
	int err;

2712
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2713 2714
	if (err)
		return err;
2715

2716 2717
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2718
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2719
			    __func__, mtu, params->sw_mtu);
2720

2721
	params->sw_mtu = mtu;
2722 2723 2724
	return 0;
}

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
void mlx5e_set_netdev_mtu_boundaries(struct mlx5e_priv *priv)
{
	struct mlx5e_params *params = &priv->channels.params;
	struct net_device *netdev   = priv->netdev;
	struct mlx5_core_dev *mdev  = priv->mdev;
	u16 max_mtu;

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;

	mlx5_query_port_max_mtu(mdev, &max_mtu, 1);
	netdev->max_mtu = min_t(unsigned int, MLX5E_HW2SW_MTU(params, max_mtu),
				ETH_MAX_MTU);
}

2740 2741 2742
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2743 2744
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2745 2746 2747 2748 2749 2750 2751 2752 2753
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2754 2755 2756
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2757
	for (tc = 0; tc < ntc; tc++)
2758
		netdev_set_tc_queue(netdev, tc, nch, 0);
2759 2760
}

2761
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2762
{
2763
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2764 2765
	int i, tc;

2766
	for (i = 0; i < max_nch; i++)
2767
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2768 2769 2770 2771 2772 2773 2774 2775
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2786
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2787
{
2788 2789 2790 2791
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2792 2793
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2794

2795
	mlx5e_build_tx2sq_maps(priv);
2796
	mlx5e_activate_channels(&priv->channels);
2797
	mlx5e_xdp_tx_enable(priv);
2798
	netif_tx_start_all_queues(priv->netdev);
2799

2800
	if (mlx5e_is_vport_rep(priv))
2801 2802
		mlx5e_add_sqs_fwd_rules(priv);

2803
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2804
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2805 2806
}

2807
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2808
{
2809 2810
	mlx5e_redirect_rqts_to_drop(priv);

2811
	if (mlx5e_is_vport_rep(priv))
2812 2813
		mlx5e_remove_sqs_fwd_rules(priv);

2814 2815 2816 2817 2818
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2819
	mlx5e_xdp_tx_disable(priv);
2820 2821 2822
	mlx5e_deactivate_channels(&priv->channels);
}

2823 2824 2825
static void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				       struct mlx5e_channels *new_chs,
				       mlx5e_fp_hw_modify hw_modify)
2826 2827 2828
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2829
	int carrier_ok;
2830

2831 2832
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2833
	carrier_ok = netif_carrier_ok(netdev);
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2844 2845 2846 2847
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2848 2849 2850
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2851 2852 2853
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2854 2855
}

2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
int mlx5e_safe_switch_channels(struct mlx5e_priv *priv,
			       struct mlx5e_channels *new_chs,
			       mlx5e_fp_hw_modify hw_modify)
{
	int err;

	err = mlx5e_open_channels(priv, new_chs);
	if (err)
		return err;

	mlx5e_switch_priv_channels(priv, new_chs, hw_modify);
	return 0;
}

2870 2871 2872 2873 2874 2875 2876 2877
int mlx5e_safe_reopen_channels(struct mlx5e_priv *priv)
{
	struct mlx5e_channels new_channels = {};

	new_channels.params = priv->channels.params;
	return mlx5e_safe_switch_channels(priv, &new_channels, NULL);
}

2878
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2879 2880 2881 2882 2883
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2884 2885 2886 2887 2888 2889 2890
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2891
	err = mlx5e_open_channels(priv, &priv->channels);
2892
	if (err)
2893
		goto err_clear_state_opened_flag;
2894

2895
	mlx5e_refresh_tirs(priv, false);
2896
	mlx5e_activate_priv_channels(priv);
2897 2898
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2899

2900
	mlx5e_queue_update_stats(priv);
2901
	return 0;
2902 2903 2904 2905

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2906 2907
}

2908
int mlx5e_open(struct net_device *netdev)
2909 2910 2911 2912 2913 2914
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2915 2916
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2917 2918
	mutex_unlock(&priv->state_lock);

2919
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
2920 2921
		udp_tunnel_get_rx_info(netdev);

2922 2923 2924 2925 2926 2927 2928
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2929 2930 2931 2932 2933 2934
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2935 2936 2937
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2938 2939
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2940 2941 2942 2943

	return 0;
}

2944
int mlx5e_close(struct net_device *netdev)
2945 2946 2947 2948
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2949 2950 2951
	if (!netif_device_present(netdev))
		return -ENODEV;

2952
	mutex_lock(&priv->state_lock);
2953
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2954 2955 2956 2957 2958 2959
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2960
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2961 2962
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2963 2964 2965 2966 2967 2968 2969
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

2970 2971
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
2972 2973 2974
	if (err)
		return err;

2975 2976 2977
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2978
	rq->mdev = mdev;
2979 2980 2981 2982

	return 0;
}

2983
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2984 2985
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2986
{
2987 2988
	param->wq.buf_numa_node = dev_to_node(mdev->device);
	param->wq.db_numa_node  = dev_to_node(mdev->device);
2989

2990
	return mlx5e_alloc_cq_common(mdev, param, cq);
2991 2992
}

2993 2994
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
2995
{
2996
	struct mlx5_core_dev *mdev = priv->mdev;
2997 2998 2999
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3000 3001
	int err;

3002
	mlx5e_build_drop_rq_param(priv, &rq_param);
3003

3004
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3005 3006 3007
	if (err)
		return err;

3008
	err = mlx5e_create_cq(cq, &cq_param);
3009
	if (err)
3010
		goto err_free_cq;
3011

3012
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3013
	if (err)
3014
		goto err_destroy_cq;
3015

3016
	err = mlx5e_create_rq(drop_rq, &rq_param);
3017
	if (err)
3018
		goto err_free_rq;
3019

3020 3021 3022 3023
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3024 3025
	return 0;

3026
err_free_rq:
3027
	mlx5e_free_rq(drop_rq);
3028 3029

err_destroy_cq:
3030
	mlx5e_destroy_cq(cq);
3031

3032
err_free_cq:
3033
	mlx5e_free_cq(cq);
3034

3035 3036 3037
	return err;
}

3038
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3039
{
3040 3041 3042 3043
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3044 3045
}

3046 3047
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3048
{
3049
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3050 3051
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3052
	MLX5_SET(tisc, tisc, prio, tc << 1);
3053
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3054
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3055 3056 3057 3058

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3059
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3060 3061
}

3062
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3063
{
3064
	mlx5_core_destroy_tis(mdev, tisn);
3065 3066
}

3067
int mlx5e_create_tises(struct mlx5e_priv *priv)
3068 3069 3070 3071
{
	int err;
	int tc;

3072
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3073
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3074 3075 3076 3077 3078 3079 3080 3081
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3082
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3083 3084 3085 3086

	return err;
}

3087
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3088 3089 3090
{
	int tc;

3091
	mlx5e_tx_reporter_destroy(priv);
3092
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3093
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3094 3095
}

3096 3097
static void mlx5e_build_indir_tir_ctx_common(struct mlx5e_priv *priv,
					     u32 rqtn, u32 *tirc)
3098
{
3099
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3100 3101
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
3102 3103
	MLX5_SET(tirc, tirc, tunneled_offload_en,
		 priv->channels.params.tunneled_offload_en);
3104

3105
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3106
}
3107

3108 3109 3110 3111 3112
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
3113
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3114
				       &tirc_default_config[tt], tirc, false);
3115 3116
}

3117
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3118
{
3119
	mlx5e_build_indir_tir_ctx_common(priv, rqtn, tirc);
T
Tariq Toukan 已提交
3120 3121 3122
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3123 3124 3125 3126 3127 3128 3129 3130 3131
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
				       &tirc_default_config[tt], tirc, true);
}

3132
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3133
{
3134
	struct mlx5e_tir *tir;
3135 3136
	void *tirc;
	int inlen;
3137
	int i = 0;
3138
	int err;
T
Tariq Toukan 已提交
3139 3140
	u32 *in;
	int tt;
3141 3142

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3143
	in = kvzalloc(inlen, GFP_KERNEL);
3144 3145 3146
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3147 3148
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3149
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3150
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3151
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3152
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3153 3154 3155 3156
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3157 3158
	}

3159
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3175 3176 3177 3178
	kvfree(in);

	return 0;

3179 3180 3181 3182
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3183 3184 3185 3186 3187 3188 3189 3190
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3191
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3192
{
3193
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3194 3195 3196 3197 3198 3199 3200 3201
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3202
	in = kvzalloc(inlen, GFP_KERNEL);
3203 3204 3205
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3206 3207
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3208
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3209
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3210
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3211
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3212 3213 3214 3215 3216 3217
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3218 3219
	return 0;

T
Tariq Toukan 已提交
3220
err_destroy_ch_tirs:
3221
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3222
	for (ix--; ix >= 0; ix--)
3223
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3224 3225

	kvfree(in);
3226 3227 3228 3229

	return err;
}

3230
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3231 3232 3233
{
	int i;

T
Tariq Toukan 已提交
3234
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3235
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3236

3237
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3238 3239 3240 3241
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3242 3243
}

3244
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3245
{
3246
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3247 3248 3249 3250 3251 3252
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3267
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3268 3269 3270 3271
{
	int err = 0;
	int i;

3272 3273
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3274 3275 3276 3277 3278 3279 3280
		if (err)
			return err;
	}

	return 0;
}

3281 3282
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3283 3284
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3285
	struct mlx5e_channels new_channels = {};
3286
	u8 tc = mqprio->num_tc;
3287 3288
	int err = 0;

3289 3290
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3291 3292 3293 3294 3295
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3296 3297
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3298

S
Saeed Mahameed 已提交
3299
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3300 3301 3302
		priv->channels.params = new_channels.params;
		goto out;
	}
3303

3304
	err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3305 3306
	if (err)
		goto out;
3307

3308 3309
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
S
Saeed Mahameed 已提交
3310
out:
3311 3312 3313 3314
	mutex_unlock(&priv->state_lock);
	return err;
}

3315
#ifdef CONFIG_MLX5_ESWITCH
3316
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3317 3318
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3319
{
3320 3321
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3322 3323
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3324
	case TC_CLSFLOWER_DESTROY:
3325 3326
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3327
	case TC_CLSFLOWER_STATS:
3328 3329
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3330
	default:
3331
		return -EOPNOTSUPP;
3332 3333
	}
}
3334

3335 3336
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3337 3338 3339 3340 3341
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3342 3343
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS |
						 MLX5E_TC_NIC_OFFLOAD);
3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3360
					     priv, priv, f->extack);
3361 3362 3363 3364 3365 3366 3367 3368
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3369
#endif
3370

3371 3372
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3373
{
3374
	switch (type) {
3375
#ifdef CONFIG_MLX5_ESWITCH
3376 3377
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3378
#endif
3379
	case TC_SETUP_QDISC_MQPRIO:
3380
		return mlx5e_setup_tc_mqprio(dev, type_data);
3381 3382 3383
	default:
		return -EOPNOTSUPP;
	}
3384 3385
}

3386
void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s)
3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
{
	int i;

	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++) {
		struct mlx5e_channel_stats *channel_stats = &priv->channel_stats[i];
		struct mlx5e_rq_stats *rq_stats = &channel_stats->rq;
		int j;

		s->rx_packets   += rq_stats->packets;
		s->rx_bytes     += rq_stats->bytes;

		for (j = 0; j < priv->max_opened_tc; j++) {
			struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];

			s->tx_packets    += sq_stats->packets;
			s->tx_bytes      += sq_stats->bytes;
			s->tx_dropped    += sq_stats->dropped;
		}
	}
}

3408
void
3409 3410 3411 3412
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3413
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3414

3415 3416 3417 3418
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3419

3420 3421 3422 3423 3424 3425
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3426
		mlx5e_fold_sw_stats64(priv, stats);
3427
	}
3428 3429 3430 3431

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3432 3433 3434
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3435
	stats->rx_crc_errors =
3436 3437 3438
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3439 3440 3441 3442 3443 3444 3445
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3446 3447
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3448 3449 3450 3451 3452 3453
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3454
	queue_work(priv->wq, &priv->set_rx_mode_work);
3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3469
	queue_work(priv->wq, &priv->set_rx_mode_work);
3470 3471 3472 3473

	return 0;
}

3474
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3475 3476
	do {						\
		if (enable)				\
3477
			*features |= feature;		\
3478
		else					\
3479
			*features &= ~feature;		\
3480 3481 3482 3483 3484
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3485 3486
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3487
	struct mlx5_core_dev *mdev = priv->mdev;
3488
	struct mlx5e_channels new_channels = {};
3489
	struct mlx5e_params *old_params;
3490 3491
	int err = 0;
	bool reset;
3492 3493 3494

	mutex_lock(&priv->state_lock);

3495
	old_params = &priv->channels.params;
3496 3497 3498 3499 3500 3501
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3502
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3503

3504
	new_channels.params = *old_params;
3505 3506
	new_channels.params.lro_en = enable;

3507
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3508 3509 3510 3511 3512
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3513
	if (!reset) {
3514
		*old_params = new_channels.params;
3515 3516
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3517
	}
3518

3519
	err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
3520
out:
3521
	mutex_unlock(&priv->state_lock);
3522 3523 3524
	return err;
}

3525
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3526 3527 3528 3529
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3530
		mlx5e_enable_cvlan_filter(priv);
3531
	else
3532
		mlx5e_disable_cvlan_filter(priv);
3533 3534 3535 3536

	return 0;
}

3537
#ifdef CONFIG_MLX5_ESWITCH
3538 3539 3540
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3541

3542
	if (!enable && mlx5e_tc_num_filters(priv, MLX5E_TC_NIC_OFFLOAD)) {
3543 3544 3545 3546 3547
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3548 3549
	return 0;
}
3550
#endif
3551

3552 3553 3554 3555 3556 3557 3558 3559
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3577 3578 3579
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3580
	int err = 0;
3581 3582 3583

	mutex_lock(&priv->state_lock);

3584
	priv->channels.params.vlan_strip_disable = !enable;
3585 3586 3587 3588
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3589
	if (err)
3590
		priv->channels.params.vlan_strip_disable = enable;
3591

3592
unlock:
3593 3594 3595 3596 3597
	mutex_unlock(&priv->state_lock);

	return err;
}

3598
#ifdef CONFIG_MLX5_EN_ARFS
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3613
static int mlx5e_handle_feature(struct net_device *netdev,
3614
				netdev_features_t *features,
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3628 3629
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3630 3631 3632
		return err;
	}

3633
	MLX5E_SET_FEATURE(features, feature, enable);
3634 3635 3636
	return 0;
}

3637
int mlx5e_set_features(struct net_device *netdev, netdev_features_t features)
3638
{
3639
	netdev_features_t oper_features = netdev->features;
3640 3641 3642 3643
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3644

3645 3646
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3647
				    set_feature_cvlan_filter);
3648
#ifdef CONFIG_MLX5_ESWITCH
3649
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3650
#endif
3651 3652 3653
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3654
#ifdef CONFIG_MLX5_EN_ARFS
3655
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3656
#endif
3657

3658 3659 3660 3661 3662 3663
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3664 3665
}

3666 3667 3668 3669
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3670
	struct mlx5e_params *params;
3671 3672

	mutex_lock(&priv->state_lock);
3673
	params = &priv->channels.params;
3674 3675 3676 3677 3678
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3679
		if (!params->vlan_strip_disable)
3680 3681
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3682 3683 3684 3685 3686 3687
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3688 3689 3690 3691 3692 3693
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
		features &= ~NETIF_F_RXHASH;
		if (netdev->features & NETIF_F_RXHASH)
			netdev_warn(netdev, "Disabling rxhash, not supported when CQE compress is active\n");
	}

3694 3695 3696 3697 3698
	mutex_unlock(&priv->state_lock);

	return features;
}

3699 3700
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3701 3702
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3703
	struct mlx5e_channels new_channels = {};
3704
	struct mlx5e_params *params;
3705
	int err = 0;
3706
	bool reset;
3707 3708

	mutex_lock(&priv->state_lock);
3709

3710
	params = &priv->channels.params;
3711

3712
	reset = !params->lro_en;
3713
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3714

3715 3716 3717
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3718
	if (params->xdp_prog &&
3719
	    !mlx5e_rx_is_linear_skb(&new_channels.params)) {
3720
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
3721
			   new_mtu, mlx5e_xdp_max_mtu(params));
3722 3723 3724 3725
		err = -EINVAL;
		goto out;
	}

3726
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3727
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev, &new_channels.params);
3728 3729 3730
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

3731
		reset = reset && (is_linear || (ppw_old != ppw_new));
3732 3733
	}

3734
	if (!reset) {
3735
		params->sw_mtu = new_mtu;
3736 3737
		if (set_mtu_cb)
			set_mtu_cb(priv);
3738
		netdev->mtu = params->sw_mtu;
3739 3740
		goto out;
	}
3741

3742
	err = mlx5e_safe_switch_channels(priv, &new_channels, set_mtu_cb);
3743
	if (err)
3744 3745
		goto out;

3746
	netdev->mtu = new_channels.params.sw_mtu;
3747

3748 3749
out:
	mutex_unlock(&priv->state_lock);
3750 3751 3752
	return err;
}

3753 3754 3755 3756 3757
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3758 3759 3760 3761 3762
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3763 3764
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

3819 3820 3821
	/* might need to fix some features */
	netdev_update_features(priv->netdev);

3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3836 3837
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3838 3839
	struct mlx5e_priv *priv = netdev_priv(dev);

3840 3841
	switch (cmd) {
	case SIOCSHWTSTAMP:
3842
		return mlx5e_hwstamp_set(priv, ifr);
3843
	case SIOCGHWTSTAMP:
3844
		return mlx5e_hwstamp_get(priv, ifr);
3845 3846 3847 3848 3849
	default:
		return -EOPNOTSUPP;
	}
}

3850
#ifdef CONFIG_MLX5_ESWITCH
3851
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3852 3853 3854 3855 3856 3857 3858
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3859 3860
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3861 3862 3863 3864
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3865 3866 3867
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3868 3869 3870 3871
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3872 3873 3874 3875 3876 3877 3878 3879
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3880 3881 3882 3883 3884 3885 3886
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3887

3888 3889
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
3890 3891 3892 3893 3894
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3895
					   max_tx_rate, min_tx_rate);
3896 3897
}

3898 3899 3900
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3901
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3902
		return IFLA_VF_LINK_STATE_DISABLE;
3903
	case MLX5_VPORT_ADMIN_STATE_UP:
3904 3905 3906 3907 3908 3909 3910 3911 3912
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3913
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3914
	case IFLA_VF_LINK_STATE_ENABLE:
3915
		return MLX5_VPORT_ADMIN_STATE_UP;
3916
	}
3917
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

3930 3931
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

3944 3945
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
3946 3947 3948 3949 3950 3951 3952
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3953
#endif
3954

3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
3969
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
3983
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4006
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4007 4008 4009
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4010 4011 4012
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4013
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4014 4015
		return;

4016
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4017 4018
}

4019
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4020 4021 4022
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4023 4024 4025
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4026
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4027 4028
		return;

4029
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4030 4031
}

4032 4033 4034
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4035
{
4036
	unsigned int offset = 0;
4037
	struct udphdr *udph;
4038 4039
	u8 proto;
	u16 port;
4040 4041 4042 4043 4044 4045

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4046
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4047 4048 4049 4050 4051
		break;
	default:
		goto out;
	}

4052 4053 4054 4055
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4056 4057 4058
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4059
		/* Verify if UDP port is being offloaded by HW */
4060
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4061
			return features;
4062 4063 4064 4065 4066 4067

#if IS_ENABLED(CONFIG_GENEVE)
		/* Support Geneve offload for default UDP port */
		if (port == GENEVE_UDP_PORT && mlx5_geneve_tx_allowed(priv->mdev))
			return features;
#endif
4068
	}
4069 4070 4071 4072 4073 4074

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4075 4076 4077
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4078 4079 4080 4081 4082 4083
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4084 4085 4086 4087 4088
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4089 4090 4091
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4092
		return mlx5e_tunnel_features_check(priv, skb, features);
4093 4094 4095 4096

	return features;
}

4097
static void mlx5e_tx_timeout_work(struct work_struct *work)
4098
{
4099 4100
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
4101 4102 4103
	bool report_failed = false;
	int err;
	int i;
4104

4105 4106 4107 4108 4109
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4110

4111
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4112 4113
		struct netdev_queue *dev_queue =
			netdev_get_tx_queue(priv->netdev, i);
4114
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4115

4116
		if (!netif_xmit_stopped(dev_queue))
4117
			continue;
4118

4119 4120
		if (mlx5e_tx_reporter_timeout(sq))
			report_failed = true;
4121 4122
	}

4123
	if (!report_failed)
4124 4125
		goto unlock;

4126
	err = mlx5e_safe_reopen_channels(priv);
4127 4128
	if (err)
		netdev_err(priv->netdev,
4129
			   "mlx5e_safe_reopen_channels failed recovering from a tx_timeout, err(%d).\n",
4130 4131
			   err);

4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4143 4144
}

4145
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4146 4147
{
	struct net_device *netdev = priv->netdev;
4148
	struct mlx5e_channels new_channels = {};
4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4160 4161 4162
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

4163
	if (!mlx5e_rx_is_linear_skb(&new_channels.params)) {
4164
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
4165 4166
			    new_channels.params.sw_mtu,
			    mlx5e_xdp_max_mtu(&new_channels.params));
4167 4168 4169
		return -EINVAL;
	}

4170 4171 4172
	return 0;
}

4173 4174 4175 4176 4177
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4178
	int err = 0;
4179 4180 4181 4182
	int i;

	mutex_lock(&priv->state_lock);

4183
	if (prog) {
4184
		err = mlx5e_xdp_allowed(priv, prog);
4185 4186
		if (err)
			goto unlock;
4187 4188
	}

4189 4190
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4191
	reset = (!priv->channels.params.xdp_prog || !prog);
4192 4193 4194

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4195 4196 4197 4198
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4199
		prog = bpf_prog_add(prog, priv->channels.num);
4200 4201 4202 4203 4204
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4205

4206 4207 4208
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4209
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4210 4211 4212 4213
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4214
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4215 4216

	if (was_opened && reset)
4217
		err = mlx5e_open_locked(netdev);
4218 4219 4220 4221 4222 4223 4224

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4225 4226
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4227

4228
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4229 4230 4231 4232 4233
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4234
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4247
static u32 mlx5e_xdp_query(struct net_device *dev)
4248 4249
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4250 4251
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4252

4253 4254 4255 4256 4257 4258 4259
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4260 4261
}

4262
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4263 4264 4265 4266 4267
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4268
		xdp->prog_id = mlx5e_xdp_query(dev);
4269 4270 4271 4272 4273 4274
		return 0;
	default:
		return -EINVAL;
	}
}

4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329
#ifdef CONFIG_MLX5_ESWITCH
static int mlx5e_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				struct net_device *dev, u32 filter_mask,
				int nlflags)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 mode, setting;
	int err;

	err = mlx5_eswitch_get_vepa(mdev->priv.eswitch, &setting);
	if (err)
		return err;
	mode = setting ? BRIDGE_MODE_VEPA : BRIDGE_MODE_VEB;
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
				       mode,
				       0, 0, nlflags, filter_mask, NULL);
}

static int mlx5e_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
				u16 flags, struct netlink_ext_ack *extack)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	struct nlattr *attr, *br_spec;
	u16 mode = BRIDGE_MODE_UNDEF;
	u8 setting;
	int rem;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
	if (!br_spec)
		return -EINVAL;

	nla_for_each_nested(attr, br_spec, rem) {
		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

		mode = nla_get_u16(attr);
		if (mode > BRIDGE_MODE_VEPA)
			return -EINVAL;

		break;
	}

	if (mode == BRIDGE_MODE_UNDEF)
		return -EINVAL;

	setting = (mode == BRIDGE_MODE_VEPA) ?  1 : 0;
	return mlx5_eswitch_set_vepa(mdev->priv.eswitch, setting);
}
#endif

4330
const struct net_device_ops mlx5e_netdev_ops = {
4331 4332 4333
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4334
	.ndo_setup_tc            = mlx5e_setup_tc,
4335
	.ndo_select_queue        = mlx5e_select_queue,
4336 4337 4338
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4339 4340
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4341
	.ndo_set_features        = mlx5e_set_features,
4342
	.ndo_fix_features        = mlx5e_fix_features,
4343
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4344
	.ndo_do_ioctl            = mlx5e_ioctl,
4345
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4346 4347 4348
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4349
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4350
	.ndo_bpf		 = mlx5e_xdp,
4351
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4352 4353 4354
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4355
#ifdef CONFIG_MLX5_ESWITCH
4356 4357 4358
	.ndo_bridge_setlink      = mlx5e_bridge_setlink,
	.ndo_bridge_getlink      = mlx5e_bridge_getlink,

4359
	/* SRIOV E-Switch NDOs */
4360 4361
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4362
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4363
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4364
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4365 4366 4367
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4368
#endif
4369 4370 4371 4372 4373
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4374
		return -EOPNOTSUPP;
4375 4376 4377 4378 4379
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4380 4381 4382 4383
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4384 4385
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4386
		return -EOPNOTSUPP;
4387
	}
4388 4389
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4390
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4391
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4392

4393 4394 4395
	return 0;
}

4396
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4397 4398 4399 4400 4401 4402 4403 4404
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4405
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4406
{
4407 4408
	u32 link_speed = 0;
	u32 pci_bw = 0;
4409

4410
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4411
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4412 4413 4414 4415 4416 4417 4418
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4419 4420
}

4421
static struct dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4422
{
4423
	struct dim_cq_moder moder;
4424 4425 4426 4427 4428 4429 4430 4431 4432

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4433

4434
static struct dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
4435
{
4436
	struct dim_cq_moder moder;
4437

4438 4439 4440
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4441
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4442 4443 4444 4445 4446 4447 4448 4449
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
4450 4451
		DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		DIM_CQ_PERIOD_MODE_START_FROM_EQE;
4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4463 4464 4465 4466 4467 4468

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4469 4470
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4471
	if (params->rx_dim_enabled) {
4472 4473 4474 4475 4476
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4477
	}
4478

4479
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4480 4481
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4482 4483
}

4484
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
4507
	     !mlx5e_rx_is_linear_skb(params)))
4508 4509 4510 4511 4512
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4513 4514
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4515
{
4516 4517
	enum mlx5e_traffic_types tt;

4518
	rss_params->hfunc = ETH_RSS_HASH_TOP;
4519 4520 4521 4522
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4523 4524 4525
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4526 4527
}

4528
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4529
			    struct mlx5e_rss_params *rss_params,
4530
			    struct mlx5e_params *params,
4531
			    u16 max_channels, u16 mtu)
4532
{
4533
	u8 rx_cq_period_mode;
4534

4535 4536
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4537 4538
	params->num_channels = max_channels;
	params->num_tc       = 1;
4539

4540 4541
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4542 4543
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4544

4545 4546 4547 4548
	/* XDP SQ */
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE,
			MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe));

4549
	/* set CQE compression */
4550
	params->rx_cqe_compress_def = false;
4551
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4552
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4553
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4554

4555
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4556
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4557 4558

	/* RQ */
4559
	mlx5e_build_rq_params(mdev, params);
4560

4561
	/* HW LRO */
4562

4563
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4564
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4565 4566
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4567
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4568

4569
	/* CQ moderation params */
4570
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4571 4572
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4573
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4574
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4575 4576
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4577

4578
	/* TX inline */
4579
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4580

4581
	/* RSS */
4582
	mlx5e_build_rss_params(rss_params, params->num_channels);
4583 4584
	params->tunneled_offload_en =
		mlx5e_tunnel_inner_ft_supported(mdev);
4585
}
4586 4587 4588 4589 4590

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4591
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4592 4593 4594 4595 4596
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4597 4598
}

4599
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4600 4601 4602
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4603 4604
	bool fcs_supported;
	bool fcs_enabled;
4605

4606
	SET_NETDEV_DEV(netdev, mdev->device);
4607

4608 4609
	netdev->netdev_ops = &mlx5e_netdev_ops;

4610
#ifdef CONFIG_MLX5_CORE_EN_DCB
4611 4612
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4613
#endif
4614

4615 4616 4617 4618
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4619
	netdev->vlan_features    |= NETIF_F_SG;
4620 4621 4622 4623 4624 4625 4626 4627
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4628 4629 4630
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4631 4632
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4633 4634 4635
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4636
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4637 4638
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4639
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4640

4641 4642
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev) ||
	    MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4643
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4644
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4645 4646
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4647 4648 4649
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4650
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev)) {
4651 4652 4653 4654
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4655
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4656 4657
	}

4658 4659 4660 4661 4662 4663 4664 4665 4666
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4667 4668 4669 4670 4671
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4672 4673 4674 4675 4676
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4677 4678 4679
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4680
	netdev->features          = netdev->hw_features;
4681
	if (!priv->channels.params.lro_en)
4682 4683
		netdev->features  &= ~NETIF_F_LRO;

4684 4685 4686
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4687 4688 4689
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4690 4691 4692 4693
	/* prefere CQE compression over rxhash */
	if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
		netdev->features &= ~NETIF_F_RXHASH;

4694 4695 4696 4697
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4698
	    FT_CAP(flow_table_modify)) {
4699
#ifdef CONFIG_MLX5_ESWITCH
4700
		netdev->hw_features      |= NETIF_F_HW_TC;
4701
#endif
4702
#ifdef CONFIG_MLX5_EN_ARFS
4703 4704 4705
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4706

4707
	netdev->features         |= NETIF_F_HIGHDMA;
4708
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4709 4710 4711 4712

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4713
	mlx5e_ipsec_build_netdev(priv);
4714
	mlx5e_tls_build_netdev(priv);
4715 4716
}

4717
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4718 4719 4720 4721 4722 4723 4724 4725 4726
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4727 4728 4729 4730 4731 4732

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4733 4734
}

4735
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4736
{
4737 4738
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4739

4740 4741
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4742 4743
}

4744 4745 4746 4747
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4748 4749
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4750
	struct mlx5e_rss_params *rss = &priv->rss_params;
4751
	int err;
4752

4753
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4754 4755 4756
	if (err)
		return err;

4757 4758 4759
	mlx5e_build_nic_params(mdev, rss, &priv->channels.params,
			       mlx5e_get_netdev_max_channels(netdev),
			       netdev->mtu);
4760 4761 4762

	mlx5e_timestamp_init(priv);

4763 4764 4765
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4766 4767 4768
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4769
	mlx5e_build_nic_netdev(netdev);
4770
	mlx5e_build_tc2txq_maps(priv);
4771 4772

	return 0;
4773 4774 4775 4776
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4777
	mlx5e_tls_cleanup(priv);
4778
	mlx5e_ipsec_cleanup(priv);
4779
	mlx5e_netdev_cleanup(priv->netdev, priv);
4780 4781 4782 4783 4784 4785 4786
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4787 4788 4789 4790 4791 4792 4793 4794
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4795 4796
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4797
		goto err_close_drop_rq;
4798 4799

	err = mlx5e_create_direct_rqts(priv);
4800
	if (err)
4801 4802
		goto err_destroy_indirect_rqts;

4803
	err = mlx5e_create_indirect_tirs(priv, true);
4804
	if (err)
4805 4806 4807
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4808
	if (err)
4809 4810 4811 4812 4813 4814 4815 4816
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4817
	err = mlx5e_tc_nic_init(priv);
4818 4819 4820 4821 4822 4823 4824 4825 4826 4827
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4828
	mlx5e_destroy_indirect_tirs(priv, true);
4829
err_destroy_direct_rqts:
4830
	mlx5e_destroy_direct_rqts(priv);
4831 4832
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4833 4834 4835 4836
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4837 4838 4839 4840 4841
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4842
	mlx5e_tc_nic_cleanup(priv);
4843 4844
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4845
	mlx5e_destroy_indirect_tirs(priv, true);
4846
	mlx5e_destroy_direct_rqts(priv);
4847
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4848 4849
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4863
	mlx5e_dcbnl_initialize(priv);
4864
#endif
4865
	mlx5e_tx_reporter_create(priv);
4866 4867 4868 4869 4870 4871 4872
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4873 4874 4875

	mlx5e_init_l2_addr(priv);

4876 4877 4878 4879
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4880
	mlx5e_set_netdev_mtu_boundaries(priv);
4881
	mlx5e_set_dev_port_mtu(priv);
4882

4883 4884
	mlx5_lag_add(mdev, netdev);

4885
	mlx5e_enable_async_events(priv);
4886 4887
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
4888

4889 4890
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4891 4892 4893
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4894 4895

	queue_work(priv->wq, &priv->set_rx_mode_work);
4896 4897 4898 4899 4900 4901

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4902 4903 4904 4905
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4906 4907
	struct mlx5_core_dev *mdev = priv->mdev;

4908 4909 4910 4911 4912
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4913 4914 4915 4916 4917 4918
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4919
	queue_work(priv->wq, &priv->set_rx_mode_work);
4920

4921 4922 4923
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

4924
	mlx5e_disable_async_events(priv);
4925
	mlx5_lag_remove(mdev);
4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4937
	.update_stats	   = mlx5e_update_ndo_stats,
4938
	.update_carrier	   = mlx5e_update_carrier,
4939 4940
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4941 4942 4943
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4944 4945
/* mlx5e generic netdev management API (move to en_common.c) */

4946
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4947 4948 4949 4950 4951
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4952
{
4953 4954 4955 4956 4957 4958 4959
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
4960

4961 4962 4963 4964
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4965
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4966

4967 4968 4969 4970
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

4971 4972 4973 4974
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
4975
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
4976 4977
#endif

4978 4979 4980 4981 4982 4983 4984 4985
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

4986 4987
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
4988
				       int nch,
4989
				       void *ppriv)
4990 4991
{
	struct net_device *netdev;
4992
	int err;
4993

4994
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4995
				    nch * profile->max_tc,
4996
				    nch);
4997 4998 4999 5000 5001
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5002 5003 5004 5005 5006
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5007 5008 5009

	return netdev;

5010
err_free_netdev:
5011 5012 5013 5014 5015
	free_netdev(netdev);

	return NULL;
}

5016
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5017 5018
{
	const struct mlx5e_profile *profile;
5019
	int max_nch;
5020 5021 5022 5023
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5024

5025 5026 5027 5028 5029
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5030
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5031 5032 5033
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5034 5035
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5036
		goto out;
5037

5038 5039
	err = profile->init_rx(priv);
	if (err)
5040
		goto err_cleanup_tx;
5041

5042 5043
	if (profile->enable)
		profile->enable(priv);
5044

5045
	return 0;
5046

5047
err_cleanup_tx:
5048
	profile->cleanup_tx(priv);
5049

5050 5051
out:
	return err;
5052 5053
}

5054
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5055 5056 5057 5058 5059
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5060 5061 5062 5063
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5064 5065
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5066
	cancel_work_sync(&priv->update_stats_work);
5067 5068
}

5069 5070 5071 5072 5073 5074 5075 5076 5077 5078
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5095
	err = mlx5e_attach_netdev(priv);
5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

5109 5110 5111 5112 5113
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev)
		return;
#endif

5114 5115 5116
	if (!netif_device_present(netdev))
		return;

5117
	mlx5e_detach_netdev(priv);
5118 5119 5120
	mlx5e_destroy_mdev_resources(mdev);
}

5121 5122
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5123
	struct net_device *netdev;
5124 5125
	void *priv;
	int err;
5126
	int nch;
5127

5128 5129
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5130 5131
		return NULL;

5132 5133 5134 5135 5136 5137 5138 5139
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
	    mlx5_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5140
	nch = mlx5e_get_max_num_channels(mdev);
5141
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5142 5143
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5144
		return NULL;
5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5159
	}
5160

5161 5162 5163
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5164 5165 5166 5167 5168
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5169
	mlx5e_destroy_netdev(priv);
5170
	return NULL;
5171 5172 5173 5174
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5175
	struct mlx5e_priv *priv;
5176

5177 5178 5179 5180 5181 5182 5183
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5184 5185 5186
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5187
	unregister_netdev(priv->netdev);
5188
	mlx5e_detach(mdev, vpriv);
5189
	mlx5e_destroy_netdev(priv);
5190 5191
}

5192
static struct mlx5_interface mlx5e_interface = {
5193 5194
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5195 5196
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5197 5198 5199 5200 5201
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5202
	mlx5e_ipsec_build_inverse_table();
5203
	mlx5e_build_ptys2ethtool_map();
5204 5205 5206 5207 5208 5209 5210
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}