en_main.c 126.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "vxlan.h"
49
#include "en/port.h"
50 51

struct mlx5e_rq_param {
52 53
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
54
	struct mlx5e_rq_frags_info frags_info;
55 56 57 58 59 60 61 62 63 64 65
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
66
	u8                         cq_period_mode;
67 68 69 70 71
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
72
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
73
	struct mlx5e_sq_param      icosq;
74 75
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
76
	struct mlx5e_cq_param      icosq_cq;
77 78
};

79
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
80
{
81
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
82 83
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
84 85 86 87 88 89 90 91 92 93 94
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
95 96
}

97
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
98
{
99 100 101
	if (!params->xdp_prog) {
		u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
		u16 rq_headroom = MLX5_RX_HEADROOM + NET_IP_ALIGN;
102

103 104 105 106
		return MLX5_SKB_FRAG_SZ(rq_headroom + hw_mtu);
	}

	return PAGE_SIZE;
107 108 109 110
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
111
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
112 113 114 115

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

116 117 118 119 120 121 122 123
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

124 125 126
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
127
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
128 129 130
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

131
	if (!mlx5e_rx_is_linear_skb(mdev, params))
132 133 134 135 136 137 138 139 140 141 142 143
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

144 145 146 147 148 149 150 151 152 153 154
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
155
{
156
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
157
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
158

159 160 161 162
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

163 164
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
165 166 167 168 169
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

170 171
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
172 173 174
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
175
	bool is_linear_skb;
176 177 178

	linear_rq_headroom += NET_IP_ALIGN;

179 180 181
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
182

183
	return is_linear_skb ? linear_rq_headroom : 0;
184 185
}

186
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
187
			       struct mlx5e_params *params)
188
{
189
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
190 191 192
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
193

194 195
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
196 197
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
198
		       BIT(params->log_rq_mtu_frames),
199
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
200
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
201 202
}

203 204 205 206
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
207 208
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
209
}
210

211
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
212
{
213 214
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
215
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
216
		MLX5_WQ_TYPE_CYCLIC;
217 218
}

219 220 221 222 223 224
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
225 226
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
227

228 229
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
230
		netif_carrier_on(priv->netdev);
231 232
	} else {
		netdev_info(priv->netdev, "Link down\n");
233
		netif_carrier_off(priv->netdev);
234
	}
235 236 237 238 239 240 241 242 243
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
244 245
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
246 247 248
	mutex_unlock(&priv->state_lock);
}

249
void mlx5e_update_stats(struct mlx5e_priv *priv)
250
{
251
	int i;
252

253 254 255
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
256 257
}

258 259
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
260 261 262 263 264 265
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
266 267
}

268
void mlx5e_update_stats_work(struct work_struct *work)
269 270 271 272 273 274
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
275
		priv->profile->update_stats(priv);
276 277
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
278 279 280 281
	}
	mutex_unlock(&priv->state_lock);
}

282 283
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
284
{
285 286
	struct mlx5e_priv *priv = vpriv;

287
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
288 289
		return;

290 291 292
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
293
		queue_work(priv->wq, &priv->update_carrier_work);
294 295 296 297 298 299 300 301
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
302
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
303 304 305 306
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
307
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
308
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
309 310
}

S
Saeed Mahameed 已提交
311 312
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
313
				       struct mlx5e_umr_wqe *wqe)
314 315 316
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
317
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
318 319 320 321 322 323

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

324
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
325
	ucseg->xlt_octowords =
326 327 328 329
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

330 331 332 333 334 335
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
336
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
337 338 339 340 341 342 343 344 345 346 347 348 349
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

350 351 352
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
353
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
354

355
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
356
				      GFP_KERNEL, cpu_to_node(c->cpu));
357
	if (!rq->mpwqe.info)
358
		return -ENOMEM;
359

360
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
361 362 363 364

	return 0;
}

365
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
366 367
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
368 369 370 371 372 373
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

374
	in = kvzalloc(inlen, GFP_KERNEL);
375 376 377 378 379 380 381 382 383
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
384
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
385 386 387

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
388
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
389 390
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
391
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
392

T
Tariq Toukan 已提交
393
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
394 395 396 397 398

	kvfree(in);
	return err;
}

399
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
400
{
401
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
402

403
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
404 405
}

406 407 408 409 410
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

	rq->wqe.di = kvzalloc_node(len * sizeof(*rq->wqe.di),
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

466
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
467 468
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
469
			  struct mlx5e_rq *rq)
470
{
471
	struct page_pool_params pp_params = { 0 };
472
	struct mlx5_core_dev *mdev = c->mdev;
473
	void *rqc = rqp->rqc;
474
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
475
	u32 pool_size;
476 477 478 479
	int wq_sz;
	int err;
	int i;

480
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
481

482
	rq->wq_type = params->rq_wq_type;
483 484
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
485
	rq->tstamp  = c->tstamp;
486
	rq->clock   = &mdev->clock;
487 488
	rq->channel = c;
	rq->ix      = c->ix;
489
	rq->mdev    = mdev;
490
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
491
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
492

493
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
494 495 496 497 498
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
499

500 501
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
502 503
		goto err_rq_wq_destroy;

504
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
505
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
506
	pool_size = 1 << params->log_rq_mtu_frames;
507

508
	switch (rq->wq_type) {
509
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
510 511 512 513 514 515 516 517
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
518 519

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
520

521
		rq->post_wqes = mlx5e_post_rx_mpwqes;
522
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
523

524
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
525 526 527 528 529 530 531
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
532 533 534 535 536 537
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

538 539 540 541
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
542 543
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
544

545
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
546 547
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
548 549 550 551
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
552
			goto err_free;
553
		break;
554 555 556
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
557 558 559 560 561
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

562
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
563

564 565 566 567 568 569 570 571 572 573 574
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
			kvzalloc_node((wq_sz << rq->wqe.info.log_num_frags) *
				      sizeof(*rq->wqe.frags),
				      GFP_KERNEL, cpu_to_node(c->cpu));
		if (!rq->wqe.frags)
			goto err_free;

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
575
		rq->post_wqes = mlx5e_post_rx_wqes;
576
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
577

578 579 580 581 582 583
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
584 585 586
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
587
			goto err_free;
588 589
		}

590 591 592
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
593
		rq->mkey_be = c->mkey_be;
594
	}
595

596
	/* Create a page_pool and register it with rxq */
597
	pp_params.order     = 0;
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
613
		goto err_free;
614
	}
615 616 617
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
618
		goto err_free;
619

620
	for (i = 0; i < wq_sz; i++) {
621
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
622
			struct mlx5e_rx_wqe_ll *wqe =
623
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
624 625
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
626
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
627

628 629 630
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
631
		} else {
632 633
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
649
		}
650 651
	}

652 653 654 655 656 657 658 659 660 661 662
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

663 664 665
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

666 667
	return 0;

668 669 670 671 672 673 674 675 676 677
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		kfree(rq->mpwqe.info);
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
678

679
err_rq_wq_destroy:
680 681
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
682
	xdp_rxq_info_unreg(&rq->xdp_rxq);
683 684
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
685 686 687 688 689
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

690
static void mlx5e_free_rq(struct mlx5e_rq *rq)
691
{
692 693
	int i;

694 695 696
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

697
	xdp_rxq_info_unreg(&rq->xdp_rxq);
698 699
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
700

701 702
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
703
		kfree(rq->mpwqe.info);
704
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
705
		break;
706
	default: /* MLX5_WQ_TYPE_CYCLIC */
707 708
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
709 710
	}

711 712 713 714 715 716
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
717 718 719
	mlx5_wq_destroy(&rq->wq_ctrl);
}

720 721
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
722
{
723
	struct mlx5_core_dev *mdev = rq->mdev;
724 725 726 727 728 729 730 731 732

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
733
	in = kvzalloc(inlen, GFP_KERNEL);
734 735 736 737 738 739 740 741
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

742
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
743 744
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
745
						MLX5_ADAPTER_PAGE_SHIFT);
746 747
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

748 749
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
750

751
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
752 753 754 755 756 757

	kvfree(in);

	return err;
}

758 759
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
760
{
761
	struct mlx5_core_dev *mdev = rq->mdev;
762 763 764 765 766 767 768

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
769
	in = kvzalloc(inlen, GFP_KERNEL);
770 771 772 773 774 775 776 777
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

778
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
779 780 781 782 783 784

	kvfree(in);

	return err;
}

785 786 787 788 789 790 791 792 793 794 795 796
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
797
	in = kvzalloc(inlen, GFP_KERNEL);
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

816 817 818
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
819
	struct mlx5_core_dev *mdev = c->mdev;
820 821 822 823 824 825
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
826
	in = kvzalloc(inlen, GFP_KERNEL);
827 828 829 830 831 832
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
833 834
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
835 836 837 838 839 840 841 842 843 844
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

845
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
846
{
847
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
848 849
}

850
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
851
{
852
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
853
	struct mlx5e_channel *c = rq->channel;
854

855
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
856

857
	do {
858
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
859 860 861
			return 0;

		msleep(20);
862 863 864
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
865
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
866 867 868 869

	return -ETIMEDOUT;
}

870 871 872 873 874
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

875 876 877
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

878
		/* UMR WQE (if in progress) is always at wq->head */
879 880 881 882
		if (rq->mpwqe.umr_in_progress)
			mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);

		while (!mlx5_wq_ll_is_empty(wq)) {
883
			struct mlx5e_rx_wqe_ll *wqe;
884 885 886 887 888 889 890 891 892

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
893
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
894

895 896
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
897
			rq->dealloc_wqe(rq, wqe_ix);
898
			mlx5_wq_cyc_pop(wq);
899
		}
900
	}
901

902 903
}

904
static int mlx5e_open_rq(struct mlx5e_channel *c,
905
			 struct mlx5e_params *params,
906 907 908 909 910
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

911
	err = mlx5e_alloc_rq(c, params, param, rq);
912 913 914
	if (err)
		return err;

915
	err = mlx5e_create_rq(rq, param);
916
	if (err)
917
		goto err_free_rq;
918

919
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
920
	if (err)
921
		goto err_destroy_rq;
922

923
	if (params->rx_dim_enabled)
924
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
925

926 927 928 929
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
930 931
err_free_rq:
	mlx5e_free_rq(rq);
932 933 934 935

	return err;
}

936 937 938
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
939
	struct mlx5_wq_cyc *wq = &sq->wq;
940 941
	struct mlx5e_tx_wqe *nopwqe;

942 943
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

944 945
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
946 947
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
948 949 950
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
951
{
952
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
953
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
954
}
955

956 957
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
958
	cancel_work_sync(&rq->dim.work);
959
	mlx5e_destroy_rq(rq);
960 961
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
962 963
}

S
Saeed Mahameed 已提交
964
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
965
{
S
Saeed Mahameed 已提交
966
	kfree(sq->db.di);
967 968
}

S
Saeed Mahameed 已提交
969
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
970 971 972
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
973
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
974
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
975 976
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
977 978 979 980 981 982
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
983
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
984
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
985 986 987 988
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
989
	struct mlx5_core_dev *mdev = c->mdev;
990
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
991 992 993 994 995 996
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
997
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
998

999
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1000
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1001 1002
	if (err)
		return err;
1003
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1004

1005
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1024
{
1025
	kfree(sq->db.ico_wqe);
1026 1027
}

S
Saeed Mahameed 已提交
1028
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1040 1041 1042
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1043
{
S
Saeed Mahameed 已提交
1044
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1045
	struct mlx5_core_dev *mdev = c->mdev;
1046
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1047
	int err;
1048

S
Saeed Mahameed 已提交
1049 1050
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1051

1052
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1053
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1054 1055
	if (err)
		return err;
1056
	wq->db = &wq->db[MLX5_SND_DBR];
1057

1058
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1059 1060 1061
	if (err)
		goto err_sq_wq_destroy;

1062
	return 0;
S
Saeed Mahameed 已提交
1063 1064 1065 1066 1067

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1068 1069
}

S
Saeed Mahameed 已提交
1070
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1071
{
S
Saeed Mahameed 已提交
1072 1073
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1074 1075
}

S
Saeed Mahameed 已提交
1076
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1077
{
S
Saeed Mahameed 已提交
1078 1079
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1080 1081
}

S
Saeed Mahameed 已提交
1082
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1083
{
S
Saeed Mahameed 已提交
1084 1085 1086 1087 1088 1089 1090
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1091
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1092 1093
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1094
	}
S
Saeed Mahameed 已提交
1095 1096 1097 1098

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1099 1100
}

1101
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1102
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1103
			     int txq_ix,
1104
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1105
			     struct mlx5e_sq_param *param,
1106 1107
			     struct mlx5e_txqsq *sq,
			     int tc)
1108
{
S
Saeed Mahameed 已提交
1109
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1110
	struct mlx5_core_dev *mdev = c->mdev;
1111
	struct mlx5_wq_cyc *wq = &sq->wq;
1112 1113
	int err;

1114
	sq->pdev      = c->pdev;
1115
	sq->tstamp    = c->tstamp;
1116
	sq->clock     = &mdev->clock;
1117 1118
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1119
	sq->txq_ix    = txq_ix;
1120
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1121
	sq->min_inline_mode = params->tx_min_inline_mode;
1122
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1123
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1124 1125
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1126 1127
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1128

1129
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1130
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1131
	if (err)
1132
		return err;
1133
	wq->db    = &wq->db[MLX5_SND_DBR];
1134

1135
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1136
	if (err)
1137 1138
		goto err_sq_wq_destroy;

1139 1140 1141
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1142 1143 1144 1145 1146 1147 1148 1149
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1150
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1151
{
S
Saeed Mahameed 已提交
1152
	mlx5e_free_txqsq_db(sq);
1153 1154 1155
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1156 1157 1158 1159 1160 1161 1162 1163
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1164
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1165 1166 1167
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1168 1169 1170 1171 1172 1173 1174 1175
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1176
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1177
	in = kvzalloc(inlen, GFP_KERNEL);
1178 1179 1180 1181 1182 1183 1184
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1185 1186 1187
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1188 1189

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1190
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1191

1192
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1193
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1194 1195

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1196
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1197
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1198
					  MLX5_ADAPTER_PAGE_SHIFT);
1199
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1200

1201 1202
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1203

1204
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1205 1206 1207 1208 1209 1210

	kvfree(in);

	return err;
}

1211 1212 1213 1214 1215 1216 1217
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1218
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1219
			   struct mlx5e_modify_sq_param *p)
1220 1221 1222 1223 1224 1225 1226
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1227
	in = kvzalloc(inlen, GFP_KERNEL);
1228 1229 1230 1231 1232
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1233 1234 1235
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1236
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1237
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1238
	}
1239

1240
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1241 1242 1243 1244 1245 1246

	kvfree(in);

	return err;
}

1247
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1248
{
1249
	mlx5_core_destroy_sq(mdev, sqn);
1250 1251
}

1252
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1253 1254 1255
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1256
{
1257
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1258 1259
	int err;

1260
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1261 1262 1263 1264 1265
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1266
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1267
	if (err)
1268
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1269 1270 1271 1272

	return err;
}

1273 1274 1275
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1276
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1277
			    u32 tisn,
1278
			    int txq_ix,
1279
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1280
			    struct mlx5e_sq_param *param,
1281 1282
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1283 1284
{
	struct mlx5e_create_sq_param csp = {};
1285
	u32 tx_rate;
1286 1287
	int err;

1288
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1289 1290 1291
	if (err)
		return err;

1292
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1293
	csp.tis_lst_sz      = 1;
1294 1295 1296
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1297
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1298
	if (err)
S
Saeed Mahameed 已提交
1299
		goto err_free_txqsq;
1300

1301
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1302
	if (tx_rate)
1303
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1304

1305 1306 1307
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1308 1309
	return 0;

S
Saeed Mahameed 已提交
1310
err_free_txqsq:
1311
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1312
	mlx5e_free_txqsq(sq);
1313 1314 1315 1316

	return err;
}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1327 1328
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1329
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1330
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1331 1332 1333 1334 1335
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1336 1337 1338 1339 1340 1341 1342
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1343
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1344
{
1345
	struct mlx5e_channel *c = sq->channel;
1346
	struct mlx5_wq_cyc *wq = &sq->wq;
1347

1348
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1349
	/* prevent netif_tx_wake_queue */
1350
	napi_synchronize(&c->napi);
1351

S
Saeed Mahameed 已提交
1352
	netif_tx_disable_queue(sq->txq);
1353

S
Saeed Mahameed 已提交
1354
	/* last doorbell out, godspeed .. */
1355 1356
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1357
		struct mlx5e_tx_wqe *nop;
1358

1359 1360 1361
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1362
	}
1363 1364 1365 1366 1367
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1368
	struct mlx5_core_dev *mdev = c->mdev;
1369
	struct mlx5_rate_limit rl = {0};
1370

1371
	mlx5e_destroy_sq(mdev, sq->sqn);
1372 1373 1374 1375
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1376 1377 1378 1379
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1476
	sq->stats->recover++;
1477 1478 1479 1480
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1481
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1482
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1483 1484 1485 1486 1487 1488
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1489
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1490 1491 1492 1493 1494
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1495
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1496
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1497
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1517
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1518 1519 1520 1521
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1522
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1523 1524 1525 1526 1527 1528 1529 1530 1531
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1532
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1533 1534 1535 1536
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1537
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1538 1539 1540 1541
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1542
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1581
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1582 1583
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1584 1585
}

1586 1587 1588
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1589 1590 1591
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1592
	unsigned int irqn;
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1619
	cq->mdev = mdev;
1620 1621 1622 1623

	return 0;
}

1624 1625 1626 1627 1628 1629 1630
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1631 1632
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1643
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1644
{
1645
	mlx5_wq_destroy(&cq->wq_ctrl);
1646 1647
}

1648
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1649
{
1650
	struct mlx5_core_dev *mdev = cq->mdev;
1651 1652 1653 1654 1655
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1656
	unsigned int irqn_not_used;
1657 1658 1659 1660
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1661
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1662
	in = kvzalloc(inlen, GFP_KERNEL);
1663 1664 1665 1666 1667 1668 1669
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1670
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1671
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1672 1673 1674

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1675
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1676
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1677
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1678
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1679
					    MLX5_ADAPTER_PAGE_SHIFT);
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1694
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1695
{
1696
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1697 1698 1699
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1700
			 struct net_dim_cq_moder moder,
1701
			 struct mlx5e_cq_param *param,
1702
			 struct mlx5e_cq *cq)
1703
{
1704
	struct mlx5_core_dev *mdev = c->mdev;
1705 1706
	int err;

1707
	err = mlx5e_alloc_cq(c, param, cq);
1708 1709 1710
	if (err)
		return err;

1711
	err = mlx5e_create_cq(cq, param);
1712
	if (err)
1713
		goto err_free_cq;
1714

1715
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1716
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1717 1718
	return 0;

1719 1720
err_free_cq:
	mlx5e_free_cq(cq);
1721 1722 1723 1724 1725 1726 1727

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1728
	mlx5e_free_cq(cq);
1729 1730
}

1731 1732 1733 1734 1735
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1736
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1737
			     struct mlx5e_params *params,
1738 1739 1740 1741 1742 1743
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1744 1745
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1768
			  struct mlx5e_params *params,
1769 1770
			  struct mlx5e_channel_param *cparam)
{
1771 1772
	struct mlx5e_priv *priv = c->priv;
	int err, tc, max_nch = priv->profile->max_nch(priv->mdev);
1773

1774
	for (tc = 0; tc < params->num_tc; tc++) {
1775
		int txq_ix = c->ix + tc * max_nch;
1776

1777
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1778
				       params, &cparam->sq, &c->sq[tc], tc);
1779 1780 1781 1782 1783 1784 1785 1786
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1787
		mlx5e_close_txqsq(&c->sq[tc]);
1788 1789 1790 1791 1792 1793 1794 1795 1796

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1797
		mlx5e_close_txqsq(&c->sq[tc]);
1798 1799
}

1800
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1801
				struct mlx5e_txqsq *sq, u32 rate)
1802 1803 1804
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1805
	struct mlx5e_modify_sq_param msp = {0};
1806
	struct mlx5_rate_limit rl = {0};
1807 1808 1809 1810 1811 1812 1813
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1814 1815
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1816
		/* remove current rl index to free space to next ones */
1817 1818
		mlx5_rl_remove_rate(mdev, &rl);
	}
1819 1820 1821 1822

	sq->rate_limit = 0;

	if (rate) {
1823 1824
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1825 1826 1827 1828 1829 1830 1831
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1832 1833 1834 1835
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1836
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1837 1838 1839 1840 1841
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1842
			mlx5_rl_remove_rate(mdev, &rl);
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1854
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1881
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1882
			      struct mlx5e_params *params,
1883 1884 1885
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1886
	struct net_dim_cq_moder icocq_moder = {0, 0};
1887
	struct net_device *netdev = priv->netdev;
1888
	int cpu = mlx5e_get_cpu(priv, ix);
1889
	struct mlx5e_channel *c;
1890
	unsigned int irq;
1891
	int err;
1892
	int eqn;
1893

1894
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1895 1896 1897 1898
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1899 1900
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1901
	c->ix       = ix;
1902
	c->cpu      = cpu;
1903 1904
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1905
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1906 1907
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1908
	c->stats    = &priv->channel_stats[ix].ch;
1909

1910 1911 1912
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1913 1914
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1915
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1916 1917 1918
	if (err)
		goto err_napi_del;

1919
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1920 1921 1922
	if (err)
		goto err_close_icosq_cq;

1923
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1924 1925 1926
	if (err)
		goto err_close_tx_cqs;

1927
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1928 1929
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1930 1931 1932
	if (err)
		goto err_close_rx_cq;

1933 1934
	napi_enable(&c->napi);

1935
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1936 1937 1938
	if (err)
		goto err_disable_napi;

1939
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1940 1941 1942
	if (err)
		goto err_close_icosq;

1943
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1944 1945
	if (err)
		goto err_close_sqs;
1946

1947
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1948
	if (err)
1949
		goto err_close_xdp_sq;
1950 1951 1952 1953

	*cp = c;

	return 0;
1954
err_close_xdp_sq:
1955
	if (c->xdp)
S
Saeed Mahameed 已提交
1956
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1957 1958 1959 1960

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1961
err_close_icosq:
S
Saeed Mahameed 已提交
1962
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1963

1964 1965
err_disable_napi:
	napi_disable(&c->napi);
1966
	if (c->xdp)
1967
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1968 1969

err_close_rx_cq:
1970 1971 1972 1973 1974
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1975 1976 1977
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1978 1979 1980 1981 1982 1983 1984
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1985 1986 1987 1988 1989 1990 1991
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1992
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2004 2005 2006
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
2007
	if (c->xdp)
S
Saeed Mahameed 已提交
2008
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2009
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2010
	mlx5e_close_icosq(&c->icosq);
2011
	napi_disable(&c->napi);
2012
	if (c->xdp)
2013
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2014 2015
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2016
	mlx5e_close_cq(&c->icosq.cq);
2017
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2018

2019 2020 2021
	kfree(c);
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2092
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2093
				 struct mlx5e_params *params,
2094 2095
				 struct mlx5e_rq_param *param)
{
2096
	struct mlx5_core_dev *mdev = priv->mdev;
2097 2098
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2099
	int ndsegs = 1;
2100

2101
	switch (params->rq_wq_type) {
2102
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2103
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2104 2105
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2106
		MLX5_SET(wq, wq, log_wqe_stride_size,
2107 2108
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2109
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2110
		break;
2111
	default: /* MLX5_WQ_TYPE_CYCLIC */
2112
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2113 2114
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2115 2116
	}

2117
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2118
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2119 2120
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2121
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2122
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2123
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2124
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2125

2126
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2127 2128
}

2129
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2130
				      struct mlx5e_rq_param *param)
2131
{
2132
	struct mlx5_core_dev *mdev = priv->mdev;
2133 2134 2135
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2136 2137 2138
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2139
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2140 2141

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2142 2143
}

T
Tariq Toukan 已提交
2144 2145
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2146 2147 2148 2149 2150
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2151
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2152

2153
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2154 2155 2156
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2157
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2158 2159 2160 2161 2162 2163
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2164
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2165
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2166 2167 2168 2169 2170 2171 2172
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2173
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2174 2175 2176
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2177
				    struct mlx5e_params *params,
2178 2179
				    struct mlx5e_cq_param *param)
{
2180
	struct mlx5_core_dev *mdev = priv->mdev;
2181
	void *cqc = param->cqc;
2182
	u8 log_cq_size;
2183

2184
	switch (params->rq_wq_type) {
2185
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2186 2187
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2188
		break;
2189
	default: /* MLX5_WQ_TYPE_CYCLIC */
2190
		log_cq_size = params->log_rq_mtu_frames;
2191 2192 2193
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2194
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2195 2196 2197
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2198 2199

	mlx5e_build_common_cq_param(priv, param);
2200
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2201 2202 2203
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2204
				    struct mlx5e_params *params,
2205 2206 2207 2208
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2209
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2210 2211

	mlx5e_build_common_cq_param(priv, param);
2212
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2213 2214
}

T
Tariq Toukan 已提交
2215
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2216 2217
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2218 2219 2220 2221 2222 2223
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2224

2225
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2226 2227 2228
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2229 2230
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2231 2232 2233 2234 2235 2236 2237
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2238
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2239 2240
}

2241
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2242
				    struct mlx5e_params *params,
2243 2244 2245 2246 2247 2248
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2249
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2250 2251
}

2252 2253 2254
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2255
{
2256
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2257

2258 2259 2260 2261 2262 2263 2264
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2265 2266
}

2267 2268
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2269
{
2270
	struct mlx5e_channel_param *cparam;
2271
	int err = -ENOMEM;
2272 2273
	int i;

2274
	chs->num = chs->params.num_channels;
2275

2276
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2277
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2278 2279
	if (!chs->c || !cparam)
		goto err_free;
2280

2281
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2282
	for (i = 0; i < chs->num; i++) {
2283
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2284 2285 2286 2287
		if (err)
			goto err_close_channels;
	}

2288
	kfree(cparam);
2289 2290 2291 2292
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2293
		mlx5e_close_channel(chs->c[i]);
2294

2295
err_free:
2296
	kfree(chs->c);
2297
	kfree(cparam);
2298
	chs->num = 0;
2299 2300 2301
	return err;
}

2302
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2303 2304 2305
{
	int i;

2306 2307 2308 2309 2310 2311 2312 2313 2314
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2315 2316 2317
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2318

2319
	return err ? -ETIMEDOUT : 0;
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2330
void mlx5e_close_channels(struct mlx5e_channels *chs)
2331 2332
{
	int i;
2333

2334 2335
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2336

2337 2338
	kfree(chs->c);
	chs->num = 0;
2339 2340
}

2341 2342
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2343 2344 2345 2346 2347
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2348
	u32 *in;
2349
	int i;
2350 2351

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2352
	in = kvzalloc(inlen, GFP_KERNEL);
2353 2354 2355 2356 2357 2358 2359 2360
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2361 2362
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2363

2364 2365 2366
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2367 2368

	kvfree(in);
T
Tariq Toukan 已提交
2369 2370 2371
	return err;
}

2372
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2373
{
2374 2375
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2376 2377
}

2378
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2379 2380
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2381
	int err;
2382

2383 2384 2385 2386
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2387 2388
}

2389
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2390
{
2391
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2392 2393 2394
	int err;
	int ix;

2395
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2396
		rqt = &priv->direct_tir[ix].rqt;
2397
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2398 2399 2400 2401 2402 2403 2404
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2405
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2406
	for (ix--; ix >= 0; ix--)
2407
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2408

2409 2410 2411
	return err;
}

2412 2413 2414 2415 2416 2417 2418 2419
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2420 2421 2422 2423 2424 2425 2426
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2427
int mlx5e_bits_invert(unsigned long a, int size)
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2452
			ix = priv->channels.params.indirection_rqt[ix];
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2463 2464 2465 2466
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2467
	u32 *in;
2468 2469 2470
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2471
	in = kvzalloc(inlen, GFP_KERNEL);
2472 2473 2474 2475 2476 2477 2478
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2479
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2480
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2481 2482 2483 2484 2485

	kvfree(in);
	return err;
}

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2500
{
T
Tariq Toukan 已提交
2501 2502 2503
	u32 rqtn;
	int ix;

2504
	if (priv->indir_rqt.enabled) {
2505
		/* RSS RQ table */
2506
		rqtn = priv->indir_rqt.rqtn;
2507
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2508 2509
	}

2510 2511 2512
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2513 2514 2515
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2516 2517 2518
		};

		/* Direct RQ Tables */
2519 2520
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2521

2522
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2523
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2524
	}
2525 2526
}

2527 2528 2529 2530 2531
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2532 2533 2534 2535 2536 2537
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2538 2539 2540 2541 2542 2543 2544 2545 2546
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2547 2548 2549
		{
			.rqn = priv->drop_rq.rqn,
		},
2550 2551 2552 2553 2554
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2555
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2556
{
2557
	if (!params->lro_en)
2558 2559 2560 2561 2562 2563 2564 2565
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2566 2567
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2568 2569
}

2570 2571
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2572
				    void *tirc, bool inner)
2573
{
2574 2575
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2589 2590
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2591 2592 2593 2594 2595 2596
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2597
		memcpy(rss_key, params->toeplitz_hash_key, len);
2598
	}
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2681 2682
}

T
Tariq Toukan 已提交
2683
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2684 2685 2686 2687 2688 2689 2690
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2691
	int tt;
T
Tariq Toukan 已提交
2692
	int ix;
2693 2694

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2695
	in = kvzalloc(inlen, GFP_KERNEL);
2696 2697 2698 2699 2700 2701
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2702
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2703

T
Tariq Toukan 已提交
2704
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2705
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2706
					   inlen);
T
Tariq Toukan 已提交
2707
		if (err)
T
Tariq Toukan 已提交
2708
			goto free_in;
T
Tariq Toukan 已提交
2709
	}
2710

2711
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2712 2713 2714 2715 2716 2717 2718
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2719 2720 2721 2722 2723
	kvfree(in);

	return err;
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2739 2740
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2741
{
2742
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2743 2744
	int err;

2745
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2746 2747 2748
	if (err)
		return err;

2749 2750 2751 2752
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2753

2754 2755
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2756 2757 2758
{
	u16 hw_mtu = 0;
	int err;
2759

2760 2761 2762 2763
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2764
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2765 2766
}

2767
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2768
{
2769
	struct mlx5e_params *params = &priv->channels.params;
2770
	struct net_device *netdev = priv->netdev;
2771
	struct mlx5_core_dev *mdev = priv->mdev;
2772 2773 2774
	u16 mtu;
	int err;

2775
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2776 2777
	if (err)
		return err;
2778

2779 2780
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2781
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2782
			    __func__, mtu, params->sw_mtu);
2783

2784
	params->sw_mtu = mtu;
2785 2786 2787
	return 0;
}

2788 2789 2790
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2791 2792
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2793 2794 2795 2796 2797 2798 2799 2800 2801
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2802 2803 2804
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2805
	for (tc = 0; tc < ntc; tc++)
2806
		netdev_set_tc_queue(netdev, tc, nch, 0);
2807 2808
}

2809
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2810
{
2811
	int max_nch = priv->profile->max_nch(priv->mdev);
2812 2813
	int i, tc;

2814
	for (i = 0; i < max_nch; i++)
2815
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2816 2817 2818 2819 2820 2821 2822 2823
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2834
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2835
{
2836 2837 2838 2839
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2840 2841
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2842

2843
	mlx5e_build_tx2sq_maps(priv);
2844 2845
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2846

2847
	if (MLX5_VPORT_MANAGER(priv->mdev))
2848 2849
		mlx5e_add_sqs_fwd_rules(priv);

2850
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2851
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2852 2853
}

2854
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2855
{
2856 2857
	mlx5e_redirect_rqts_to_drop(priv);

2858
	if (MLX5_VPORT_MANAGER(priv->mdev))
2859 2860
		mlx5e_remove_sqs_fwd_rules(priv);

2861 2862 2863 2864 2865 2866 2867 2868
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2869
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2870 2871
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2872 2873 2874
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2875
	int carrier_ok;
2876 2877
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2878
	carrier_ok = netif_carrier_ok(netdev);
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2889 2890 2891 2892
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2893 2894 2895
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2896 2897 2898
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2899 2900
}

2901
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2902 2903 2904 2905 2906
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2907 2908 2909 2910 2911 2912 2913
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2914
	err = mlx5e_open_channels(priv, &priv->channels);
2915
	if (err)
2916
		goto err_clear_state_opened_flag;
2917

2918
	mlx5e_refresh_tirs(priv, false);
2919
	mlx5e_activate_priv_channels(priv);
2920 2921
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2922

2923 2924
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2925

2926
	return 0;
2927 2928 2929 2930

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2931 2932
}

2933
int mlx5e_open(struct net_device *netdev)
2934 2935 2936 2937 2938 2939
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2940 2941
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2942 2943
	mutex_unlock(&priv->state_lock);

2944 2945 2946
	if (mlx5e_vxlan_allowed(priv->mdev))
		udp_tunnel_get_rx_info(netdev);

2947 2948 2949 2950 2951 2952 2953
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2954 2955 2956 2957 2958 2959
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2960 2961 2962
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2963 2964
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2965 2966 2967 2968

	return 0;
}

2969
int mlx5e_close(struct net_device *netdev)
2970 2971 2972 2973
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2974 2975 2976
	if (!netif_device_present(netdev))
		return -ENODEV;

2977
	mutex_lock(&priv->state_lock);
2978
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2979 2980 2981 2982 2983 2984
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2985
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2986 2987
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2988 2989 2990 2991 2992 2993 2994
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

2995 2996
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
2997 2998 2999
	if (err)
		return err;

3000 3001 3002
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3003
	rq->mdev = mdev;
3004 3005 3006 3007

	return 0;
}

3008
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3009 3010
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3011
{
3012 3013 3014
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3015
	return mlx5e_alloc_cq_common(mdev, param, cq);
3016 3017
}

3018
static int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
3019
			      struct mlx5e_rq *drop_rq)
3020
{
3021
	struct mlx5_core_dev *mdev = priv->mdev;
3022 3023 3024
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3025 3026
	int err;

3027
	mlx5e_build_drop_rq_param(priv, &rq_param);
3028

3029
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3030 3031 3032
	if (err)
		return err;

3033
	err = mlx5e_create_cq(cq, &cq_param);
3034
	if (err)
3035
		goto err_free_cq;
3036

3037
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3038
	if (err)
3039
		goto err_destroy_cq;
3040

3041
	err = mlx5e_create_rq(drop_rq, &rq_param);
3042
	if (err)
3043
		goto err_free_rq;
3044

3045 3046 3047 3048
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3049 3050
	return 0;

3051
err_free_rq:
3052
	mlx5e_free_rq(drop_rq);
3053 3054

err_destroy_cq:
3055
	mlx5e_destroy_cq(cq);
3056

3057
err_free_cq:
3058
	mlx5e_free_cq(cq);
3059

3060 3061 3062
	return err;
}

3063
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3064
{
3065 3066 3067 3068
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3069 3070
}

3071 3072
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3073
{
3074
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3075 3076
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3077
	MLX5_SET(tisc, tisc, prio, tc << 1);
3078
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3079
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3080 3081 3082 3083

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3084
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3085 3086
}

3087
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3088
{
3089
	mlx5_core_destroy_tis(mdev, tisn);
3090 3091
}

3092
int mlx5e_create_tises(struct mlx5e_priv *priv)
3093 3094 3095 3096
{
	int err;
	int tc;

3097
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3098
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3099 3100 3101 3102 3103 3104 3105 3106
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3107
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3108 3109 3110 3111

	return err;
}

3112
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3113 3114 3115
{
	int tc;

3116
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3117
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3118 3119
}

3120 3121 3122
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3123
{
3124
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3125

3126
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3127

A
Achiad Shochat 已提交
3128
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3129
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3130
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
3131 3132
}

3133
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3134
{
3135
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3136

3137
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3138 3139 3140 3141 3142 3143

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3144
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
3145
{
3146
	struct mlx5e_tir *tir;
3147 3148
	void *tirc;
	int inlen;
3149
	int i = 0;
3150
	int err;
T
Tariq Toukan 已提交
3151 3152
	u32 *in;
	int tt;
3153 3154

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3155
	in = kvzalloc(inlen, GFP_KERNEL);
3156 3157 3158
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3159 3160
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3161
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3162
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3163
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3164
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3165 3166 3167 3168
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3169 3170
	}

3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3187 3188 3189 3190
	kvfree(in);

	return 0;

3191 3192 3193 3194
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3195 3196 3197 3198 3199 3200 3201 3202
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3203
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3214
	in = kvzalloc(inlen, GFP_KERNEL);
3215 3216 3217
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3218 3219
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3220
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3221
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3222
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3223
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3224 3225 3226 3227 3228 3229
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3230 3231
	return 0;

T
Tariq Toukan 已提交
3232
err_destroy_ch_tirs:
3233
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3234
	for (ix--; ix >= 0; ix--)
3235
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3236 3237

	kvfree(in);
3238 3239 3240 3241

	return err;
}

3242
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3243 3244 3245
{
	int i;

T
Tariq Toukan 已提交
3246
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3247
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3248 3249 3250 3251 3252 3253

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3254 3255
}

3256
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3257 3258 3259 3260 3261 3262 3263 3264
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3279
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3280 3281 3282 3283
{
	int err = 0;
	int i;

3284 3285
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3286 3287 3288 3289 3290 3291 3292
		if (err)
			return err;
	}

	return 0;
}

3293 3294
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3295 3296
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3297
	struct mlx5e_channels new_channels = {};
3298
	u8 tc = mqprio->num_tc;
3299 3300
	int err = 0;

3301 3302
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3303 3304 3305 3306 3307
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3308 3309
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3310

S
Saeed Mahameed 已提交
3311
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3312 3313 3314
		priv->channels.params = new_channels.params;
		goto out;
	}
3315

S
Saeed Mahameed 已提交
3316 3317 3318
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3319

3320 3321
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3322
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3323
out:
3324 3325 3326 3327
	mutex_unlock(&priv->state_lock);
	return err;
}

3328
#ifdef CONFIG_MLX5_ESWITCH
3329
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3330 3331
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3332
{
3333 3334
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3335
		return mlx5e_configure_flower(priv, cls_flower, flags);
3336
	case TC_CLSFLOWER_DESTROY:
3337
		return mlx5e_delete_flower(priv, cls_flower, flags);
3338
	case TC_CLSFLOWER_STATS:
3339
		return mlx5e_stats_flower(priv, cls_flower, flags);
3340
	default:
3341
		return -EOPNOTSUPP;
3342 3343
	}
}
3344

3345 3346
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3347 3348 3349
{
	struct mlx5e_priv *priv = cb_priv;

3350
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
3351 3352
		return -EOPNOTSUPP;

3353 3354
	switch (type) {
	case TC_SETUP_CLSFLOWER:
3355
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3381
#endif
3382

3383 3384
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3385
{
3386
	switch (type) {
3387
#ifdef CONFIG_MLX5_ESWITCH
3388 3389
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3390
#endif
3391
	case TC_SETUP_QDISC_MQPRIO:
3392
		return mlx5e_setup_tc_mqprio(dev, type_data);
3393 3394 3395
	default:
		return -EOPNOTSUPP;
	}
3396 3397
}

3398
static void
3399 3400 3401
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3402
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3403
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3404
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3405

3406 3407 3408 3409 3410 3411
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3412
		mlx5e_grp_sw_update_stats(priv);
3413 3414 3415 3416 3417 3418
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3419 3420 3421 3422

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3423 3424 3425
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3426
	stats->rx_crc_errors =
3427 3428 3429
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3430 3431 3432 3433 3434 3435 3436
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3437 3438
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3439 3440 3441 3442 3443 3444
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3445
	queue_work(priv->wq, &priv->set_rx_mode_work);
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3460
	queue_work(priv->wq, &priv->set_rx_mode_work);
3461 3462 3463 3464

	return 0;
}

3465
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3466 3467
	do {						\
		if (enable)				\
3468
			*features |= feature;		\
3469
		else					\
3470
			*features &= ~feature;		\
3471 3472 3473 3474 3475
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3476 3477
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3478
	struct mlx5_core_dev *mdev = priv->mdev;
3479
	struct mlx5e_channels new_channels = {};
3480
	struct mlx5e_params *old_params;
3481 3482
	int err = 0;
	bool reset;
3483 3484 3485

	mutex_lock(&priv->state_lock);

3486
	old_params = &priv->channels.params;
3487 3488 3489 3490 3491 3492
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3493
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3494

3495
	new_channels.params = *old_params;
3496 3497
	new_channels.params.lro_en = enable;

3498
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3499 3500 3501 3502 3503
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3504
	if (!reset) {
3505
		*old_params = new_channels.params;
3506 3507
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3508
	}
3509

3510 3511 3512
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3513

3514 3515
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3516
	mutex_unlock(&priv->state_lock);
3517 3518 3519
	return err;
}

3520
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3521 3522 3523 3524
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3525
		mlx5e_enable_cvlan_filter(priv);
3526
	else
3527
		mlx5e_disable_cvlan_filter(priv);
3528 3529 3530 3531 3532 3533 3534

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3535

3536
	if (!enable && mlx5e_tc_num_filters(priv)) {
3537 3538 3539 3540 3541
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3542 3543 3544
	return 0;
}

3545 3546 3547 3548 3549 3550 3551 3552
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3570 3571 3572
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3573
	int err = 0;
3574 3575 3576

	mutex_lock(&priv->state_lock);

3577
	priv->channels.params.vlan_strip_disable = !enable;
3578 3579 3580 3581
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3582
	if (err)
3583
		priv->channels.params.vlan_strip_disable = enable;
3584

3585
unlock:
3586 3587 3588 3589 3590
	mutex_unlock(&priv->state_lock);

	return err;
}

3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3606
static int mlx5e_handle_feature(struct net_device *netdev,
3607
				netdev_features_t *features,
3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3621 3622
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3623 3624 3625
		return err;
	}

3626
	MLX5E_SET_FEATURE(features, feature, enable);
3627 3628 3629 3630 3631 3632
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3633
	netdev_features_t oper_features = netdev->features;
3634 3635 3636 3637
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3638

3639 3640
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3641
				    set_feature_cvlan_filter);
3642 3643 3644 3645
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3646
#ifdef CONFIG_RFS_ACCEL
3647
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3648
#endif
3649

3650 3651 3652 3653 3654 3655
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3656 3657
}

3658 3659 3660 3661
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3662
	struct mlx5e_params *params;
3663 3664

	mutex_lock(&priv->state_lock);
3665
	params = &priv->channels.params;
3666 3667 3668 3669 3670
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3671
		if (!params->vlan_strip_disable)
3672 3673
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3674 3675 3676 3677 3678 3679
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3680 3681 3682 3683 3684
	mutex_unlock(&priv->state_lock);

	return features;
}

3685 3686
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3687 3688
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3689
	struct mlx5e_channels new_channels = {};
3690
	struct mlx5e_params *params;
3691
	int err = 0;
3692
	bool reset;
3693 3694

	mutex_lock(&priv->state_lock);
3695

3696
	params = &priv->channels.params;
3697

3698
	reset = !params->lro_en;
3699
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3700

3701 3702 3703
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3704
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3705 3706 3707 3708 3709 3710
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

		reset = reset && (ppw_old != ppw_new);
	}

3711
	if (!reset) {
3712
		params->sw_mtu = new_mtu;
3713
		set_mtu_cb(priv);
3714
		netdev->mtu = params->sw_mtu;
3715 3716
		goto out;
	}
3717

3718
	err = mlx5e_open_channels(priv, &new_channels);
3719
	if (err)
3720 3721
		goto out;

3722
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3723
	netdev->mtu = new_channels.params.sw_mtu;
3724

3725 3726
out:
	mutex_unlock(&priv->state_lock);
3727 3728 3729
	return err;
}

3730 3731 3732 3733 3734
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3809 3810
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3811 3812
	struct mlx5e_priv *priv = netdev_priv(dev);

3813 3814
	switch (cmd) {
	case SIOCSHWTSTAMP:
3815
		return mlx5e_hwstamp_set(priv, ifr);
3816
	case SIOCGHWTSTAMP:
3817
		return mlx5e_hwstamp_get(priv, ifr);
3818 3819 3820 3821 3822
	default:
		return -EOPNOTSUPP;
	}
}

3823
#ifdef CONFIG_MLX5_ESWITCH
3824 3825 3826 3827 3828 3829 3830 3831
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3832 3833
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3834 3835 3836 3837
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3838 3839 3840
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3841 3842 3843 3844
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3845 3846 3847 3848 3849 3850 3851 3852
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3853 3854 3855 3856 3857 3858 3859
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3860 3861 3862 3863 3864 3865 3866 3867

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3868
					   max_tx_rate, min_tx_rate);
3869 3870
}

3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3926
#endif
3927

3928 3929
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3930 3931 3932
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3933 3934 3935
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3936 3937 3938
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3939
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3940 3941
}

3942 3943
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3944 3945 3946
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3947 3948 3949
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3950 3951 3952
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3953
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3954 3955
}

3956 3957 3958
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3959
{
3960
	unsigned int offset = 0;
3961
	struct udphdr *udph;
3962 3963
	u8 proto;
	u16 port;
3964 3965 3966 3967 3968 3969

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3970
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3971 3972 3973 3974 3975
		break;
	default:
		goto out;
	}

3976 3977 3978 3979
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3980 3981 3982
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3983 3984 3985 3986
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4002 4003 4004 4005 4006
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4007 4008 4009
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4010
		return mlx5e_tunnel_features_check(priv, skb, features);
4011 4012 4013 4014

	return features;
}

4015 4016 4017
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4018
	struct mlx5_eq *eq = sq->cq.mcq.eq;
4019 4020 4021
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4022
		   eq->eqn, eq->cons_index, eq->irqn);
4023 4024 4025 4026 4027 4028

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
4029
	sq->channel->stats->eq_rearm++;
4030 4031 4032
	return true;
}

4033
static void mlx5e_tx_timeout_work(struct work_struct *work)
4034
{
4035 4036 4037
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4038
	bool reopen_channels = false;
4039
	int i, err;
4040

4041 4042 4043 4044 4045
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4046

4047
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4048
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4049
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4050

4051
		if (!netif_xmit_stopped(dev_queue))
4052
			continue;
4053 4054 4055

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4056 4057
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4058

4059 4060 4061 4062 4063 4064 4065
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4066 4067
	}

4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4089 4090
}

4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

4107 4108 4109 4110 4111 4112
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

4113 4114
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4115
	reset = (!priv->channels.params.xdp_prog || !prog);
4116 4117 4118

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4119 4120 4121 4122
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4123
		prog = bpf_prog_add(prog, priv->channels.num);
4124 4125 4126 4127 4128
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4129

4130 4131 4132
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4133
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4134 4135 4136 4137
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4138
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4139 4140 4141 4142 4143 4144 4145 4146 4147 4148

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4149 4150
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4151

4152
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4153 4154 4155 4156 4157
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4158
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4171
static u32 mlx5e_xdp_query(struct net_device *dev)
4172 4173
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4174 4175
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4176

4177 4178 4179 4180 4181 4182 4183
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4184 4185
}

4186
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4187 4188 4189 4190 4191
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4192 4193
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
4194 4195 4196 4197 4198 4199
		return 0;
	default:
		return -EINVAL;
	}
}

4200 4201 4202 4203 4204 4205 4206
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4207 4208
	struct mlx5e_channels *chs = &priv->channels;

4209 4210
	int i;

4211 4212
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
4213 4214 4215
}
#endif

4216
static const struct net_device_ops mlx5e_netdev_ops = {
4217 4218 4219
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4220
	.ndo_setup_tc            = mlx5e_setup_tc,
4221
	.ndo_select_queue        = mlx5e_select_queue,
4222 4223 4224
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4225 4226
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4227
	.ndo_set_features        = mlx5e_set_features,
4228
	.ndo_fix_features        = mlx5e_fix_features,
4229
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4230
	.ndo_do_ioctl            = mlx5e_ioctl,
4231
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4232 4233 4234
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4235 4236 4237
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4238
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4239
	.ndo_bpf		 = mlx5e_xdp,
4240 4241 4242
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
4243
#ifdef CONFIG_MLX5_ESWITCH
4244
	/* SRIOV E-Switch NDOs */
4245 4246
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4247
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4248
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4249
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4250 4251 4252
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4253 4254
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4255
#endif
4256 4257 4258 4259 4260
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4261
		return -EOPNOTSUPP;
4262 4263 4264 4265 4266
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4267 4268 4269 4270
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4271 4272
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4273
		return -EOPNOTSUPP;
4274
	}
4275 4276
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4277
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4278
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4279

4280 4281 4282
	return 0;
}

4283
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4284 4285 4286 4287 4288 4289 4290 4291
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4292
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4293
{
4294 4295
	u32 link_speed = 0;
	u32 pci_bw = 0;
4296

4297
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4298
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4299 4300 4301 4302 4303 4304 4305
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4306 4307
}

4308
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4309
{
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4320

4321 4322 4323
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4324

4325 4326 4327
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4328
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4350 4351 4352 4353 4354 4355

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4356 4357
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4358
	if (params->rx_dim_enabled) {
4359 4360 4361 4362 4363
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4364
	}
4365

4366
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4367 4368
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4369 4370
}

4371
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4383 4384
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4385
			    u16 max_channels, u16 mtu)
4386
{
4387
	u8 rx_cq_period_mode;
4388

4389 4390
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4391 4392
	params->num_channels = max_channels;
	params->num_tc       = 1;
4393

4394 4395
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4396 4397
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4398

4399
	/* set CQE compression */
4400
	params->rx_cqe_compress_def = false;
4401
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4402
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4403
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4404

4405 4406 4407
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
4408 4409 4410 4411 4412 4413 4414 4415 4416 4417
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
4418 4419
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
4420

4421
	/* HW LRO */
4422

4423
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4424
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4425 4426
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4427
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4428

4429
	/* CQ moderation params */
4430
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4431 4432
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4433
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4434
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4435 4436
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4437

4438
	/* TX inline */
4439
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4440

4441 4442 4443
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4444
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4445 4446
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4447

4448 4449 4450 4451 4452 4453
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4454

4455 4456 4457 4458
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4459
	priv->msglevel    = MLX5E_MSG_LEVEL;
4460
	priv->max_opened_tc = 1;
4461

4462 4463
	mlx5e_build_nic_params(mdev, &priv->channels.params,
			       profile->max_nch(mdev), netdev->mtu);
T
Tariq Toukan 已提交
4464

4465 4466 4467 4468
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4469
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4470
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4471 4472

	mlx5e_timestamp_init(priv);
4473 4474 4475 4476 4477 4478
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4479
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4480 4481 4482 4483 4484
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4485 4486
}

4487
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4488 4489 4490
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4491
#endif
4492

4493
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4494 4495 4496
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4497 4498
	bool fcs_supported;
	bool fcs_enabled;
4499 4500 4501

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4502 4503
	netdev->netdev_ops = &mlx5e_netdev_ops;

4504
#ifdef CONFIG_MLX5_CORE_EN_DCB
4505 4506
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4507
#endif
4508

4509 4510 4511 4512
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4513
	netdev->vlan_features    |= NETIF_F_SG;
4514 4515 4516 4517 4518 4519 4520 4521
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4522 4523 4524
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4525 4526
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4527 4528 4529
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4530
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4531 4532
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4533
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4534

4535 4536
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4537
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4538
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4539 4540
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4541 4542 4543 4544 4545 4546 4547 4548
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4549
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4550 4551
	}

4552 4553 4554 4555 4556 4557 4558 4559 4560
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4561 4562 4563 4564 4565
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4566 4567 4568
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4569
	netdev->features          = netdev->hw_features;
4570
	if (!priv->channels.params.lro_en)
4571 4572
		netdev->features  &= ~NETIF_F_LRO;

4573 4574 4575
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4576 4577 4578
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4579 4580 4581 4582
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4583 4584 4585 4586 4587 4588
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4589

4590
	netdev->features         |= NETIF_F_HIGHDMA;
4591
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4592 4593 4594 4595

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4596

4597
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4598
	if (MLX5_VPORT_MANAGER(mdev))
4599 4600
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4601 4602

	mlx5e_ipsec_build_netdev(priv);
4603
	mlx5e_tls_build_netdev(priv);
4604 4605
}

4606
static void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4607 4608 4609 4610 4611 4612 4613 4614 4615
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4616 4617 4618 4619 4620 4621

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4622 4623
}

4624
static void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4625
{
4626 4627
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4628

4629 4630
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4631 4632
}

4633 4634
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4635 4636
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4637 4638
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4639
	int err;
4640

4641
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4642 4643 4644
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4645 4646 4647
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4648
	mlx5e_build_nic_netdev(netdev);
4649
	mlx5e_build_tc2txq_maps(priv);
4650 4651 4652 4653 4654
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4655
	mlx5e_tls_cleanup(priv);
4656
	mlx5e_ipsec_cleanup(priv);
4657 4658 4659 4660 4661 4662 4663 4664
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4665 4666
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4667 4668 4669
		return err;

	err = mlx5e_create_direct_rqts(priv);
4670
	if (err)
4671 4672 4673
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4674
	if (err)
4675 4676 4677
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4678
	if (err)
4679 4680 4681 4682 4683 4684 4685 4686
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4687
	err = mlx5e_tc_nic_init(priv);
4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4700
	mlx5e_destroy_direct_rqts(priv);
4701 4702 4703 4704 4705 4706 4707
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4708
	mlx5e_tc_nic_cleanup(priv);
4709 4710 4711
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4712
	mlx5e_destroy_direct_rqts(priv);
4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4727
	mlx5e_dcbnl_initialize(priv);
4728 4729 4730 4731 4732 4733 4734 4735
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4736 4737 4738 4739
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4740 4741 4742 4743
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4744 4745 4746
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4747
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4748
	mlx5e_set_dev_port_mtu(priv);
4749

4750 4751
	mlx5_lag_add(mdev, netdev);

4752
	mlx5e_enable_async_events(priv);
4753

4754
	if (MLX5_VPORT_MANAGER(priv->mdev))
4755
		mlx5e_register_vport_reps(priv);
4756

4757 4758
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4759 4760 4761
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4762 4763

	queue_work(priv->wq, &priv->set_rx_mode_work);
4764 4765 4766 4767 4768 4769

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4770 4771 4772 4773
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4774 4775
	struct mlx5_core_dev *mdev = priv->mdev;

4776 4777 4778 4779 4780
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4781 4782 4783 4784 4785 4786
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4787
	queue_work(priv->wq, &priv->set_rx_mode_work);
4788

4789
	if (MLX5_VPORT_MANAGER(priv->mdev))
4790 4791
		mlx5e_unregister_vport_reps(priv);

4792
	mlx5e_disable_async_events(priv);
4793
	mlx5_lag_remove(mdev);
4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4805
	.update_stats	   = mlx5e_update_ndo_stats,
4806
	.max_nch	   = mlx5e_get_max_num_channels,
4807
	.update_carrier	   = mlx5e_update_carrier,
4808 4809
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4810 4811 4812
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4813 4814
/* mlx5e generic netdev management API (move to en_common.c) */

4815 4816 4817
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4818
{
4819
	int nch = profile->max_nch(mdev);
4820 4821 4822
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4823
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4824
				    nch * profile->max_tc,
4825
				    nch);
4826 4827 4828 4829 4830
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4831 4832 4833 4834
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4835
	profile->init(mdev, netdev, profile, ppriv);
4836 4837 4838 4839 4840

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4841 4842
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4843 4844 4845 4846 4847
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4848 4849
	if (profile->cleanup)
		profile->cleanup(priv);
4850 4851 4852 4853 4854
	free_netdev(netdev);

	return NULL;
}

4855
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4856
{
4857
	struct mlx5_core_dev *mdev = priv->mdev;
4858 4859 4860 4861 4862
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4863

4864 4865
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4866
		goto out;
4867

4868 4869 4870
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
4871 4872
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4873
		goto err_destroy_q_counters;
4874 4875
	}

4876 4877
	err = profile->init_rx(priv);
	if (err)
4878 4879
		goto err_close_drop_rq;

4880 4881
	if (profile->enable)
		profile->enable(priv);
4882

4883
	return 0;
4884 4885

err_close_drop_rq:
4886
	mlx5e_close_drop_rq(&priv->drop_rq);
4887

4888 4889
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4890
	profile->cleanup_tx(priv);
4891

4892 4893
out:
	return err;
4894 4895
}

4896
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4897 4898 4899 4900 4901
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4902 4903 4904 4905
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4906
	profile->cleanup_rx(priv);
4907
	mlx5e_close_drop_rq(&priv->drop_rq);
4908
	mlx5e_destroy_q_counters(priv);
4909 4910 4911 4912
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4940
	err = mlx5e_attach_netdev(priv);
4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4957
	mlx5e_detach_netdev(priv);
4958 4959 4960
	mlx5e_destroy_mdev_resources(mdev);
}

4961 4962
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4963 4964
	struct net_device *netdev;
	void *rpriv = NULL;
4965 4966
	void *priv;
	int err;
4967

4968 4969
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4970 4971
		return NULL;

4972
#ifdef CONFIG_MLX5_ESWITCH
4973
	if (MLX5_VPORT_MANAGER(mdev)) {
4974
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4975
		if (!rpriv) {
4976
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4977 4978 4979
			return NULL;
		}
	}
4980
#endif
4981

4982
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4983 4984
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4985
		goto err_free_rpriv;
4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5000
	}
5001

5002 5003 5004
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5005 5006 5007 5008 5009
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5010
	mlx5e_destroy_netdev(priv);
5011
err_free_rpriv:
5012
	kfree(rpriv);
5013
	return NULL;
5014 5015 5016 5017 5018
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
5019
	void *ppriv = priv->ppriv;
5020

5021 5022 5023
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5024
	unregister_netdev(priv->netdev);
5025
	mlx5e_detach(mdev, vpriv);
5026
	mlx5e_destroy_netdev(priv);
5027
	kfree(ppriv);
5028 5029
}

5030 5031 5032 5033 5034 5035 5036 5037
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
5038 5039
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5040 5041
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5042 5043 5044 5045 5046 5047 5048
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
5049
	mlx5e_ipsec_build_inverse_table();
5050
	mlx5e_build_ptys2ethtool_map();
5051 5052 5053 5054 5055 5056 5057
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}