en_main.c 118.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74 75 76 77 78 79 80
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

81 82
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
			       struct mlx5e_params *params, u8 rq_type)
83
{
84 85 86
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
87
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
88
		params->log_rq_size = is_kdump_kernel() ?
89 90
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
91 92
		params->mpwqe_log_stride_sz = MLX5E_MPWQE_STRIDE_SZ(mdev,
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
93 94
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
95 96
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
97
		params->log_rq_size = is_kdump_kernel() ?
98 99
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
100 101 102
		params->rq_headroom = params->xdp_prog ?
			XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
		params->rq_headroom += NET_IP_ALIGN;
103 104

		/* Extra room needed for build_skb */
105
		params->lro_wqe_sz -= params->rq_headroom +
106
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
107 108
	}

109 110 111 112 113
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
114 115
}

116 117
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
118
{
119
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
120
		    !params->xdp_prog && !MLX5_IPSEC_DEV(mdev) ?
121 122
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
123
	mlx5e_init_rq_type_params(mdev, params, rq_type);
124 125
}

126 127 128 129 130 131
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
132 133
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
134

135 136
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
137
		netif_carrier_on(priv->netdev);
138 139
	} else {
		netdev_info(priv->netdev, "Link down\n");
140
		netif_carrier_off(priv->netdev);
141
	}
142 143 144 145 146 147 148 149 150
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
151 152
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
153 154 155
	mutex_unlock(&priv->state_lock);
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

176
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
177
{
178
	struct mlx5e_sw_stats temp, *s = &temp;
179 180 181 182
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
	int i, j;

183
	memset(s, 0, sizeof(*s));
184 185 186 187
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
188

189 190
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
191 192
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
193
		s->rx_removed_vlan_packets += rq_stats->removed_vlan_packets;
194
		s->rx_csum_none	+= rq_stats->csum_none;
195
		s->rx_csum_complete += rq_stats->csum_complete;
196
		s->rx_csum_unnecessary += rq_stats->csum_unnecessary;
197
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
198
		s->rx_xdp_drop += rq_stats->xdp_drop;
199 200
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
201
		s->rx_wqe_err   += rq_stats->wqe_err;
202
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
203
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
204 205
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
206
		s->rx_page_reuse  += rq_stats->page_reuse;
207 208 209 210
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
211
		s->rx_cache_waive += rq_stats->cache_waive;
212

213
		for (j = 0; j < priv->channels.params.num_tc; j++) {
214
			sq_stats = &c->sq[j].stats;
215

216 217
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
218 219 220 221
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
222
			s->tx_added_vlan_packets += sq_stats->added_vlan_packets;
223 224 225
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
226
			s->tx_xmit_more		+= sq_stats->xmit_more;
227
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
228 229
			s->tx_csum_none		+= sq_stats->csum_none;
			s->tx_csum_partial	+= sq_stats->csum_partial;
230 231 232
		}
	}

233
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
234 235
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
236
	memcpy(&priv->stats.sw, s, sizeof(*s));
237 238 239 240 241 242
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
243
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
244 245
	struct mlx5_core_dev *mdev = priv->mdev;

246 247 248 249 250
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

251 252 253
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

254
static void mlx5e_update_pport_counters(struct mlx5e_priv *priv, bool full)
255 256 257
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
258
	u32 in[MLX5_ST_SZ_DW(ppcnt_reg)] = {0};
259
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
260
	int prio;
261
	void *out;
262

263
	MLX5_SET(ppcnt_reg, in, local_port, 1);
264

265 266 267
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
268

269 270 271
	if (!full)
		return;

272 273 274 275 276 277 278
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
279

280 281 282 283
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

284 285 286 287 288 289
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

290 291 292
	if (MLX5_CAP_PCAM_FEATURE(mdev, rx_buffer_fullness_counters)) {
		out = pstats->eth_ext_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP);
293 294 295
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

296 297 298 299 300 301 302
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}
303 304 305 306 307
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;
308 309
	u32 out[MLX5_ST_SZ_DW(query_q_counter_out)];
	int err;
310 311 312 313

	if (!priv->q_counter)
		return;

314 315 316 317 318
	err = mlx5_core_query_q_counter(priv->mdev, priv->q_counter, 0, out, sizeof(out));
	if (err)
		return;

	qcnt->rx_out_of_buffer = MLX5_GET(query_q_counter_out, out, out_of_buffer);
319 320
}

321 322 323 324
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
325
	u32 in[MLX5_ST_SZ_DW(mpcnt_reg)] = {0};
326 327 328 329 330 331 332 333 334 335 336
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);
}

337
void mlx5e_update_stats(struct mlx5e_priv *priv, bool full)
338
{
339
	if (full) {
340
		mlx5e_update_pcie_counters(priv);
341 342
		mlx5e_ipsec_update_stats(priv);
	}
343
	mlx5e_update_pport_counters(priv, full);
S
Saeed Mahameed 已提交
344 345
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
346
	mlx5e_update_sw_counters(priv);
347 348
}

349 350 351 352 353
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
	mlx5e_update_stats(priv, false);
}

354
void mlx5e_update_stats_work(struct work_struct *work)
355 356 357 358 359 360
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
361
		priv->profile->update_stats(priv);
362 363
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
364 365 366 367
	}
	mutex_unlock(&priv->state_lock);
}

368 369
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
370
{
371 372
	struct mlx5e_priv *priv = vpriv;

373
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
374 375
		return;

376 377 378
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
379
		queue_work(priv->wq, &priv->update_carrier_work);
380 381 382 383 384 385 386 387
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
388
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
389 390 391 392
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
393
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
394
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
395 396
}

397 398 399 400 401 402 403 404 405 406
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
407 408 409 410
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
411 412 413 414
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
415
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
416 417 418 419 420 421 422 423 424
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
425
	ucseg->xlt_octowords =
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

443
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
444
				      GFP_KERNEL, cpu_to_node(c->cpu));
445
	if (!rq->mpwqe.info)
446 447 448
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
449 450
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
					cpu_to_node(c->cpu));
451
	if (unlikely(!rq->mpwqe.mtt_no_align))
452 453 454
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
455
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
456

457
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
458 459 460 461 462 463 464 465 466 467 468 469 470
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
471
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
472 473 474 475

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
476
	kfree(rq->mpwqe.mtt_no_align);
477
err_free_wqe_info:
478
	kfree(rq->mpwqe.info);
479 480 481 482 483 484 485 486 487 488 489 490

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
491
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
492 493 494 495

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
496 497
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
498 499
}

500
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
501 502
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
503 504 505 506 507 508
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
509 510 511
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

512
	in = kvzalloc(inlen, GFP_KERNEL);
513 514 515 516 517 518 519 520 521 522 523 524 525
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
526
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
527 528
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
529
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
530

T
Tariq Toukan 已提交
531
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
532 533 534 535 536

	kvfree(in);
	return err;
}

537
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
538
{
539
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
540

541
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
542 543
}

544
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
545 546
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
547
			  struct mlx5e_rq *rq)
548
{
549
	struct mlx5_core_dev *mdev = c->mdev;
550
	void *rqc = rqp->rqc;
551
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
552
	u32 byte_count;
553
	int npages;
554 555 556 557
	int wq_sz;
	int err;
	int i;

558
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
559

560
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
561 562 563 564 565 566 567 568
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

569
	rq->wq_type = params->rq_wq_type;
570 571
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
572
	rq->tstamp  = c->tstamp;
573
	rq->clock   = &mdev->clock;
574 575
	rq->channel = c;
	rq->ix      = c->ix;
576
	rq->mdev    = mdev;
577

578
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
579 580 581 582 583
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
584

585 586
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
587 588
		goto err_rq_wq_destroy;

589
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
590
	rq->buff.headroom = params->rq_headroom;
591

592
	switch (rq->wq_type) {
593
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
594

595
		rq->post_wqes = mlx5e_post_rx_mpwqes;
596
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
597

598
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
599 600 601 602 603 604 605
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
606 607 608 609 610 611
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

612
		rq->mpwqe.log_stride_sz = params->mpwqe_log_stride_sz;
613
		rq->mpwqe.num_strides = BIT(params->mpwqe_log_num_strides);
614

615
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
616

617
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
618 619
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
620 621 622 623 624
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
625 626
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
627 628
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
629
				     GFP_KERNEL, cpu_to_node(c->cpu));
630
		if (!rq->wqe.frag_info) {
631 632 633
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
634
		rq->post_wqes = mlx5e_post_rx_wqes;
635
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
636

637 638 639 640 641 642
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
643
		if (!rq->handle_rx_cqe) {
644
			kfree(rq->wqe.frag_info);
645 646 647 648 649
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

650
		byte_count = params->lro_en  ?
651
				params->lro_wqe_sz :
652
				MLX5E_SW2HW_MTU(c->priv, c->netdev->mtu);
653 654
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
655
			byte_count += MLX5E_METADATA_ETHER_LEN;
656
#endif
657
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
658 659

		/* calc the required page order */
660
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
661
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
662 663
		rq->buff.page_order = order_base_2(npages);

664
		byte_count |= MLX5_HW_START_PADDING;
665
		rq->mkey_be = c->mkey_be;
666
	}
667 668 669 670

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

671 672 673 674 675 676
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
			u64 dma_offset = (u64)mlx5e_get_wqe_mtt_offset(rq, i) << PAGE_SHIFT;

			wqe->data.addr = cpu_to_be64(dma_offset);
		}

677
		wqe->data.byte_count = cpu_to_be32(byte_count);
678
		wqe->data.lkey = rq->mkey_be;
679 680
	}

681 682 683 684 685 686 687 688 689 690 691
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

692 693 694
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

695 696
	return 0;

T
Tariq Toukan 已提交
697 698 699
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

700
err_rq_wq_destroy:
701 702
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
703
	xdp_rxq_info_unreg(&rq->xdp_rxq);
704 705 706 707 708
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

709
static void mlx5e_free_rq(struct mlx5e_rq *rq)
710
{
711 712
	int i;

713 714 715
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

716 717
	xdp_rxq_info_unreg(&rq->xdp_rxq);

718 719
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
720
		mlx5e_rq_free_mpwqe_info(rq);
721
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
722 723
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
724
		kfree(rq->wqe.frag_info);
725 726
	}

727 728 729 730 731 732
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
733 734 735
	mlx5_wq_destroy(&rq->wq_ctrl);
}

736 737
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
738
{
739
	struct mlx5_core_dev *mdev = rq->mdev;
740 741 742 743 744 745 746 747 748

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
749
	in = kvzalloc(inlen, GFP_KERNEL);
750 751 752 753 754 755 756 757
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

758
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
759 760
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
761
						MLX5_ADAPTER_PAGE_SHIFT);
762 763 764 765 766
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

767
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
768 769 770 771 772 773

	kvfree(in);

	return err;
}

774 775
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
776 777
{
	struct mlx5e_channel *c = rq->channel;
778
	struct mlx5_core_dev *mdev = c->mdev;
779 780 781 782 783 784 785

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
786
	in = kvzalloc(inlen, GFP_KERNEL);
787 788 789 790 791 792 793 794
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

795
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
796 797 798 799 800 801

	kvfree(in);

	return err;
}

802 803 804 805 806 807 808 809 810 811 812 813
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
814
	in = kvzalloc(inlen, GFP_KERNEL);
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

833 834 835
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
836
	struct mlx5_core_dev *mdev = c->mdev;
837 838 839 840 841 842
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
843
	in = kvzalloc(inlen, GFP_KERNEL);
844 845 846 847 848 849
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
850 851
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
852 853 854 855 856 857 858 859 860 861
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

862
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
863
{
864
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
865 866 867 868
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
869
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
870
	struct mlx5e_channel *c = rq->channel;
871

872
	struct mlx5_wq_ll *wq = &rq->wq;
873
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
874

875
	while (time_before(jiffies, exp_time)) {
876
		if (wq->cur_sz >= min_wqes)
877 878 879 880 881
			return 0;

		msleep(20);
	}

882
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
883
		    rq->rqn, wq->cur_sz, min_wqes);
884 885 886
	return -ETIMEDOUT;
}

887 888 889 890 891 892 893
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

894
	/* UMR WQE (if in progress) is always at wq->head */
895 896
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
897
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
898

899 900 901 902 903 904 905 906
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
907 908 909 910 911 912 913 914 915 916

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
917 918
}

919
static int mlx5e_open_rq(struct mlx5e_channel *c,
920
			 struct mlx5e_params *params,
921 922 923 924 925
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

926
	err = mlx5e_alloc_rq(c, params, param, rq);
927 928 929
	if (err)
		return err;

930
	err = mlx5e_create_rq(rq, param);
931
	if (err)
932
		goto err_free_rq;
933

934
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
935
	if (err)
936
		goto err_destroy_rq;
937

938
	if (params->rx_dim_enabled)
939
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
940

941 942 943 944
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
945 946
err_free_rq:
	mlx5e_free_rq(rq);
947 948 949 950

	return err;
}

951 952 953 954 955 956 957 958 959 960 961 962 963
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
964
{
965
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
966
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
967
}
968

969 970
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
971
	cancel_work_sync(&rq->dim.work);
972
	mlx5e_destroy_rq(rq);
973 974
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
975 976
}

S
Saeed Mahameed 已提交
977
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
978
{
S
Saeed Mahameed 已提交
979
	kfree(sq->db.di);
980 981
}

S
Saeed Mahameed 已提交
982
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
983 984 985
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
986
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
987
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
988 989
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
990 991 992 993 994 995
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
996
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
997
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
998 999 1000 1001
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1002
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1003 1004 1005 1006 1007 1008
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1009
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1010

1011
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1012 1013 1014 1015 1016
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

1017
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1036
{
1037
	kfree(sq->db.ico_wqe);
1038 1039
}

S
Saeed Mahameed 已提交
1040
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1052 1053 1054
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1055
{
S
Saeed Mahameed 已提交
1056
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1057
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1058
	int err;
1059

S
Saeed Mahameed 已提交
1060 1061 1062
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1063

1064
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1065 1066 1067 1068
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
1069

1070
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1071 1072 1073 1074
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
1075 1076

	return 0;
S
Saeed Mahameed 已提交
1077 1078 1079 1080 1081

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1082 1083
}

S
Saeed Mahameed 已提交
1084
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1085
{
S
Saeed Mahameed 已提交
1086 1087
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1088 1089
}

S
Saeed Mahameed 已提交
1090
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1091
{
S
Saeed Mahameed 已提交
1092 1093
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1094 1095
}

S
Saeed Mahameed 已提交
1096
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1097
{
S
Saeed Mahameed 已提交
1098 1099 1100 1101 1102 1103 1104
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1105
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1106 1107
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1108
	}
S
Saeed Mahameed 已提交
1109 1110 1111 1112

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1113 1114
}

S
Saeed Mahameed 已提交
1115
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1116
			     int txq_ix,
1117
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1118 1119
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1120
{
S
Saeed Mahameed 已提交
1121
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1122
	struct mlx5_core_dev *mdev = c->mdev;
1123 1124
	int err;

1125
	sq->pdev      = c->pdev;
1126
	sq->tstamp    = c->tstamp;
1127
	sq->clock     = &mdev->clock;
1128 1129
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1130
	sq->txq_ix    = txq_ix;
1131
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1132 1133
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1134 1135
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1136

1137
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1138
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1139
	if (err)
1140
		return err;
S
Saeed Mahameed 已提交
1141
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1142

1143
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1144
	if (err)
1145 1146
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1147
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1148 1149 1150 1151 1152 1153 1154 1155 1156

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1157
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1158
{
S
Saeed Mahameed 已提交
1159
	mlx5e_free_txqsq_db(sq);
1160 1161 1162
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1163 1164 1165 1166 1167 1168 1169 1170
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1171
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1172 1173 1174
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1175 1176 1177 1178 1179 1180 1181 1182
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1183
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1184
	in = kvzalloc(inlen, GFP_KERNEL);
1185 1186 1187 1188 1189 1190 1191
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1192 1193 1194
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1195 1196

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1197
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1198

1199
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1200 1201

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1202
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1203
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1204
					  MLX5_ADAPTER_PAGE_SHIFT);
1205
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1206

1207
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1208

1209
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1210 1211 1212 1213 1214 1215

	kvfree(in);

	return err;
}

1216 1217 1218 1219 1220 1221 1222
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1223
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1224
			   struct mlx5e_modify_sq_param *p)
1225 1226 1227 1228 1229 1230 1231
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1232
	in = kvzalloc(inlen, GFP_KERNEL);
1233 1234 1235 1236 1237
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1238 1239 1240
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1241
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1242
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1243
	}
1244

1245
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1246 1247 1248 1249 1250 1251

	kvfree(in);

	return err;
}

1252
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1253
{
1254
	mlx5_core_destroy_sq(mdev, sqn);
1255 1256
}

1257
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1258 1259 1260
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1261
{
1262
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1263 1264
	int err;

1265
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1266 1267 1268 1269 1270
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1271
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1272
	if (err)
1273
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1274 1275 1276 1277

	return err;
}

1278 1279 1280
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1281
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1282
			    u32 tisn,
1283
			    int txq_ix,
1284
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1285 1286 1287 1288
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1289
	u32 tx_rate;
1290 1291
	int err;

1292
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1293 1294 1295
	if (err)
		return err;

1296
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1297
	csp.tis_lst_sz      = 1;
1298 1299 1300
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1301
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1302
	if (err)
S
Saeed Mahameed 已提交
1303
		goto err_free_txqsq;
1304

1305
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1306
	if (tx_rate)
1307
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1308

1309 1310
	return 0;

S
Saeed Mahameed 已提交
1311
err_free_txqsq:
1312
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1313
	mlx5e_free_txqsq(sq);
1314 1315 1316 1317

	return err;
}

1318 1319
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1320
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1321 1322 1323 1324 1325
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1326 1327 1328 1329 1330 1331 1332
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1333
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1334
{
1335 1336
	struct mlx5e_channel *c = sq->channel;

1337
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1338
	/* prevent netif_tx_wake_queue */
1339
	napi_synchronize(&c->napi);
1340

S
Saeed Mahameed 已提交
1341
	netif_tx_disable_queue(sq->txq);
1342

S
Saeed Mahameed 已提交
1343 1344 1345
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1346

S
Saeed Mahameed 已提交
1347
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1348 1349
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1350
	}
1351 1352 1353 1354 1355
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1356
	struct mlx5_core_dev *mdev = c->mdev;
1357

1358
	mlx5e_destroy_sq(mdev, sq->sqn);
1359 1360
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1361 1362 1363 1364 1365
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1366
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1367 1368 1369 1370 1371 1372
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1373
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1374 1375 1376 1377 1378
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1379
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1380
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1381
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1401
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1402 1403 1404 1405
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1406
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1407 1408 1409 1410 1411 1412 1413 1414 1415
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1416
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1417 1418 1419 1420
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1421
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1422 1423 1424 1425
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1426
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1465
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1466 1467
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1468 1469
}

1470 1471 1472
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1473 1474 1475
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1476
	unsigned int irqn;
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1503
	cq->mdev = mdev;
1504 1505 1506 1507

	return 0;
}

1508 1509 1510 1511 1512 1513 1514
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1515 1516
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1527
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1528
{
1529
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1530 1531
}

1532
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1533
{
1534
	struct mlx5_core_dev *mdev = cq->mdev;
1535 1536 1537 1538 1539
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1540
	unsigned int irqn_not_used;
1541 1542 1543 1544
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1545
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1546
	in = kvzalloc(inlen, GFP_KERNEL);
1547 1548 1549 1550 1551 1552 1553
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1554 1555
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1556 1557 1558

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1559
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1560
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1561
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1562
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1563
					    MLX5_ADAPTER_PAGE_SHIFT);
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1578
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1579
{
1580
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1581 1582 1583
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1584
			 struct net_dim_cq_moder moder,
1585
			 struct mlx5e_cq_param *param,
1586
			 struct mlx5e_cq *cq)
1587
{
1588
	struct mlx5_core_dev *mdev = c->mdev;
1589 1590
	int err;

1591
	err = mlx5e_alloc_cq(c, param, cq);
1592 1593 1594
	if (err)
		return err;

1595
	err = mlx5e_create_cq(cq, param);
1596
	if (err)
1597
		goto err_free_cq;
1598

1599
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1600
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1601 1602
	return 0;

1603 1604
err_free_cq:
	mlx5e_free_cq(cq);
1605 1606 1607 1608 1609 1610 1611

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1612
	mlx5e_free_cq(cq);
1613 1614
}

1615 1616 1617 1618 1619
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1620
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1621
			     struct mlx5e_params *params,
1622 1623 1624 1625 1626 1627
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1628 1629
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1652
			  struct mlx5e_params *params,
1653 1654 1655 1656 1657
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1658 1659
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1660

1661 1662
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1663 1664 1665 1666 1667 1668 1669 1670
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1671
		mlx5e_close_txqsq(&c->sq[tc]);
1672 1673 1674 1675 1676 1677 1678 1679 1680

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1681
		mlx5e_close_txqsq(&c->sq[tc]);
1682 1683
}

1684
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1685
				struct mlx5e_txqsq *sq, u32 rate)
1686 1687 1688
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1689
	struct mlx5e_modify_sq_param msp = {0};
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1712 1713 1714 1715
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1716
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1734
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1761
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1762
			      struct mlx5e_params *params,
1763 1764 1765
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1766
	struct net_dim_cq_moder icocq_moder = {0, 0};
1767
	struct net_device *netdev = priv->netdev;
1768
	int cpu = mlx5e_get_cpu(priv, ix);
1769
	struct mlx5e_channel *c;
1770
	unsigned int irq;
1771
	int err;
1772
	int eqn;
1773

1774
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1775 1776 1777 1778
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1779 1780
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1781
	c->ix       = ix;
1782
	c->cpu      = cpu;
1783 1784
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1785
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1786 1787
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1788

1789 1790 1791
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1792 1793
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1794
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1795 1796 1797
	if (err)
		goto err_napi_del;

1798
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1799 1800 1801
	if (err)
		goto err_close_icosq_cq;

1802
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1803 1804 1805
	if (err)
		goto err_close_tx_cqs;

1806
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1807 1808
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1809 1810 1811
	if (err)
		goto err_close_rx_cq;

1812 1813
	napi_enable(&c->napi);

1814
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1815 1816 1817
	if (err)
		goto err_disable_napi;

1818
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1819 1820 1821
	if (err)
		goto err_close_icosq;

1822
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1823 1824
	if (err)
		goto err_close_sqs;
1825

1826
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1827
	if (err)
1828
		goto err_close_xdp_sq;
1829 1830 1831 1832

	*cp = c;

	return 0;
1833
err_close_xdp_sq:
1834
	if (c->xdp)
S
Saeed Mahameed 已提交
1835
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1836 1837 1838 1839

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1840
err_close_icosq:
S
Saeed Mahameed 已提交
1841
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1842

1843 1844
err_disable_napi:
	napi_disable(&c->napi);
1845
	if (c->xdp)
1846
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1847 1848

err_close_rx_cq:
1849 1850 1851 1852 1853
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1854 1855 1856
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1857 1858 1859 1860 1861 1862 1863
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1864 1865 1866 1867 1868 1869 1870
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1871
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1883 1884 1885
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1886
	if (c->xdp)
S
Saeed Mahameed 已提交
1887
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1888
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1889
	mlx5e_close_icosq(&c->icosq);
1890
	napi_disable(&c->napi);
1891
	if (c->xdp)
1892
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1893 1894
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1895
	mlx5e_close_cq(&c->icosq.cq);
1896
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1897

1898 1899 1900 1901
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1902
				 struct mlx5e_params *params,
1903 1904 1905 1906 1907
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1908
	switch (params->rq_wq_type) {
1909
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1910 1911
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1912 1913 1914 1915 1916 1917
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1918 1919
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1920
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1921
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1922
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1923
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1924
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1925

1926
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1927 1928 1929
	param->wq.linear = 1;
}

1930 1931 1932 1933 1934 1935 1936 1937 1938
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1939 1940
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1941 1942 1943 1944 1945
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1946
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1947

1948
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1949 1950 1951
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1952
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1953 1954 1955 1956 1957 1958
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1959
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1960
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1961 1962 1963 1964 1965 1966 1967
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1968
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1969 1970 1971
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1972
				    struct mlx5e_params *params,
1973 1974 1975
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1976
	u8 log_cq_size;
1977

1978
	switch (params->rq_wq_type) {
1979
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1980
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1981 1982
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1983
		log_cq_size = params->log_rq_size;
1984 1985 1986
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1987
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1988 1989 1990
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1991 1992

	mlx5e_build_common_cq_param(priv, param);
1993
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1994 1995 1996
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1997
				    struct mlx5e_params *params,
1998 1999 2000 2001
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2002
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2003 2004

	mlx5e_build_common_cq_param(priv, param);
2005
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2006 2007
}

T
Tariq Toukan 已提交
2008
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2009 2010
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2011 2012 2013 2014 2015 2016
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2017

2018
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2019 2020 2021
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2022 2023
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2024 2025 2026 2027 2028 2029 2030
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2031
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2032 2033
}

2034
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2035
				    struct mlx5e_params *params,
2036 2037 2038 2039 2040 2041
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2042
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2043 2044
}

2045 2046 2047
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2048
{
2049
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2050

2051 2052 2053 2054 2055 2056 2057
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2058 2059
}

2060 2061
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2062
{
2063
	struct mlx5e_channel_param *cparam;
2064
	int err = -ENOMEM;
2065 2066
	int i;

2067
	chs->num = chs->params.num_channels;
2068

2069
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2070
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2071 2072
	if (!chs->c || !cparam)
		goto err_free;
2073

2074
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2075
	for (i = 0; i < chs->num; i++) {
2076
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2077 2078 2079 2080
		if (err)
			goto err_close_channels;
	}

2081
	kfree(cparam);
2082 2083 2084 2085
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2086
		mlx5e_close_channel(chs->c[i]);
2087

2088
err_free:
2089
	kfree(chs->c);
2090
	kfree(cparam);
2091
	chs->num = 0;
2092 2093 2094
	return err;
}

2095
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2096 2097 2098
{
	int i;

2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2125
void mlx5e_close_channels(struct mlx5e_channels *chs)
2126 2127
{
	int i;
2128

2129 2130
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2131

2132 2133
	kfree(chs->c);
	chs->num = 0;
2134 2135
}

2136 2137
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2138 2139 2140 2141 2142
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2143
	u32 *in;
2144
	int i;
2145 2146

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2147
	in = kvzalloc(inlen, GFP_KERNEL);
2148 2149 2150 2151 2152 2153 2154 2155
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2156 2157
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2158

2159 2160 2161
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2162 2163

	kvfree(in);
T
Tariq Toukan 已提交
2164 2165 2166
	return err;
}

2167
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2168
{
2169 2170
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2171 2172
}

2173
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2174 2175
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2176
	int err;
2177

2178 2179 2180 2181
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2182 2183
}

2184
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2185
{
2186
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2187 2188 2189
	int err;
	int ix;

2190
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2191
		rqt = &priv->direct_tir[ix].rqt;
2192
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2193 2194 2195 2196 2197 2198 2199
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2200
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2201
	for (ix--; ix >= 0; ix--)
2202
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2203

2204 2205 2206
	return err;
}

2207 2208 2209 2210 2211 2212 2213 2214
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2247
			ix = priv->channels.params.indirection_rqt[ix];
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2258 2259 2260 2261
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2262
	u32 *in;
2263 2264 2265
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2266
	in = kvzalloc(inlen, GFP_KERNEL);
2267 2268 2269 2270 2271 2272 2273
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2274
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2275
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2276 2277 2278 2279 2280

	kvfree(in);
	return err;
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2295
{
T
Tariq Toukan 已提交
2296 2297 2298
	u32 rqtn;
	int ix;

2299
	if (priv->indir_rqt.enabled) {
2300
		/* RSS RQ table */
2301
		rqtn = priv->indir_rqt.rqtn;
2302
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2303 2304
	}

2305 2306 2307
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2308 2309 2310
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2311 2312 2313
		};

		/* Direct RQ Tables */
2314 2315
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2316

2317
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2318
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2319
	}
2320 2321
}

2322 2323 2324 2325 2326
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2327 2328 2329 2330 2331 2332
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2333 2334 2335 2336 2337 2338 2339 2340 2341
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2342 2343 2344
		{
			.rqn = priv->drop_rq.rqn,
		},
2345 2346 2347 2348 2349
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2350
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2351
{
2352
	if (!params->lro_en)
2353 2354 2355 2356 2357 2358 2359 2360
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2361 2362
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2363 2364
}

2365 2366
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2367
				    void *tirc, bool inner)
2368
{
2369 2370
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2384 2385
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2386 2387 2388 2389 2390 2391
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2392
		memcpy(rss_key, params->toeplitz_hash_key, len);
2393
	}
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2476 2477
}

T
Tariq Toukan 已提交
2478
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2479 2480 2481 2482 2483 2484 2485
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2486
	int tt;
T
Tariq Toukan 已提交
2487
	int ix;
2488 2489

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2490
	in = kvzalloc(inlen, GFP_KERNEL);
2491 2492 2493 2494 2495 2496
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2497
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2498

T
Tariq Toukan 已提交
2499
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2500
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2501
					   inlen);
T
Tariq Toukan 已提交
2502
		if (err)
T
Tariq Toukan 已提交
2503
			goto free_in;
T
Tariq Toukan 已提交
2504
	}
2505

2506
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2507 2508 2509 2510 2511 2512 2513
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2514 2515 2516 2517 2518
	kvfree(in);

	return err;
}

2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2534
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2535 2536
{
	struct mlx5_core_dev *mdev = priv->mdev;
2537
	u16 hw_mtu = MLX5E_SW2HW_MTU(priv, mtu);
2538 2539
	int err;

2540
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2541 2542 2543
	if (err)
		return err;

2544 2545 2546 2547
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2548

2549 2550 2551 2552 2553
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2554

2555 2556 2557 2558
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2559
	*mtu = MLX5E_HW2SW_MTU(priv, hw_mtu);
2560 2561
}

2562
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2563
{
2564
	struct net_device *netdev = priv->netdev;
2565 2566 2567 2568 2569 2570
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2571

2572 2573 2574 2575
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2576

2577
	netdev->mtu = mtu;
2578 2579 2580
	return 0;
}

2581 2582 2583
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2584 2585
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2586 2587 2588 2589 2590 2591 2592 2593 2594
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2595 2596 2597
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2598
	for (tc = 0; tc < ntc; tc++)
2599
		netdev_set_tc_queue(netdev, tc, nch, 0);
2600 2601
}

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2621
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2622
{
2623 2624 2625 2626
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2627 2628
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2629

2630 2631 2632
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2633

2634
	if (MLX5_VPORT_MANAGER(priv->mdev))
2635 2636
		mlx5e_add_sqs_fwd_rules(priv);

2637
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2638
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2639 2640
}

2641
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2642
{
2643 2644
	mlx5e_redirect_rqts_to_drop(priv);

2645
	if (MLX5_VPORT_MANAGER(priv->mdev))
2646 2647
		mlx5e_remove_sqs_fwd_rules(priv);

2648 2649 2650 2651 2652 2653 2654 2655
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2656
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2657 2658
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2659 2660 2661
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2662
	int carrier_ok;
2663 2664
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2665
	carrier_ok = netif_carrier_ok(netdev);
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2676 2677 2678 2679
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2680 2681 2682
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2683 2684 2685
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2686 2687
}

2688
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2689 2690 2691 2692 2693
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2694 2695 2696 2697 2698 2699 2700
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2701
	err = mlx5e_open_channels(priv, &priv->channels);
2702
	if (err)
2703
		goto err_clear_state_opened_flag;
2704

2705
	mlx5e_refresh_tirs(priv, false);
2706
	mlx5e_activate_priv_channels(priv);
2707 2708
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2709

2710 2711
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2712

2713
	return 0;
2714 2715 2716 2717

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2718 2719
}

2720
int mlx5e_open(struct net_device *netdev)
2721 2722 2723 2724 2725 2726
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2727 2728
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2729 2730 2731 2732 2733 2734 2735 2736 2737
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2738 2739 2740 2741 2742 2743
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2744 2745 2746
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2747 2748
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2749 2750 2751 2752

	return 0;
}

2753
int mlx5e_close(struct net_device *netdev)
2754 2755 2756 2757
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2758 2759 2760
	if (!netif_device_present(netdev))
		return -ENODEV;

2761
	mutex_lock(&priv->state_lock);
2762
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2763 2764 2765 2766 2767 2768
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2769
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2770 2771
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2784 2785 2786
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2787
	rq->mdev = mdev;
2788 2789 2790 2791

	return 0;
}

2792
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2793 2794
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2795
{
2796
	return mlx5e_alloc_cq_common(mdev, param, cq);
2797 2798
}

2799 2800
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2801
{
2802 2803 2804
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2805 2806
	int err;

2807
	mlx5e_build_drop_rq_param(&rq_param);
2808

2809
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2810 2811 2812
	if (err)
		return err;

2813
	err = mlx5e_create_cq(cq, &cq_param);
2814
	if (err)
2815
		goto err_free_cq;
2816

2817
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2818
	if (err)
2819
		goto err_destroy_cq;
2820

2821
	err = mlx5e_create_rq(drop_rq, &rq_param);
2822
	if (err)
2823
		goto err_free_rq;
2824 2825 2826

	return 0;

2827
err_free_rq:
2828
	mlx5e_free_rq(drop_rq);
2829 2830

err_destroy_cq:
2831
	mlx5e_destroy_cq(cq);
2832

2833
err_free_cq:
2834
	mlx5e_free_cq(cq);
2835

2836 2837 2838
	return err;
}

2839
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2840
{
2841 2842 2843 2844
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2845 2846
}

2847 2848
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2849
{
2850
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2851 2852
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2853
	MLX5_SET(tisc, tisc, prio, tc << 1);
2854
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2855
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2856 2857 2858 2859

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2860
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2861 2862
}

2863
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2864
{
2865
	mlx5_core_destroy_tis(mdev, tisn);
2866 2867
}

2868
int mlx5e_create_tises(struct mlx5e_priv *priv)
2869 2870 2871 2872
{
	int err;
	int tc;

2873
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2874
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2875 2876 2877 2878 2879 2880 2881 2882
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2883
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2884 2885 2886 2887

	return err;
}

2888
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2889 2890 2891
{
	int tc;

2892
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2893
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2894 2895
}

2896 2897 2898
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2899
{
2900
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2901

2902
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2903

A
Achiad Shochat 已提交
2904
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2905
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2906
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2907 2908
}

2909
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2910
{
2911
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2912

2913
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2914 2915 2916 2917 2918 2919

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2920
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2921
{
2922
	struct mlx5e_tir *tir;
2923 2924
	void *tirc;
	int inlen;
2925
	int i = 0;
2926
	int err;
T
Tariq Toukan 已提交
2927 2928
	u32 *in;
	int tt;
2929 2930

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2931
	in = kvzalloc(inlen, GFP_KERNEL);
2932 2933 2934
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2935 2936
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2937
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2938
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2939
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2940
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2941 2942 2943 2944
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2945 2946
	}

2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2963 2964 2965 2966
	kvfree(in);

	return 0;

2967 2968 2969 2970
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2971 2972 2973 2974 2975 2976 2977 2978
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2979
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2990
	in = kvzalloc(inlen, GFP_KERNEL);
2991 2992 2993
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2994 2995
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2996
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2997
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2998
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2999
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3000 3001 3002 3003 3004 3005
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3006 3007
	return 0;

T
Tariq Toukan 已提交
3008
err_destroy_ch_tirs:
3009
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3010
	for (ix--; ix >= 0; ix--)
3011
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3012 3013

	kvfree(in);
3014 3015 3016 3017

	return err;
}

3018
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3019 3020 3021
{
	int i;

T
Tariq Toukan 已提交
3022
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3023
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3024 3025 3026 3027 3028 3029

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3030 3031
}

3032
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3033 3034 3035 3036 3037 3038 3039 3040
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3055
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3056 3057 3058 3059
{
	int err = 0;
	int i;

3060 3061
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3062 3063 3064 3065 3066 3067 3068
		if (err)
			return err;
	}

	return 0;
}

3069 3070
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3071 3072
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3073
	struct mlx5e_channels new_channels = {};
3074
	u8 tc = mqprio->num_tc;
3075 3076
	int err = 0;

3077 3078
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3079 3080 3081 3082 3083
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3084 3085
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3086

S
Saeed Mahameed 已提交
3087
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3088 3089 3090
		priv->channels.params = new_channels.params;
		goto out;
	}
3091

S
Saeed Mahameed 已提交
3092 3093 3094
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3095

3096
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3097
out:
3098 3099 3100 3101
	mutex_unlock(&priv->state_lock);
	return err;
}

3102
#ifdef CONFIG_MLX5_ESWITCH
3103
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3104
				     struct tc_cls_flower_offload *cls_flower)
3105
{
3106
	if (cls_flower->common.chain_index)
3107
		return -EOPNOTSUPP;
3108

3109 3110
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3111
		return mlx5e_configure_flower(priv, cls_flower);
3112 3113 3114 3115 3116
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3117
		return -EOPNOTSUPP;
3118 3119
	}
}
3120 3121 3122 3123 3124 3125

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

3126 3127 3128
	if (!tc_can_offload(priv->netdev))
		return -EOPNOTSUPP;

3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3157
#endif
3158

3159 3160
int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
		   void *type_data)
3161
{
3162
	switch (type) {
3163
#ifdef CONFIG_MLX5_ESWITCH
3164 3165
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3166
#endif
3167
	case TC_SETUP_QDISC_MQPRIO:
3168
		return mlx5e_setup_tc_mqprio(dev, type_data);
3169 3170 3171
	default:
		return -EOPNOTSUPP;
	}
3172 3173
}

3174
static void
3175 3176 3177
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3178
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3179
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3180
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3181

3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3194 3195 3196 3197

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3198 3199 3200
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3201
	stats->rx_crc_errors =
3202 3203 3204
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3205 3206 3207 3208 3209 3210 3211
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3212 3213
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3214 3215 3216 3217 3218 3219
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3220
	queue_work(priv->wq, &priv->set_rx_mode_work);
3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3235
	queue_work(priv->wq, &priv->set_rx_mode_work);
3236 3237 3238 3239

	return 0;
}

3240
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3241 3242
	do {						\
		if (enable)				\
3243
			*features |= feature;		\
3244
		else					\
3245
			*features &= ~feature;		\
3246 3247 3248 3249 3250
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3251 3252
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3253 3254 3255
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3256 3257 3258

	mutex_lock(&priv->state_lock);

3259 3260
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3261

3262 3263 3264 3265 3266 3267 3268
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3269
	}
3270

3271 3272 3273
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3274

3275 3276
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3277
	mutex_unlock(&priv->state_lock);
3278 3279 3280
	return err;
}

3281
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3282 3283 3284 3285
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3286
		mlx5e_enable_cvlan_filter(priv);
3287
	else
3288
		mlx5e_disable_cvlan_filter(priv);
3289 3290 3291 3292 3293 3294 3295

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3296

3297
	if (!enable && mlx5e_tc_num_filters(priv)) {
3298 3299 3300 3301 3302
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3303 3304 3305
	return 0;
}

3306 3307 3308 3309 3310 3311 3312 3313
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3331 3332 3333
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3334
	int err = 0;
3335 3336 3337

	mutex_lock(&priv->state_lock);

3338
	priv->channels.params.vlan_strip_disable = !enable;
3339 3340 3341 3342
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3343
	if (err)
3344
		priv->channels.params.vlan_strip_disable = enable;
3345

3346
unlock:
3347 3348 3349 3350 3351
	mutex_unlock(&priv->state_lock);

	return err;
}

3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3367
static int mlx5e_handle_feature(struct net_device *netdev,
3368
				netdev_features_t *features,
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3382 3383
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3384 3385 3386
		return err;
	}

3387
	MLX5E_SET_FEATURE(features, feature, enable);
3388 3389 3390 3391 3392 3393
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3394
	netdev_features_t oper_features = netdev->features;
3395 3396
	int err;

3397 3398 3399
	err  = mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_LRO, set_feature_lro);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
3400
				    NETIF_F_HW_VLAN_CTAG_FILTER,
3401
				    set_feature_cvlan_filter);
3402 3403 3404 3405 3406 3407 3408 3409
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_RXALL, set_feature_rx_all);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3410
#ifdef CONFIG_RFS_ACCEL
3411 3412
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_NTUPLE, set_feature_arfs);
3413
#endif
3414

3415 3416 3417 3418 3419 3420
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3421 3422
}

3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3442 3443 3444
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3445 3446
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3447
	int err = 0;
3448
	bool reset;
3449 3450

	mutex_lock(&priv->state_lock);
3451

3452 3453
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3454 3455
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3456
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3457

3458
	curr_mtu    = netdev->mtu;
3459
	netdev->mtu = new_mtu;
3460

3461 3462 3463 3464
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3465

3466 3467 3468 3469 3470 3471 3472 3473
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3474

3475 3476
out:
	mutex_unlock(&priv->state_lock);
3477 3478 3479
	return err;
}

3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3554 3555
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3556 3557
	struct mlx5e_priv *priv = netdev_priv(dev);

3558 3559
	switch (cmd) {
	case SIOCSHWTSTAMP:
3560
		return mlx5e_hwstamp_set(priv, ifr);
3561
	case SIOCGHWTSTAMP:
3562
		return mlx5e_hwstamp_get(priv, ifr);
3563 3564 3565 3566 3567
	default:
		return -EOPNOTSUPP;
	}
}

3568
#ifdef CONFIG_MLX5_ESWITCH
3569 3570 3571 3572 3573 3574 3575 3576
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3577 3578
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3579 3580 3581 3582
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3583 3584 3585
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3586 3587 3588 3589
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3590 3591 3592 3593 3594 3595 3596 3597
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3598 3599 3600 3601 3602 3603 3604
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3605 3606 3607 3608 3609 3610 3611 3612

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3613
					   max_tx_rate, min_tx_rate);
3614 3615
}

3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3671
#endif
3672

3673 3674
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3675 3676 3677
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3678 3679 3680
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3681 3682 3683
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3684
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3685 3686
}

3687 3688
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3689 3690 3691
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3692 3693 3694
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3695 3696 3697
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3698
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3699 3700
}

3701 3702 3703
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3704
{
3705
	unsigned int offset = 0;
3706
	struct udphdr *udph;
3707 3708
	u8 proto;
	u16 port;
3709 3710 3711 3712 3713 3714

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3715
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3716 3717 3718 3719 3720
		break;
	default:
		goto out;
	}

3721 3722 3723 3724
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3725 3726 3727
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3728 3729 3730 3731
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3747 3748 3749 3750 3751
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3752 3753 3754
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3755
		return mlx5e_tunnel_features_check(priv, skb, features);
3756 3757 3758 3759

	return features;
}

3760 3761 3762 3763 3764 3765 3766 3767
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3768
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3769
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3770

3771
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3772 3773
			continue;
		sched_work = true;
3774
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3775 3776 3777 3778 3779 3780 3781 3782
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3799 3800 3801 3802 3803 3804
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3805 3806
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3807
	reset = (!priv->channels.params.xdp_prog || !prog);
3808 3809 3810

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3811 3812 3813 3814
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3815
		prog = bpf_prog_add(prog, priv->channels.num);
3816 3817 3818 3819 3820
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3821

3822 3823 3824
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3825
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3826 3827 3828 3829
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3830
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3831 3832 3833 3834 3835 3836 3837 3838 3839 3840

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3841 3842
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3843

3844
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3845 3846 3847 3848 3849
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3850
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3863
static u32 mlx5e_xdp_query(struct net_device *dev)
3864 3865
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3866 3867
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3868

3869 3870 3871 3872 3873 3874 3875
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3876 3877
}

3878
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3879 3880 3881 3882 3883
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3884 3885
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3886 3887 3888 3889 3890 3891
		return 0;
	default:
		return -EINVAL;
	}
}

3892 3893 3894 3895 3896 3897 3898
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3899 3900
	struct mlx5e_channels *chs = &priv->channels;

3901 3902
	int i;

3903 3904
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3905 3906 3907
}
#endif

3908
static const struct net_device_ops mlx5e_netdev_ops = {
3909 3910 3911
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3912
	.ndo_setup_tc            = mlx5e_setup_tc,
3913
	.ndo_select_queue        = mlx5e_select_queue,
3914 3915 3916
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3917 3918
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3919
	.ndo_set_features        = mlx5e_set_features,
3920
	.ndo_fix_features        = mlx5e_fix_features,
3921 3922
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3923
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3924 3925 3926
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3927 3928 3929
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3930
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3931
	.ndo_bpf		 = mlx5e_xdp,
3932 3933 3934
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3935
#ifdef CONFIG_MLX5_ESWITCH
3936
	/* SRIOV E-Switch NDOs */
3937 3938
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3939
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3940
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3941
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3942 3943 3944
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3945 3946
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3947
#endif
3948 3949 3950 3951 3952
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3953
		return -EOPNOTSUPP;
3954 3955 3956 3957 3958
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3959 3960 3961 3962
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3963 3964
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3965
		return -EOPNOTSUPP;
3966
	}
3967 3968
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3969
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
3970
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
3971

3972 3973 3974
	return 0;
}

3975 3976 3977 3978 3979 3980 3981 3982 3983
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3984
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
3985 3986 3987 3988 3989 3990 3991 3992
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

4029 4030 4031 4032 4033 4034
static bool hw_lro_heuristic(u32 link_speed, u32 pci_bw)
{
	return !(link_speed && pci_bw &&
		 (pci_bw <= 16000) && (pci_bw < link_speed));
}

4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4053 4054
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4055
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
4056 4057 4058 4059

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
4060
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
4061 4062 4063 4064

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
4065

4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077
	if (params->rx_dim_enabled) {
		switch (cq_period_mode) {
		case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE);
			break;
		case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
		default:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE);
		}
	}
4078

4079
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4080 4081
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4082 4083
}

4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4096 4097 4098
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
4099
{
4100
	u8 cq_period_mode = 0;
4101 4102
	u32 link_speed = 0;
	u32 pci_bw = 0;
4103

4104 4105
	params->num_channels = max_channels;
	params->num_tc       = 1;
4106

4107 4108 4109 4110 4111
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
		      link_speed, pci_bw);

4112 4113
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4114 4115
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4116

4117
	/* set CQE compression */
4118
	params->rx_cqe_compress_def = false;
4119
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4120
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4121
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
4122

4123 4124 4125 4126
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
4127

4128
	/* HW LRO */
4129

4130
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4131
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4132
		params->lro_en = hw_lro_heuristic(link_speed, pci_bw);
4133
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4134

4135 4136 4137 4138
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4139
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4140
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
4141
	mlx5e_set_tx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
4142

4143 4144
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
4145
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4146

4147 4148 4149
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4150
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4151 4152
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4153

4154 4155 4156 4157 4158 4159
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4160

4161 4162 4163 4164
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4165
	priv->msglevel    = MLX5E_MSG_LEVEL;
4166
	priv->hard_mtu = MLX5E_ETH_HARD_MTU;
4167

4168
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
4169

4170 4171 4172 4173
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4174
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4175
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4176 4177

	mlx5e_timestamp_init(priv);
4178 4179 4180 4181 4182 4183
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4184
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4185 4186 4187 4188 4189
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4190 4191
}

4192
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4193 4194 4195
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4196
#endif
4197

4198
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4199 4200 4201
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4202 4203
	bool fcs_supported;
	bool fcs_enabled;
4204 4205 4206

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4207 4208
	netdev->netdev_ops = &mlx5e_netdev_ops;

4209
#ifdef CONFIG_MLX5_CORE_EN_DCB
4210 4211
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4212
#endif
4213

4214 4215 4216 4217
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4218
	netdev->vlan_features    |= NETIF_F_SG;
4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4231
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4232 4233
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4234
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4235

4236 4237
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4238
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4239
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4240 4241
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4242 4243 4244 4245 4246 4247 4248 4249
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4250
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4251 4252
	}

4253 4254 4255 4256 4257 4258 4259 4260 4261
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4262 4263 4264 4265 4266
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4267 4268 4269
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4270
	netdev->features          = netdev->hw_features;
4271
	if (!priv->channels.params.lro_en)
4272 4273
		netdev->features  &= ~NETIF_F_LRO;

4274 4275 4276
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4277 4278 4279
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4280 4281 4282 4283
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4284 4285 4286 4287 4288 4289
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4290

4291
	netdev->features         |= NETIF_F_HIGHDMA;
4292
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4293 4294 4295 4296

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4297

4298
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4299
	if (MLX5_VPORT_MANAGER(mdev))
4300 4301
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4302 4303

	mlx5e_ipsec_build_netdev(priv);
4304 4305
}

4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4326 4327
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4328 4329
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4330 4331
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4332
	int err;
4333

4334
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4335 4336 4337
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4338 4339 4340 4341 4342 4343
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4344
	mlx5e_ipsec_cleanup(priv);
4345 4346 4347 4348 4349 4350 4351 4352
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4353 4354
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4355 4356 4357
		return err;

	err = mlx5e_create_direct_rqts(priv);
4358
	if (err)
4359 4360 4361
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4362
	if (err)
4363 4364 4365
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4366
	if (err)
4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4388
	mlx5e_destroy_direct_rqts(priv);
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4400
	mlx5e_destroy_direct_rqts(priv);
4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4415
	mlx5e_dcbnl_initialize(priv);
4416 4417 4418 4419 4420 4421 4422 4423
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4424 4425 4426 4427
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4428 4429 4430 4431
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4432 4433 4434
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4435
	netdev->max_mtu = MLX5E_HW2SW_MTU(priv, max_mtu);
4436
	mlx5e_set_dev_port_mtu(priv);
4437

4438 4439
	mlx5_lag_add(mdev, netdev);

4440
	mlx5e_enable_async_events(priv);
4441

4442
	if (MLX5_VPORT_MANAGER(priv->mdev))
4443
		mlx5e_register_vport_reps(priv);
4444

4445 4446
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4447 4448 4449
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4450 4451 4452 4453 4454 4455 4456 4457
	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4458 4459 4460 4461 4462 4463

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4464 4465 4466 4467
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4468 4469
	struct mlx5_core_dev *mdev = priv->mdev;

4470 4471 4472 4473 4474
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4475 4476 4477 4478 4479 4480
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4481
	queue_work(priv->wq, &priv->set_rx_mode_work);
4482

4483
	if (MLX5_VPORT_MANAGER(priv->mdev))
4484 4485
		mlx5e_unregister_vport_reps(priv);

4486
	mlx5e_disable_async_events(priv);
4487
	mlx5_lag_remove(mdev);
4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4499
	.update_stats	   = mlx5e_update_ndo_stats,
4500
	.max_nch	   = mlx5e_get_max_num_channels,
4501
	.update_carrier	   = mlx5e_update_carrier,
4502 4503
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4504 4505 4506
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4507 4508
/* mlx5e generic netdev management API (move to en_common.c) */

4509 4510 4511
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4512
{
4513
	int nch = profile->max_nch(mdev);
4514 4515 4516
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4517
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4518
				    nch * profile->max_tc,
4519
				    nch);
4520 4521 4522 4523 4524
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4525 4526 4527 4528
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4529
	profile->init(mdev, netdev, profile, ppriv);
4530 4531 4532 4533 4534

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4535 4536
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4537 4538 4539 4540 4541
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4542 4543
	if (profile->cleanup)
		profile->cleanup(priv);
4544 4545 4546 4547 4548
	free_netdev(netdev);

	return NULL;
}

4549
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4550
{
4551
	struct mlx5_core_dev *mdev = priv->mdev;
4552 4553 4554 4555 4556
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4557

4558 4559
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4560
		goto out;
4561

4562
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4563 4564
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4565
		goto err_cleanup_tx;
4566 4567
	}

4568 4569
	err = profile->init_rx(priv);
	if (err)
4570 4571
		goto err_close_drop_rq;

4572 4573
	mlx5e_create_q_counter(priv);

4574 4575
	if (profile->enable)
		profile->enable(priv);
4576

4577
	return 0;
4578 4579

err_close_drop_rq:
4580
	mlx5e_close_drop_rq(&priv->drop_rq);
4581

4582 4583
err_cleanup_tx:
	profile->cleanup_tx(priv);
4584

4585 4586
out:
	return err;
4587 4588
}

4589
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4590 4591 4592 4593 4594
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4595 4596 4597 4598
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4599 4600
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4601
	mlx5e_close_drop_rq(&priv->drop_rq);
4602 4603 4604 4605
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4633
	err = mlx5e_attach_netdev(priv);
4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4650
	mlx5e_detach_netdev(priv);
4651 4652 4653
	mlx5e_destroy_mdev_resources(mdev);
}

4654 4655
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4656 4657
	struct net_device *netdev;
	void *rpriv = NULL;
4658 4659
	void *priv;
	int err;
4660

4661 4662
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4663 4664
		return NULL;

4665
#ifdef CONFIG_MLX5_ESWITCH
4666
	if (MLX5_VPORT_MANAGER(mdev)) {
4667
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4668
		if (!rpriv) {
4669
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4670 4671 4672
			return NULL;
		}
	}
4673
#endif
4674

4675
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4676 4677
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4678
		goto err_free_rpriv;
4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4693
	}
4694

4695 4696 4697
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4698 4699 4700 4701 4702
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4703
	mlx5e_destroy_netdev(priv);
4704
err_free_rpriv:
4705
	kfree(rpriv);
4706
	return NULL;
4707 4708 4709 4710 4711
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4712
	void *ppriv = priv->ppriv;
4713

4714 4715 4716
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4717
	unregister_netdev(priv->netdev);
4718
	mlx5e_detach(mdev, vpriv);
4719
	mlx5e_destroy_netdev(priv);
4720
	kfree(ppriv);
4721 4722
}

4723 4724 4725 4726 4727 4728 4729 4730
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4731 4732
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4733 4734
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4735 4736 4737 4738 4739 4740 4741
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4742
	mlx5e_ipsec_build_inverse_table();
4743
	mlx5e_build_ptys2ethtool_map();
4744 4745 4746 4747 4748 4749 4750
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}