en_main.c 130.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include <net/page_pool.h>
39
#include "eswitch.h"
40
#include "en.h"
41
#include "en_tc.h"
42
#include "en_rep.h"
43
#include "en_accel/ipsec.h"
44
#include "en_accel/ipsec_rxtx.h"
45
#include "en_accel/tls.h"
46
#include "accel/ipsec.h"
47
#include "accel/tls.h"
48
#include "lib/vxlan.h"
49
#include "lib/clock.h"
50
#include "en/port.h"
51
#include "en/xdp.h"
52 53

struct mlx5e_rq_param {
54 55
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
56
	struct mlx5e_rq_frags_info frags_info;
57 58 59 60 61 62 63 64 65 66 67
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
68
	u8                         cq_period_mode;
69 70 71 72 73
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
74
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
75
	struct mlx5e_sq_param      icosq;
76 77
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
78
	struct mlx5e_cq_param      icosq_cq;
79 80
};

81
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
82
{
83
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
84 85
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
86 87 88 89 90 91 92 93 94 95 96
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
97 98
}

99
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
100
{
101 102 103 104
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
105

106
	linear_rq_headroom += NET_IP_ALIGN;
107

108 109 110 111 112 113
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
114 115 116 117
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
118
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
119 120 121 122

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

123 124 125 126 127 128 129 130
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

131 132 133
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
134
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
135 136 137
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

138
	if (!mlx5e_rx_is_linear_skb(mdev, params))
139 140 141 142 143 144 145 146 147 148 149 150
		return false;

	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

151 152 153 154 155 156 157 158 159 160 161
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
162
{
163
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
164
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
165

166 167 168 169
	return MLX5E_MPWQE_STRIDE_SZ(mdev,
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
}

170 171
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
172 173 174 175 176
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

177 178
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
179 180 181
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
182
	bool is_linear_skb;
183 184 185

	linear_rq_headroom += NET_IP_ALIGN;

186 187 188
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
189

190
	return is_linear_skb ? linear_rq_headroom : 0;
191 192
}

193
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
194
			       struct mlx5e_params *params)
195
{
196
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
197 198 199
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
200

201 202
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
203 204
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
205
		       BIT(params->log_rq_mtu_frames),
206
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
207
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
208 209
}

210 211 212 213
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
214 215
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
216
}
217

218
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
219
{
220 221
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
222
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
223
		MLX5_WQ_TYPE_CYCLIC;
224 225
}

226 227 228 229 230 231
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
232
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
233
					    0);
234

235 236
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
237
		netif_carrier_on(priv->netdev);
238 239
	} else {
		netdev_info(priv->netdev, "Link down\n");
240
		netif_carrier_off(priv->netdev);
241
	}
242 243 244 245 246 247 248 249 250
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
251 252
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
253 254 255
	mutex_unlock(&priv->state_lock);
}

256
void mlx5e_update_stats(struct mlx5e_priv *priv)
257
{
258
	int i;
259

260 261 262
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
263 264
}

265 266
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
267 268 269 270 271 272
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
273 274
}

275
static void mlx5e_update_stats_work(struct work_struct *work)
276
{
277
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
278
					       update_stats_work);
279

280
	mutex_lock(&priv->state_lock);
281
	priv->profile->update_stats(priv);
282 283 284
	mutex_unlock(&priv->state_lock);
}

285 286 287 288 289 290 291 292 293 294 295
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

296 297
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
298
{
299 300
	struct mlx5e_priv *priv = vpriv;

301
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
302 303
		return;

304 305 306
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
307
		queue_work(priv->wq, &priv->update_carrier_work);
308 309 310 311 312 313 314 315
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
316
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
317 318 319 320
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
321
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
322
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
323 324
}

S
Saeed Mahameed 已提交
325 326
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
327
				       struct mlx5e_umr_wqe *wqe)
328 329 330
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
331
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
332 333 334 335 336 337

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

338
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
339
	ucseg->xlt_octowords =
340 341 342 343
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

344 345 346 347 348 349
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
350
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
351 352 353 354 355 356 357 358 359 360 361 362 363
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

364 365 366
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
367
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
368

369 370
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
371
				       GFP_KERNEL, cpu_to_node(c->cpu));
372
	if (!rq->mpwqe.info)
373
		return -ENOMEM;
374

375
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
376 377 378 379

	return 0;
}

380
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
381 382
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
383 384 385 386 387 388
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

389
	in = kvzalloc(inlen, GFP_KERNEL);
390 391 392 393 394 395 396 397 398
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
399
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
400 401 402

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
403
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
404 405
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
406
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
407

T
Tariq Toukan 已提交
408
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
409 410 411 412 413

	kvfree(in);
	return err;
}

414
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
415
{
416
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
417

418
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
419 420
}

421 422 423 424 425
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

466
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
467 468 469 470 471 472 473 474 475 476 477 478 479 480
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

481
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
482 483
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
484
			  struct mlx5e_rq *rq)
485
{
486
	struct page_pool_params pp_params = { 0 };
487
	struct mlx5_core_dev *mdev = c->mdev;
488
	void *rqc = rqp->rqc;
489
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
490
	u32 pool_size;
491 492 493 494
	int wq_sz;
	int err;
	int i;

495
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
496

497
	rq->wq_type = params->rq_wq_type;
498 499
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
500
	rq->tstamp  = c->tstamp;
501
	rq->clock   = &mdev->clock;
502 503
	rq->channel = c;
	rq->ix      = c->ix;
504
	rq->mdev    = mdev;
505
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
506
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
507

508
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
509 510 511 512 513
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
514

515 516
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
517 518
		goto err_rq_wq_destroy;

519
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
520
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
521
	pool_size = 1 << params->log_rq_mtu_frames;
522

523
	switch (rq->wq_type) {
524
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
525 526 527 528 529 530 531 532
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
533 534

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
535

536
		rq->post_wqes = mlx5e_post_rx_mpwqes;
537
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
538

539
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
540 541 542 543 544 545 546
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
547 548 549 550 551 552
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

553 554 555 556
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
557 558
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
559

560
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
561 562
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
563 564 565 566
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
567
			goto err_free;
568
		break;
569 570 571
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
572 573 574 575 576
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

577
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
578

579 580
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
581 582
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
583
				      GFP_KERNEL, cpu_to_node(c->cpu));
584 585
		if (!rq->wqe.frags) {
			err = -ENOMEM;
586
			goto err_free;
587
		}
588 589 590 591

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
592
		rq->post_wqes = mlx5e_post_rx_wqes;
593
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
594

595 596 597 598 599 600
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
601 602 603
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
604
			goto err_free;
605 606
		}

607 608 609
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
610
		rq->mkey_be = c->mkey_be;
611
	}
612

613
	/* Create a page_pool and register it with rxq */
614
	pp_params.order     = 0;
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
630
		goto err_free;
631
	}
632 633 634
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
635
		goto err_free;
636

637
	for (i = 0; i < wq_sz; i++) {
638
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
639
			struct mlx5e_rx_wqe_ll *wqe =
640
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
641 642
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
643
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
644

645 646 647
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
648
		} else {
649 650
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
666
		}
667 668
	}

669 670 671 672 673 674 675 676 677 678 679
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

680 681 682
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

683 684
	return 0;

685 686 687
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
688
		kvfree(rq->mpwqe.info);
689 690 691 692 693 694
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
695

696
err_rq_wq_destroy:
697 698
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
699
	xdp_rxq_info_unreg(&rq->xdp_rxq);
700 701
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
702 703 704 705 706
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

707
static void mlx5e_free_rq(struct mlx5e_rq *rq)
708
{
709 710
	int i;

711 712 713
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

714
	xdp_rxq_info_unreg(&rq->xdp_rxq);
715 716
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
717

718 719
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
720
		kvfree(rq->mpwqe.info);
721
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
722
		break;
723
	default: /* MLX5_WQ_TYPE_CYCLIC */
724 725
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
726 727
	}

728 729 730 731 732 733
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
734 735 736
	mlx5_wq_destroy(&rq->wq_ctrl);
}

737 738
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
739
{
740
	struct mlx5_core_dev *mdev = rq->mdev;
741 742 743 744 745 746 747 748 749

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
750
	in = kvzalloc(inlen, GFP_KERNEL);
751 752 753 754 755 756 757 758
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

759
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
760 761
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
762
						MLX5_ADAPTER_PAGE_SHIFT);
763 764
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

765 766
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
767

768
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
769 770 771 772 773 774

	kvfree(in);

	return err;
}

775 776
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
777
{
778
	struct mlx5_core_dev *mdev = rq->mdev;
779 780 781 782 783 784 785

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
786
	in = kvzalloc(inlen, GFP_KERNEL);
787 788 789 790 791 792 793 794
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

795
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
796 797 798 799 800 801

	kvfree(in);

	return err;
}

802 803 804 805 806 807 808 809 810 811 812 813
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
814
	in = kvzalloc(inlen, GFP_KERNEL);
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

833 834 835
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
836
	struct mlx5_core_dev *mdev = c->mdev;
837 838 839 840 841 842
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
843
	in = kvzalloc(inlen, GFP_KERNEL);
844 845 846 847 848 849
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
850 851
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
852 853 854 855 856 857 858 859 860 861
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

862
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
863
{
864
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
865 866
}

867
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
868
{
869
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
870
	struct mlx5e_channel *c = rq->channel;
871

872
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
873

874
	do {
875
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
876 877 878
			return 0;

		msleep(20);
879 880 881
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
882
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
883 884 885 886

	return -ETIMEDOUT;
}

887 888 889 890 891
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

892 893 894
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

895
		/* UMR WQE (if in progress) is always at wq->head */
896
		if (rq->mpwqe.umr_in_progress)
897
			rq->dealloc_wqe(rq, wq->head);
898 899

		while (!mlx5_wq_ll_is_empty(wq)) {
900
			struct mlx5e_rx_wqe_ll *wqe;
901 902 903 904 905 906 907 908 909

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
910
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
911

912 913
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
914
			rq->dealloc_wqe(rq, wqe_ix);
915
			mlx5_wq_cyc_pop(wq);
916
		}
917
	}
918

919 920
}

921
static int mlx5e_open_rq(struct mlx5e_channel *c,
922
			 struct mlx5e_params *params,
923 924 925 926 927
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

928
	err = mlx5e_alloc_rq(c, params, param, rq);
929 930 931
	if (err)
		return err;

932
	err = mlx5e_create_rq(rq, param);
933
	if (err)
934
		goto err_free_rq;
935

936
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
937
	if (err)
938
		goto err_destroy_rq;
939

940
	if (params->rx_dim_enabled)
941
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
942

943 944 945
	if (params->pflags & MLX5E_PFLAG_RX_NO_CSUM_COMPLETE)
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

946 947 948 949
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
950 951
err_free_rq:
	mlx5e_free_rq(rq);
952 953 954 955

	return err;
}

956 957 958
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
959
	struct mlx5_wq_cyc *wq = &sq->wq;
960 961
	struct mlx5e_tx_wqe *nopwqe;

962 963
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

964 965
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
966 967
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
968 969 970
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
971
{
972
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
973
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
974
}
975

976 977
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
978
	cancel_work_sync(&rq->dim.work);
979
	mlx5e_destroy_rq(rq);
980 981
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
982 983
}

S
Saeed Mahameed 已提交
984
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
985
{
986
	kvfree(sq->db.xdpi);
987 988
}

S
Saeed Mahameed 已提交
989
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
990 991 992
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

993 994 995
	sq->db.xdpi = kvzalloc_node(array_size(wq_sz, sizeof(*sq->db.xdpi)),
				    GFP_KERNEL, numa);
	if (!sq->db.xdpi) {
S
Saeed Mahameed 已提交
996
		mlx5e_free_xdpsq_db(sq);
997 998 999 1000 1001 1002
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
1003
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
1004
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1005
			     struct mlx5e_sq_param *param,
1006 1007
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
1008 1009
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1010
	struct mlx5_core_dev *mdev = c->mdev;
1011
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1012 1013 1014 1015 1016 1017
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1018
	sq->min_inline_mode = params->tx_min_inline_mode;
1019
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1020 1021 1022
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1023

1024
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1025
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1026 1027
	if (err)
		return err;
1028
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1029

1030
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1049
{
1050
	kvfree(sq->db.ico_wqe);
1051 1052
}

S
Saeed Mahameed 已提交
1053
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1054 1055 1056
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1057 1058
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1059
				       GFP_KERNEL, numa);
1060 1061 1062 1063 1064 1065
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1066 1067 1068
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1069
{
S
Saeed Mahameed 已提交
1070
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1071
	struct mlx5_core_dev *mdev = c->mdev;
1072
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1073
	int err;
1074

S
Saeed Mahameed 已提交
1075 1076
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1077

1078
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1079
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1080 1081
	if (err)
		return err;
1082
	wq->db = &wq->db[MLX5_SND_DBR];
1083

1084
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1085 1086 1087
	if (err)
		goto err_sq_wq_destroy;

1088
	return 0;
S
Saeed Mahameed 已提交
1089 1090 1091 1092 1093

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1094 1095
}

S
Saeed Mahameed 已提交
1096
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1097
{
S
Saeed Mahameed 已提交
1098 1099
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1100 1101
}

S
Saeed Mahameed 已提交
1102
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1103
{
1104 1105
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1106 1107
}

S
Saeed Mahameed 已提交
1108
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1109
{
S
Saeed Mahameed 已提交
1110 1111 1112
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1113 1114
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1115
					GFP_KERNEL, numa);
1116 1117
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1118
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1119
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1120 1121
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1122
	}
S
Saeed Mahameed 已提交
1123 1124 1125 1126

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1127 1128
}

1129
static void mlx5e_sq_recover(struct work_struct *work);
S
Saeed Mahameed 已提交
1130
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1131
			     int txq_ix,
1132
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1133
			     struct mlx5e_sq_param *param,
1134 1135
			     struct mlx5e_txqsq *sq,
			     int tc)
1136
{
S
Saeed Mahameed 已提交
1137
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1138
	struct mlx5_core_dev *mdev = c->mdev;
1139
	struct mlx5_wq_cyc *wq = &sq->wq;
1140 1141
	int err;

1142
	sq->pdev      = c->pdev;
1143
	sq->tstamp    = c->tstamp;
1144
	sq->clock     = &mdev->clock;
1145 1146
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1147
	sq->txq_ix    = txq_ix;
1148
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1149
	sq->min_inline_mode = params->tx_min_inline_mode;
1150
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1151
	INIT_WORK(&sq->recover.recover_work, mlx5e_sq_recover);
1152 1153
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1154 1155
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1156

1157
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1158
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1159
	if (err)
1160
		return err;
1161
	wq->db    = &wq->db[MLX5_SND_DBR];
1162

1163
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1164
	if (err)
1165 1166
		goto err_sq_wq_destroy;

1167 1168 1169
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1170 1171 1172 1173 1174 1175 1176 1177
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1178
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1179
{
S
Saeed Mahameed 已提交
1180
	mlx5e_free_txqsq_db(sq);
1181 1182 1183
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1184 1185 1186 1187 1188 1189 1190 1191
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1192
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1193 1194 1195
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1196 1197 1198 1199 1200 1201 1202 1203
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1204
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1205
	in = kvzalloc(inlen, GFP_KERNEL);
1206 1207 1208 1209 1210 1211 1212
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1213 1214 1215
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1216 1217

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1218
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1219

1220
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1221
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1222 1223

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1224
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1225
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1226
					  MLX5_ADAPTER_PAGE_SHIFT);
1227
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1228

1229 1230
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1231

1232
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1233 1234 1235 1236 1237 1238

	kvfree(in);

	return err;
}

1239 1240 1241 1242 1243 1244 1245
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1246
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1247
			   struct mlx5e_modify_sq_param *p)
1248 1249 1250 1251 1252 1253 1254
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1255
	in = kvzalloc(inlen, GFP_KERNEL);
1256 1257 1258 1259 1260
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1261 1262 1263
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1264
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1265
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1266
	}
1267

1268
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1269 1270 1271 1272 1273 1274

	kvfree(in);

	return err;
}

1275
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1276
{
1277
	mlx5_core_destroy_sq(mdev, sqn);
1278 1279
}

1280
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1281 1282 1283
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1284
{
1285
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1286 1287
	int err;

1288
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1289 1290 1291 1292 1293
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1294
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1295
	if (err)
1296
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1297 1298 1299 1300

	return err;
}

1301 1302 1303
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1304
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1305
			    u32 tisn,
1306
			    int txq_ix,
1307
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1308
			    struct mlx5e_sq_param *param,
1309 1310
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1311 1312
{
	struct mlx5e_create_sq_param csp = {};
1313
	u32 tx_rate;
1314 1315
	int err;

1316
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1317 1318 1319
	if (err)
		return err;

1320
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1321
	csp.tis_lst_sz      = 1;
1322 1323 1324
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1325
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1326
	if (err)
S
Saeed Mahameed 已提交
1327
		goto err_free_txqsq;
1328

1329
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1330
	if (tx_rate)
1331
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1332

1333 1334 1335
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1336 1337
	return 0;

S
Saeed Mahameed 已提交
1338
err_free_txqsq:
1339
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1340
	mlx5e_free_txqsq(sq);
1341 1342 1343 1344

	return err;
}

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
static void mlx5e_reset_txqsq_cc_pc(struct mlx5e_txqsq *sq)
{
	WARN_ONCE(sq->cc != sq->pc,
		  "SQ 0x%x: cc (0x%x) != pc (0x%x)\n",
		  sq->sqn, sq->cc, sq->pc);
	sq->cc = 0;
	sq->dma_fifo_cc = 0;
	sq->pc = 0;
}

1355 1356
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1357
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1358
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1359 1360 1361 1362 1363
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1364 1365 1366 1367 1368 1369 1370
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1371
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1372
{
1373
	struct mlx5e_channel *c = sq->channel;
1374
	struct mlx5_wq_cyc *wq = &sq->wq;
1375

1376
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1377
	/* prevent netif_tx_wake_queue */
1378
	napi_synchronize(&c->napi);
1379

S
Saeed Mahameed 已提交
1380
	netif_tx_disable_queue(sq->txq);
1381

S
Saeed Mahameed 已提交
1382
	/* last doorbell out, godspeed .. */
1383 1384
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1385
		struct mlx5e_tx_wqe *nop;
1386

1387 1388 1389
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1390
	}
1391 1392 1393 1394 1395
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1396
	struct mlx5_core_dev *mdev = c->mdev;
1397
	struct mlx5_rate_limit rl = {0};
1398

1399
	mlx5e_destroy_sq(mdev, sq->sqn);
1400 1401 1402 1403
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1404 1405 1406 1407
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
static int mlx5e_wait_for_sq_flush(struct mlx5e_txqsq *sq)
{
	unsigned long exp_time = jiffies + msecs_to_jiffies(2000);

	while (time_before(jiffies, exp_time)) {
		if (sq->cc == sq->pc)
			return 0;

		msleep(20);
	}

	netdev_err(sq->channel->netdev,
		   "Wait for SQ 0x%x flush timeout (sq cc = 0x%x, sq pc = 0x%x)\n",
		   sq->sqn, sq->cc, sq->pc);

	return -ETIMEDOUT;
}

static int mlx5e_sq_to_ready(struct mlx5e_txqsq *sq, int curr_state)
{
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	struct mlx5e_modify_sq_param msp = {0};
	int err;

	msp.curr_state = curr_state;
	msp.next_state = MLX5_SQC_STATE_RST;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to reset\n", sq->sqn);
		return err;
	}

	memset(&msp, 0, sizeof(msp));
	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;

	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
	if (err) {
		netdev_err(dev, "Failed to move sq 0x%x to ready\n", sq->sqn);
		return err;
	}

	return 0;
}

static void mlx5e_sq_recover(struct work_struct *work)
{
	struct mlx5e_txqsq_recover *recover =
		container_of(work, struct mlx5e_txqsq_recover,
			     recover_work);
	struct mlx5e_txqsq *sq = container_of(recover, struct mlx5e_txqsq,
					      recover);
	struct mlx5_core_dev *mdev = sq->channel->mdev;
	struct net_device *dev = sq->channel->netdev;
	u8 state;
	int err;

	err = mlx5_core_query_sq_state(mdev, sq->sqn, &state);
	if (err) {
		netdev_err(dev, "Failed to query SQ 0x%x state. err = %d\n",
			   sq->sqn, err);
		return;
	}

	if (state != MLX5_RQC_STATE_ERR) {
		netdev_err(dev, "SQ 0x%x not in ERROR state\n", sq->sqn);
		return;
	}

	netif_tx_disable_queue(sq->txq);

	if (mlx5e_wait_for_sq_flush(sq))
		return;

	/* If the interval between two consecutive recovers per SQ is too
	 * short, don't recover to avoid infinite loop of ERR_CQE -> recover.
	 * If we reached this state, there is probably a bug that needs to be
	 * fixed. let's keep the queue close and let tx timeout cleanup.
	 */
	if (jiffies_to_msecs(jiffies - recover->last_recover) <
	    MLX5E_SQ_RECOVER_MIN_INTERVAL) {
		netdev_err(dev, "Recover SQ 0x%x canceled, too many error CQEs\n",
			   sq->sqn);
		return;
	}

	/* At this point, no new packets will arrive from the stack as TXQ is
	 * marked with QUEUE_STATE_DRV_XOFF. In addition, NAPI cleared all
	 * pending WQEs.  SQ can safely reset the SQ.
	 */
	if (mlx5e_sq_to_ready(sq, state))
		return;

	mlx5e_reset_txqsq_cc_pc(sq);
1504
	sq->stats->recover++;
1505 1506 1507 1508
	recover->last_recover = jiffies;
	mlx5e_activate_txqsq(sq);
}

S
Saeed Mahameed 已提交
1509
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1510
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1511 1512 1513 1514 1515 1516
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1517
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1518 1519 1520 1521 1522
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1523
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1524
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1525
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1545
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1546 1547 1548 1549
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1550
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1551
			    struct mlx5e_sq_param *param,
1552 1553
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1554 1555 1556 1557 1558 1559 1560
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1561
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1562 1563 1564 1565
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1566
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1567 1568 1569
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1570 1571
	if (is_redirect)
		set_bit(MLX5E_SQ_STATE_REDIRECT, &sq->state);
S
Saeed Mahameed 已提交
1572
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1573
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1612
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1613 1614
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1615 1616
}

1617 1618 1619
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1620 1621 1622
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1623
	unsigned int irqn;
1624 1625 1626
	int err;
	u32 i;

1627 1628 1629 1630
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1652
	cq->mdev = mdev;
1653 1654 1655 1656

	return 0;
}

1657 1658 1659 1660 1661 1662 1663
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1664 1665
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1676
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1677
{
1678
	mlx5_wq_destroy(&cq->wq_ctrl);
1679 1680
}

1681
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1682
{
1683
	struct mlx5_core_dev *mdev = cq->mdev;
1684 1685 1686 1687 1688
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1689
	unsigned int irqn_not_used;
1690 1691 1692
	int eqn;
	int err;

1693 1694 1695 1696
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1697
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1698
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1699
	in = kvzalloc(inlen, GFP_KERNEL);
1700 1701 1702 1703 1704 1705 1706
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1707
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1708
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1709

T
Tariq Toukan 已提交
1710
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1711
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1712
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1713
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1714
					    MLX5_ADAPTER_PAGE_SHIFT);
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1729
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1730
{
1731
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1732 1733 1734
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1735
			 struct net_dim_cq_moder moder,
1736
			 struct mlx5e_cq_param *param,
1737
			 struct mlx5e_cq *cq)
1738
{
1739
	struct mlx5_core_dev *mdev = c->mdev;
1740 1741
	int err;

1742
	err = mlx5e_alloc_cq(c, param, cq);
1743 1744 1745
	if (err)
		return err;

1746
	err = mlx5e_create_cq(cq, param);
1747
	if (err)
1748
		goto err_free_cq;
1749

1750
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1751
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1752 1753
	return 0;

1754 1755
err_free_cq:
	mlx5e_free_cq(cq);
1756 1757 1758 1759 1760 1761 1762

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1763
	mlx5e_free_cq(cq);
1764 1765
}

1766 1767 1768 1769 1770
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1771
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1772
			     struct mlx5e_params *params,
1773 1774 1775 1776 1777 1778
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1779 1780
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1803
			  struct mlx5e_params *params,
1804 1805
			  struct mlx5e_channel_param *cparam)
{
1806
	struct mlx5e_priv *priv = c->priv;
1807
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1808

1809
	for (tc = 0; tc < params->num_tc; tc++) {
1810
		int txq_ix = c->ix + tc * max_nch;
1811

1812
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1813
				       params, &cparam->sq, &c->sq[tc], tc);
1814 1815 1816 1817 1818 1819 1820 1821
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1822
		mlx5e_close_txqsq(&c->sq[tc]);
1823 1824 1825 1826 1827 1828 1829 1830 1831

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1832
		mlx5e_close_txqsq(&c->sq[tc]);
1833 1834
}

1835
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1836
				struct mlx5e_txqsq *sq, u32 rate)
1837 1838 1839
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1840
	struct mlx5e_modify_sq_param msp = {0};
1841
	struct mlx5_rate_limit rl = {0};
1842 1843 1844 1845 1846 1847 1848
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1849 1850
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1851
		/* remove current rl index to free space to next ones */
1852 1853
		mlx5_rl_remove_rate(mdev, &rl);
	}
1854 1855 1856 1857

	sq->rate_limit = 0;

	if (rate) {
1858 1859
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1860 1861 1862 1863 1864 1865 1866
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1867 1868 1869 1870
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1871
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1872 1873 1874 1875 1876
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1877
			mlx5_rl_remove_rate(mdev, &rl);
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1889
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1916
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1917
			      struct mlx5e_params *params,
1918 1919 1920
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1921
	struct net_dim_cq_moder icocq_moder = {0, 0};
1922
	struct net_device *netdev = priv->netdev;
1923
	int cpu = mlx5e_get_cpu(priv, ix);
1924
	struct mlx5e_channel *c;
1925
	unsigned int irq;
1926
	int err;
1927
	int eqn;
1928

1929 1930 1931 1932
	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

1933
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1934 1935 1936 1937
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1938 1939
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1940
	c->ix       = ix;
1941
	c->cpu      = cpu;
1942 1943
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1944
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1945 1946
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1947
	c->stats    = &priv->channel_stats[ix].ch;
1948

1949 1950
	c->irq_desc = irq_to_desc(irq);

1951 1952
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1953
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1954 1955 1956
	if (err)
		goto err_napi_del;

1957
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1958 1959 1960
	if (err)
		goto err_close_icosq_cq;

1961
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1962 1963 1964
	if (err)
		goto err_close_tx_cqs;

1965 1966 1967 1968
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1969
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1970 1971
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1972 1973 1974
	if (err)
		goto err_close_rx_cq;

1975 1976
	napi_enable(&c->napi);

1977
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1978 1979 1980
	if (err)
		goto err_disable_napi;

1981
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1982 1983 1984
	if (err)
		goto err_close_icosq;

1985
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
1986 1987
	if (err)
		goto err_close_sqs;
1988

1989
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1990
	if (err)
1991
		goto err_close_xdp_sq;
1992

1993 1994 1995 1996
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

1997 1998 1999
	*cp = c;

	return 0;
2000 2001 2002 2003

err_close_rq:
	mlx5e_close_rq(&c->rq);

2004
err_close_xdp_sq:
2005
	if (c->xdp)
S
Saeed Mahameed 已提交
2006
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2007 2008 2009 2010

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
2011
err_close_icosq:
S
Saeed Mahameed 已提交
2012
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
2013

2014 2015
err_disable_napi:
	napi_disable(&c->napi);
2016
	if (c->xdp)
2017
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2018 2019

err_close_rx_cq:
2020 2021
	mlx5e_close_cq(&c->rq.cq);

2022 2023 2024
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

2025 2026 2027
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
2028 2029 2030
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

2031 2032
err_napi_del:
	netif_napi_del(&c->napi);
2033
	kvfree(c);
2034 2035 2036 2037

	return err;
}

2038 2039 2040 2041 2042 2043 2044
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2045
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2057 2058
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2059
	mlx5e_close_xdpsq(&c->xdpsq);
2060
	mlx5e_close_rq(&c->rq);
2061
	if (c->xdp)
S
Saeed Mahameed 已提交
2062
		mlx5e_close_xdpsq(&c->rq.xdpsq);
2063
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2064
	mlx5e_close_icosq(&c->icosq);
2065
	napi_disable(&c->napi);
2066
	if (c->xdp)
2067
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2068
	mlx5e_close_cq(&c->rq.cq);
2069
	mlx5e_close_cq(&c->xdpsq.cq);
2070
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2071
	mlx5e_close_cq(&c->icosq.cq);
2072
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
2073

2074
	kvfree(c);
2075 2076
}

2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2147
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2148
				 struct mlx5e_params *params,
2149 2150
				 struct mlx5e_rq_param *param)
{
2151
	struct mlx5_core_dev *mdev = priv->mdev;
2152 2153
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2154
	int ndsegs = 1;
2155

2156
	switch (params->rq_wq_type) {
2157
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2158
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2159 2160
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2161
		MLX5_SET(wq, wq, log_wqe_stride_size,
2162 2163
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2164
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2165
		break;
2166
	default: /* MLX5_WQ_TYPE_CYCLIC */
2167
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2168 2169
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2170 2171
	}

2172
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2173
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2174 2175
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2176
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2177
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2178
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2179
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2180

2181
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2182 2183
}

2184
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2185
				      struct mlx5e_rq_param *param)
2186
{
2187
	struct mlx5_core_dev *mdev = priv->mdev;
2188 2189 2190
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2191 2192 2193
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2194
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2195 2196

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2197 2198
}

T
Tariq Toukan 已提交
2199 2200
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2201 2202 2203 2204 2205
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2206
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2207

2208
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2209 2210 2211
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2212
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2213 2214 2215 2216 2217 2218
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2219
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2220
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
2221 2222 2223 2224 2225 2226 2227
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2228
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2229 2230 2231
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2232
				    struct mlx5e_params *params,
2233 2234
				    struct mlx5e_cq_param *param)
{
2235
	struct mlx5_core_dev *mdev = priv->mdev;
2236
	void *cqc = param->cqc;
2237
	u8 log_cq_size;
2238

2239
	switch (params->rq_wq_type) {
2240
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2241 2242
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2243
		break;
2244
	default: /* MLX5_WQ_TYPE_CYCLIC */
2245
		log_cq_size = params->log_rq_mtu_frames;
2246 2247 2248
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2249
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2250 2251 2252
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2253 2254

	mlx5e_build_common_cq_param(priv, param);
2255
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2256 2257 2258
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2259
				    struct mlx5e_params *params,
2260 2261 2262 2263
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2264
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2265 2266

	mlx5e_build_common_cq_param(priv, param);
2267
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2268 2269
}

T
Tariq Toukan 已提交
2270
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2271 2272
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2273 2274 2275 2276 2277 2278
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2279

2280
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2281 2282 2283
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2284 2285
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2286 2287 2288 2289 2290 2291 2292
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2293
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2294 2295
}

2296
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2297
				    struct mlx5e_params *params,
2298 2299 2300 2301 2302 2303
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2304
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2305 2306
}

2307 2308 2309
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2310
{
2311
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2312

2313 2314 2315 2316 2317 2318 2319
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2320 2321
}

2322 2323
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2324
{
2325
	struct mlx5e_channel_param *cparam;
2326
	int err = -ENOMEM;
2327 2328
	int i;

2329
	chs->num = chs->params.num_channels;
2330

2331
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2332
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2333 2334
	if (!chs->c || !cparam)
		goto err_free;
2335

2336
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2337
	for (i = 0; i < chs->num; i++) {
2338
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2339 2340 2341 2342
		if (err)
			goto err_close_channels;
	}

2343
	kvfree(cparam);
2344 2345 2346 2347
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2348
		mlx5e_close_channel(chs->c[i]);
2349

2350
err_free:
2351
	kfree(chs->c);
2352
	kvfree(cparam);
2353
	chs->num = 0;
2354 2355 2356
	return err;
}

2357
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2358 2359 2360
{
	int i;

2361 2362 2363 2364 2365 2366 2367 2368 2369
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2370 2371 2372
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2373

2374
	return err ? -ETIMEDOUT : 0;
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2385
void mlx5e_close_channels(struct mlx5e_channels *chs)
2386 2387
{
	int i;
2388

2389 2390
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2391

2392 2393
	kfree(chs->c);
	chs->num = 0;
2394 2395
}

2396 2397
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2398 2399 2400 2401 2402
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2403
	u32 *in;
2404
	int i;
2405 2406

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2407
	in = kvzalloc(inlen, GFP_KERNEL);
2408 2409 2410 2411 2412 2413 2414 2415
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2416 2417
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2418

2419 2420 2421
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2422 2423

	kvfree(in);
T
Tariq Toukan 已提交
2424 2425 2426
	return err;
}

2427
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2428
{
2429 2430
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2431 2432
}

2433
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2434 2435
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2436
	int err;
2437

2438 2439 2440 2441
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2442 2443
}

2444
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2445
{
2446
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2447 2448 2449
	int err;
	int ix;

2450
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2451
		rqt = &priv->direct_tir[ix].rqt;
2452
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2453 2454 2455 2456 2457 2458 2459
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2460
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2461
	for (ix--; ix >= 0; ix--)
2462
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2463

2464 2465 2466
	return err;
}

2467 2468 2469 2470
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

2471
	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++)
2472 2473 2474
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2475 2476 2477 2478 2479 2480 2481
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2482
int mlx5e_bits_invert(unsigned long a, int size)
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2507
			ix = priv->channels.params.indirection_rqt[ix];
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2518 2519 2520 2521
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2522
	u32 *in;
2523 2524 2525
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2526
	in = kvzalloc(inlen, GFP_KERNEL);
2527 2528 2529 2530 2531 2532 2533
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2534
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2535
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2536 2537 2538 2539 2540

	kvfree(in);
	return err;
}

2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2555
{
T
Tariq Toukan 已提交
2556 2557 2558
	u32 rqtn;
	int ix;

2559
	if (priv->indir_rqt.enabled) {
2560
		/* RSS RQ table */
2561
		rqtn = priv->indir_rqt.rqtn;
2562
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2563 2564
	}

2565
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2566 2567
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2568 2569 2570
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2571 2572 2573
		};

		/* Direct RQ Tables */
2574 2575
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2576

2577
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2578
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2579
	}
2580 2581
}

2582 2583 2584 2585 2586
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2587 2588 2589 2590 2591 2592
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2593 2594 2595 2596 2597 2598 2599 2600 2601
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2602 2603 2604
		{
			.rqn = priv->drop_rq.rqn,
		},
2605 2606 2607 2608 2609
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2658
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2659
{
2660
	if (!params->lro_en)
2661 2662 2663 2664 2665 2666 2667 2668
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2669 2670
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2671 2672
}

2673
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
2674
				    const struct mlx5e_tirc_config *ttconfig,
2675
				    void *tirc, bool inner)
2676
{
2677 2678
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2679

2680 2681
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2682 2683 2684 2685 2686 2687
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2688
		memcpy(rss_key, params->toeplitz_hash_key, len);
2689
	}
2690 2691 2692 2693 2694 2695
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2696 2697
}

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2709 2710 2711
		mlx5e_build_indir_tir_ctx_hash(&priv->channels.params,
					       &tirc_default_config[tt],
					       tirc, false);
2712 2713 2714 2715 2716 2717 2718 2719
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2720 2721 2722
		mlx5e_build_indir_tir_ctx_hash(&priv->channels.params,
					       &tirc_default_config[tt],
					       tirc, true);
2723 2724 2725 2726 2727
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2728
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2729 2730 2731 2732 2733 2734 2735
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2736
	int tt;
T
Tariq Toukan 已提交
2737
	int ix;
2738 2739

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2740
	in = kvzalloc(inlen, GFP_KERNEL);
2741 2742 2743 2744 2745 2746
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2747
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2748

T
Tariq Toukan 已提交
2749
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2750
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2751
					   inlen);
T
Tariq Toukan 已提交
2752
		if (err)
T
Tariq Toukan 已提交
2753
			goto free_in;
T
Tariq Toukan 已提交
2754
	}
2755

2756
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2757 2758 2759 2760 2761 2762 2763
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2764 2765 2766 2767 2768
	kvfree(in);

	return err;
}

2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

2781 2782
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params,
				       &tirc_default_config[tt], tirc, true);
2783 2784
}

2785 2786
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2787
{
2788
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2789 2790
	int err;

2791
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2792 2793 2794
	if (err)
		return err;

2795 2796 2797 2798
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2799

2800 2801
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2802 2803 2804
{
	u16 hw_mtu = 0;
	int err;
2805

2806 2807 2808 2809
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2810
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2811 2812
}

2813
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2814
{
2815
	struct mlx5e_params *params = &priv->channels.params;
2816
	struct net_device *netdev = priv->netdev;
2817
	struct mlx5_core_dev *mdev = priv->mdev;
2818 2819 2820
	u16 mtu;
	int err;

2821
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2822 2823
	if (err)
		return err;
2824

2825 2826
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2827
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2828
			    __func__, mtu, params->sw_mtu);
2829

2830
	params->sw_mtu = mtu;
2831 2832 2833
	return 0;
}

2834 2835 2836
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2837 2838
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2839 2840 2841 2842 2843 2844 2845 2846 2847
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2848 2849 2850
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2851
	for (tc = 0; tc < ntc; tc++)
2852
		netdev_set_tc_queue(netdev, tc, nch, 0);
2853 2854
}

2855
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2856
{
2857
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2858 2859
	int i, tc;

2860
	for (i = 0; i < max_nch; i++)
2861
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2862 2863 2864 2865 2866 2867 2868 2869
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2870 2871 2872 2873 2874 2875 2876 2877 2878 2879

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2880
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2881
{
2882 2883 2884 2885
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2886 2887
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2888

2889
	mlx5e_build_tx2sq_maps(priv);
2890 2891
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2892

2893
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2894 2895
		mlx5e_add_sqs_fwd_rules(priv);

2896
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2897
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2898 2899
}

2900
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2901
{
2902 2903
	mlx5e_redirect_rqts_to_drop(priv);

2904
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
2905 2906
		mlx5e_remove_sqs_fwd_rules(priv);

2907 2908 2909 2910 2911 2912 2913 2914
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2915
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2916 2917
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2918 2919 2920
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2921
	int carrier_ok;
2922 2923
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2924
	carrier_ok = netif_carrier_ok(netdev);
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2935 2936 2937 2938
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2939 2940 2941
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2942 2943 2944
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2945 2946
}

2947
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2948 2949 2950 2951 2952
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2953 2954 2955 2956 2957 2958 2959
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2960
	err = mlx5e_open_channels(priv, &priv->channels);
2961
	if (err)
2962
		goto err_clear_state_opened_flag;
2963

2964
	mlx5e_refresh_tirs(priv, false);
2965
	mlx5e_activate_priv_channels(priv);
2966 2967
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2968

2969
	mlx5e_queue_update_stats(priv);
2970
	return 0;
2971 2972 2973 2974

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2975 2976
}

2977
int mlx5e_open(struct net_device *netdev)
2978 2979 2980 2981 2982 2983
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2984 2985
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2986 2987
	mutex_unlock(&priv->state_lock);

2988
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
2989 2990
		udp_tunnel_get_rx_info(netdev);

2991 2992 2993 2994 2995 2996 2997
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2998 2999 3000 3001 3002 3003
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3004 3005 3006
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3007 3008
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3009 3010 3011 3012

	return 0;
}

3013
int mlx5e_close(struct net_device *netdev)
3014 3015 3016 3017
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3018 3019 3020
	if (!netif_device_present(netdev))
		return -ENODEV;

3021
	mutex_lock(&priv->state_lock);
3022
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3023 3024 3025 3026 3027 3028
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3029
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3030 3031
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3032 3033 3034 3035 3036 3037 3038
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3039 3040
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3041 3042 3043
	if (err)
		return err;

3044 3045 3046
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3047
	rq->mdev = mdev;
3048 3049 3050 3051

	return 0;
}

3052
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3053 3054
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3055
{
3056 3057 3058
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3059
	return mlx5e_alloc_cq_common(mdev, param, cq);
3060 3061
}

3062 3063
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3064
{
3065
	struct mlx5_core_dev *mdev = priv->mdev;
3066 3067 3068
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3069 3070
	int err;

3071
	mlx5e_build_drop_rq_param(priv, &rq_param);
3072

3073
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3074 3075 3076
	if (err)
		return err;

3077
	err = mlx5e_create_cq(cq, &cq_param);
3078
	if (err)
3079
		goto err_free_cq;
3080

3081
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3082
	if (err)
3083
		goto err_destroy_cq;
3084

3085
	err = mlx5e_create_rq(drop_rq, &rq_param);
3086
	if (err)
3087
		goto err_free_rq;
3088

3089 3090 3091 3092
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3093 3094
	return 0;

3095
err_free_rq:
3096
	mlx5e_free_rq(drop_rq);
3097 3098

err_destroy_cq:
3099
	mlx5e_destroy_cq(cq);
3100

3101
err_free_cq:
3102
	mlx5e_free_cq(cq);
3103

3104 3105 3106
	return err;
}

3107
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3108
{
3109 3110 3111 3112
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3113 3114
}

3115 3116
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3117
{
3118
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3119 3120
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3121
	MLX5_SET(tisc, tisc, prio, tc << 1);
3122
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3123
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3124 3125 3126 3127

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3128
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3129 3130
}

3131
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3132
{
3133
	mlx5_core_destroy_tis(mdev, tisn);
3134 3135
}

3136
int mlx5e_create_tises(struct mlx5e_priv *priv)
3137 3138 3139 3140
{
	int err;
	int tc;

3141
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3142
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3143 3144 3145 3146 3147 3148 3149 3150
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3151
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3152 3153 3154 3155

	return err;
}

3156
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3157 3158 3159
{
	int tc;

3160
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3161
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3162 3163
}

3164 3165 3166
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3167
{
3168
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3169

3170
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3171

A
Achiad Shochat 已提交
3172
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3173
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3174 3175 3176

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params,
				       &tirc_default_config[tt], tirc, false);
3177 3178
}

3179
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3180
{
3181
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3182

3183
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3184 3185 3186 3187 3188 3189

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3190
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3191
{
3192
	struct mlx5e_tir *tir;
3193 3194
	void *tirc;
	int inlen;
3195
	int i = 0;
3196
	int err;
T
Tariq Toukan 已提交
3197 3198
	u32 *in;
	int tt;
3199 3200

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3201
	in = kvzalloc(inlen, GFP_KERNEL);
3202 3203 3204
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3205 3206
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3207
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3208
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3209
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3210
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3211 3212 3213 3214
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3215 3216
	}

3217
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3233 3234 3235 3236
	kvfree(in);

	return 0;

3237 3238 3239 3240
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3241 3242 3243 3244 3245 3246 3247 3248
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3249
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3250
{
3251
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3252 3253 3254 3255 3256 3257 3258 3259
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3260
	in = kvzalloc(inlen, GFP_KERNEL);
3261 3262 3263
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3264 3265
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3266
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3267
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3268
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3269
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3270 3271 3272 3273 3274 3275
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3276 3277
	return 0;

T
Tariq Toukan 已提交
3278
err_destroy_ch_tirs:
3279
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3280
	for (ix--; ix >= 0; ix--)
3281
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3282 3283

	kvfree(in);
3284 3285 3286 3287

	return err;
}

3288
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3289 3290 3291
{
	int i;

T
Tariq Toukan 已提交
3292
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3293
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3294

3295
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3296 3297 3298 3299
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3300 3301
}

3302
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3303
{
3304
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3305 3306 3307 3308 3309 3310
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3325
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3326 3327 3328 3329
{
	int err = 0;
	int i;

3330 3331
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3332 3333 3334 3335 3336 3337 3338
		if (err)
			return err;
	}

	return 0;
}

3339 3340
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3341 3342
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3343
	struct mlx5e_channels new_channels = {};
3344
	u8 tc = mqprio->num_tc;
3345 3346
	int err = 0;

3347 3348
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3349 3350 3351 3352 3353
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3354 3355
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3356

S
Saeed Mahameed 已提交
3357
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3358 3359 3360
		priv->channels.params = new_channels.params;
		goto out;
	}
3361

S
Saeed Mahameed 已提交
3362 3363 3364
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3365

3366 3367
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
3368
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3369
out:
3370 3371 3372 3373
	mutex_unlock(&priv->state_lock);
	return err;
}

3374
#ifdef CONFIG_MLX5_ESWITCH
3375
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3376 3377
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3378
{
3379 3380
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3381
		return mlx5e_configure_flower(priv, cls_flower, flags);
3382
	case TC_CLSFLOWER_DESTROY:
3383
		return mlx5e_delete_flower(priv, cls_flower, flags);
3384
	case TC_CLSFLOWER_STATS:
3385
		return mlx5e_stats_flower(priv, cls_flower, flags);
3386
	default:
3387
		return -EOPNOTSUPP;
3388 3389
	}
}
3390

3391 3392
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3393 3394 3395 3396 3397
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3398
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS);
3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3415
					     priv, priv, f->extack);
3416 3417 3418 3419 3420 3421 3422 3423
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3424
#endif
3425

3426 3427
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3428
{
3429
	switch (type) {
3430
#ifdef CONFIG_MLX5_ESWITCH
3431 3432
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3433
#endif
3434
	case TC_SETUP_QDISC_MQPRIO:
3435
		return mlx5e_setup_tc_mqprio(dev, type_data);
3436 3437 3438
	default:
		return -EOPNOTSUPP;
	}
3439 3440
}

3441
static void
3442 3443 3444
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3445
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3446
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3447
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3448

3449
	/* update HW stats in background for next time */
3450
	mlx5e_queue_update_stats(priv);
3451

3452 3453 3454 3455 3456 3457
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3458
		mlx5e_grp_sw_update_stats(priv);
3459 3460 3461 3462 3463 3464
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3465 3466 3467 3468

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3469 3470 3471
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3472
	stats->rx_crc_errors =
3473 3474 3475
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3476 3477 3478 3479 3480 3481 3482
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3483 3484
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3485 3486 3487 3488 3489 3490
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3491
	queue_work(priv->wq, &priv->set_rx_mode_work);
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3506
	queue_work(priv->wq, &priv->set_rx_mode_work);
3507 3508 3509 3510

	return 0;
}

3511
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3512 3513
	do {						\
		if (enable)				\
3514
			*features |= feature;		\
3515
		else					\
3516
			*features &= ~feature;		\
3517 3518 3519 3520 3521
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3522 3523
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3524
	struct mlx5_core_dev *mdev = priv->mdev;
3525
	struct mlx5e_channels new_channels = {};
3526
	struct mlx5e_params *old_params;
3527 3528
	int err = 0;
	bool reset;
3529 3530 3531

	mutex_lock(&priv->state_lock);

3532
	old_params = &priv->channels.params;
3533 3534 3535 3536 3537 3538
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3539
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3540

3541
	new_channels.params = *old_params;
3542 3543
	new_channels.params.lro_en = enable;

3544
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3545 3546 3547 3548 3549
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3550
	if (!reset) {
3551
		*old_params = new_channels.params;
3552 3553
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3554
	}
3555

3556 3557 3558
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3559

3560 3561
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3562
	mutex_unlock(&priv->state_lock);
3563 3564 3565
	return err;
}

3566
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3567 3568 3569 3570
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3571
		mlx5e_enable_cvlan_filter(priv);
3572
	else
3573
		mlx5e_disable_cvlan_filter(priv);
3574 3575 3576 3577

	return 0;
}

3578
#ifdef CONFIG_MLX5_ESWITCH
3579 3580 3581
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3582

3583
	if (!enable && mlx5e_tc_num_filters(priv)) {
3584 3585 3586 3587 3588
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3589 3590
	return 0;
}
3591
#endif
3592

3593 3594 3595 3596 3597 3598 3599 3600
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3618 3619 3620
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3621
	int err = 0;
3622 3623 3624

	mutex_lock(&priv->state_lock);

3625
	priv->channels.params.vlan_strip_disable = !enable;
3626 3627 3628 3629
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3630
	if (err)
3631
		priv->channels.params.vlan_strip_disable = enable;
3632

3633
unlock:
3634 3635 3636 3637 3638
	mutex_unlock(&priv->state_lock);

	return err;
}

3639
#ifdef CONFIG_MLX5_EN_ARFS
3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3654
static int mlx5e_handle_feature(struct net_device *netdev,
3655
				netdev_features_t *features,
3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3669 3670
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3671 3672 3673
		return err;
	}

3674
	MLX5E_SET_FEATURE(features, feature, enable);
3675 3676 3677 3678 3679 3680
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3681
	netdev_features_t oper_features = netdev->features;
3682 3683 3684 3685
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3686

3687 3688
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3689
				    set_feature_cvlan_filter);
3690
#ifdef CONFIG_MLX5_ESWITCH
3691
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3692
#endif
3693 3694 3695
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3696
#ifdef CONFIG_MLX5_EN_ARFS
3697
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3698
#endif
3699

3700 3701 3702 3703 3704 3705
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3706 3707
}

3708 3709 3710 3711
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3712
	struct mlx5e_params *params;
3713 3714

	mutex_lock(&priv->state_lock);
3715
	params = &priv->channels.params;
3716 3717 3718 3719 3720
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3721
		if (!params->vlan_strip_disable)
3722 3723
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3724 3725 3726 3727 3728 3729
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3730 3731 3732 3733 3734
	mutex_unlock(&priv->state_lock);

	return features;
}

3735 3736
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3737 3738
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3739
	struct mlx5e_channels new_channels = {};
3740
	struct mlx5e_params *params;
3741
	int err = 0;
3742
	bool reset;
3743 3744

	mutex_lock(&priv->state_lock);
3745

3746
	params = &priv->channels.params;
3747

3748
	reset = !params->lro_en;
3749
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3750

3751 3752 3753
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3754 3755 3756 3757 3758 3759 3760 3761
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3762
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3763
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev, &new_channels.params);
3764 3765 3766
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

3767
		reset = reset && (is_linear || (ppw_old != ppw_new));
3768 3769
	}

3770
	if (!reset) {
3771
		params->sw_mtu = new_mtu;
3772 3773
		if (set_mtu_cb)
			set_mtu_cb(priv);
3774
		netdev->mtu = params->sw_mtu;
3775 3776
		goto out;
	}
3777

3778
	err = mlx5e_open_channels(priv, &new_channels);
3779
	if (err)
3780 3781
		goto out;

3782
	mlx5e_switch_priv_channels(priv, &new_channels, set_mtu_cb);
3783
	netdev->mtu = new_channels.params.sw_mtu;
3784

3785 3786
out:
	mutex_unlock(&priv->state_lock);
3787 3788 3789
	return err;
}

3790 3791 3792 3793 3794
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3795 3796 3797 3798 3799
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3800 3801
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3870 3871
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3872 3873
	struct mlx5e_priv *priv = netdev_priv(dev);

3874 3875
	switch (cmd) {
	case SIOCSHWTSTAMP:
3876
		return mlx5e_hwstamp_set(priv, ifr);
3877
	case SIOCGHWTSTAMP:
3878
		return mlx5e_hwstamp_get(priv, ifr);
3879 3880 3881 3882 3883
	default:
		return -EOPNOTSUPP;
	}
}

3884
#ifdef CONFIG_MLX5_ESWITCH
3885 3886 3887 3888 3889 3890 3891 3892
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3893 3894
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3895 3896 3897 3898
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3899 3900 3901
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3902 3903 3904 3905
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3906 3907 3908 3909 3910 3911 3912 3913
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3914 3915 3916 3917 3918 3919 3920
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3921 3922 3923 3924 3925 3926 3927 3928

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3929
					   max_tx_rate, min_tx_rate);
3930 3931
}

3932 3933 3934
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3935
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3936
		return IFLA_VF_LINK_STATE_DISABLE;
3937
	case MLX5_VPORT_ADMIN_STATE_UP:
3938 3939 3940 3941 3942 3943 3944 3945 3946
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3947
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3948
	case IFLA_VF_LINK_STATE_ENABLE:
3949
		return MLX5_VPORT_ADMIN_STATE_UP;
3950
	}
3951
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3987
#endif
3988

3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4003
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4017
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4040 4041
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4042 4043 4044
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4045 4046 4047
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4048
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4049 4050
		return;

4051
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4052 4053
}

4054 4055
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
4056 4057 4058
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4059 4060 4061
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4062
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4063 4064
		return;

4065
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4066 4067
}

4068 4069 4070
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4071
{
4072
	unsigned int offset = 0;
4073
	struct udphdr *udph;
4074 4075
	u8 proto;
	u16 port;
4076 4077 4078 4079 4080 4081

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4082
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4083 4084 4085 4086 4087
		break;
	default:
		goto out;
	}

4088 4089 4090 4091
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4092 4093 4094
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4095
		/* Verify if UDP port is being offloaded by HW */
4096
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4097 4098
			return features;
	}
4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4114 4115 4116 4117 4118
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4119 4120 4121
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4122
		return mlx5e_tunnel_features_check(priv, skb, features);
4123 4124 4125 4126

	return features;
}

4127 4128 4129
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
S
Saeed Mahameed 已提交
4130
	struct mlx5_eq *eq = sq->cq.mcq.eq;
4131 4132 4133
	u32 eqe_count;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
S
Saeed Mahameed 已提交
4134
		   eq->eqn, eq->cons_index, eq->irqn);
4135 4136 4137 4138 4139 4140

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
4141
	sq->channel->stats->eq_rearm++;
4142 4143 4144
	return true;
}

4145
static void mlx5e_tx_timeout_work(struct work_struct *work)
4146
{
4147 4148 4149
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	struct net_device *dev = priv->netdev;
4150
	bool reopen_channels = false;
4151
	int i, err;
4152

4153 4154 4155 4156 4157
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4158

4159
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4160
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
4161
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4162

4163
		if (!netif_xmit_stopped(dev_queue))
4164
			continue;
4165 4166 4167

		netdev_err(dev,
			   "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
4168 4169
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
4170

4171 4172 4173 4174 4175 4176 4177
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
4178 4179
	}

4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
	if (!reopen_channels)
		goto unlock;

	mlx5e_close_locked(dev);
	err = mlx5e_open_locked(dev);
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4201 4202
}

4203
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4204 4205
{
	struct net_device *netdev = priv->netdev;
4206
	struct mlx5e_channels new_channels = {};
4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4218 4219 4220 4221 4222 4223 4224 4225 4226
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4227 4228 4229
	return 0;
}

4230 4231 4232 4233 4234
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4235
	int err = 0;
4236 4237 4238 4239
	int i;

	mutex_lock(&priv->state_lock);

4240
	if (prog) {
4241
		err = mlx5e_xdp_allowed(priv, prog);
4242 4243
		if (err)
			goto unlock;
4244 4245
	}

4246 4247
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4248
	reset = (!priv->channels.params.xdp_prog || !prog);
4249 4250 4251

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4252 4253 4254 4255
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4256
		prog = bpf_prog_add(prog, priv->channels.num);
4257 4258 4259 4260 4261
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4262

4263 4264 4265
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4266
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4267 4268 4269 4270
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4271
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4272 4273 4274 4275 4276 4277 4278 4279 4280 4281

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4282 4283
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4284

4285
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4286 4287 4288 4289 4290
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4291
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4304
static u32 mlx5e_xdp_query(struct net_device *dev)
4305 4306
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4307 4308
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4309

4310 4311 4312 4313 4314 4315 4316
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4317 4318
}

4319
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4320 4321 4322 4323 4324
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4325
		xdp->prog_id = mlx5e_xdp_query(dev);
4326 4327 4328 4329 4330 4331
		return 0;
	default:
		return -EINVAL;
	}
}

4332
const struct net_device_ops mlx5e_netdev_ops = {
4333 4334 4335
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4336
	.ndo_setup_tc            = mlx5e_setup_tc,
4337
	.ndo_select_queue        = mlx5e_select_queue,
4338 4339 4340
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4341 4342
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4343
	.ndo_set_features        = mlx5e_set_features,
4344
	.ndo_fix_features        = mlx5e_fix_features,
4345
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4346
	.ndo_do_ioctl            = mlx5e_ioctl,
4347
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4348 4349 4350
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4351
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4352
	.ndo_bpf		 = mlx5e_xdp,
4353
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4354 4355 4356
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4357
#ifdef CONFIG_MLX5_ESWITCH
4358
	/* SRIOV E-Switch NDOs */
4359 4360
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4361
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4362
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4363
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4364 4365 4366
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4367 4368
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
4369
#endif
4370 4371 4372 4373 4374
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4375
		return -EOPNOTSUPP;
4376 4377 4378 4379 4380
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4381 4382 4383 4384
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4385 4386
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4387
		return -EOPNOTSUPP;
4388
	}
4389 4390
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4391
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4392
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4393

4394 4395 4396
	return 0;
}

4397
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4398 4399 4400 4401 4402 4403 4404 4405
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4406
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4407
{
4408 4409
	u32 link_speed = 0;
	u32 pci_bw = 0;
4410

4411
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4412
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4413 4414 4415 4416 4417 4418 4419
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4420 4421
}

4422
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4423
{
4424 4425 4426 4427 4428 4429 4430 4431 4432 4433
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4434

4435 4436 4437
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4438

4439 4440 4441
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4442
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4464 4465 4466 4467 4468 4469

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4470 4471
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4472
	if (params->rx_dim_enabled) {
4473 4474 4475 4476 4477
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4478
	}
4479

4480
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4481 4482
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4483 4484
}

4485
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4514 4515 4516 4517 4518 4519 4520 4521
void mlx5e_build_rss_params(struct mlx5e_params *params)
{
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, params->num_channels);
}

4522 4523
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
4524
			    u16 max_channels, u16 mtu)
4525
{
4526
	u8 rx_cq_period_mode;
4527

4528 4529
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4530 4531
	params->num_channels = max_channels;
	params->num_tc       = 1;
4532

4533 4534
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4535 4536
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4537

4538
	/* set CQE compression */
4539
	params->rx_cqe_compress_def = false;
4540
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4541
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4542
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4543

4544
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4545
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4546 4547

	/* RQ */
4548
	mlx5e_build_rq_params(mdev, params);
4549

4550
	/* HW LRO */
4551

4552
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4553
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4554 4555
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4556
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4557

4558
	/* CQ moderation params */
4559
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4560 4561
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4562
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4563
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4564 4565
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4566

4567
	/* TX inline */
4568
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4569

4570
	/* RSS */
4571
	mlx5e_build_rss_params(params);
4572
}
4573 4574 4575 4576 4577

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4578
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4579 4580 4581 4582 4583
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4584 4585
}

4586
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4587 4588 4589
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4590
#endif
4591

4592
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4593 4594 4595
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4596 4597
	bool fcs_supported;
	bool fcs_enabled;
4598 4599 4600

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4601 4602
	netdev->netdev_ops = &mlx5e_netdev_ops;

4603
#ifdef CONFIG_MLX5_CORE_EN_DCB
4604 4605
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4606
#endif
4607

4608 4609 4610 4611
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4612
	netdev->vlan_features    |= NETIF_F_SG;
4613 4614 4615 4616 4617 4618 4619 4620
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4621 4622 4623
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4624 4625
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4626 4627 4628
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4629
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4630 4631
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4632
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4633

4634
	if (mlx5_vxlan_allowed(mdev->vxlan) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4635
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4636
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4637 4638
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4639 4640 4641
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4642
	if (mlx5_vxlan_allowed(mdev->vxlan)) {
4643 4644 4645 4646
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4647
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4648 4649
	}

4650 4651 4652 4653 4654 4655 4656 4657 4658
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4659 4660 4661 4662 4663
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4664 4665 4666 4667 4668
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4669 4670 4671
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4672
	netdev->features          = netdev->hw_features;
4673
	if (!priv->channels.params.lro_en)
4674 4675
		netdev->features  &= ~NETIF_F_LRO;

4676 4677 4678
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4679 4680 4681
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4682 4683 4684 4685
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4686
	    FT_CAP(flow_table_modify)) {
4687
#ifdef CONFIG_MLX5_ESWITCH
4688
		netdev->hw_features      |= NETIF_F_HW_TC;
4689
#endif
4690
#ifdef CONFIG_MLX5_EN_ARFS
4691 4692 4693
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4694

4695
	netdev->features         |= NETIF_F_HIGHDMA;
4696
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4697 4698 4699 4700

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4701

4702
#if IS_ENABLED(CONFIG_MLX5_ESWITCH)
4703
	if (MLX5_ESWITCH_MANAGER(mdev))
4704 4705
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4706 4707

	mlx5e_ipsec_build_netdev(priv);
4708
	mlx5e_tls_build_netdev(priv);
4709 4710
}

4711
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4712 4713 4714 4715 4716 4717 4718 4719 4720
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4721 4722 4723 4724 4725 4726

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4727 4728
}

4729
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4730
{
4731 4732
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4733

4734 4735
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4736 4737
}

4738 4739 4740 4741
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4742 4743
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4744
	int err;
4745

4746
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4747 4748 4749
	if (err)
		return err;

4750
	mlx5e_build_nic_params(mdev, &priv->channels.params,
4751
			       mlx5e_get_netdev_max_channels(netdev), netdev->mtu);
4752 4753 4754

	mlx5e_timestamp_init(priv);

4755 4756 4757
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4758 4759 4760
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4761
	mlx5e_build_nic_netdev(netdev);
4762
	mlx5e_build_tc2txq_maps(priv);
4763 4764

	return 0;
4765 4766 4767 4768
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4769
	mlx5e_tls_cleanup(priv);
4770
	mlx5e_ipsec_cleanup(priv);
4771
	mlx5e_netdev_cleanup(priv->netdev, priv);
4772 4773 4774 4775 4776 4777 4778
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4779 4780 4781 4782 4783 4784 4785 4786
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4787 4788
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4789
		goto err_close_drop_rq;
4790 4791

	err = mlx5e_create_direct_rqts(priv);
4792
	if (err)
4793 4794
		goto err_destroy_indirect_rqts;

4795
	err = mlx5e_create_indirect_tirs(priv, true);
4796
	if (err)
4797 4798 4799
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4800
	if (err)
4801 4802 4803 4804 4805 4806 4807 4808
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4809
	err = mlx5e_tc_nic_init(priv);
4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4820
	mlx5e_destroy_indirect_tirs(priv, true);
4821
err_destroy_direct_rqts:
4822
	mlx5e_destroy_direct_rqts(priv);
4823 4824
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4825 4826 4827 4828
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4829 4830 4831 4832 4833
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4834
	mlx5e_tc_nic_cleanup(priv);
4835 4836
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4837
	mlx5e_destroy_indirect_tirs(priv, true);
4838
	mlx5e_destroy_direct_rqts(priv);
4839
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4840 4841
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4855
	mlx5e_dcbnl_initialize(priv);
4856 4857 4858 4859 4860 4861 4862 4863
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4864 4865 4866 4867
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4868 4869 4870 4871
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4872 4873 4874
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4875
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4876
	mlx5e_set_dev_port_mtu(priv);
4877

4878 4879
	mlx5_lag_add(mdev, netdev);

4880
	mlx5e_enable_async_events(priv);
4881

4882
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4883
		mlx5e_register_vport_reps(priv);
4884

4885 4886
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4887 4888 4889
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4890 4891

	queue_work(priv->wq, &priv->set_rx_mode_work);
4892 4893 4894 4895 4896 4897

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4898 4899 4900 4901
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4902 4903
	struct mlx5_core_dev *mdev = priv->mdev;

4904 4905 4906 4907 4908
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4909 4910 4911 4912 4913 4914
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4915
	queue_work(priv->wq, &priv->set_rx_mode_work);
4916

4917
	if (MLX5_ESWITCH_MANAGER(priv->mdev))
4918 4919
		mlx5e_unregister_vport_reps(priv);

4920
	mlx5e_disable_async_events(priv);
4921
	mlx5_lag_remove(mdev);
4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4933
	.update_stats	   = mlx5e_update_ndo_stats,
4934
	.update_carrier	   = mlx5e_update_carrier,
4935 4936
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4937 4938 4939
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4940 4941
/* mlx5e generic netdev management API (move to en_common.c) */

4942
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4943 4944 4945 4946 4947
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4948
{
4949 4950 4951 4952 4953 4954 4955
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
4956

4957 4958 4959 4960
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4961
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4962

4963 4964 4965 4966
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

4967 4968 4969 4970 4971 4972 4973
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4974 4975 4976 4977 4978 4979 4980 4981
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

4982 4983
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
4984
				       int nch,
4985
				       void *ppriv)
4986 4987
{
	struct net_device *netdev;
4988
	int err;
4989

4990
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4991
				    nch * profile->max_tc,
4992
				    nch);
4993 4994 4995 4996 4997
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4998 4999 5000 5001 5002
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5003 5004 5005

	return netdev;

5006
err_free_netdev:
5007 5008 5009 5010 5011
	free_netdev(netdev);

	return NULL;
}

5012
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5013 5014
{
	const struct mlx5e_profile *profile;
5015
	int max_nch;
5016 5017 5018 5019
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5020

5021 5022 5023 5024 5025 5026 5027 5028 5029
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
		mlx5e_build_default_indir_rqt(priv->channels.params.indirection_rqt,
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5030 5031
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5032
		goto out;
5033

5034 5035
	err = profile->init_rx(priv);
	if (err)
5036
		goto err_cleanup_tx;
5037

5038 5039
	if (profile->enable)
		profile->enable(priv);
5040

5041
	return 0;
5042

5043
err_cleanup_tx:
5044
	profile->cleanup_tx(priv);
5045

5046 5047
out:
	return err;
5048 5049
}

5050
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5051 5052 5053 5054 5055
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5056 5057 5058 5059
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5060 5061
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5062
	cancel_work_sync(&priv->update_stats_work);
5063 5064
}

5065 5066 5067 5068 5069 5070 5071 5072 5073 5074
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5091
	err = mlx5e_attach_netdev(priv);
5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5108
	mlx5e_detach_netdev(priv);
5109 5110 5111
	mlx5e_destroy_mdev_resources(mdev);
}

5112 5113
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5114 5115
	struct net_device *netdev;
	void *rpriv = NULL;
5116 5117
	void *priv;
	int err;
5118
	int nch;
5119

5120 5121
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5122 5123
		return NULL;

5124
#ifdef CONFIG_MLX5_ESWITCH
5125
	if (MLX5_ESWITCH_MANAGER(mdev)) {
5126
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
5127
		if (!rpriv) {
5128
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
5129 5130 5131
			return NULL;
		}
	}
5132
#endif
5133

5134 5135
	nch = mlx5e_get_max_num_channels(mdev);
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, rpriv);
5136 5137
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5138
		goto err_free_rpriv;
5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5153
	}
5154

5155 5156 5157
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5158 5159 5160 5161 5162
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5163
	mlx5e_destroy_netdev(priv);
5164
err_free_rpriv:
5165
	kfree(rpriv);
5166
	return NULL;
5167 5168 5169 5170 5171
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
5172
	void *ppriv = priv->ppriv;
5173

5174 5175 5176
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5177
	unregister_netdev(priv->netdev);
5178
	mlx5e_detach(mdev, vpriv);
5179
	mlx5e_destroy_netdev(priv);
5180
	kfree(ppriv);
5181 5182
}

5183 5184 5185 5186 5187 5188 5189 5190
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
5191 5192
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5193 5194
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5195 5196 5197 5198 5199 5200 5201
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
5202
	mlx5e_ipsec_build_inverse_table();
5203
	mlx5e_build_ptys2ethtool_map();
5204 5205 5206 5207 5208 5209 5210
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}