en_main.c 135.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <net/geneve.h>
38
#include <linux/bpf.h>
39
#include <linux/if_bridge.h>
40
#include <net/page_pool.h>
41
#include <net/xdp_sock.h>
42
#include "eswitch.h"
43
#include "en.h"
44
#include "en/txrx.h"
45
#include "en_tc.h"
46
#include "en_rep.h"
47
#include "en_accel/ipsec.h"
48
#include "en_accel/ipsec_rxtx.h"
49
#include "en_accel/en_accel.h"
50
#include "en_accel/tls.h"
51
#include "accel/ipsec.h"
52
#include "accel/tls.h"
53
#include "lib/vxlan.h"
54
#include "lib/clock.h"
55
#include "en/port.h"
56
#include "en/xdp.h"
57
#include "lib/eq.h"
58
#include "en/monitor_stats.h"
59
#include "en/health.h"
60
#include "en/params.h"
61 62 63 64
#include "en/xsk/umem.h"
#include "en/xsk/setup.h"
#include "en/xsk/rx.h"
#include "en/xsk/tx.h"
65

66

67
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
68
{
69
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
70 71
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
72 73 74 75 76 77 78 79 80 81 82
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
83 84
}

85
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
86
			       struct mlx5e_params *params)
87
{
88 89 90
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
91

92 93
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
94
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
95
		       BIT(mlx5e_mpwqe_get_log_rq_size(params, NULL)) :
96
		       BIT(params->log_rq_mtu_frames),
97
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params, NULL)),
98
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
99 100
}

101 102 103
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	if (!mlx5e_check_fragmented_striding_rq_cap(mdev))
		return false;

	if (MLX5_IPSEC_DEV(mdev))
		return false;

	if (params->xdp_prog) {
		/* XSK params are not considered here. If striding RQ is in use,
		 * and an XSK is being opened, mlx5e_rx_mpwqe_is_linear_skb will
		 * be called with the known XSK params.
		 */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
			return false;
	}

	return true;
120
}
121

122
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
123
{
124 125
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
126
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
127
		MLX5_WQ_TYPE_CYCLIC;
128 129
}

130
void mlx5e_update_carrier(struct mlx5e_priv *priv)
131 132 133 134 135
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
136
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
137
					    0);
138

139 140
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
141
		netif_carrier_on(priv->netdev);
142 143
	} else {
		netdev_info(priv->netdev, "Link down\n");
144
		netif_carrier_off(priv->netdev);
145
	}
146 147 148 149 150 151 152 153 154
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
155 156
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
157 158 159
	mutex_unlock(&priv->state_lock);
}

160
void mlx5e_update_stats(struct mlx5e_priv *priv)
161
{
162
	int i;
163

164 165 166
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
167 168
}

169
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
170
{
171 172 173 174 175 176
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
177 178
}

179
static void mlx5e_update_stats_work(struct work_struct *work)
180
{
181
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
182
					       update_stats_work);
183

184
	mutex_lock(&priv->state_lock);
185
	priv->profile->update_stats(priv);
186 187 188
	mutex_unlock(&priv->state_lock);
}

189 190 191 192 193 194 195 196 197 198 199
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

200
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
201
{
202 203
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
204

205 206
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
207

208 209 210
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
211
		queue_work(priv->wq, &priv->update_carrier_work);
212 213
		break;
	default:
214
		return NOTIFY_DONE;
215
	}
216 217

	return NOTIFY_OK;
218 219 220 221
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
222 223
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
224 225 226 227
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
228
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
229 230
}

S
Saeed Mahameed 已提交
231 232
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
233
				       struct mlx5e_umr_wqe *wqe)
234 235 236
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
237
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
238 239 240 241 242 243

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

244
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
245
	ucseg->xlt_octowords =
246 247 248 249 250 251 252
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
253
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
254

255 256
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
257
				       GFP_KERNEL, cpu_to_node(c->cpu));
258
	if (!rq->mpwqe.info)
259
		return -ENOMEM;
260

261
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
262 263 264 265

	return 0;
}

266
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
267 268
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
269 270 271 272 273 274
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

275
	in = kvzalloc(inlen, GFP_KERNEL);
276 277 278 279 280 281 282 283 284
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
285
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
286 287 288

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
289
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
290 291
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
292
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
293

T
Tariq Toukan 已提交
294
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
295 296 297 298 299

	kvfree(in);
	return err;
}

300
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
301
{
302
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
303

304
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
305 306
}

307 308 309 310 311
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

312 313
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
314 315
	struct mlx5e_wqe_frag_info next_frag = {};
	struct mlx5e_wqe_frag_info *prev = NULL;
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
	int i;

	next_frag.di = &rq->wqe.di[0];

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

350
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
351 352 353 354 355 356 357 358 359 360 361 362 363 364
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

365
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
366
			  struct mlx5e_params *params,
367 368
			  struct mlx5e_xsk_param *xsk,
			  struct xdp_umem *umem,
369
			  struct mlx5e_rq_param *rqp,
370
			  struct mlx5e_rq *rq)
371
{
372
	struct page_pool_params pp_params = { 0 };
373
	struct mlx5_core_dev *mdev = c->mdev;
374
	void *rqc = rqp->rqc;
375
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
376 377
	u32 num_xsk_frames = 0;
	u32 rq_xdp_ix;
378
	u32 pool_size;
379 380 381 382
	int wq_sz;
	int err;
	int i;

383
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
384

385
	rq->wq_type = params->rq_wq_type;
386 387
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
388
	rq->tstamp  = c->tstamp;
389
	rq->clock   = &mdev->clock;
390 391
	rq->channel = c;
	rq->ix      = c->ix;
392
	rq->mdev    = mdev;
393
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
394
	rq->xdpsq   = &c->rq_xdpsq;
395 396 397 398 399 400
	rq->umem    = umem;

	if (rq->umem)
		rq->stats = &c->priv->channel_stats[c->ix].xskrq;
	else
		rq->stats = &c->priv->channel_stats[c->ix].rq;
401

402
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
403 404 405 406 407
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
408

409 410 411 412
	rq_xdp_ix = rq->ix;
	if (xsk)
		rq_xdp_ix += params->num_channels * MLX5E_RQ_GROUP_XSK;
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq_xdp_ix);
413
	if (err < 0)
414 415
		goto err_rq_wq_destroy;

416
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
417 418
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params, xsk);
	rq->buff.umem_headroom = xsk ? xsk->headroom : 0;
419
	pool_size = 1 << params->log_rq_mtu_frames;
420

421
	switch (rq->wq_type) {
422
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
423 424 425 426 427 428 429 430
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
431

432 433 434 435 436 437
		if (xsk)
			num_xsk_frames = wq_sz <<
				mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE <<
			mlx5e_mpwqe_get_log_rq_size(params, xsk);
438

439
		rq->post_wqes = mlx5e_post_rx_mpwqes;
440
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
441

442
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
443 444 445 446 447 448 449
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
450 451 452 453 454 455
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

456 457 458 459 460 461 462 463 464
		rq->mpwqe.skb_from_cqe_mpwrq = xsk ?
			mlx5e_xsk_skb_from_cqe_mpwrq_linear :
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ?
				mlx5e_skb_from_cqe_mpwrq_linear :
				mlx5e_skb_from_cqe_mpwrq_nonlinear;

		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk);
		rq->mpwqe.num_strides =
			BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk));
465

466
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
467 468
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
469 470 471 472
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
473
			goto err_free;
474
		break;
475 476 477
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
478 479 480 481 482
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

483
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
484

485 486 487
		if (xsk)
			num_xsk_frames = wq_sz << rq->wqe.info.log_num_frags;

488 489
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
490 491
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
492
				      GFP_KERNEL, cpu_to_node(c->cpu));
493 494
		if (!rq->wqe.frags) {
			err = -ENOMEM;
495
			goto err_free;
496
		}
497

498
		err = mlx5e_init_di_list(rq, wq_sz, c->cpu);
499 500
		if (err)
			goto err_free;
501

502
		rq->post_wqes = mlx5e_post_rx_wqes;
503
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
504

505 506 507 508 509 510
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
511 512 513
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
514
			goto err_free;
515 516
		}

517 518 519 520 521
		rq->wqe.skb_from_cqe = xsk ?
			mlx5e_xsk_skb_from_cqe_linear :
			mlx5e_rx_is_linear_skb(params, NULL) ?
				mlx5e_skb_from_cqe_linear :
				mlx5e_skb_from_cqe_nonlinear;
522
		rq->mkey_be = c->mkey_be;
523
	}
524

525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
	if (xsk) {
		err = mlx5e_xsk_resize_reuseq(umem, num_xsk_frames);
		if (unlikely(err)) {
			mlx5_core_err(mdev, "Unable to allocate the Reuse Ring for %u frames\n",
				      num_xsk_frames);
			goto err_free;
		}

		rq->zca.free = mlx5e_xsk_zca_free;
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_ZERO_COPY,
						 &rq->zca);
	} else {
		/* Create a page_pool and register it with rxq */
		pp_params.order     = 0;
		pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
		pp_params.pool_size = pool_size;
		pp_params.nid       = cpu_to_node(c->cpu);
		pp_params.dev       = c->pdev;
		pp_params.dma_dir   = rq->buff.map_dir;

		/* page_pool can be used even when there is no rq->xdp_prog,
		 * given page_pool does not handle DMA mapping there is no
		 * required state to clear. And page_pool gracefully handle
		 * elevated refcnt.
		 */
		rq->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rq->page_pool)) {
			err = PTR_ERR(rq->page_pool);
			rq->page_pool = NULL;
			goto err_free;
		}
		err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
						 MEM_TYPE_PAGE_POOL, rq->page_pool);
559
	}
560
	if (err)
561
		goto err_free;
562

563
	for (i = 0; i < wq_sz; i++) {
564
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
565
			struct mlx5e_rx_wqe_ll *wqe =
566
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
567 568
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
569
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
570

571 572 573
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
574
		} else {
575 576
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
592
		}
593 594
	}

595 596 597 598
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
599
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_CQE;
600 601 602
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
603
		rq->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
604 605
	}

606 607 608
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

609 610
	return 0;

611 612 613
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
614
		kvfree(rq->mpwqe.info);
615 616 617 618 619 620
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
621

622
err_rq_wq_destroy:
623 624
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
625
	xdp_rxq_info_unreg(&rq->xdp_rxq);
626
	page_pool_destroy(rq->page_pool);
627 628 629 630 631
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

632
static void mlx5e_free_rq(struct mlx5e_rq *rq)
633
{
634 635
	int i;

636 637 638
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

639 640
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
641
		kvfree(rq->mpwqe.info);
642
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
643
		break;
644
	default: /* MLX5_WQ_TYPE_CYCLIC */
645 646
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
647 648
	}

649 650 651 652
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

653 654 655 656 657
		/* With AF_XDP, page_cache is not used, so this loop is not
		 * entered, and it's safe to call mlx5e_page_release_dynamic
		 * directly.
		 */
		mlx5e_page_release_dynamic(rq, dma_info, false);
658
	}
659 660

	xdp_rxq_info_unreg(&rq->xdp_rxq);
661
	page_pool_destroy(rq->page_pool);
662 663 664
	mlx5_wq_destroy(&rq->wq_ctrl);
}

665 666
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
667
{
668
	struct mlx5_core_dev *mdev = rq->mdev;
669 670 671 672 673 674 675 676 677

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
678
	in = kvzalloc(inlen, GFP_KERNEL);
679 680 681 682 683 684 685 686
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

687
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
688 689
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
690
						MLX5_ADAPTER_PAGE_SHIFT);
691 692
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

693 694
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
695

696
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
697 698 699 700 701 702

	kvfree(in);

	return err;
}

703 704
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
705
{
706
	struct mlx5_core_dev *mdev = rq->mdev;
707 708 709 710 711 712 713

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
714
	in = kvzalloc(inlen, GFP_KERNEL);
715 716 717 718 719 720 721 722
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

723
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
724 725 726 727 728 729

	kvfree(in);

	return err;
}

730 731 732 733 734 735 736 737 738 739 740 741
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
742
	in = kvzalloc(inlen, GFP_KERNEL);
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

761 762 763
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
764
	struct mlx5_core_dev *mdev = c->mdev;
765 766 767 768 769 770
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
771
	in = kvzalloc(inlen, GFP_KERNEL);
772 773 774 775 776 777
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
778 779
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
780 781 782 783 784 785 786 787 788 789
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

790
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
791
{
792
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
793 794
}

795
int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
796
{
797
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
798
	struct mlx5e_channel *c = rq->channel;
799

800
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
801

802
	do {
803
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
804 805 806
			return 0;

		msleep(20);
807 808 809
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
810
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
811 812 813 814

	return -ETIMEDOUT;
}

815 816 817 818 819
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

820 821
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
822 823
		u16 head = wq->head;
		int i;
824

825 826 827 828 829
		/* Outstanding UMR WQEs (in progress) start at wq->head */
		for (i = 0; i < rq->mpwqe.umr_in_progress; i++) {
			rq->dealloc_wqe(rq, head);
			head = mlx5_wq_ll_get_wqe_next_ix(wq, head);
		}
830 831

		while (!mlx5_wq_ll_is_empty(wq)) {
832
			struct mlx5e_rx_wqe_ll *wqe;
833 834 835 836 837 838 839 840 841

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
842
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
843

844 845
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
846
			rq->dealloc_wqe(rq, wqe_ix);
847
			mlx5_wq_cyc_pop(wq);
848
		}
849
	}
850

851 852
}

853 854 855
int mlx5e_open_rq(struct mlx5e_channel *c, struct mlx5e_params *params,
		  struct mlx5e_rq_param *param, struct mlx5e_xsk_param *xsk,
		  struct xdp_umem *umem, struct mlx5e_rq *rq)
856 857 858
{
	int err;

859
	err = mlx5e_alloc_rq(c, params, xsk, umem, param, rq);
860 861 862
	if (err)
		return err;

863
	err = mlx5e_create_rq(rq, param);
864
	if (err)
865
		goto err_free_rq;
866

867
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
868
	if (err)
869
		goto err_destroy_rq;
870

871 872 873
	if (MLX5_CAP_ETH(c->mdev, cqe_checksum_full))
		__set_bit(MLX5E_RQ_STATE_CSUM_FULL, &c->rq.state);

874
	if (params->rx_dim_enabled)
875
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
876

877 878 879 880 881
	/* We disable csum_complete when XDP is enabled since
	 * XDP programs might manipulate packets which will render
	 * skb->checksum incorrect.
	 */
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE) || c->xdp)
882 883
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

884 885 886 887
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
888 889
err_free_rq:
	mlx5e_free_rq(rq);
890 891 892 893

	return err;
}

894 895 896
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
897
	mlx5e_trigger_irq(&rq->channel->icosq);
898 899
}

900
void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
901
{
902
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
903
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
904
}
905

906
void mlx5e_close_rq(struct mlx5e_rq *rq)
907
{
908
	cancel_work_sync(&rq->dim.work);
909
	mlx5e_destroy_rq(rq);
910 911
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
912 913
}

S
Saeed Mahameed 已提交
914
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
915
{
916
	kvfree(sq->db.xdpi_fifo.xi);
917
	kvfree(sq->db.wqe_info);
918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
936 937
}

S
Saeed Mahameed 已提交
938
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
939
{
940
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
941
	int err;
942

943 944 945 946 947
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

948 949
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
950
		mlx5e_free_xdpsq_db(sq);
951
		return err;
952 953 954 955 956
	}

	return 0;
}

S
Saeed Mahameed 已提交
957
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
958
			     struct mlx5e_params *params,
959
			     struct xdp_umem *umem,
S
Saeed Mahameed 已提交
960
			     struct mlx5e_sq_param *param,
961 962
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
963 964
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
965
	struct mlx5_core_dev *mdev = c->mdev;
966
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
967 968 969 970 971 972
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
973
	sq->min_inline_mode = params->tx_min_inline_mode;
974
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
975 976 977 978 979 980 981
	sq->umem      = umem;

	sq->stats = sq->umem ?
		&c->priv->channel_stats[c->ix].xsksq :
		is_redirect ?
			&c->priv->channel_stats[c->ix].xdpsq :
			&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
982

983
	param->wq.db_numa_node = cpu_to_node(c->cpu);
984
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
985 986
	if (err)
		return err;
987
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
988

989
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1008
{
1009
	kvfree(sq->db.ico_wqe);
1010 1011
}

S
Saeed Mahameed 已提交
1012
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1013
{
1014
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
1015

1016 1017
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1018
				       GFP_KERNEL, numa);
1019 1020 1021 1022 1023 1024
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1025 1026 1027
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1028
{
S
Saeed Mahameed 已提交
1029
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1030
	struct mlx5_core_dev *mdev = c->mdev;
1031
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1032
	int err;
1033

S
Saeed Mahameed 已提交
1034 1035
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1036

1037
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1038
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1039 1040
	if (err)
		return err;
1041
	wq->db = &wq->db[MLX5_SND_DBR];
1042

1043
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1044 1045 1046
	if (err)
		goto err_sq_wq_destroy;

1047
	return 0;
S
Saeed Mahameed 已提交
1048 1049 1050 1051 1052

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1053 1054
}

S
Saeed Mahameed 已提交
1055
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1056
{
S
Saeed Mahameed 已提交
1057 1058
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1059 1060
}

S
Saeed Mahameed 已提交
1061
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1062
{
1063 1064
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1065 1066
}

S
Saeed Mahameed 已提交
1067
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1068
{
S
Saeed Mahameed 已提交
1069 1070 1071
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1072 1073
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1074
					GFP_KERNEL, numa);
1075 1076
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1077
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1078
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1079 1080
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1081
	}
S
Saeed Mahameed 已提交
1082 1083 1084 1085

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1086 1087
}

1088
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
S
Saeed Mahameed 已提交
1089
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1090
			     int txq_ix,
1091
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1092
			     struct mlx5e_sq_param *param,
1093 1094
			     struct mlx5e_txqsq *sq,
			     int tc)
1095
{
S
Saeed Mahameed 已提交
1096
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1097
	struct mlx5_core_dev *mdev = c->mdev;
1098
	struct mlx5_wq_cyc *wq = &sq->wq;
1099 1100
	int err;

1101
	sq->pdev      = c->pdev;
1102
	sq->tstamp    = c->tstamp;
1103
	sq->clock     = &mdev->clock;
1104 1105
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1106
	sq->ch_ix     = c->ix;
1107
	sq->txq_ix    = txq_ix;
1108
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1109
	sq->min_inline_mode = params->tx_min_inline_mode;
1110
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1111
	sq->stop_room = MLX5E_SQ_STOP_ROOM;
1112
	INIT_WORK(&sq->recover_work, mlx5e_tx_err_cqe_work);
1113 1114
	if (!MLX5_CAP_ETH(mdev, wqe_vlan_insert))
		set_bit(MLX5E_SQ_STATE_VLAN_NEED_L2_INLINE, &sq->state);
1115 1116
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1117
	if (mlx5_accel_is_tls_device(c->priv->mdev)) {
1118
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1119 1120
		sq->stop_room += MLX5E_SQ_TLS_ROOM;
	}
1121

1122
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1123
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1124
	if (err)
1125
		return err;
1126
	wq->db    = &wq->db[MLX5_SND_DBR];
1127

1128
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1129
	if (err)
1130 1131
		goto err_sq_wq_destroy;

1132 1133 1134
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1135 1136 1137 1138 1139 1140 1141 1142
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1143
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1144
{
S
Saeed Mahameed 已提交
1145
	mlx5e_free_txqsq_db(sq);
1146 1147 1148
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1149 1150 1151 1152 1153 1154 1155 1156
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1157
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1158 1159 1160
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1161 1162 1163 1164 1165 1166 1167 1168
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1169
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1170
	in = kvzalloc(inlen, GFP_KERNEL);
1171 1172 1173 1174 1175 1176 1177
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1178 1179 1180
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1181 1182

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1183
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1184

1185
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1186
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1187 1188

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1189
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1190
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1191
					  MLX5_ADAPTER_PAGE_SHIFT);
1192
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1193

1194 1195
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1196

1197
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1198 1199 1200 1201 1202 1203

	kvfree(in);

	return err;
}

1204 1205
int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
		    struct mlx5e_modify_sq_param *p)
1206 1207 1208 1209 1210 1211 1212
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1213
	in = kvzalloc(inlen, GFP_KERNEL);
1214 1215 1216 1217 1218
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1219 1220 1221
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1222
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1223
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1224
	}
1225

1226
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1227 1228 1229 1230 1231 1232

	kvfree(in);

	return err;
}

1233
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1234
{
1235
	mlx5_core_destroy_sq(mdev, sqn);
1236 1237
}

1238
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1239 1240 1241
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1242
{
1243
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1244 1245
	int err;

1246
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1247 1248 1249 1250 1251
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1252
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1253
	if (err)
1254
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1255 1256 1257 1258

	return err;
}

1259 1260 1261
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1262
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1263
			    u32 tisn,
1264
			    int txq_ix,
1265
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1266
			    struct mlx5e_sq_param *param,
1267 1268
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1269 1270
{
	struct mlx5e_create_sq_param csp = {};
1271
	u32 tx_rate;
1272 1273
	int err;

1274
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1275 1276 1277
	if (err)
		return err;

1278
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1279
	csp.tis_lst_sz      = 1;
1280 1281 1282
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1283
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1284
	if (err)
S
Saeed Mahameed 已提交
1285
		goto err_free_txqsq;
1286

1287
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1288
	if (tx_rate)
1289
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1290

1291 1292 1293
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1294 1295
	return 0;

S
Saeed Mahameed 已提交
1296
err_free_txqsq:
1297
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1298
	mlx5e_free_txqsq(sq);
1299 1300 1301 1302

	return err;
}

1303
void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
1304
{
1305
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1306 1307 1308 1309 1310
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1311
void mlx5e_tx_disable_queue(struct netdev_queue *txq)
1312 1313 1314 1315 1316 1317
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1318
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1319
{
1320
	struct mlx5e_channel *c = sq->channel;
1321
	struct mlx5_wq_cyc *wq = &sq->wq;
1322

1323
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1324
	/* prevent netif_tx_wake_queue */
1325
	napi_synchronize(&c->napi);
1326

1327
	mlx5e_tx_disable_queue(sq->txq);
1328

S
Saeed Mahameed 已提交
1329
	/* last doorbell out, godspeed .. */
1330 1331
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1332
		struct mlx5e_tx_wqe *nop;
1333

1334 1335 1336
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1337
	}
1338 1339 1340 1341 1342
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1343
	struct mlx5_core_dev *mdev = c->mdev;
1344
	struct mlx5_rate_limit rl = {0};
1345

1346
	cancel_work_sync(&sq->dim.work);
1347
	cancel_work_sync(&sq->recover_work);
1348
	mlx5e_destroy_sq(mdev, sq->sqn);
1349 1350 1351 1352
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1353 1354 1355 1356
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1357
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work)
1358
{
1359 1360
	struct mlx5e_txqsq *sq = container_of(recover_work, struct mlx5e_txqsq,
					      recover_work);
1361

1362
	mlx5e_reporter_tx_err_cqe(sq);
1363 1364
}

1365 1366
int mlx5e_open_icosq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct mlx5e_icosq *sq)
S
Saeed Mahameed 已提交
1367 1368 1369 1370
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1371
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1372 1373 1374 1375 1376
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1377
	csp.min_inline_mode = params->tx_min_inline_mode;
1378
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

1391
static void mlx5e_activate_icosq(struct mlx5e_icosq *icosq)
S
Saeed Mahameed 已提交
1392
{
1393 1394
	set_bit(MLX5E_SQ_STATE_ENABLED, &icosq->state);
}
S
Saeed Mahameed 已提交
1395

1396 1397 1398 1399 1400
static void mlx5e_deactivate_icosq(struct mlx5e_icosq *icosq)
{
	struct mlx5e_channel *c = icosq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &icosq->state);
S
Saeed Mahameed 已提交
1401
	napi_synchronize(&c->napi);
1402 1403 1404 1405 1406
}

void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;
S
Saeed Mahameed 已提交
1407

1408
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1409 1410 1411
	mlx5e_free_icosq(sq);
}

1412 1413 1414
int mlx5e_open_xdpsq(struct mlx5e_channel *c, struct mlx5e_params *params,
		     struct mlx5e_sq_param *param, struct xdp_umem *umem,
		     struct mlx5e_xdpsq *sq, bool is_redirect)
S
Saeed Mahameed 已提交
1415 1416 1417 1418
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1419
	err = mlx5e_alloc_xdpsq(c, params, umem, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1420 1421 1422 1423
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1424
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1425 1426 1427 1428
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1429
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1430 1431 1432
	if (err)
		goto err_free_xdpsq;

1433 1434 1435 1436 1437 1438
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1439

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1452

1453 1454
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1455

1456 1457
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1458

1459
			wi->num_wqebbs = 1;
1460
			wi->num_pkts   = 1;
1461
		}
S
Saeed Mahameed 已提交
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1473
void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
S
Saeed Mahameed 已提交
1474 1475 1476 1477 1478 1479
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1480
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1481
	mlx5e_free_xdpsq_descs(sq);
S
Saeed Mahameed 已提交
1482
	mlx5e_free_xdpsq(sq);
1483 1484
}

1485 1486 1487
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1488 1489 1490
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1491
	unsigned int irqn;
1492 1493 1494
	int err;
	u32 i;

1495 1496 1497 1498
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1520
	cq->mdev = mdev;
1521 1522 1523 1524

	return 0;
}

1525 1526 1527 1528 1529 1530 1531
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1532 1533
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1544
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1545
{
1546
	mlx5_wq_destroy(&cq->wq_ctrl);
1547 1548
}

1549
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1550
{
1551
	u32 out[MLX5_ST_SZ_DW(create_cq_out)];
1552
	struct mlx5_core_dev *mdev = cq->mdev;
1553 1554 1555 1556 1557
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1558
	unsigned int irqn_not_used;
1559 1560 1561
	int eqn;
	int err;

1562 1563 1564 1565
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1566
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1567
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1568
	in = kvzalloc(inlen, GFP_KERNEL);
1569 1570 1571 1572 1573 1574 1575
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1576
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1577
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1578

T
Tariq Toukan 已提交
1579
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1580
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1581
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1582
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1583
					    MLX5_ADAPTER_PAGE_SHIFT);
1584 1585
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

1586
	err = mlx5_core_create_cq(mdev, mcq, in, inlen, out, sizeof(out));
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1598
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1599
{
1600
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1601 1602
}

1603
int mlx5e_open_cq(struct mlx5e_channel *c, struct dim_cq_moder moder,
1604
		  struct mlx5e_cq_param *param, struct mlx5e_cq *cq)
1605
{
1606
	struct mlx5_core_dev *mdev = c->mdev;
1607 1608
	int err;

1609
	err = mlx5e_alloc_cq(c, param, cq);
1610 1611 1612
	if (err)
		return err;

1613
	err = mlx5e_create_cq(cq, param);
1614
	if (err)
1615
		goto err_free_cq;
1616

1617
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1618
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1619 1620
	return 0;

1621 1622
err_free_cq:
	mlx5e_free_cq(cq);
1623 1624 1625 1626

	return err;
}

1627
void mlx5e_close_cq(struct mlx5e_cq *cq)
1628 1629
{
	mlx5e_destroy_cq(cq);
1630
	mlx5e_free_cq(cq);
1631 1632 1633
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1634
			     struct mlx5e_params *params,
1635 1636 1637 1638 1639 1640
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1641 1642
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1665
			  struct mlx5e_params *params,
1666 1667
			  struct mlx5e_channel_param *cparam)
{
1668
	struct mlx5e_priv *priv = c->priv;
1669
	int err, tc;
1670

1671
	for (tc = 0; tc < params->num_tc; tc++) {
1672
		int txq_ix = c->ix + tc * priv->max_nch;
1673

1674
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1675
				       params, &cparam->sq, &c->sq[tc], tc);
1676 1677 1678 1679 1680 1681 1682 1683
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1684
		mlx5e_close_txqsq(&c->sq[tc]);
1685 1686 1687 1688 1689 1690 1691 1692 1693

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1694
		mlx5e_close_txqsq(&c->sq[tc]);
1695 1696
}

1697
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1698
				struct mlx5e_txqsq *sq, u32 rate)
1699 1700 1701
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1702
	struct mlx5e_modify_sq_param msp = {0};
1703
	struct mlx5_rate_limit rl = {0};
1704 1705 1706 1707 1708 1709 1710
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1711 1712
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1713
		/* remove current rl index to free space to next ones */
1714 1715
		mlx5_rl_remove_rate(mdev, &rl);
	}
1716 1717 1718 1719

	sq->rate_limit = 0;

	if (rate) {
1720 1721
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1722 1723 1724 1725 1726 1727 1728
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1729 1730 1731 1732
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1733
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1734 1735 1736 1737 1738
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1739
			mlx5_rl_remove_rate(mdev, &rl);
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1751
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
static int mlx5e_alloc_xps_cpumask(struct mlx5e_channel *c,
				   struct mlx5e_params *params)
{
	int num_comp_vectors = mlx5_comp_vectors_count(c->mdev);
	int irq;

	if (!zalloc_cpumask_var(&c->xps_cpumask, GFP_KERNEL))
		return -ENOMEM;

	for (irq = c->ix; irq < num_comp_vectors; irq += params->num_channels) {
		int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(c->mdev, irq));

		cpumask_set_cpu(cpu, c->xps_cpumask);
	}

	return 0;
}

static void mlx5e_free_xps_cpumask(struct mlx5e_channel *c)
{
	free_cpumask_var(c->xps_cpumask);
}

1801 1802 1803
static int mlx5e_open_queues(struct mlx5e_channel *c,
			     struct mlx5e_params *params,
			     struct mlx5e_channel_param *cparam)
1804
{
1805
	struct dim_cq_moder icocq_moder = {0, 0};
1806 1807
	int err;

1808
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1809
	if (err)
1810
		return err;
1811

1812
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1813 1814 1815
	if (err)
		goto err_close_icosq_cq;

1816
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1817 1818 1819
	if (err)
		goto err_close_tx_cqs;

1820 1821 1822 1823
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1824
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1825
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
1826
				     &cparam->tx_cq, &c->rq_xdpsq.cq) : 0;
1827 1828 1829
	if (err)
		goto err_close_rx_cq;

1830 1831
	napi_enable(&c->napi);

1832
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1833 1834 1835
	if (err)
		goto err_disable_napi;

1836
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1837 1838 1839
	if (err)
		goto err_close_icosq;

1840
	if (c->xdp) {
1841
		err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL,
1842 1843 1844 1845
				       &c->rq_xdpsq, false);
		if (err)
			goto err_close_sqs;
	}
1846

1847
	err = mlx5e_open_rq(c, params, &cparam->rq, NULL, NULL, &c->rq);
1848
	if (err)
1849
		goto err_close_xdp_sq;
1850

1851
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, NULL, &c->xdpsq, true);
1852 1853 1854
	if (err)
		goto err_close_rq;

1855
	return 0;
1856 1857 1858 1859

err_close_rq:
	mlx5e_close_rq(&c->rq);

1860
err_close_xdp_sq:
1861
	if (c->xdp)
1862
		mlx5e_close_xdpsq(&c->rq_xdpsq);
1863 1864 1865 1866

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1867
err_close_icosq:
S
Saeed Mahameed 已提交
1868
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1869

1870 1871
err_disable_napi:
	napi_disable(&c->napi);
1872

1873
	if (c->xdp)
1874
		mlx5e_close_cq(&c->rq_xdpsq.cq);
1875 1876

err_close_rx_cq:
1877 1878
	mlx5e_close_cq(&c->rq.cq);

1879 1880 1881
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

1882 1883 1884
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1885 1886 1887
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	return err;
}

static void mlx5e_close_queues(struct mlx5e_channel *c)
{
	mlx5e_close_xdpsq(&c->xdpsq);
	mlx5e_close_rq(&c->rq);
	if (c->xdp)
		mlx5e_close_xdpsq(&c->rq_xdpsq);
	mlx5e_close_sqs(c);
	mlx5e_close_icosq(&c->icosq);
	napi_disable(&c->napi);
	if (c->xdp)
		mlx5e_close_cq(&c->rq_xdpsq.cq);
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_cq(&c->xdpsq.cq);
	mlx5e_close_tx_cqs(c);
	mlx5e_close_cq(&c->icosq.cq);
}

static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
			      struct mlx5e_params *params,
			      struct mlx5e_channel_param *cparam,
1911
			      struct xdp_umem *umem,
1912 1913 1914 1915
			      struct mlx5e_channel **cp)
{
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
	struct net_device *netdev = priv->netdev;
1916
	struct mlx5e_xsk_param xsk;
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	struct mlx5e_channel *c;
	unsigned int irq;
	int err;
	int eqn;

	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = priv->mdev->device;
	c->netdev   = priv->netdev;
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
	c->stats    = &priv->channel_stats[ix].ch;
	c->irq_desc = irq_to_desc(irq);

	err = mlx5e_alloc_xps_cpumask(c, params);
	if (err)
		goto err_free_channel;

	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

	err = mlx5e_open_queues(c, params, cparam);
	if (unlikely(err))
		goto err_napi_del;

1953 1954 1955 1956 1957 1958 1959
	if (umem) {
		mlx5e_build_xsk_param(umem, &xsk);
		err = mlx5e_open_xsk(priv, params, &xsk, umem, c);
		if (unlikely(err))
			goto err_close_queues;
	}

1960 1961 1962 1963
	*cp = c;

	return 0;

1964 1965 1966
err_close_queues:
	mlx5e_close_queues(c);

1967 1968
err_napi_del:
	netif_napi_del(&c->napi);
1969 1970 1971
	mlx5e_free_xps_cpumask(c);

err_free_channel:
1972
	kvfree(c);
1973 1974 1975 1976

	return err;
}

1977 1978 1979 1980 1981 1982
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
1983
	mlx5e_activate_icosq(&c->icosq);
1984
	mlx5e_activate_rq(&c->rq);
1985
	netif_set_xps_queue(c->netdev, c->xps_cpumask, c->ix);
1986 1987 1988

	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_activate_xsk(c);
1989 1990 1991 1992 1993 1994
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

1995 1996 1997
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_deactivate_xsk(c);

1998
	mlx5e_deactivate_rq(&c->rq);
1999
	mlx5e_deactivate_icosq(&c->icosq);
2000 2001 2002 2003
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2004 2005
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2006 2007
	if (test_bit(MLX5E_CHANNEL_STATE_XSK, c->state))
		mlx5e_close_xsk(c);
2008
	mlx5e_close_queues(c);
2009
	netif_napi_del(&c->napi);
2010
	mlx5e_free_xps_cpumask(c);
E
Eric Dumazet 已提交
2011

2012
	kvfree(c);
2013 2014
}

2015 2016 2017 2018
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
2019
				      struct mlx5e_xsk_param *xsk,
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

2032
	if (mlx5e_rx_is_linear_skb(params, xsk)) {
2033 2034
		int frag_stride;

2035
		frag_stride = mlx5e_rx_get_linear_frag_sz(params, xsk);
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2086 2087 2088 2089 2090 2091 2092
static u8 mlx5e_get_rq_log_wq_sz(void *rqc)
{
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	return MLX5_GET(wq, wq, log_wq_sz);
}

2093 2094 2095 2096
void mlx5e_build_rq_param(struct mlx5e_priv *priv,
			  struct mlx5e_params *params,
			  struct mlx5e_xsk_param *xsk,
			  struct mlx5e_rq_param *param)
2097
{
2098
	struct mlx5_core_dev *mdev = priv->mdev;
2099 2100
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2101
	int ndsegs = 1;
2102

2103
	switch (params->rq_wq_type) {
2104
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2105
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2106
			 mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk) -
2107
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2108
		MLX5_SET(wq, wq, log_wqe_stride_size,
2109
			 mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk) -
2110
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2111
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params, xsk));
2112
		break;
2113
	default: /* MLX5_WQ_TYPE_CYCLIC */
2114
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2115
		mlx5e_build_rq_frags_info(mdev, params, xsk, &param->frags_info);
2116
		ndsegs = param->frags_info.num_frags;
2117 2118
	}

2119
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2120
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2121 2122
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2123
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2124
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2125
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2126
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2127

2128
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2129 2130
}

2131
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2132
				      struct mlx5e_rq_param *param)
2133
{
2134
	struct mlx5_core_dev *mdev = priv->mdev;
2135 2136 2137
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2138 2139 2140
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2141
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2142

2143
	param->wq.buf_numa_node = dev_to_node(mdev->device);
2144 2145
}

2146 2147
void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
				 struct mlx5e_sq_param *param)
2148 2149 2150 2151 2152
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2153
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2154

2155
	param->wq.buf_numa_node = dev_to_node(priv->mdev->device);
T
Tariq Toukan 已提交
2156 2157 2158
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2159
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2160 2161 2162 2163
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);
2164
	bool allow_swp;
T
Tariq Toukan 已提交
2165

2166 2167
	allow_swp = mlx5_geneve_tx_allowed(priv->mdev) ||
		    !!MLX5_IPSEC_DEV(priv->mdev);
T
Tariq Toukan 已提交
2168
	mlx5e_build_sq_param_common(priv, param);
2169
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2170
	MLX5_SET(sqc, sqc, allow_swp, allow_swp);
2171 2172 2173 2174 2175 2176 2177
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2178
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2179 2180
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2181 2182
}

2183 2184 2185 2186
void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_xsk_param *xsk,
			     struct mlx5e_cq_param *param)
2187
{
2188
	struct mlx5_core_dev *mdev = priv->mdev;
2189
	void *cqc = param->cqc;
2190
	u8 log_cq_size;
2191

2192
	switch (params->rq_wq_type) {
2193
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2194 2195
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params, xsk) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk);
2196
		break;
2197
	default: /* MLX5_WQ_TYPE_CYCLIC */
2198
		log_cq_size = params->log_rq_mtu_frames;
2199 2200 2201
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2202
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2203 2204 2205
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2206 2207

	mlx5e_build_common_cq_param(priv, param);
2208
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2209 2210
}

2211 2212 2213
void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_cq_param *param)
2214 2215 2216
{
	void *cqc = param->cqc;

2217
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2218 2219

	mlx5e_build_common_cq_param(priv, param);
2220
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2221 2222
}

2223 2224 2225
void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
			      u8 log_wq_size,
			      struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2226 2227 2228 2229 2230 2231
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2232

2233
	param->cq_period_mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2234 2235
}

2236 2237 2238
void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
			     u8 log_wq_size,
			     struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2239 2240 2241 2242 2243 2244 2245
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2246
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2247 2248
}

2249 2250 2251
void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
			     struct mlx5e_params *params,
			     struct mlx5e_sq_param *param)
2252 2253 2254 2255 2256
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2257
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2258
	param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE);
2259 2260
}

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
static u8 mlx5e_build_icosq_log_wq_sz(struct mlx5e_params *params,
				      struct mlx5e_rq_param *rqp)
{
	switch (params->rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return order_base_2(MLX5E_UMR_WQEBBS) +
			mlx5e_get_rq_log_wq_sz(rqp->rqc);
	default: /* MLX5_WQ_TYPE_CYCLIC */
		return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
	}
}

2273 2274 2275
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2276
{
2277
	u8 icosq_log_wq_sz;
T
Tariq Toukan 已提交
2278

2279
	mlx5e_build_rq_param(priv, params, NULL, &cparam->rq);
2280 2281 2282

	icosq_log_wq_sz = mlx5e_build_icosq_log_wq_sz(params, &cparam->rq);

2283 2284 2285
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
2286
	mlx5e_build_rx_cq_param(priv, params, NULL, &cparam->rx_cq);
2287 2288
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2289 2290
}

2291 2292
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2293
{
2294
	struct mlx5e_channel_param *cparam;
2295
	int err = -ENOMEM;
2296 2297
	int i;

2298
	chs->num = chs->params.num_channels;
2299

2300
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2301
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2302 2303
	if (!chs->c || !cparam)
		goto err_free;
2304

2305
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2306
	for (i = 0; i < chs->num; i++) {
2307 2308 2309 2310 2311 2312
		struct xdp_umem *umem = NULL;

		if (chs->params.xdp_prog)
			umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, i);

		err = mlx5e_open_channel(priv, i, &chs->params, cparam, umem, &chs->c[i]);
2313 2314 2315 2316
		if (err)
			goto err_close_channels;
	}

2317
	mlx5e_health_channels_update(priv);
2318
	kvfree(cparam);
2319 2320 2321 2322
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2323
		mlx5e_close_channel(chs->c[i]);
2324

2325
err_free:
2326
	kfree(chs->c);
2327
	kvfree(cparam);
2328
	chs->num = 0;
2329 2330 2331
	return err;
}

2332
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2333 2334 2335
{
	int i;

2336 2337 2338 2339
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

2340 2341
#define MLX5E_RQ_WQES_TIMEOUT 20000 /* msecs */

2342 2343 2344 2345 2346
static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2347 2348 2349 2350
	for (i = 0; i < chs->num; i++) {
		int timeout = err ? 0 : MLX5E_RQ_WQES_TIMEOUT;

		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq, timeout);
2351 2352 2353 2354

		/* Don't wait on the XSK RQ, because the newer xdpsock sample
		 * doesn't provide any Fill Ring entries at the setup stage.
		 */
2355
	}
2356

2357
	return err ? -ETIMEDOUT : 0;
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2368
void mlx5e_close_channels(struct mlx5e_channels *chs)
2369 2370
{
	int i;
2371

2372 2373
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2374

2375 2376
	kfree(chs->c);
	chs->num = 0;
2377 2378
}

2379 2380
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2381 2382 2383 2384 2385
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2386
	u32 *in;
2387
	int i;
2388 2389

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2390
	in = kvzalloc(inlen, GFP_KERNEL);
2391 2392 2393 2394 2395 2396 2397 2398
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2399 2400
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2401

2402 2403 2404
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2405 2406

	kvfree(in);
T
Tariq Toukan 已提交
2407 2408 2409
	return err;
}

2410
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2411
{
2412 2413
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2414 2415
}

2416
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2417 2418
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2419
	int err;
2420

2421 2422 2423 2424
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2425 2426
}

2427
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
T
Tariq Toukan 已提交
2428 2429 2430 2431
{
	int err;
	int ix;

2432
	for (ix = 0; ix < priv->max_nch; ix++) {
2433 2434
		err = mlx5e_create_rqt(priv, 1 /*size */, &tirs[ix].rqt);
		if (unlikely(err))
T
Tariq Toukan 已提交
2435 2436 2437 2438 2439 2440
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2441
	mlx5_core_warn(priv->mdev, "create rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2442
	for (ix--; ix >= 0; ix--)
2443
		mlx5e_destroy_rqt(priv, &tirs[ix].rqt);
T
Tariq Toukan 已提交
2444

2445 2446 2447
	return err;
}

2448
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
2449 2450 2451
{
	int i;

2452
	for (i = 0; i < priv->max_nch; i++)
2453
		mlx5e_destroy_rqt(priv, &tirs[i].rqt);
2454 2455
}

2456 2457 2458 2459 2460 2461 2462
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2463
int mlx5e_bits_invert(unsigned long a, int size)
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2488
			ix = priv->rss_params.indirection_rqt[ix];
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2499 2500 2501 2502
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2503
	u32 *in;
2504 2505 2506
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2507
	in = kvzalloc(inlen, GFP_KERNEL);
2508 2509 2510 2511 2512 2513 2514
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2515
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2516
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2517 2518 2519 2520 2521

	kvfree(in);
	return err;
}

2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2536
{
T
Tariq Toukan 已提交
2537 2538 2539
	u32 rqtn;
	int ix;

2540
	if (priv->indir_rqt.enabled) {
2541
		/* RSS RQ table */
2542
		rqtn = priv->indir_rqt.rqtn;
2543
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2544 2545
	}

2546
	for (ix = 0; ix < priv->max_nch; ix++) {
2547 2548
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2549 2550 2551
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2552 2553 2554
		};

		/* Direct RQ Tables */
2555 2556
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2557

2558
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2559
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2560
	}
2561 2562
}

2563 2564 2565 2566 2567
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2568 2569 2570
		{
			.rss = {
				.channels  = chs,
2571
				.hfunc     = priv->rss_params.hfunc,
2572 2573
			}
		},
2574 2575 2576 2577 2578 2579 2580 2581 2582
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2583 2584 2585
		{
			.rqn = priv->drop_rq.rqn,
		},
2586 2587 2588 2589 2590
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2639
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2640
{
2641
	if (!params->lro_en)
2642 2643 2644 2645 2646 2647 2648 2649
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2650
		 (MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2651
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2652 2653
}

2654
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2655
				    const struct mlx5e_tirc_config *ttconfig,
2656
				    void *tirc, bool inner)
2657
{
2658 2659
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2660

2661 2662
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2663 2664 2665 2666 2667 2668
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2669
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2670
	}
2671 2672 2673 2674 2675 2676
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2677 2678
}

2679 2680 2681 2682 2683 2684 2685 2686
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2687 2688 2689
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2690
	struct mlx5e_rss_params *rss = &priv->rss_params;
2691 2692
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2693
	struct mlx5e_tirc_config ttconfig;
2694 2695 2696 2697 2698 2699
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2700 2701 2702
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2703 2704 2705 2706 2707 2708 2709 2710
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2711 2712 2713
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2714 2715 2716 2717 2718
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2719
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2720 2721 2722 2723 2724 2725 2726
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2727
	int tt;
T
Tariq Toukan 已提交
2728
	int ix;
2729 2730

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2731
	in = kvzalloc(inlen, GFP_KERNEL);
2732 2733 2734 2735 2736 2737
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2738
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2739

T
Tariq Toukan 已提交
2740
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2741
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2742
					   inlen);
T
Tariq Toukan 已提交
2743
		if (err)
T
Tariq Toukan 已提交
2744
			goto free_in;
T
Tariq Toukan 已提交
2745
	}
2746

2747
	for (ix = 0; ix < priv->max_nch; ix++) {
T
Tariq Toukan 已提交
2748 2749 2750 2751 2752 2753 2754
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2755 2756 2757 2758 2759
	kvfree(in);

	return err;
}

2760 2761
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2762
{
2763
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2764 2765
	int err;

2766
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2767 2768 2769
	if (err)
		return err;

2770 2771 2772 2773
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2774

2775 2776
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2777 2778 2779
{
	u16 hw_mtu = 0;
	int err;
2780

2781 2782 2783 2784
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2785
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2786 2787
}

2788
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2789
{
2790
	struct mlx5e_params *params = &priv->channels.params;
2791
	struct net_device *netdev = priv->netdev;
2792
	struct mlx5_core_dev *mdev = priv->mdev;
2793 2794 2795
	u16 mtu;
	int err;

2796
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2797 2798
	if (err)
		return err;
2799

2800 2801
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2802
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2803
			    __func__, mtu, params->sw_mtu);
2804

2805
	params->sw_mtu = mtu;
2806 2807 2808
	return 0;
}

2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
void mlx5e_set_netdev_mtu_boundaries(struct mlx5e_priv *priv)
{
	struct mlx5e_params *params = &priv->channels.params;
	struct net_device *netdev   = priv->netdev;
	struct mlx5_core_dev *mdev  = priv->mdev;
	u16 max_mtu;

	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;

	mlx5_query_port_max_mtu(mdev, &max_mtu, 1);
	netdev->max_mtu = min_t(unsigned int, MLX5E_HW2SW_MTU(params, max_mtu),
				ETH_MAX_MTU);
}

2824 2825 2826
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2827 2828
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2829 2830 2831 2832 2833 2834 2835 2836 2837
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2838 2839 2840
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2841
	for (tc = 0; tc < ntc; tc++)
2842
		netdev_set_tc_queue(netdev, tc, nch, 0);
2843 2844
}

2845
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2846 2847 2848
{
	int i, tc;

2849
	for (i = 0; i < priv->max_nch; i++)
2850
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2851
			priv->channel_tc2txq[i][tc] = i + tc * priv->max_nch;
2852 2853 2854 2855 2856 2857 2858
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2869
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2870
{
2871
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
2872
	int num_rxqs = priv->channels.num * priv->profile->rq_groups;
2873 2874 2875
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2876
	netif_set_real_num_tx_queues(netdev, num_txqs);
2877
	netif_set_real_num_rx_queues(netdev, num_rxqs);
2878

2879
	mlx5e_build_tx2sq_maps(priv);
2880
	mlx5e_activate_channels(&priv->channels);
2881
	mlx5e_xdp_tx_enable(priv);
2882
	netif_tx_start_all_queues(priv->netdev);
2883

2884
	if (mlx5e_is_vport_rep(priv))
2885 2886
		mlx5e_add_sqs_fwd_rules(priv);

2887
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2888
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2889 2890

	mlx5e_xsk_redirect_rqts_to_channels(priv, &priv->channels);
2891 2892
}

2893
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2894
{
2895 2896
	mlx5e_xsk_redirect_rqts_to_drop(priv, &priv->channels);

2897 2898
	mlx5e_redirect_rqts_to_drop(priv);

2899
	if (mlx5e_is_vport_rep(priv))
2900 2901
		mlx5e_remove_sqs_fwd_rules(priv);

2902 2903 2904 2905 2906
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2907
	mlx5e_xdp_tx_disable(priv);
2908 2909 2910
	mlx5e_deactivate_channels(&priv->channels);
}

2911 2912 2913
static void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				       struct mlx5e_channels *new_chs,
				       mlx5e_fp_hw_modify hw_modify)
2914 2915 2916
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2917
	int carrier_ok;
2918

2919 2920
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2921
	carrier_ok = netif_carrier_ok(netdev);
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2932 2933 2934 2935
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2936
	priv->profile->update_rx(priv);
2937 2938
	mlx5e_activate_priv_channels(priv);

2939 2940 2941
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2942 2943
}

2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
int mlx5e_safe_switch_channels(struct mlx5e_priv *priv,
			       struct mlx5e_channels *new_chs,
			       mlx5e_fp_hw_modify hw_modify)
{
	int err;

	err = mlx5e_open_channels(priv, new_chs);
	if (err)
		return err;

	mlx5e_switch_priv_channels(priv, new_chs, hw_modify);
	return 0;
}

2958 2959 2960 2961 2962 2963 2964 2965
int mlx5e_safe_reopen_channels(struct mlx5e_priv *priv)
{
	struct mlx5e_channels new_channels = {};

	new_channels.params = priv->channels.params;
	return mlx5e_safe_switch_channels(priv, &new_channels, NULL);
}

2966
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2967 2968 2969 2970 2971
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2972 2973 2974
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2975
	bool is_xdp = priv->channels.params.xdp_prog;
2976 2977 2978
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);
2979 2980
	if (is_xdp)
		mlx5e_xdp_set_open(priv);
2981

2982
	err = mlx5e_open_channels(priv, &priv->channels);
2983
	if (err)
2984
		goto err_clear_state_opened_flag;
2985

2986
	priv->profile->update_rx(priv);
2987
	mlx5e_activate_priv_channels(priv);
2988 2989
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2990

2991
	mlx5e_queue_update_stats(priv);
2992
	return 0;
2993 2994

err_clear_state_opened_flag:
2995 2996
	if (is_xdp)
		mlx5e_xdp_set_closed(priv);
2997 2998
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2999 3000
}

3001
int mlx5e_open(struct net_device *netdev)
3002 3003 3004 3005 3006 3007
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
3008 3009
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
3010 3011
	mutex_unlock(&priv->state_lock);

3012
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
3013 3014
		udp_tunnel_get_rx_info(netdev);

3015 3016 3017 3018 3019 3020 3021
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3022 3023 3024 3025 3026 3027
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3028 3029
	if (priv->channels.params.xdp_prog)
		mlx5e_xdp_set_closed(priv);
3030 3031 3032
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3033 3034
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3035 3036 3037 3038

	return 0;
}

3039
int mlx5e_close(struct net_device *netdev)
3040 3041 3042 3043
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3044 3045 3046
	if (!netif_device_present(netdev))
		return -ENODEV;

3047
	mutex_lock(&priv->state_lock);
3048
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3049 3050 3051 3052 3053 3054
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3055
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3056 3057
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3058 3059 3060 3061 3062 3063 3064
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3065 3066
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3067 3068 3069
	if (err)
		return err;

3070 3071 3072
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3073
	rq->mdev = mdev;
3074 3075 3076 3077

	return 0;
}

3078
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3079 3080
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3081
{
3082 3083
	param->wq.buf_numa_node = dev_to_node(mdev->device);
	param->wq.db_numa_node  = dev_to_node(mdev->device);
3084

3085
	return mlx5e_alloc_cq_common(mdev, param, cq);
3086 3087
}

3088 3089
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3090
{
3091
	struct mlx5_core_dev *mdev = priv->mdev;
3092 3093 3094
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3095 3096
	int err;

3097
	mlx5e_build_drop_rq_param(priv, &rq_param);
3098

3099
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3100 3101 3102
	if (err)
		return err;

3103
	err = mlx5e_create_cq(cq, &cq_param);
3104
	if (err)
3105
		goto err_free_cq;
3106

3107
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3108
	if (err)
3109
		goto err_destroy_cq;
3110

3111
	err = mlx5e_create_rq(drop_rq, &rq_param);
3112
	if (err)
3113
		goto err_free_rq;
3114

3115 3116 3117 3118
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3119 3120
	return 0;

3121
err_free_rq:
3122
	mlx5e_free_rq(drop_rq);
3123 3124

err_destroy_cq:
3125
	mlx5e_destroy_cq(cq);
3126

3127
err_free_cq:
3128
	mlx5e_free_cq(cq);
3129

3130 3131 3132
	return err;
}

3133
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3134
{
3135 3136 3137 3138
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3139 3140
}

3141
int mlx5e_create_tis(struct mlx5_core_dev *mdev, void *in, u32 *tisn)
3142 3143 3144
{
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3145
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3146

3147 3148 3149
	if (MLX5_GET(tisc, tisc, tls_en))
		MLX5_SET(tisc, tisc, pd, mdev->mlx5e_res.pdn);

3150 3151 3152
	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3153
	return mlx5_core_create_tis(mdev, in, MLX5_ST_SZ_BYTES(create_tis_in), tisn);
3154 3155
}

3156
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3157
{
3158
	mlx5_core_destroy_tis(mdev, tisn);
3159 3160
}

3161
int mlx5e_create_tises(struct mlx5e_priv *priv)
3162 3163 3164 3165
{
	int err;
	int tc;

3166
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3167 3168 3169 3170 3171 3172 3173 3174
		u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
		void *tisc;

		tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

		MLX5_SET(tisc, tisc, prio, tc << 1);

		err = mlx5e_create_tis(priv->mdev, in, &priv->tisn[tc]);
3175 3176 3177 3178 3179 3180 3181 3182
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3183
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3184 3185 3186 3187

	return err;
}

3188
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3189 3190 3191
{
	int tc;

3192
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3193
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3194 3195
}

3196 3197
static void mlx5e_build_indir_tir_ctx_common(struct mlx5e_priv *priv,
					     u32 rqtn, u32 *tirc)
3198
{
3199
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3200 3201
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
3202 3203
	MLX5_SET(tirc, tirc, tunneled_offload_en,
		 priv->channels.params.tunneled_offload_en);
3204

3205
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3206
}
3207

3208 3209 3210 3211 3212
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
3213
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3214
				       &tirc_default_config[tt], tirc, false);
3215 3216
}

3217
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3218
{
3219
	mlx5e_build_indir_tir_ctx_common(priv, rqtn, tirc);
T
Tariq Toukan 已提交
3220 3221 3222
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3223 3224 3225 3226 3227 3228 3229 3230 3231
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	mlx5e_build_indir_tir_ctx_common(priv, priv->indir_rqt.rqtn, tirc);
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
				       &tirc_default_config[tt], tirc, true);
}

3232
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3233
{
3234
	struct mlx5e_tir *tir;
3235 3236
	void *tirc;
	int inlen;
3237
	int i = 0;
3238
	int err;
T
Tariq Toukan 已提交
3239 3240
	u32 *in;
	int tt;
3241 3242

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3243
	in = kvzalloc(inlen, GFP_KERNEL);
3244 3245 3246
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3247 3248
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3249
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3250
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3251
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3252
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3253 3254 3255 3256
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3257 3258
	}

3259
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3275 3276 3277 3278
	kvfree(in);

	return 0;

3279 3280 3281 3282
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3283 3284 3285 3286 3287 3288 3289 3290
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3291
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3292 3293 3294 3295
{
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
3296
	int err = 0;
3297 3298 3299 3300
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3301
	in = kvzalloc(inlen, GFP_KERNEL);
3302 3303 3304
	if (!in)
		return -ENOMEM;

3305
	for (ix = 0; ix < priv->max_nch; ix++) {
T
Tariq Toukan 已提交
3306
		memset(in, 0, inlen);
3307
		tir = &tirs[ix];
T
Tariq Toukan 已提交
3308
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3309
		mlx5e_build_direct_tir_ctx(priv, tir->rqt.rqtn, tirc);
3310
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3311
		if (unlikely(err))
T
Tariq Toukan 已提交
3312 3313 3314
			goto err_destroy_ch_tirs;
	}

3315
	goto out;
3316

T
Tariq Toukan 已提交
3317
err_destroy_ch_tirs:
3318
	mlx5_core_warn(priv->mdev, "create tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3319
	for (ix--; ix >= 0; ix--)
3320
		mlx5e_destroy_tir(priv->mdev, &tirs[ix]);
T
Tariq Toukan 已提交
3321

3322
out:
T
Tariq Toukan 已提交
3323
	kvfree(in);
3324 3325 3326 3327

	return err;
}

3328
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3329 3330 3331
{
	int i;

T
Tariq Toukan 已提交
3332
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3333
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3334

3335
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3336 3337 3338 3339
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3340 3341
}

3342
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv, struct mlx5e_tir *tirs)
3343 3344 3345
{
	int i;

3346
	for (i = 0; i < priv->max_nch; i++)
3347
		mlx5e_destroy_tir(priv->mdev, &tirs[i]);
3348 3349
}

3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3364
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3365 3366 3367 3368
{
	int err = 0;
	int i;

3369 3370
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3371 3372 3373 3374 3375 3376 3377
		if (err)
			return err;
	}

	return 0;
}

3378
static int mlx5e_setup_tc_mqprio(struct mlx5e_priv *priv,
3379
				 struct tc_mqprio_qopt *mqprio)
3380
{
S
Saeed Mahameed 已提交
3381
	struct mlx5e_channels new_channels = {};
3382
	u8 tc = mqprio->num_tc;
3383 3384
	int err = 0;

3385 3386
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3387 3388 3389 3390 3391
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3392 3393
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3394

S
Saeed Mahameed 已提交
3395
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3396 3397 3398
		priv->channels.params = new_channels.params;
		goto out;
	}
3399

3400
	err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3401 3402
	if (err)
		goto out;
3403

3404 3405
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
S
Saeed Mahameed 已提交
3406
out:
3407 3408 3409 3410
	mutex_unlock(&priv->state_lock);
	return err;
}

3411
#ifdef CONFIG_MLX5_ESWITCH
3412
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3413
				     struct flow_cls_offload *cls_flower,
3414
				     unsigned long flags)
3415
{
3416
	switch (cls_flower->command) {
3417
	case FLOW_CLS_REPLACE:
3418 3419
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3420
	case FLOW_CLS_DESTROY:
3421 3422
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3423
	case FLOW_CLS_STATS:
3424 3425
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3426
	default:
3427
		return -EOPNOTSUPP;
3428 3429
	}
}
3430

3431 3432
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3433
{
3434
	unsigned long flags = MLX5_TC_FLAG(INGRESS) | MLX5_TC_FLAG(NIC_OFFLOAD);
3435 3436 3437 3438
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3439
		return mlx5e_setup_tc_cls_flower(priv, type_data, flags);
3440 3441 3442 3443
	default:
		return -EOPNOTSUPP;
	}
}
3444
#endif
3445

3446 3447
static LIST_HEAD(mlx5e_block_cb_list);

3448 3449
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3450
{
3451 3452
	struct mlx5e_priv *priv = netdev_priv(dev);

3453
	switch (type) {
3454
#ifdef CONFIG_MLX5_ESWITCH
3455
	case TC_SETUP_BLOCK:
3456 3457
		return flow_block_cb_setup_simple(type_data,
						  &mlx5e_block_cb_list,
3458 3459
						  mlx5e_setup_tc_block_cb,
						  priv, priv, true);
3460
#endif
3461
	case TC_SETUP_QDISC_MQPRIO:
3462
		return mlx5e_setup_tc_mqprio(priv, type_data);
3463 3464 3465
	default:
		return -EOPNOTSUPP;
	}
3466 3467
}

3468
void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s)
3469 3470 3471
{
	int i;

3472
	for (i = 0; i < priv->max_nch; i++) {
3473
		struct mlx5e_channel_stats *channel_stats = &priv->channel_stats[i];
3474
		struct mlx5e_rq_stats *xskrq_stats = &channel_stats->xskrq;
3475 3476 3477
		struct mlx5e_rq_stats *rq_stats = &channel_stats->rq;
		int j;

3478 3479
		s->rx_packets   += rq_stats->packets + xskrq_stats->packets;
		s->rx_bytes     += rq_stats->bytes + xskrq_stats->bytes;
3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490

		for (j = 0; j < priv->max_opened_tc; j++) {
			struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];

			s->tx_packets    += sq_stats->packets;
			s->tx_bytes      += sq_stats->bytes;
			s->tx_dropped    += sq_stats->dropped;
		}
	}
}

3491
void
3492 3493 3494 3495
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3496
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3497

3498 3499 3500 3501
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3502

3503 3504 3505 3506 3507 3508
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3509
		mlx5e_fold_sw_stats64(priv, stats);
3510
	}
3511 3512 3513 3514

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3515 3516 3517
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3518
	stats->rx_crc_errors =
3519 3520 3521
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3522 3523 3524 3525 3526 3527 3528
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3529 3530
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3531 3532 3533 3534 3535 3536
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3537
	queue_work(priv->wq, &priv->set_rx_mode_work);
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3552
	queue_work(priv->wq, &priv->set_rx_mode_work);
3553 3554 3555 3556

	return 0;
}

3557
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3558 3559
	do {						\
		if (enable)				\
3560
			*features |= feature;		\
3561
		else					\
3562
			*features &= ~feature;		\
3563 3564 3565 3566 3567
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3568 3569
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3570
	struct mlx5_core_dev *mdev = priv->mdev;
3571
	struct mlx5e_channels new_channels = {};
3572
	struct mlx5e_params *old_params;
3573 3574
	int err = 0;
	bool reset;
3575 3576 3577

	mutex_lock(&priv->state_lock);

3578 3579 3580 3581 3582 3583 3584
	if (enable && priv->xsk.refcnt) {
		netdev_warn(netdev, "LRO is incompatible with AF_XDP (%hu XSKs are active)\n",
			    priv->xsk.refcnt);
		err = -EINVAL;
		goto out;
	}

3585
	old_params = &priv->channels.params;
3586 3587 3588 3589 3590 3591
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3592
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3593

3594
	new_channels.params = *old_params;
3595 3596
	new_channels.params.lro_en = enable;

3597
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3598 3599
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params, NULL) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params, NULL))
3600 3601 3602
			reset = false;
	}

3603
	if (!reset) {
3604
		*old_params = new_channels.params;
3605 3606
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3607
	}
3608

3609
	err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
3610
out:
3611
	mutex_unlock(&priv->state_lock);
3612 3613 3614
	return err;
}

3615
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3616 3617 3618 3619
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3620
		mlx5e_enable_cvlan_filter(priv);
3621
	else
3622
		mlx5e_disable_cvlan_filter(priv);
3623 3624 3625 3626

	return 0;
}

3627
#ifdef CONFIG_MLX5_ESWITCH
3628 3629 3630
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3631

3632
	if (!enable && mlx5e_tc_num_filters(priv, MLX5_TC_FLAG(NIC_OFFLOAD))) {
3633 3634 3635 3636 3637
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3638 3639
	return 0;
}
3640
#endif
3641

3642 3643 3644 3645 3646 3647 3648 3649
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3667 3668 3669
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3670
	int err = 0;
3671 3672 3673

	mutex_lock(&priv->state_lock);

3674
	priv->channels.params.vlan_strip_disable = !enable;
3675 3676 3677 3678
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3679
	if (err)
3680
		priv->channels.params.vlan_strip_disable = enable;
3681

3682
unlock:
3683 3684 3685 3686 3687
	mutex_unlock(&priv->state_lock);

	return err;
}

3688
#ifdef CONFIG_MLX5_EN_ARFS
3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3703
static int mlx5e_handle_feature(struct net_device *netdev,
3704
				netdev_features_t *features,
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3718 3719
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3720 3721 3722
		return err;
	}

3723
	MLX5E_SET_FEATURE(features, feature, enable);
3724 3725 3726
	return 0;
}

3727
int mlx5e_set_features(struct net_device *netdev, netdev_features_t features)
3728
{
3729
	netdev_features_t oper_features = netdev->features;
3730 3731 3732 3733
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3734

3735 3736
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3737
				    set_feature_cvlan_filter);
3738
#ifdef CONFIG_MLX5_ESWITCH
3739
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3740
#endif
3741 3742 3743
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3744
#ifdef CONFIG_MLX5_EN_ARFS
3745
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3746
#endif
3747

3748 3749 3750 3751 3752 3753
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3754 3755
}

3756 3757 3758 3759
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3760
	struct mlx5e_params *params;
3761 3762

	mutex_lock(&priv->state_lock);
3763
	params = &priv->channels.params;
3764 3765 3766 3767 3768
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3769
		if (!params->vlan_strip_disable)
3770 3771
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3772
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
3773
		if (features & NETIF_F_LRO) {
3774
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
3775 3776
			features &= ~NETIF_F_LRO;
		}
3777 3778
	}

3779 3780 3781 3782 3783 3784
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
		features &= ~NETIF_F_RXHASH;
		if (netdev->features & NETIF_F_RXHASH)
			netdev_warn(netdev, "Disabling rxhash, not supported when CQE compress is active\n");
	}

3785 3786 3787 3788 3789
	mutex_unlock(&priv->state_lock);

	return features;
}

3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
static bool mlx5e_xsk_validate_mtu(struct net_device *netdev,
				   struct mlx5e_channels *chs,
				   struct mlx5e_params *new_params,
				   struct mlx5_core_dev *mdev)
{
	u16 ix;

	for (ix = 0; ix < chs->params.num_channels; ix++) {
		struct xdp_umem *umem = mlx5e_xsk_get_umem(&chs->params, chs->params.xsk, ix);
		struct mlx5e_xsk_param xsk;

		if (!umem)
			continue;

		mlx5e_build_xsk_param(umem, &xsk);

		if (!mlx5e_validate_xsk_param(new_params, &xsk, mdev)) {
			u32 hr = mlx5e_get_linear_rq_headroom(new_params, &xsk);
			int max_mtu_frame, max_mtu_page, max_mtu;

			/* Two criteria must be met:
			 * 1. HW MTU + all headrooms <= XSK frame size.
			 * 2. Size of SKBs allocated on XDP_PASS <= PAGE_SIZE.
			 */
			max_mtu_frame = MLX5E_HW2SW_MTU(new_params, xsk.chunk_size - hr);
			max_mtu_page = mlx5e_xdp_max_mtu(new_params, &xsk);
			max_mtu = min(max_mtu_frame, max_mtu_page);

			netdev_err(netdev, "MTU %d is too big for an XSK running on channel %hu. Try MTU <= %d\n",
				   new_params->sw_mtu, ix, max_mtu);
			return false;
		}
	}

	return true;
}

3827 3828
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3829 3830
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3831
	struct mlx5e_channels new_channels = {};
3832
	struct mlx5e_params *params;
3833
	int err = 0;
3834
	bool reset;
3835 3836

	mutex_lock(&priv->state_lock);
3837

3838
	params = &priv->channels.params;
3839

3840
	reset = !params->lro_en;
3841
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3842

3843 3844 3845
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3846
	if (params->xdp_prog &&
3847
	    !mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
3848
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
3849
			   new_mtu, mlx5e_xdp_max_mtu(params, NULL));
3850 3851 3852 3853
		err = -EINVAL;
		goto out;
	}

3854 3855 3856
	if (priv->xsk.refcnt &&
	    !mlx5e_xsk_validate_mtu(netdev, &priv->channels,
				    &new_channels.params, priv->mdev)) {
3857 3858 3859 3860
		err = -EINVAL;
		goto out;
	}

3861
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3862 3863 3864 3865 3866 3867 3868 3869
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev,
							      &new_channels.params,
							      NULL);
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params, NULL);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params, NULL);

		/* If XSK is active, XSK RQs are linear. */
		is_linear |= priv->xsk.refcnt;
3870

3871
		/* Always reset in linear mode - hw_mtu is used in data path. */
3872
		reset = reset && (is_linear || (ppw_old != ppw_new));
3873 3874
	}

3875
	if (!reset) {
3876
		params->sw_mtu = new_mtu;
3877 3878
		if (set_mtu_cb)
			set_mtu_cb(priv);
3879
		netdev->mtu = params->sw_mtu;
3880 3881
		goto out;
	}
3882

3883
	err = mlx5e_safe_switch_channels(priv, &new_channels, set_mtu_cb);
3884
	if (err)
3885 3886
		goto out;

3887
	netdev->mtu = new_channels.params.sw_mtu;
3888

3889 3890
out:
	mutex_unlock(&priv->state_lock);
3891 3892 3893
	return err;
}

3894 3895 3896 3897 3898
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3899 3900 3901 3902 3903
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3904 3905
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
3943 3944
		if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
			netdev_warn(priv->netdev, "Disabling RX cqe compression\n");
3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

3961 3962 3963
	/* might need to fix some features */
	netdev_update_features(priv->netdev);

3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977
	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3978 3979
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3980 3981
	struct mlx5e_priv *priv = netdev_priv(dev);

3982 3983
	switch (cmd) {
	case SIOCSHWTSTAMP:
3984
		return mlx5e_hwstamp_set(priv, ifr);
3985
	case SIOCGHWTSTAMP:
3986
		return mlx5e_hwstamp_get(priv, ifr);
3987 3988 3989 3990 3991
	default:
		return -EOPNOTSUPP;
	}
}

3992
#ifdef CONFIG_MLX5_ESWITCH
3993
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3994 3995 3996 3997 3998 3999 4000
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

4001 4002
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
4003 4004 4005 4006
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

4007 4008 4009
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

4010 4011 4012 4013
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

4014 4015 4016 4017 4018 4019 4020 4021
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

4022 4023 4024 4025 4026 4027 4028
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
4029

4030 4031
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
4032 4033 4034 4035 4036
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
4037
					   max_tx_rate, min_tx_rate);
4038 4039
}

4040 4041 4042
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
4043
	case MLX5_VPORT_ADMIN_STATE_DOWN:
4044
		return IFLA_VF_LINK_STATE_DISABLE;
4045
	case MLX5_VPORT_ADMIN_STATE_UP:
4046 4047 4048 4049 4050 4051 4052 4053 4054
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
4055
		return MLX5_VPORT_ADMIN_STATE_DOWN;
4056
	case IFLA_VF_LINK_STATE_ENABLE:
4057
		return MLX5_VPORT_ADMIN_STATE_UP;
4058
	}
4059
	return MLX5_VPORT_ADMIN_STATE_AUTO;
4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

4072 4073
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

4086 4087
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
4088 4089 4090 4091 4092 4093 4094
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4095
#endif
4096

4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4111
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4125
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4148
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4149 4150 4151
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4152 4153 4154
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4155
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4156 4157
		return;

4158
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4159 4160
}

4161
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4162 4163 4164
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4165 4166 4167
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4168
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4169 4170
		return;

4171
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4172 4173
}

4174 4175 4176
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4177
{
4178
	unsigned int offset = 0;
4179
	struct udphdr *udph;
4180 4181
	u8 proto;
	u16 port;
4182 4183 4184 4185 4186 4187

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4188
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4189 4190 4191 4192 4193
		break;
	default:
		goto out;
	}

4194 4195 4196 4197
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4198 4199 4200
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4201
		/* Verify if UDP port is being offloaded by HW */
4202
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4203
			return features;
4204 4205 4206 4207 4208 4209

#if IS_ENABLED(CONFIG_GENEVE)
		/* Support Geneve offload for default UDP port */
		if (port == GENEVE_UDP_PORT && mlx5_geneve_tx_allowed(priv->mdev))
			return features;
#endif
4210
	}
4211 4212 4213 4214 4215 4216

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4217 4218 4219
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4220 4221 4222 4223 4224 4225
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4226 4227 4228 4229 4230
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4231 4232 4233
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4234
		return mlx5e_tunnel_features_check(priv, skb, features);
4235 4236 4237 4238

	return features;
}

4239
static void mlx5e_tx_timeout_work(struct work_struct *work)
4240
{
4241 4242
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
4243 4244 4245
	bool report_failed = false;
	int err;
	int i;
4246

4247 4248 4249 4250 4251
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4252

4253
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4254 4255
		struct netdev_queue *dev_queue =
			netdev_get_tx_queue(priv->netdev, i);
4256
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4257

4258
		if (!netif_xmit_stopped(dev_queue))
4259
			continue;
4260

4261
		if (mlx5e_reporter_tx_timeout(sq))
4262
			report_failed = true;
4263 4264
	}

4265
	if (!report_failed)
4266 4267
		goto unlock;

4268
	err = mlx5e_safe_reopen_channels(priv);
4269 4270
	if (err)
		netdev_err(priv->netdev,
4271
			   "mlx5e_safe_reopen_channels failed recovering from a tx_timeout, err(%d).\n",
4272 4273
			   err);

4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4285 4286
}

4287
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4288 4289
{
	struct net_device *netdev = priv->netdev;
4290
	struct mlx5e_channels new_channels = {};
4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4302 4303 4304
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

4305 4306 4307 4308
	/* No XSK params: AF_XDP can't be enabled yet at the point of setting
	 * the XDP program.
	 */
	if (!mlx5e_rx_is_linear_skb(&new_channels.params, NULL)) {
4309
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
4310
			    new_channels.params.sw_mtu,
4311
			    mlx5e_xdp_max_mtu(&new_channels.params, NULL));
4312 4313 4314
		return -EINVAL;
	}

4315 4316 4317
	return 0;
}

4318 4319 4320 4321 4322 4323 4324 4325 4326 4327
static int mlx5e_xdp_update_state(struct mlx5e_priv *priv)
{
	if (priv->channels.params.xdp_prog)
		mlx5e_xdp_set_open(priv);
	else
		mlx5e_xdp_set_closed(priv);

	return 0;
}

4328 4329 4330 4331 4332
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4333
	int err = 0;
4334 4335 4336 4337
	int i;

	mutex_lock(&priv->state_lock);

4338
	if (prog) {
4339
		err = mlx5e_xdp_allowed(priv, prog);
4340 4341
		if (err)
			goto unlock;
4342 4343
	}

4344 4345
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4346
	reset = (!priv->channels.params.xdp_prog || !prog);
4347

4348 4349 4350 4351
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4352
		prog = bpf_prog_add(prog, priv->channels.num);
4353 4354 4355 4356 4357
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4358

4359 4360 4361 4362 4363 4364 4365 4366
	if (was_opened && reset) {
		struct mlx5e_channels new_channels = {};

		new_channels.params = priv->channels.params;
		new_channels.params.xdp_prog = prog;
		mlx5e_set_rq_type(priv->mdev, &new_channels.params);
		old_prog = priv->channels.params.xdp_prog;

4367
		err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_xdp_update_state);
4368 4369 4370 4371 4372 4373 4374 4375 4376
		if (err)
			goto unlock;
	} else {
		/* exchange programs, extra prog reference we got from caller
		 * as long as we don't fail from this point onwards.
		 */
		old_prog = xchg(&priv->channels.params.xdp_prog, prog);
	}

4377 4378 4379
	if (old_prog)
		bpf_prog_put(old_prog);

4380
	if (!was_opened && reset) /* change RQ type according to priv->xdp_prog */
4381
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4382

4383
	if (!was_opened || reset)
4384 4385 4386 4387 4388
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4389 4390
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4391
		bool xsk_open = test_bit(MLX5E_CHANNEL_STATE_XSK, c->state);
4392

4393
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4394 4395
		if (xsk_open)
			clear_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4396 4397 4398 4399
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);
4400 4401 4402 4403 4404 4405 4406 4407
		if (old_prog)
			bpf_prog_put(old_prog);

		if (xsk_open) {
			old_prog = xchg(&c->xskrq.xdp_prog, prog);
			if (old_prog)
				bpf_prog_put(old_prog);
		}
4408

4409
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4410 4411
		if (xsk_open)
			set_bit(MLX5E_RQ_STATE_ENABLED, &c->xskrq.state);
4412 4413 4414 4415 4416 4417 4418 4419 4420
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4421
static u32 mlx5e_xdp_query(struct net_device *dev)
4422 4423
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4424 4425
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4426

4427 4428 4429 4430 4431 4432 4433
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4434 4435
}

4436
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4437 4438 4439 4440 4441
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4442
		xdp->prog_id = mlx5e_xdp_query(dev);
4443
		return 0;
4444 4445 4446
	case XDP_SETUP_XSK_UMEM:
		return mlx5e_xsk_setup_umem(dev, xdp->xsk.umem,
					    xdp->xsk.queue_id);
4447 4448 4449 4450 4451
	default:
		return -EINVAL;
	}
}

4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
#ifdef CONFIG_MLX5_ESWITCH
static int mlx5e_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				struct net_device *dev, u32 filter_mask,
				int nlflags)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 mode, setting;
	int err;

	err = mlx5_eswitch_get_vepa(mdev->priv.eswitch, &setting);
	if (err)
		return err;
	mode = setting ? BRIDGE_MODE_VEPA : BRIDGE_MODE_VEB;
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
				       mode,
				       0, 0, nlflags, filter_mask, NULL);
}

static int mlx5e_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
				u16 flags, struct netlink_ext_ack *extack)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	struct nlattr *attr, *br_spec;
	u16 mode = BRIDGE_MODE_UNDEF;
	u8 setting;
	int rem;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
	if (!br_spec)
		return -EINVAL;

	nla_for_each_nested(attr, br_spec, rem) {
		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

		mode = nla_get_u16(attr);
		if (mode > BRIDGE_MODE_VEPA)
			return -EINVAL;

		break;
	}

	if (mode == BRIDGE_MODE_UNDEF)
		return -EINVAL;

	setting = (mode == BRIDGE_MODE_VEPA) ?  1 : 0;
	return mlx5_eswitch_set_vepa(mdev->priv.eswitch, setting);
}
#endif

4507
const struct net_device_ops mlx5e_netdev_ops = {
4508 4509 4510
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4511
	.ndo_setup_tc            = mlx5e_setup_tc,
4512
	.ndo_select_queue        = mlx5e_select_queue,
4513 4514 4515
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4516 4517
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4518
	.ndo_set_features        = mlx5e_set_features,
4519
	.ndo_fix_features        = mlx5e_fix_features,
4520
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4521
	.ndo_do_ioctl            = mlx5e_ioctl,
4522
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4523 4524 4525
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4526
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4527
	.ndo_bpf		 = mlx5e_xdp,
4528
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4529
	.ndo_xsk_async_xmit      = mlx5e_xsk_async_xmit,
4530 4531 4532
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4533
#ifdef CONFIG_MLX5_ESWITCH
4534 4535 4536
	.ndo_bridge_setlink      = mlx5e_bridge_setlink,
	.ndo_bridge_getlink      = mlx5e_bridge_getlink,

4537
	/* SRIOV E-Switch NDOs */
4538 4539
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4540
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4541
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4542
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4543 4544 4545
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4546
#endif
4547 4548 4549 4550 4551
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4552
		return -EOPNOTSUPP;
4553 4554 4555 4556 4557
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4558 4559 4560 4561
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4562 4563
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4564
		return -EOPNOTSUPP;
4565
	}
4566 4567
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4568
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4569
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4570

4571 4572 4573
	return 0;
}

4574
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4575 4576 4577 4578 4579 4580 4581 4582
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4583
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4584
{
4585 4586
	u32 link_speed = 0;
	u32 pci_bw = 0;
4587

4588
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4589
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4590 4591 4592 4593 4594 4595 4596
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4597 4598
}

4599
static struct dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4600
{
4601
	struct dim_cq_moder moder;
4602 4603 4604 4605 4606 4607 4608 4609 4610

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4611

4612
static struct dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
4613
{
4614
	struct dim_cq_moder moder;
4615

4616 4617 4618
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4619
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4620 4621 4622 4623 4624 4625 4626 4627
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
4628 4629
		DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		DIM_CQ_PERIOD_MODE_START_FROM_EQE;
4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4641 4642 4643 4644 4645 4646

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4647 4648
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4649
	if (params->rx_dim_enabled) {
4650 4651 4652 4653 4654
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4655
	}
4656

4657
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4658 4659
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4660 4661
}

4662
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4674 4675 4676 4677 4678 4679 4680
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
4681 4682
	 *
	 * No XSK params: checking the availability of striding RQ in general.
4683 4684 4685
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
4686 4687
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ||
	     !mlx5e_rx_is_linear_skb(params, NULL)))
4688 4689 4690 4691 4692
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4693 4694
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4695
{
4696 4697
	enum mlx5e_traffic_types tt;

4698
	rss_params->hfunc = ETH_RSS_HASH_TOP;
4699 4700 4701 4702
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4703 4704 4705
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4706 4707
}

4708
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4709
			    struct mlx5e_xsk *xsk,
4710
			    struct mlx5e_rss_params *rss_params,
4711
			    struct mlx5e_params *params,
4712
			    u16 max_channels, u16 mtu)
4713
{
4714
	u8 rx_cq_period_mode;
4715

4716 4717
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4718 4719
	params->num_channels = max_channels;
	params->num_tc       = 1;
4720

4721 4722
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4723 4724
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4725

4726 4727 4728 4729
	/* XDP SQ */
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE,
			MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe));

4730
	/* set CQE compression */
4731
	params->rx_cqe_compress_def = false;
4732
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4733
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4734
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4735

4736
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4737
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4738 4739

	/* RQ */
4740
	mlx5e_build_rq_params(mdev, params);
4741

4742
	/* HW LRO */
4743

4744
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4745 4746 4747
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		/* No XSK params: checking the availability of striding RQ in general. */
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL))
4748
			params->lro_en = !slow_pci_heuristic(mdev);
4749
	}
4750
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4751

4752
	/* CQ moderation params */
4753
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4754 4755
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4756
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4757
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4758 4759
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4760

4761
	/* TX inline */
4762
	mlx5_query_min_inline(mdev, &params->tx_min_inline_mode);
4763

4764
	/* RSS */
4765
	mlx5e_build_rss_params(rss_params, params->num_channels);
4766 4767
	params->tunneled_offload_en =
		mlx5e_tunnel_inner_ft_supported(mdev);
4768 4769 4770

	/* AF_XDP */
	params->xsk = xsk;
4771
}
4772 4773 4774 4775 4776

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4777
	mlx5_query_mac_address(priv->mdev, netdev->dev_addr);
4778 4779 4780 4781 4782
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4783 4784
}

4785
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4786 4787 4788
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4789 4790
	bool fcs_supported;
	bool fcs_enabled;
4791

4792
	SET_NETDEV_DEV(netdev, mdev->device);
4793

4794 4795
	netdev->netdev_ops = &mlx5e_netdev_ops;

4796
#ifdef CONFIG_MLX5_CORE_EN_DCB
4797 4798
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4799
#endif
4800

4801 4802 4803 4804
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4805
	netdev->vlan_features    |= NETIF_F_SG;
4806
	netdev->vlan_features    |= NETIF_F_HW_CSUM;
4807 4808 4809 4810 4811 4812
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4813 4814 4815 4816 4817
	netdev->mpls_features    |= NETIF_F_SG;
	netdev->mpls_features    |= NETIF_F_HW_CSUM;
	netdev->mpls_features    |= NETIF_F_TSO;
	netdev->mpls_features    |= NETIF_F_TSO6;

4818 4819 4820
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4821 4822
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4823 4824 4825
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4826
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4827 4828
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4829
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4830

4831 4832
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev) ||
	    MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4833
		netdev->hw_enc_features |= NETIF_F_HW_CSUM;
4834 4835
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4836 4837 4838
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4839
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev)) {
4840 4841 4842 4843
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4844
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4845 4846
	}

4847 4848 4849 4850 4851 4852 4853 4854 4855
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4856 4857 4858 4859 4860
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4861 4862 4863 4864 4865
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4866 4867 4868
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4869
	netdev->features          = netdev->hw_features;
4870
	if (!priv->channels.params.lro_en)
4871 4872
		netdev->features  &= ~NETIF_F_LRO;

4873 4874 4875
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4876 4877 4878
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4879 4880 4881 4882
	/* prefere CQE compression over rxhash */
	if (MLX5E_GET_PFLAG(&priv->channels.params, MLX5E_PFLAG_RX_CQE_COMPRESS))
		netdev->features &= ~NETIF_F_RXHASH;

4883 4884 4885 4886
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4887
	    FT_CAP(flow_table_modify)) {
4888
#ifdef CONFIG_MLX5_ESWITCH
4889
		netdev->hw_features      |= NETIF_F_HW_TC;
4890
#endif
4891
#ifdef CONFIG_MLX5_EN_ARFS
4892 4893 4894
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4895

4896
	netdev->features         |= NETIF_F_HIGHDMA;
4897
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4898 4899 4900 4901

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4902
	mlx5e_ipsec_build_netdev(priv);
4903
	mlx5e_tls_build_netdev(priv);
4904 4905
}

4906
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4907 4908 4909 4910 4911 4912 4913 4914 4915
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4916 4917 4918 4919 4920 4921

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4922 4923
}

4924
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4925
{
4926 4927
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4928

4929 4930
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4931 4932
}

4933 4934 4935 4936
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4937 4938
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4939
	struct mlx5e_rss_params *rss = &priv->rss_params;
4940
	int err;
4941

4942
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4943 4944 4945
	if (err)
		return err;

4946
	mlx5e_build_nic_params(mdev, &priv->xsk, rss, &priv->channels.params,
4947
			       priv->max_nch, netdev->mtu);
4948 4949 4950

	mlx5e_timestamp_init(priv);

4951 4952 4953
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4954 4955 4956
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4957
	mlx5e_build_nic_netdev(netdev);
4958
	mlx5e_build_tc2txq_maps(priv);
4959
	mlx5e_health_create_reporters(priv);
4960 4961

	return 0;
4962 4963 4964 4965
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4966
	mlx5e_health_destroy_reporters(priv);
4967
	mlx5e_tls_cleanup(priv);
4968
	mlx5e_ipsec_cleanup(priv);
4969
	mlx5e_netdev_cleanup(priv->netdev, priv);
4970 4971 4972 4973 4974 4975 4976
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4977 4978 4979 4980 4981 4982 4983 4984
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4985 4986
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4987
		goto err_close_drop_rq;
4988

4989
	err = mlx5e_create_direct_rqts(priv, priv->direct_tir);
4990
	if (err)
4991 4992
		goto err_destroy_indirect_rqts;

4993
	err = mlx5e_create_indirect_tirs(priv, true);
4994
	if (err)
4995 4996
		goto err_destroy_direct_rqts;

4997
	err = mlx5e_create_direct_tirs(priv, priv->direct_tir);
4998
	if (err)
4999 5000
		goto err_destroy_indirect_tirs;

5001 5002 5003 5004 5005 5006 5007 5008
	err = mlx5e_create_direct_rqts(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_direct_tirs;

	err = mlx5e_create_direct_tirs(priv, priv->xsk_tir);
	if (unlikely(err))
		goto err_destroy_xsk_rqts;

5009 5010 5011
	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
5012
		goto err_destroy_xsk_tirs;
5013 5014
	}

5015
	err = mlx5e_tc_nic_init(priv);
5016 5017 5018 5019 5020 5021 5022
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
5023 5024 5025 5026
err_destroy_xsk_tirs:
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
err_destroy_xsk_rqts:
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
5027
err_destroy_direct_tirs:
5028
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5029
err_destroy_indirect_tirs:
5030
	mlx5e_destroy_indirect_tirs(priv, true);
5031
err_destroy_direct_rqts:
5032
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5033 5034
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5035 5036 5037 5038
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
5039 5040 5041 5042 5043
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
5044
	mlx5e_tc_nic_cleanup(priv);
5045
	mlx5e_destroy_flow_steering(priv);
5046 5047 5048
	mlx5e_destroy_direct_tirs(priv, priv->xsk_tir);
	mlx5e_destroy_direct_rqts(priv, priv->xsk_tir);
	mlx5e_destroy_direct_tirs(priv, priv->direct_tir);
5049
	mlx5e_destroy_indirect_tirs(priv, true);
5050
	mlx5e_destroy_direct_rqts(priv, priv->direct_tir);
5051
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
5052 5053
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
5067
	mlx5e_dcbnl_initialize(priv);
5068 5069 5070 5071 5072 5073 5074 5075
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
5076 5077 5078

	mlx5e_init_l2_addr(priv);

5079 5080 5081 5082
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

5083
	mlx5e_set_netdev_mtu_boundaries(priv);
5084
	mlx5e_set_dev_port_mtu(priv);
5085

5086 5087
	mlx5_lag_add(mdev, netdev);

5088
	mlx5e_enable_async_events(priv);
5089 5090
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
5091

5092 5093
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
5094 5095 5096
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5097 5098

	queue_work(priv->wq, &priv->set_rx_mode_work);
5099 5100 5101 5102 5103 5104

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
5105 5106 5107 5108
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
5109 5110
	struct mlx5_core_dev *mdev = priv->mdev;

5111 5112 5113 5114 5115
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

5116 5117 5118 5119 5120 5121
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

5122
	queue_work(priv->wq, &priv->set_rx_mode_work);
5123

5124 5125 5126
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

5127
	mlx5e_disable_async_events(priv);
5128
	mlx5_lag_remove(mdev);
5129 5130
}

5131 5132 5133 5134 5135
int mlx5e_update_nic_rx(struct mlx5e_priv *priv)
{
	return mlx5e_refresh_tirs(priv, false);
}

5136 5137 5138 5139 5140 5141 5142 5143 5144
static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
5145
	.update_rx	   = mlx5e_update_nic_rx,
5146
	.update_stats	   = mlx5e_update_ndo_stats,
5147
	.update_carrier	   = mlx5e_update_carrier,
5148 5149
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
5150
	.max_tc		   = MLX5E_MAX_NUM_TC,
5151
	.rq_groups	   = MLX5E_NUM_RQ_GROUPS(XSK),
5152 5153
};

5154 5155
/* mlx5e generic netdev management API (move to en_common.c) */

5156
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
5157 5158 5159 5160 5161
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
5162
{
5163 5164 5165 5166 5167 5168
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
5169
	priv->max_nch     = netdev->num_rx_queues / max_t(u8, profile->rq_groups, 1);
5170
	priv->max_opened_tc = 1;
5171

5172 5173 5174 5175
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
5176
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
5177

5178 5179 5180 5181
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

5182 5183 5184 5185
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
5186
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
5187 5188
#endif

5189 5190 5191 5192 5193 5194 5195 5196
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

5197 5198
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
5199
				       int nch,
5200
				       void *ppriv)
5201 5202
{
	struct net_device *netdev;
5203
	int err;
5204

5205
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5206
				    nch * profile->max_tc,
5207
				    nch * profile->rq_groups);
5208 5209 5210 5211 5212
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5213 5214 5215 5216 5217
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5218 5219 5220

	return netdev;

5221
err_free_netdev:
5222 5223 5224 5225 5226
	free_netdev(netdev);

	return NULL;
}

5227
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5228 5229
{
	const struct mlx5e_profile *profile;
5230
	int max_nch;
5231 5232 5233 5234
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5235

5236 5237 5238 5239 5240
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5241
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5242 5243 5244
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5245 5246
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5247
		goto out;
5248

5249 5250
	err = profile->init_rx(priv);
	if (err)
5251
		goto err_cleanup_tx;
5252

5253 5254
	if (profile->enable)
		profile->enable(priv);
5255

5256
	return 0;
5257

5258
err_cleanup_tx:
5259
	profile->cleanup_tx(priv);
5260

5261 5262
out:
	return err;
5263 5264
}

5265
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5266 5267 5268 5269 5270
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5271 5272 5273 5274
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5275 5276
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5277
	cancel_work_sync(&priv->update_stats_work);
5278 5279
}

5280 5281 5282 5283 5284 5285 5286 5287 5288 5289
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5306
	err = mlx5e_attach_netdev(priv);
5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

5320 5321 5322 5323 5324
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev)
		return;
#endif

5325 5326 5327
	if (!netif_device_present(netdev))
		return;

5328
	mlx5e_detach_netdev(priv);
5329 5330 5331
	mlx5e_destroy_mdev_resources(mdev);
}

5332 5333
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5334
	struct net_device *netdev;
5335 5336
	void *priv;
	int err;
5337
	int nch;
5338

5339 5340
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5341 5342
		return NULL;

5343 5344
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
5345
	    mlx5_eswitch_mode(mdev->priv.eswitch) == MLX5_ESWITCH_OFFLOADS) {
5346 5347 5348 5349 5350
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5351
	nch = mlx5e_get_max_num_channels(mdev);
5352
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5353 5354
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5355
		return NULL;
5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5370
	}
5371

5372 5373 5374
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5375 5376 5377 5378 5379
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5380
	mlx5e_destroy_netdev(priv);
5381
	return NULL;
5382 5383 5384 5385
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5386
	struct mlx5e_priv *priv;
5387

5388 5389 5390 5391 5392 5393 5394
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5395 5396 5397
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5398
	unregister_netdev(priv->netdev);
5399
	mlx5e_detach(mdev, vpriv);
5400
	mlx5e_destroy_netdev(priv);
5401 5402
}

5403
static struct mlx5_interface mlx5e_interface = {
5404 5405
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5406 5407
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5408 5409 5410 5411 5412
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5413
	mlx5e_ipsec_build_inverse_table();
5414
	mlx5e_build_ptys2ethtool_map();
5415 5416 5417 5418 5419 5420 5421
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}