en_main.c 113.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74 75 76 77 78 79 80
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

81 82
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
			       struct mlx5e_params *params, u8 rq_type)
83
{
84 85 86
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
87
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
88
		params->log_rq_size = is_kdump_kernel() ?
89 90
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
91 92
		params->mpwqe_log_stride_sz = MLX5E_MPWQE_STRIDE_SZ(mdev,
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
93 94
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
95 96
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
97
		params->log_rq_size = is_kdump_kernel() ?
98 99
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
100 101 102
		params->rq_headroom = params->xdp_prog ?
			XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
		params->rq_headroom += NET_IP_ALIGN;
103 104

		/* Extra room needed for build_skb */
105
		params->lro_wqe_sz -= params->rq_headroom +
106
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
107 108
	}

109 110 111 112 113
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
114 115
}

116 117
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
118
{
119
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
120
		    !params->xdp_prog && !MLX5_IPSEC_DEV(mdev) ?
121 122
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
123
	mlx5e_init_rq_type_params(mdev, params, rq_type);
124 125
}

126 127 128 129 130 131
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
132 133
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
134

135 136
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
137
		netif_carrier_on(priv->netdev);
138 139
	} else {
		netdev_info(priv->netdev, "Link down\n");
140
		netif_carrier_off(priv->netdev);
141
	}
142 143 144 145 146 147 148 149 150
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
151 152
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
153 154 155
	mutex_unlock(&priv->state_lock);
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

176
void mlx5e_update_stats(struct mlx5e_priv *priv)
177
{
178
	int i;
179

180 181 182
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
183 184
}

185 186
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
187 188 189 190 191 192
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
193 194
}

195
void mlx5e_update_stats_work(struct work_struct *work)
196 197 198 199 200 201
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
202
		priv->profile->update_stats(priv);
203 204
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
205 206 207 208
	}
	mutex_unlock(&priv->state_lock);
}

209 210
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
211
{
212 213
	struct mlx5e_priv *priv = vpriv;

214
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
215 216
		return;

217 218 219
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
220
		queue_work(priv->wq, &priv->update_carrier_work);
221 222 223 224 225 226 227 228
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
229
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
230 231 232 233
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
234
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
235
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
236 237
}

238 239 240 241 242 243 244 245 246 247
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
248 249 250 251
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
252 253 254 255
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
256
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
257 258 259 260 261 262 263 264 265
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
266
	ucseg->xlt_octowords =
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

284
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
285
				      GFP_KERNEL, cpu_to_node(c->cpu));
286
	if (!rq->mpwqe.info)
287 288 289
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
290 291
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
					cpu_to_node(c->cpu));
292
	if (unlikely(!rq->mpwqe.mtt_no_align))
293 294 295
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
296
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
297

298
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
299 300 301 302 303 304 305 306 307 308 309 310 311
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
312
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
313 314 315 316

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
317
	kfree(rq->mpwqe.mtt_no_align);
318
err_free_wqe_info:
319
	kfree(rq->mpwqe.info);
320 321 322 323 324 325 326 327 328 329 330 331

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
332
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
333 334 335 336

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
337 338
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
339 340
}

341
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
342 343
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
344 345 346 347 348 349
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
350 351 352
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

353
	in = kvzalloc(inlen, GFP_KERNEL);
354 355 356 357 358 359 360 361 362 363 364 365 366
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
367
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
368 369
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
370
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
371

T
Tariq Toukan 已提交
372
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
373 374 375 376 377

	kvfree(in);
	return err;
}

378
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
379
{
380
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
381

382
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
383 384
}

385
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
386 387
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
388
			  struct mlx5e_rq *rq)
389
{
390
	struct mlx5_core_dev *mdev = c->mdev;
391
	void *rqc = rqp->rqc;
392
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
393
	u32 byte_count;
394
	int npages;
395 396 397 398
	int wq_sz;
	int err;
	int i;

399
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
400

401
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
402 403 404 405 406 407 408 409
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

410
	rq->wq_type = params->rq_wq_type;
411 412
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
413
	rq->tstamp  = c->tstamp;
414
	rq->clock   = &mdev->clock;
415 416
	rq->channel = c;
	rq->ix      = c->ix;
417
	rq->mdev    = mdev;
418

419
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
420 421 422 423 424
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
425

426 427
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
428 429
		goto err_rq_wq_destroy;

430
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
431
	rq->buff.headroom = params->rq_headroom;
432

433
	switch (rq->wq_type) {
434
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
435

436
		rq->post_wqes = mlx5e_post_rx_mpwqes;
437
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
438

439
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
440 441 442 443 444 445 446
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
447 448 449 450 451 452
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

453
		rq->mpwqe.log_stride_sz = params->mpwqe_log_stride_sz;
454
		rq->mpwqe.num_strides = BIT(params->mpwqe_log_num_strides);
455

456
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
457

458
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
459 460
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
461 462 463 464 465
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
466 467
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
468 469
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
470
				     GFP_KERNEL, cpu_to_node(c->cpu));
471
		if (!rq->wqe.frag_info) {
472 473 474
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
475
		rq->post_wqes = mlx5e_post_rx_wqes;
476
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
477

478 479 480 481 482 483
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
484
		if (!rq->handle_rx_cqe) {
485
			kfree(rq->wqe.frag_info);
486 487 488 489 490
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

491
		byte_count = params->lro_en  ?
492
				params->lro_wqe_sz :
493
				MLX5E_SW2HW_MTU(c->priv, c->netdev->mtu);
494 495
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
496
			byte_count += MLX5E_METADATA_ETHER_LEN;
497
#endif
498
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
499 500

		/* calc the required page order */
501
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
502
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
503 504
		rq->buff.page_order = order_base_2(npages);

505
		byte_count |= MLX5_HW_START_PADDING;
506
		rq->mkey_be = c->mkey_be;
507
	}
508 509 510 511

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

512 513 514 515 516 517
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
			u64 dma_offset = (u64)mlx5e_get_wqe_mtt_offset(rq, i) << PAGE_SHIFT;

			wqe->data.addr = cpu_to_be64(dma_offset);
		}

518
		wqe->data.byte_count = cpu_to_be32(byte_count);
519
		wqe->data.lkey = rq->mkey_be;
520 521
	}

522 523 524 525 526 527 528 529 530 531 532
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

533 534 535
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

536 537
	return 0;

T
Tariq Toukan 已提交
538 539 540
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

541
err_rq_wq_destroy:
542 543
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
544
	xdp_rxq_info_unreg(&rq->xdp_rxq);
545 546 547 548 549
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

550
static void mlx5e_free_rq(struct mlx5e_rq *rq)
551
{
552 553
	int i;

554 555 556
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

557 558
	xdp_rxq_info_unreg(&rq->xdp_rxq);

559 560
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
561
		mlx5e_rq_free_mpwqe_info(rq);
562
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
563 564
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
565
		kfree(rq->wqe.frag_info);
566 567
	}

568 569 570 571 572 573
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
574 575 576
	mlx5_wq_destroy(&rq->wq_ctrl);
}

577 578
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
579
{
580
	struct mlx5_core_dev *mdev = rq->mdev;
581 582 583 584 585 586 587 588 589

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
590
	in = kvzalloc(inlen, GFP_KERNEL);
591 592 593 594 595 596 597 598
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

599
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
600 601
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
602
						MLX5_ADAPTER_PAGE_SHIFT);
603 604 605 606 607
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

608
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
609 610 611 612 613 614

	kvfree(in);

	return err;
}

615 616
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
617 618
{
	struct mlx5e_channel *c = rq->channel;
619
	struct mlx5_core_dev *mdev = c->mdev;
620 621 622 623 624 625 626

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
627
	in = kvzalloc(inlen, GFP_KERNEL);
628 629 630 631 632 633 634 635
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

636
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
637 638 639 640 641 642

	kvfree(in);

	return err;
}

643 644 645 646 647 648 649 650 651 652 653 654
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
655
	in = kvzalloc(inlen, GFP_KERNEL);
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

674 675 676
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
677
	struct mlx5_core_dev *mdev = c->mdev;
678 679 680 681 682 683
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
684
	in = kvzalloc(inlen, GFP_KERNEL);
685 686 687 688 689 690
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
691 692
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
693 694 695 696 697 698 699 700 701 702
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

703
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
704
{
705
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
706 707 708 709
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
710
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
711
	struct mlx5e_channel *c = rq->channel;
712

713
	struct mlx5_wq_ll *wq = &rq->wq;
714
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
715

716
	while (time_before(jiffies, exp_time)) {
717
		if (wq->cur_sz >= min_wqes)
718 719 720 721 722
			return 0;

		msleep(20);
	}

723
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
724
		    rq->rqn, wq->cur_sz, min_wqes);
725 726 727
	return -ETIMEDOUT;
}

728 729 730 731 732 733 734
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

735
	/* UMR WQE (if in progress) is always at wq->head */
736 737
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
738
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
739

740 741 742 743 744 745 746 747
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
748 749 750 751 752 753 754 755 756 757

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
758 759
}

760
static int mlx5e_open_rq(struct mlx5e_channel *c,
761
			 struct mlx5e_params *params,
762 763 764 765 766
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

767
	err = mlx5e_alloc_rq(c, params, param, rq);
768 769 770
	if (err)
		return err;

771
	err = mlx5e_create_rq(rq, param);
772
	if (err)
773
		goto err_free_rq;
774

775
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
776
	if (err)
777
		goto err_destroy_rq;
778

779
	if (params->rx_dim_enabled)
780
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
781

782 783 784 785
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
786 787
err_free_rq:
	mlx5e_free_rq(rq);
788 789 790 791

	return err;
}

792 793 794 795 796 797 798 799 800 801 802 803 804
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
805
{
806
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
807
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
808
}
809

810 811
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
812
	cancel_work_sync(&rq->dim.work);
813
	mlx5e_destroy_rq(rq);
814 815
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
816 817
}

S
Saeed Mahameed 已提交
818
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
819
{
S
Saeed Mahameed 已提交
820
	kfree(sq->db.di);
821 822
}

S
Saeed Mahameed 已提交
823
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
824 825 826
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
827
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
828
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
829 830
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
831 832 833 834 835 836
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
837
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
838
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
839 840 841 842
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
843
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
844 845 846 847 848 849
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
850
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
851

852
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
853 854 855 856 857
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

858
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
877
{
878
	kfree(sq->db.ico_wqe);
879 880
}

S
Saeed Mahameed 已提交
881
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
882 883 884 885 886 887 888 889 890 891 892
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
893 894 895
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
896
{
S
Saeed Mahameed 已提交
897
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
898
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
899
	int err;
900

S
Saeed Mahameed 已提交
901 902 903
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
904

905
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
906 907 908 909
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
910

911
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
912 913 914 915
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
916 917

	return 0;
S
Saeed Mahameed 已提交
918 919 920 921 922

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
923 924
}

S
Saeed Mahameed 已提交
925
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
926
{
S
Saeed Mahameed 已提交
927 928
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
929 930
}

S
Saeed Mahameed 已提交
931
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
932
{
S
Saeed Mahameed 已提交
933 934
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
935 936
}

S
Saeed Mahameed 已提交
937
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
938
{
S
Saeed Mahameed 已提交
939 940 941 942 943 944 945
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
946
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
947 948
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
949
	}
S
Saeed Mahameed 已提交
950 951 952 953

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
954 955
}

S
Saeed Mahameed 已提交
956
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
957
			     int txq_ix,
958
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
959 960
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
961
{
S
Saeed Mahameed 已提交
962
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
963
	struct mlx5_core_dev *mdev = c->mdev;
964 965
	int err;

966
	sq->pdev      = c->pdev;
967
	sq->tstamp    = c->tstamp;
968
	sq->clock     = &mdev->clock;
969 970
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
971
	sq->txq_ix    = txq_ix;
972
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
973 974
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
975 976
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
977

978
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
979
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
980
	if (err)
981
		return err;
S
Saeed Mahameed 已提交
982
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
983

984
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
985
	if (err)
986 987
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
988
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
989 990 991 992 993 994 995 996 997

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
998
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
999
{
S
Saeed Mahameed 已提交
1000
	mlx5e_free_txqsq_db(sq);
1001 1002 1003
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1004 1005 1006 1007 1008 1009 1010 1011
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1012
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1013 1014 1015
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1016 1017 1018 1019 1020 1021 1022 1023
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1024
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1025
	in = kvzalloc(inlen, GFP_KERNEL);
1026 1027 1028 1029 1030 1031 1032
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1033 1034 1035
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1036 1037

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1038
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1039

1040
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1041 1042

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1043
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1044
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1045
					  MLX5_ADAPTER_PAGE_SHIFT);
1046
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1047

1048
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1049

1050
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1051 1052 1053 1054 1055 1056

	kvfree(in);

	return err;
}

1057 1058 1059 1060 1061 1062 1063
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1064
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1065
			   struct mlx5e_modify_sq_param *p)
1066 1067 1068 1069 1070 1071 1072
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1073
	in = kvzalloc(inlen, GFP_KERNEL);
1074 1075 1076 1077 1078
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1079 1080 1081
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1082
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1083
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1084
	}
1085

1086
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1087 1088 1089 1090 1091 1092

	kvfree(in);

	return err;
}

1093
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1094
{
1095
	mlx5_core_destroy_sq(mdev, sqn);
1096 1097
}

1098
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1099 1100 1101
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1102
{
1103
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1104 1105
	int err;

1106
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1107 1108 1109 1110 1111
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1112
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1113
	if (err)
1114
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1115 1116 1117 1118

	return err;
}

1119 1120 1121
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1122
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1123
			    u32 tisn,
1124
			    int txq_ix,
1125
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1126 1127 1128 1129
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1130
	u32 tx_rate;
1131 1132
	int err;

1133
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1134 1135 1136
	if (err)
		return err;

1137
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1138
	csp.tis_lst_sz      = 1;
1139 1140 1141
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1142
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1143
	if (err)
S
Saeed Mahameed 已提交
1144
		goto err_free_txqsq;
1145

1146
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1147
	if (tx_rate)
1148
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1149

1150 1151
	return 0;

S
Saeed Mahameed 已提交
1152
err_free_txqsq:
1153
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1154
	mlx5e_free_txqsq(sq);
1155 1156 1157 1158

	return err;
}

1159 1160
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1161
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1162 1163 1164 1165 1166
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1167 1168 1169 1170 1171 1172 1173
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1174
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1175
{
1176 1177
	struct mlx5e_channel *c = sq->channel;

1178
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1179
	/* prevent netif_tx_wake_queue */
1180
	napi_synchronize(&c->napi);
1181

S
Saeed Mahameed 已提交
1182
	netif_tx_disable_queue(sq->txq);
1183

S
Saeed Mahameed 已提交
1184 1185 1186
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1187

S
Saeed Mahameed 已提交
1188
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1189 1190
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1191
	}
1192 1193 1194 1195 1196
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1197
	struct mlx5_core_dev *mdev = c->mdev;
1198

1199
	mlx5e_destroy_sq(mdev, sq->sqn);
1200 1201
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1202 1203 1204 1205 1206
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1207
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1208 1209 1210 1211 1212 1213
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1214
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1215 1216 1217 1218 1219
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1220
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1221
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1222
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1242
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1243 1244 1245 1246
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1247
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1257
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1258 1259 1260 1261
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1262
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1263 1264 1265 1266
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1267
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1306
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1307 1308
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1309 1310
}

1311 1312 1313
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1314 1315 1316
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1317
	unsigned int irqn;
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1344
	cq->mdev = mdev;
1345 1346 1347 1348

	return 0;
}

1349 1350 1351 1352 1353 1354 1355
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1356 1357
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1368
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1369
{
1370
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1371 1372
}

1373
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1374
{
1375
	struct mlx5_core_dev *mdev = cq->mdev;
1376 1377 1378 1379 1380
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1381
	unsigned int irqn_not_used;
1382 1383 1384 1385
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1386
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1387
	in = kvzalloc(inlen, GFP_KERNEL);
1388 1389 1390 1391 1392 1393 1394
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1395 1396
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1397 1398 1399

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1400
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1401
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1402
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1403
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1404
					    MLX5_ADAPTER_PAGE_SHIFT);
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1419
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1420
{
1421
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1422 1423 1424
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1425
			 struct net_dim_cq_moder moder,
1426
			 struct mlx5e_cq_param *param,
1427
			 struct mlx5e_cq *cq)
1428
{
1429
	struct mlx5_core_dev *mdev = c->mdev;
1430 1431
	int err;

1432
	err = mlx5e_alloc_cq(c, param, cq);
1433 1434 1435
	if (err)
		return err;

1436
	err = mlx5e_create_cq(cq, param);
1437
	if (err)
1438
		goto err_free_cq;
1439

1440
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1441
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1442 1443
	return 0;

1444 1445
err_free_cq:
	mlx5e_free_cq(cq);
1446 1447 1448 1449 1450 1451 1452

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1453
	mlx5e_free_cq(cq);
1454 1455
}

1456 1457 1458 1459 1460
static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

1461
static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1462
			     struct mlx5e_params *params,
1463 1464 1465 1466 1467 1468
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1469 1470
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1493
			  struct mlx5e_params *params,
1494 1495 1496 1497 1498
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1499 1500
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1501

1502 1503
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1504 1505 1506 1507 1508 1509 1510 1511
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1512
		mlx5e_close_txqsq(&c->sq[tc]);
1513 1514 1515 1516 1517 1518 1519 1520 1521

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1522
		mlx5e_close_txqsq(&c->sq[tc]);
1523 1524
}

1525
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1526
				struct mlx5e_txqsq *sq, u32 rate)
1527 1528 1529
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1530
	struct mlx5e_modify_sq_param msp = {0};
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1553 1554 1555 1556
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1557
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1575
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1602
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1603
			      struct mlx5e_params *params,
1604 1605 1606
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1607
	struct net_dim_cq_moder icocq_moder = {0, 0};
1608
	struct net_device *netdev = priv->netdev;
1609
	int cpu = mlx5e_get_cpu(priv, ix);
1610
	struct mlx5e_channel *c;
1611
	unsigned int irq;
1612
	int err;
1613
	int eqn;
1614

1615
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1616 1617 1618 1619
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1620 1621
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1622
	c->ix       = ix;
1623
	c->cpu      = cpu;
1624 1625
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1626
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1627 1628
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1629

1630 1631 1632
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1633 1634
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1635
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1636 1637 1638
	if (err)
		goto err_napi_del;

1639
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1640 1641 1642
	if (err)
		goto err_close_icosq_cq;

1643
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1644 1645 1646
	if (err)
		goto err_close_tx_cqs;

1647
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1648 1649
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1650 1651 1652
	if (err)
		goto err_close_rx_cq;

1653 1654
	napi_enable(&c->napi);

1655
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1656 1657 1658
	if (err)
		goto err_disable_napi;

1659
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1660 1661 1662
	if (err)
		goto err_close_icosq;

1663
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1664 1665
	if (err)
		goto err_close_sqs;
1666

1667
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1668
	if (err)
1669
		goto err_close_xdp_sq;
1670 1671 1672 1673

	*cp = c;

	return 0;
1674
err_close_xdp_sq:
1675
	if (c->xdp)
S
Saeed Mahameed 已提交
1676
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1677 1678 1679 1680

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1681
err_close_icosq:
S
Saeed Mahameed 已提交
1682
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1683

1684 1685
err_disable_napi:
	napi_disable(&c->napi);
1686
	if (c->xdp)
1687
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1688 1689

err_close_rx_cq:
1690 1691 1692 1693 1694
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1695 1696 1697
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1698 1699 1700 1701 1702 1703 1704
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1705 1706 1707 1708 1709 1710 1711
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1712
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1724 1725 1726
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1727
	if (c->xdp)
S
Saeed Mahameed 已提交
1728
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1729
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1730
	mlx5e_close_icosq(&c->icosq);
1731
	napi_disable(&c->napi);
1732
	if (c->xdp)
1733
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1734 1735
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1736
	mlx5e_close_cq(&c->icosq.cq);
1737
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1738

1739 1740 1741 1742
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1743
				 struct mlx5e_params *params,
1744 1745 1746 1747 1748
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1749
	switch (params->rq_wq_type) {
1750
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1751 1752
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1753 1754 1755 1756 1757 1758
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1759 1760
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1761
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1762
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1763
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1764
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1765
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1766

1767
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1768 1769 1770
	param->wq.linear = 1;
}

1771 1772 1773 1774 1775 1776 1777 1778 1779
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1780 1781
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1782 1783 1784 1785 1786
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1787
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1788

1789
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1790 1791 1792
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1793
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1794 1795 1796 1797 1798 1799
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1800
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1801
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1802 1803 1804 1805 1806 1807 1808
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1809
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1810 1811 1812
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1813
				    struct mlx5e_params *params,
1814 1815 1816
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1817
	u8 log_cq_size;
1818

1819
	switch (params->rq_wq_type) {
1820
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1821
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1822 1823
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1824
		log_cq_size = params->log_rq_size;
1825 1826 1827
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1828
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1829 1830 1831
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1832 1833

	mlx5e_build_common_cq_param(priv, param);
1834
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1835 1836 1837
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1838
				    struct mlx5e_params *params,
1839 1840 1841 1842
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1843
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1844 1845

	mlx5e_build_common_cq_param(priv, param);
1846
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
1847 1848
}

T
Tariq Toukan 已提交
1849
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1850 1851
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1852 1853 1854 1855 1856 1857
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1858

1859
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
1860 1861 1862
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
1863 1864
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
1865 1866 1867 1868 1869 1870 1871
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
1872
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
1873 1874
}

1875
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
1876
				    struct mlx5e_params *params,
1877 1878 1879 1880 1881 1882
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1883
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1884 1885
}

1886 1887 1888
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
1889
{
1890
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
1891

1892 1893 1894 1895 1896 1897 1898
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
1899 1900
}

1901 1902
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
1903
{
1904
	struct mlx5e_channel_param *cparam;
1905
	int err = -ENOMEM;
1906 1907
	int i;

1908
	chs->num = chs->params.num_channels;
1909

1910
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
1911
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
1912 1913
	if (!chs->c || !cparam)
		goto err_free;
1914

1915
	mlx5e_build_channel_param(priv, &chs->params, cparam);
1916
	for (i = 0; i < chs->num; i++) {
1917
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
1918 1919 1920 1921
		if (err)
			goto err_close_channels;
	}

1922
	kfree(cparam);
1923 1924 1925 1926
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
1927
		mlx5e_close_channel(chs->c[i]);
1928

1929
err_free:
1930
	kfree(chs->c);
1931
	kfree(cparam);
1932
	chs->num = 0;
1933 1934 1935
	return err;
}

1936
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
1937 1938 1939
{
	int i;

1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

1966
void mlx5e_close_channels(struct mlx5e_channels *chs)
1967 1968
{
	int i;
1969

1970 1971
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
1972

1973 1974
	kfree(chs->c);
	chs->num = 0;
1975 1976
}

1977 1978
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
1979 1980 1981 1982 1983
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
1984
	u32 *in;
1985
	int i;
1986 1987

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
1988
	in = kvzalloc(inlen, GFP_KERNEL);
1989 1990 1991 1992 1993 1994 1995 1996
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

1997 1998
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
1999

2000 2001 2002
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2003 2004

	kvfree(in);
T
Tariq Toukan 已提交
2005 2006 2007
	return err;
}

2008
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2009
{
2010 2011
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2012 2013
}

2014
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2015 2016
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2017
	int err;
2018

2019 2020 2021 2022
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2023 2024
}

2025
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2026
{
2027
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2028 2029 2030
	int err;
	int ix;

2031
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2032
		rqt = &priv->direct_tir[ix].rqt;
2033
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2034 2035 2036 2037 2038 2039 2040
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2041
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2042
	for (ix--; ix >= 0; ix--)
2043
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2044

2045 2046 2047
	return err;
}

2048 2049 2050 2051 2052 2053 2054 2055
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2056 2057 2058 2059 2060 2061 2062
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2063
int mlx5e_bits_invert(unsigned long a, int size)
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2088
			ix = priv->channels.params.indirection_rqt[ix];
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2099 2100 2101 2102
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2103
	u32 *in;
2104 2105 2106
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2107
	in = kvzalloc(inlen, GFP_KERNEL);
2108 2109 2110 2111 2112 2113 2114
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2115
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2116
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2117 2118 2119 2120 2121

	kvfree(in);
	return err;
}

2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2136
{
T
Tariq Toukan 已提交
2137 2138 2139
	u32 rqtn;
	int ix;

2140
	if (priv->indir_rqt.enabled) {
2141
		/* RSS RQ table */
2142
		rqtn = priv->indir_rqt.rqtn;
2143
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2144 2145
	}

2146 2147 2148
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2149 2150 2151
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2152 2153 2154
		};

		/* Direct RQ Tables */
2155 2156
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2157

2158
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2159
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2160
	}
2161 2162
}

2163 2164 2165 2166 2167
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2168 2169 2170 2171 2172 2173
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2174 2175 2176 2177 2178 2179 2180 2181 2182
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2183 2184 2185
		{
			.rqn = priv->drop_rq.rqn,
		},
2186 2187 2188 2189 2190
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2191
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2192
{
2193
	if (!params->lro_en)
2194 2195 2196 2197 2198 2199 2200 2201
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2202 2203
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2204 2205
}

2206 2207
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2208
				    void *tirc, bool inner)
2209
{
2210 2211
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2225 2226
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2227 2228 2229 2230 2231 2232
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2233
		memcpy(rss_key, params->toeplitz_hash_key, len);
2234
	}
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2317 2318
}

T
Tariq Toukan 已提交
2319
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2320 2321 2322 2323 2324 2325 2326
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2327
	int tt;
T
Tariq Toukan 已提交
2328
	int ix;
2329 2330

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2331
	in = kvzalloc(inlen, GFP_KERNEL);
2332 2333 2334 2335 2336 2337
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2338
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2339

T
Tariq Toukan 已提交
2340
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2341
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2342
					   inlen);
T
Tariq Toukan 已提交
2343
		if (err)
T
Tariq Toukan 已提交
2344
			goto free_in;
T
Tariq Toukan 已提交
2345
	}
2346

2347
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2348 2349 2350 2351 2352 2353 2354
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2355 2356 2357 2358 2359
	kvfree(in);

	return err;
}

2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2375
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2376 2377
{
	struct mlx5_core_dev *mdev = priv->mdev;
2378
	u16 hw_mtu = MLX5E_SW2HW_MTU(priv, mtu);
2379 2380
	int err;

2381
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2382 2383 2384
	if (err)
		return err;

2385 2386 2387 2388
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2389

2390 2391 2392 2393 2394
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2395

2396 2397 2398 2399
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2400
	*mtu = MLX5E_HW2SW_MTU(priv, hw_mtu);
2401 2402
}

2403
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2404
{
2405
	struct net_device *netdev = priv->netdev;
2406 2407 2408 2409 2410 2411
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2412

2413 2414 2415 2416
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2417

2418
	netdev->mtu = mtu;
2419 2420 2421
	return 0;
}

2422 2423 2424
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2425 2426
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2427 2428 2429 2430 2431 2432 2433 2434 2435
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2436 2437 2438
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2439
	for (tc = 0; tc < ntc; tc++)
2440
		netdev_set_tc_queue(netdev, tc, nch, 0);
2441 2442
}

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2462
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2463
{
2464 2465 2466 2467
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2468 2469
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2470

2471 2472 2473
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2474

2475
	if (MLX5_VPORT_MANAGER(priv->mdev))
2476 2477
		mlx5e_add_sqs_fwd_rules(priv);

2478
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2479
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2480 2481
}

2482
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2483
{
2484 2485
	mlx5e_redirect_rqts_to_drop(priv);

2486
	if (MLX5_VPORT_MANAGER(priv->mdev))
2487 2488
		mlx5e_remove_sqs_fwd_rules(priv);

2489 2490 2491 2492 2493 2494 2495 2496
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2497
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2498 2499
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2500 2501 2502
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2503
	int carrier_ok;
2504 2505
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2506
	carrier_ok = netif_carrier_ok(netdev);
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2517 2518 2519 2520
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2521 2522 2523
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2524 2525 2526
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2527 2528
}

2529
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2530 2531 2532 2533 2534
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2535 2536 2537 2538 2539 2540 2541
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2542
	err = mlx5e_open_channels(priv, &priv->channels);
2543
	if (err)
2544
		goto err_clear_state_opened_flag;
2545

2546
	mlx5e_refresh_tirs(priv, false);
2547
	mlx5e_activate_priv_channels(priv);
2548 2549
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2550

2551 2552
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2553

2554
	return 0;
2555 2556 2557 2558

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2559 2560
}

2561
int mlx5e_open(struct net_device *netdev)
2562 2563 2564 2565 2566 2567
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2568 2569
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2570 2571 2572 2573 2574 2575 2576 2577 2578
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2579 2580 2581 2582 2583 2584
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2585 2586 2587
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2588 2589
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2590 2591 2592 2593

	return 0;
}

2594
int mlx5e_close(struct net_device *netdev)
2595 2596 2597 2598
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2599 2600 2601
	if (!netif_device_present(netdev))
		return -ENODEV;

2602
	mutex_lock(&priv->state_lock);
2603
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2604 2605 2606 2607 2608 2609
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2610
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2611 2612
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2625 2626 2627
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

2628
	rq->mdev = mdev;
2629 2630 2631 2632

	return 0;
}

2633
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2634 2635
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2636
{
2637
	return mlx5e_alloc_cq_common(mdev, param, cq);
2638 2639
}

2640 2641
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2642
{
2643 2644 2645
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2646 2647
	int err;

2648
	mlx5e_build_drop_rq_param(&rq_param);
2649

2650
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2651 2652 2653
	if (err)
		return err;

2654
	err = mlx5e_create_cq(cq, &cq_param);
2655
	if (err)
2656
		goto err_free_cq;
2657

2658
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2659
	if (err)
2660
		goto err_destroy_cq;
2661

2662
	err = mlx5e_create_rq(drop_rq, &rq_param);
2663
	if (err)
2664
		goto err_free_rq;
2665 2666 2667

	return 0;

2668
err_free_rq:
2669
	mlx5e_free_rq(drop_rq);
2670 2671

err_destroy_cq:
2672
	mlx5e_destroy_cq(cq);
2673

2674
err_free_cq:
2675
	mlx5e_free_cq(cq);
2676

2677 2678 2679
	return err;
}

2680
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2681
{
2682 2683 2684 2685
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2686 2687
}

2688 2689
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2690
{
2691
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2692 2693
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2694
	MLX5_SET(tisc, tisc, prio, tc << 1);
2695
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2696
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2697 2698 2699 2700

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2701
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2702 2703
}

2704
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2705
{
2706
	mlx5_core_destroy_tis(mdev, tisn);
2707 2708
}

2709
int mlx5e_create_tises(struct mlx5e_priv *priv)
2710 2711 2712 2713
{
	int err;
	int tc;

2714
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2715
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2716 2717 2718 2719 2720 2721 2722 2723
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2724
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2725 2726 2727 2728

	return err;
}

2729
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2730 2731 2732
{
	int tc;

2733
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2734
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2735 2736
}

2737 2738 2739
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2740
{
2741
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2742

2743
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2744

A
Achiad Shochat 已提交
2745
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2746
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2747
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2748 2749
}

2750
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2751
{
2752
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2753

2754
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2755 2756 2757 2758 2759 2760

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2761
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2762
{
2763
	struct mlx5e_tir *tir;
2764 2765
	void *tirc;
	int inlen;
2766
	int i = 0;
2767
	int err;
T
Tariq Toukan 已提交
2768 2769
	u32 *in;
	int tt;
2770 2771

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2772
	in = kvzalloc(inlen, GFP_KERNEL);
2773 2774 2775
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2776 2777
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2778
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2779
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2780
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2781
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2782 2783 2784 2785
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2786 2787
	}

2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2804 2805 2806 2807
	kvfree(in);

	return 0;

2808 2809 2810 2811
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2812 2813 2814 2815 2816 2817 2818 2819
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2820
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2831
	in = kvzalloc(inlen, GFP_KERNEL);
2832 2833 2834
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2835 2836
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2837
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2838
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2839
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2840
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2841 2842 2843 2844 2845 2846
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2847 2848
	return 0;

T
Tariq Toukan 已提交
2849
err_destroy_ch_tirs:
2850
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
2851
	for (ix--; ix >= 0; ix--)
2852
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2853 2854

	kvfree(in);
2855 2856 2857 2858

	return err;
}

2859
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
2860 2861 2862
{
	int i;

T
Tariq Toukan 已提交
2863
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
2864
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
2865 2866 2867 2868 2869 2870

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
2871 2872
}

2873
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
2874 2875 2876 2877 2878 2879 2880 2881
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

2896
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
2897 2898 2899 2900
{
	int err = 0;
	int i;

2901 2902
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
2903 2904 2905 2906 2907 2908 2909
		if (err)
			return err;
	}

	return 0;
}

2910 2911
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
2912 2913
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
2914
	struct mlx5e_channels new_channels = {};
2915
	u8 tc = mqprio->num_tc;
2916 2917
	int err = 0;

2918 2919
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

2920 2921 2922 2923 2924
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
2925 2926
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
2927

S
Saeed Mahameed 已提交
2928
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
2929 2930 2931
		priv->channels.params = new_channels.params;
		goto out;
	}
2932

S
Saeed Mahameed 已提交
2933 2934 2935
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
2936

2937
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
2938
out:
2939 2940 2941 2942
	mutex_unlock(&priv->state_lock);
	return err;
}

2943
#ifdef CONFIG_MLX5_ESWITCH
2944
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
2945
				     struct tc_cls_flower_offload *cls_flower)
2946
{
2947 2948
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
2949
		return mlx5e_configure_flower(priv, cls_flower);
2950 2951 2952 2953 2954
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
2955
		return -EOPNOTSUPP;
2956 2957
	}
}
2958 2959 2960 2961 2962 2963

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

2964
	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
2965 2966
		return -EOPNOTSUPP;

2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
2995
#endif
2996

2997 2998
int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
		   void *type_data)
2999
{
3000
	switch (type) {
3001
#ifdef CONFIG_MLX5_ESWITCH
3002 3003
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3004
#endif
3005
	case TC_SETUP_QDISC_MQPRIO:
3006
		return mlx5e_setup_tc_mqprio(dev, type_data);
3007 3008 3009
	default:
		return -EOPNOTSUPP;
	}
3010 3011
}

3012
static void
3013 3014 3015
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3016
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3017
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3018
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3019

3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3032 3033 3034 3035

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3036 3037 3038
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3039
	stats->rx_crc_errors =
3040 3041 3042
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3043 3044 3045 3046 3047 3048 3049
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3050 3051
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3052 3053 3054 3055 3056 3057
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3058
	queue_work(priv->wq, &priv->set_rx_mode_work);
3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3073
	queue_work(priv->wq, &priv->set_rx_mode_work);
3074 3075 3076 3077

	return 0;
}

3078
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3079 3080
	do {						\
		if (enable)				\
3081
			*features |= feature;		\
3082
		else					\
3083
			*features &= ~feature;		\
3084 3085 3086 3087 3088
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3089 3090
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3091 3092 3093
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3094 3095 3096

	mutex_lock(&priv->state_lock);

3097 3098
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3099

3100 3101 3102 3103 3104 3105 3106
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3107
	}
3108

3109 3110 3111
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3112

3113 3114
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3115
	mutex_unlock(&priv->state_lock);
3116 3117 3118
	return err;
}

3119
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3120 3121 3122 3123
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3124
		mlx5e_enable_cvlan_filter(priv);
3125
	else
3126
		mlx5e_disable_cvlan_filter(priv);
3127 3128 3129 3130 3131 3132 3133

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3134

3135
	if (!enable && mlx5e_tc_num_filters(priv)) {
3136 3137 3138 3139 3140
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3141 3142 3143
	return 0;
}

3144 3145 3146 3147 3148 3149 3150 3151
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3169 3170 3171
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3172
	int err = 0;
3173 3174 3175

	mutex_lock(&priv->state_lock);

3176
	priv->channels.params.vlan_strip_disable = !enable;
3177 3178 3179 3180
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3181
	if (err)
3182
		priv->channels.params.vlan_strip_disable = enable;
3183

3184
unlock:
3185 3186 3187 3188 3189
	mutex_unlock(&priv->state_lock);

	return err;
}

3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3205
static int mlx5e_handle_feature(struct net_device *netdev,
3206
				netdev_features_t *features,
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3220 3221
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3222 3223 3224
		return err;
	}

3225
	MLX5E_SET_FEATURE(features, feature, enable);
3226 3227 3228 3229 3230 3231
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3232
	netdev_features_t oper_features = netdev->features;
3233 3234
	int err;

3235 3236 3237
	err  = mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_LRO, set_feature_lro);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
3238
				    NETIF_F_HW_VLAN_CTAG_FILTER,
3239
				    set_feature_cvlan_filter);
3240 3241 3242 3243 3244 3245 3246 3247
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_HW_TC, set_feature_tc_num_filters);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_RXALL, set_feature_rx_all);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3248
#ifdef CONFIG_RFS_ACCEL
3249 3250
	err |= mlx5e_handle_feature(netdev, &oper_features, features,
				    NETIF_F_NTUPLE, set_feature_arfs);
3251
#endif
3252

3253 3254 3255 3256 3257 3258
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3259 3260
}

3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	mutex_lock(&priv->state_lock);
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
		if (!priv->channels.params.vlan_strip_disable)
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
	mutex_unlock(&priv->state_lock);

	return features;
}

3280 3281 3282
static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3283 3284
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3285
	int err = 0;
3286
	bool reset;
3287 3288

	mutex_lock(&priv->state_lock);
3289

3290 3291
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3292 3293
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3294
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3295

3296
	curr_mtu    = netdev->mtu;
3297
	netdev->mtu = new_mtu;
3298

3299 3300 3301 3302
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3303

3304 3305 3306 3307 3308 3309 3310 3311
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3312

3313 3314
out:
	mutex_unlock(&priv->state_lock);
3315 3316 3317
	return err;
}

3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3392 3393
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3394 3395
	struct mlx5e_priv *priv = netdev_priv(dev);

3396 3397
	switch (cmd) {
	case SIOCSHWTSTAMP:
3398
		return mlx5e_hwstamp_set(priv, ifr);
3399
	case SIOCGHWTSTAMP:
3400
		return mlx5e_hwstamp_get(priv, ifr);
3401 3402 3403 3404 3405
	default:
		return -EOPNOTSUPP;
	}
}

3406
#ifdef CONFIG_MLX5_ESWITCH
3407 3408 3409 3410 3411 3412 3413 3414
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3415 3416
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3417 3418 3419 3420
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3421 3422 3423
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3424 3425 3426 3427
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3428 3429 3430 3431 3432 3433 3434 3435
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3436 3437 3438 3439 3440 3441 3442
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3443 3444 3445 3446 3447 3448 3449 3450

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3451
					   max_tx_rate, min_tx_rate);
3452 3453
}

3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3509
#endif
3510

3511 3512
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3513 3514 3515
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3516 3517 3518
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3519 3520 3521
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3522
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3523 3524
}

3525 3526
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3527 3528 3529
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3530 3531 3532
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3533 3534 3535
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3536
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3537 3538
}

3539 3540 3541
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3542
{
3543
	unsigned int offset = 0;
3544
	struct udphdr *udph;
3545 3546
	u8 proto;
	u16 port;
3547 3548 3549 3550 3551 3552

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
3553
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
3554 3555 3556 3557 3558
		break;
	default:
		goto out;
	}

3559 3560 3561 3562
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3563 3564 3565
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3566 3567 3568 3569
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3585 3586 3587 3588 3589
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3590 3591 3592
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3593
		return mlx5e_tunnel_features_check(priv, skb, features);
3594 3595 3596 3597

	return features;
}

3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
static bool mlx5e_tx_timeout_eq_recover(struct net_device *dev,
					struct mlx5e_txqsq *sq)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int irqn_not_used, eqn;
	struct mlx5_eq *eq;
	u32 eqe_count;

	if (mlx5_vector2eqn(mdev, sq->cq.mcq.vector, &eqn, &irqn_not_used))
		return false;

	eq = mlx5_eqn2eq(mdev, eqn);
	if (IS_ERR(eq))
		return false;

	netdev_err(dev, "EQ 0x%x: Cons = 0x%x, irqn = 0x%x\n",
		   eqn, eq->cons_index, eq->irqn);

	eqe_count = mlx5_eq_poll_irq_disabled(eq);
	if (!eqe_count)
		return false;

	netdev_err(dev, "Recover %d eqes on EQ 0x%x\n", eqe_count, eq->eqn);
3622
	sq->channel->stats.eq_rearm++;
3623 3624 3625
	return true;
}

3626 3627 3628
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3629
	bool reopen_channels = false;
3630 3631 3632 3633
	int i;

	netdev_err(dev, "TX timeout detected\n");

3634
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3635
		struct netdev_queue *dev_queue = netdev_get_tx_queue(dev, i);
3636
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3637

3638
		if (!netif_xmit_stopped(dev_queue))
3639
			continue;
3640 3641 3642
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x, usecs since last trans: %u\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc,
			   jiffies_to_usecs(jiffies - dev_queue->trans_start));
3643

3644 3645 3646 3647 3648 3649 3650
		/* If we recover a lost interrupt, most likely TX timeout will
		 * be resolved, skip reopening channels
		 */
		if (!mlx5e_tx_timeout_eq_recover(dev, sq)) {
			clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
			reopen_channels = true;
		}
3651 3652
	}

3653
	if (reopen_channels && test_bit(MLX5E_STATE_OPENED, &priv->state))
3654 3655 3656
		schedule_work(&priv->tx_timeout_work);
}

3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3673 3674 3675 3676 3677 3678
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3679 3680
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3681
	reset = (!priv->channels.params.xdp_prog || !prog);
3682 3683 3684

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3685 3686 3687 3688
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3689
		prog = bpf_prog_add(prog, priv->channels.num);
3690 3691 3692 3693 3694
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3695

3696 3697 3698
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3699
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3700 3701 3702 3703
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3704
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3715 3716
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3717

3718
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3719 3720 3721 3722 3723
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3724
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3737
static u32 mlx5e_xdp_query(struct net_device *dev)
3738 3739
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3740 3741
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3742

3743 3744 3745 3746 3747 3748 3749
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3750 3751
}

3752
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3753 3754 3755 3756 3757
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3758 3759
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3760 3761 3762 3763 3764 3765
		return 0;
	default:
		return -EINVAL;
	}
}

3766 3767 3768 3769 3770 3771 3772
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3773 3774
	struct mlx5e_channels *chs = &priv->channels;

3775 3776
	int i;

3777 3778
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3779 3780 3781
}
#endif

3782
static const struct net_device_ops mlx5e_netdev_ops = {
3783 3784 3785
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3786
	.ndo_setup_tc            = mlx5e_setup_tc,
3787
	.ndo_select_queue        = mlx5e_select_queue,
3788 3789 3790
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3791 3792
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3793
	.ndo_set_features        = mlx5e_set_features,
3794
	.ndo_fix_features        = mlx5e_fix_features,
3795 3796
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3797
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3798 3799 3800
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3801 3802 3803
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3804
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3805
	.ndo_bpf		 = mlx5e_xdp,
3806 3807 3808
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3809
#ifdef CONFIG_MLX5_ESWITCH
3810
	/* SRIOV E-Switch NDOs */
3811 3812
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3813
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3814
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3815
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3816 3817 3818
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3819 3820
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3821
#endif
3822 3823 3824 3825 3826
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3827
		return -EOPNOTSUPP;
3828 3829 3830 3831 3832
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3833 3834 3835 3836
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3837 3838
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3839
		return -EOPNOTSUPP;
3840
	}
3841 3842
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3843
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
3844
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
3845

3846 3847 3848
	return 0;
}

3849 3850 3851 3852 3853 3854 3855 3856 3857
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3858
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
3859 3860 3861 3862 3863 3864 3865 3866
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

3903 3904 3905 3906 3907 3908
static bool hw_lro_heuristic(u32 link_speed, u32 pci_bw)
{
	return !(link_speed && pci_bw &&
		 (pci_bw <= 16000) && (pci_bw < link_speed));
}

3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
3927 3928
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
3929
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
3930 3931 3932 3933

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
3934
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
3935 3936 3937 3938

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
3939

3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
	if (params->rx_dim_enabled) {
		switch (cq_period_mode) {
		case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE);
			break;
		case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
		default:
			params->rx_cq_moderation =
				net_dim_get_def_profile(NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE);
		}
	}
3952

3953
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
3954 3955
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
3956 3957
}

3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

3970 3971 3972
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
3973
{
3974
	u8 cq_period_mode = 0;
3975 3976
	u32 link_speed = 0;
	u32 pci_bw = 0;
3977

3978 3979
	params->num_channels = max_channels;
	params->num_tc       = 1;
3980

3981 3982 3983 3984 3985
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
		      link_speed, pci_bw);

3986 3987
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
3988 3989
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
3990

3991
	/* set CQE compression */
3992
	params->rx_cqe_compress_def = false;
3993
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
3994
	    MLX5_CAP_GEN(mdev, vport_group_manager))
3995
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
3996

3997 3998 3999 4000
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
4001

4002
	/* HW LRO */
4003

4004
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4005
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4006
		params->lro_en = hw_lro_heuristic(link_speed, pci_bw);
4007
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4008

4009 4010 4011 4012
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4013
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4014
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
4015
	mlx5e_set_tx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
4016

4017 4018
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
4019
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4020

4021 4022 4023
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4024
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4025 4026
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4027

4028 4029 4030 4031 4032 4033
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4034

4035 4036 4037 4038
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4039
	priv->msglevel    = MLX5E_MSG_LEVEL;
4040
	priv->hard_mtu = MLX5E_ETH_HARD_MTU;
4041

4042
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
4043

4044 4045 4046 4047
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4048
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4049
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
4050 4051

	mlx5e_timestamp_init(priv);
4052 4053 4054 4055 4056 4057
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4058
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4059 4060 4061 4062 4063
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4064 4065
}

4066
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4067 4068 4069
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4070
#endif
4071

4072
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4073 4074 4075
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4076 4077
	bool fcs_supported;
	bool fcs_enabled;
4078 4079 4080

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4081 4082
	netdev->netdev_ops = &mlx5e_netdev_ops;

4083
#ifdef CONFIG_MLX5_CORE_EN_DCB
4084 4085
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4086
#endif
4087

4088 4089 4090 4091
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4092
	netdev->vlan_features    |= NETIF_F_SG;
4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4105
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4106 4107
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4108
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4109

4110 4111
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4112
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4113
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4114 4115
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4116 4117 4118 4119 4120 4121 4122 4123
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4124
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4125 4126
	}

4127 4128 4129 4130 4131 4132 4133 4134 4135
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4136 4137 4138 4139 4140
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4141 4142 4143
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4144
	netdev->features          = netdev->hw_features;
4145
	if (!priv->channels.params.lro_en)
4146 4147
		netdev->features  &= ~NETIF_F_LRO;

4148 4149 4150
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4151 4152 4153
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4154 4155 4156 4157
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4158 4159 4160 4161 4162 4163
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4164

4165
	netdev->features         |= NETIF_F_HIGHDMA;
4166
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4167 4168 4169 4170

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4171

4172
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4173
	if (MLX5_VPORT_MANAGER(mdev))
4174 4175
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4176 4177

	mlx5e_ipsec_build_netdev(priv);
4178 4179
}

4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4200 4201
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4202 4203
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4204 4205
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4206
	int err;
4207

4208
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4209 4210 4211
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4212 4213 4214 4215 4216 4217
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4218
	mlx5e_ipsec_cleanup(priv);
4219 4220 4221 4222 4223 4224 4225 4226
	mlx5e_vxlan_cleanup(priv);
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4227 4228
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4229 4230 4231
		return err;

	err = mlx5e_create_direct_rqts(priv);
4232
	if (err)
4233 4234 4235
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4236
	if (err)
4237 4238 4239
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4240
	if (err)
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4262
	mlx5e_destroy_direct_rqts(priv);
4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4274
	mlx5e_destroy_direct_rqts(priv);
4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4289
	mlx5e_dcbnl_initialize(priv);
4290 4291 4292 4293 4294 4295 4296 4297
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4298 4299 4300 4301
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4302 4303 4304 4305
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4306 4307 4308
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4309
	netdev->max_mtu = MLX5E_HW2SW_MTU(priv, max_mtu);
4310
	mlx5e_set_dev_port_mtu(priv);
4311

4312 4313
	mlx5_lag_add(mdev, netdev);

4314
	mlx5e_enable_async_events(priv);
4315

4316
	if (MLX5_VPORT_MANAGER(priv->mdev))
4317
		mlx5e_register_vport_reps(priv);
4318

4319 4320
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4321 4322 4323
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4324 4325 4326 4327 4328 4329 4330 4331
	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4332 4333 4334 4335 4336 4337

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4338 4339 4340 4341
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4342 4343
	struct mlx5_core_dev *mdev = priv->mdev;

4344 4345 4346 4347 4348
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4349 4350 4351 4352 4353 4354
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4355
	queue_work(priv->wq, &priv->set_rx_mode_work);
4356

4357
	if (MLX5_VPORT_MANAGER(priv->mdev))
4358 4359
		mlx5e_unregister_vport_reps(priv);

4360
	mlx5e_disable_async_events(priv);
4361
	mlx5_lag_remove(mdev);
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4373
	.update_stats	   = mlx5e_update_ndo_stats,
4374
	.max_nch	   = mlx5e_get_max_num_channels,
4375
	.update_carrier	   = mlx5e_update_carrier,
4376 4377
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4378 4379 4380
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4381 4382
/* mlx5e generic netdev management API (move to en_common.c) */

4383 4384 4385
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4386
{
4387
	int nch = profile->max_nch(mdev);
4388 4389 4390
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4391
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4392
				    nch * profile->max_tc,
4393
				    nch);
4394 4395 4396 4397 4398
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4399 4400 4401 4402
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4403
	profile->init(mdev, netdev, profile, ppriv);
4404 4405 4406 4407 4408

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4409 4410
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4411 4412 4413 4414 4415
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4416 4417
	if (profile->cleanup)
		profile->cleanup(priv);
4418 4419 4420 4421 4422
	free_netdev(netdev);

	return NULL;
}

4423
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4424
{
4425
	struct mlx5_core_dev *mdev = priv->mdev;
4426 4427 4428 4429 4430
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4431

4432 4433
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4434
		goto out;
4435

4436
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4437 4438
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4439
		goto err_cleanup_tx;
4440 4441
	}

4442 4443
	err = profile->init_rx(priv);
	if (err)
4444 4445
		goto err_close_drop_rq;

4446 4447
	mlx5e_create_q_counter(priv);

4448 4449
	if (profile->enable)
		profile->enable(priv);
4450

4451
	return 0;
4452 4453

err_close_drop_rq:
4454
	mlx5e_close_drop_rq(&priv->drop_rq);
4455

4456 4457
err_cleanup_tx:
	profile->cleanup_tx(priv);
4458

4459 4460
out:
	return err;
4461 4462
}

4463
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4464 4465 4466 4467 4468
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4469 4470 4471 4472
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4473 4474
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4475
	mlx5e_close_drop_rq(&priv->drop_rq);
4476 4477 4478 4479
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4507
	err = mlx5e_attach_netdev(priv);
4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4524
	mlx5e_detach_netdev(priv);
4525 4526 4527
	mlx5e_destroy_mdev_resources(mdev);
}

4528 4529
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4530 4531
	struct net_device *netdev;
	void *rpriv = NULL;
4532 4533
	void *priv;
	int err;
4534

4535 4536
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4537 4538
		return NULL;

4539
#ifdef CONFIG_MLX5_ESWITCH
4540
	if (MLX5_VPORT_MANAGER(mdev)) {
4541
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4542
		if (!rpriv) {
4543
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4544 4545 4546
			return NULL;
		}
	}
4547
#endif
4548

4549
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4550 4551
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4552
		goto err_free_rpriv;
4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4567
	}
4568

4569 4570 4571
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4572 4573 4574 4575 4576
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4577
	mlx5e_destroy_netdev(priv);
4578
err_free_rpriv:
4579
	kfree(rpriv);
4580
	return NULL;
4581 4582 4583 4584 4585
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4586
	void *ppriv = priv->ppriv;
4587

4588 4589 4590
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4591
	unregister_netdev(priv->netdev);
4592
	mlx5e_detach(mdev, vpriv);
4593
	mlx5e_destroy_netdev(priv);
4594
	kfree(ppriv);
4595 4596
}

4597 4598 4599 4600 4601 4602 4603 4604
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4605 4606
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4607 4608
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4609 4610 4611 4612 4613 4614 4615
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4616
	mlx5e_ipsec_build_inverse_table();
4617
	mlx5e_build_ptys2ethtool_map();
4618 4619 4620 4621 4622 4623 4624
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}