en_main.c 108.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33
#include <net/tc_act/tc_gact.h>
34
#include <linux/crash_dump.h>
35
#include <net/pkt_cls.h>
36
#include <linux/mlx5/fs.h>
37
#include <net/vxlan.h>
38
#include <linux/bpf.h>
39
#include "en.h"
40
#include "en_tc.h"
41
#include "eswitch.h"
42
#include "vxlan.h"
43 44

struct mlx5e_rq_param {
45 46
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
47 48 49 50 51 52 53 54 55 56 57
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
58
	u8                         cq_period_mode;
59 60 61 62 63
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
64
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
65
	struct mlx5e_sq_param      icosq;
66 67
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
68
	struct mlx5e_cq_param      icosq_cq;
69 70
};

71 72 73 74 75 76 77
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

78 79
void mlx5e_set_rq_type_params(struct mlx5_core_dev *mdev,
			      struct mlx5e_params *params, u8 rq_type)
80
{
81 82 83
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
84
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
85
		params->log_rq_size = is_kdump_kernel() ?
86 87
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
88 89 90 91 92 93
		params->mpwqe_log_stride_sz =
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS) ?
			MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) :
			MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev);
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
94 95
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
96
		params->log_rq_size = is_kdump_kernel() ?
97 98
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
99 100

		/* Extra room needed for build_skb */
101
		params->lro_wqe_sz -= MLX5_RX_HEADROOM +
102
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
103 104
	}

105 106 107 108 109
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
110 111
}

112
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
113
{
114 115
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
		    !params->xdp_prog ?
116 117
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
118
	mlx5e_set_rq_type_params(mdev, params, rq_type);
119 120
}

121 122 123 124 125 126
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
127
		MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT, 0);
128

129 130
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
131
		netif_carrier_on(priv->netdev);
132 133
	} else {
		netdev_info(priv->netdev, "Link down\n");
134
		netif_carrier_off(priv->netdev);
135
	}
136 137 138 139 140 141 142 143 144 145 146 147 148
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		mlx5e_update_carrier(priv);
	mutex_unlock(&priv->state_lock);
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

169
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
170
{
171
	struct mlx5e_sw_stats *s = &priv->stats.sw;
172 173
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
174
	u64 tx_offload_none = 0;
175 176
	int i, j;

177
	memset(s, 0, sizeof(*s));
178 179 180 181
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
182

183 184
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
185 186
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
187
		s->rx_csum_none	+= rq_stats->csum_none;
188 189
		s->rx_csum_complete += rq_stats->csum_complete;
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
190
		s->rx_xdp_drop += rq_stats->xdp_drop;
191 192
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
193
		s->rx_wqe_err   += rq_stats->wqe_err;
194
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
195
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
196 197
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
198 199 200 201
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
202

203
		for (j = 0; j < priv->channels.params.num_tc; j++) {
204
			sq_stats = &c->sq[j].stats;
205

206 207
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
208 209 210 211
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
212 213 214
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
215
			s->tx_xmit_more		+= sq_stats->xmit_more;
216 217
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
			tx_offload_none		+= sq_stats->csum_none;
218 219 220
		}
	}

221
	/* Update calculated offload counters */
222 223
	s->tx_csum_partial = s->tx_packets - tx_offload_none - s->tx_csum_partial_inner;
	s->rx_csum_unnecessary = s->rx_packets - s->rx_csum_none - s->rx_csum_complete;
224

225
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
226 227
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
228 229 230 231 232 233
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
234
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
235 236
	struct mlx5_core_dev *mdev = priv->mdev;

237 238 239 240 241 242
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

	memset(out, 0, outlen);
243 244 245 246 247 248 249 250
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

static void mlx5e_update_pport_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
251
	int prio;
252 253 254 255 256
	void *out;
	u32 *in;

	in = mlx5_vzalloc(sz);
	if (!in)
257 258
		goto free_out;

259
	MLX5_SET(ppcnt_reg, in, local_port, 1);
260

261 262 263
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
264

265 266 267 268 269 270 271
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
272

273 274 275 276
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

277 278 279 280 281 282
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

283 284 285 286 287 288 289 290
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}

291
free_out:
292 293 294 295 296 297 298 299 300 301 302 303 304 305
	kvfree(in);
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;

	if (!priv->q_counter)
		return;

	mlx5_core_query_out_of_buffer(priv->mdev, priv->q_counter,
				      &qcnt->rx_out_of_buffer);
}

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;
	u32 *in;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	in = mlx5_vzalloc(sz);
	if (!in)
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);

	kvfree(in);
}

328 329
void mlx5e_update_stats(struct mlx5e_priv *priv)
{
S
Saeed Mahameed 已提交
330
	mlx5e_update_pcie_counters(priv);
331
	mlx5e_update_pport_counters(priv);
S
Saeed Mahameed 已提交
332 333
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
334
	mlx5e_update_sw_counters(priv);
335 336
}

337
void mlx5e_update_stats_work(struct work_struct *work)
338 339 340 341 342 343
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
344
		priv->profile->update_stats(priv);
345 346
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
347 348 349 350
	}
	mutex_unlock(&priv->state_lock);
}

351 352
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
353
{
354
	struct mlx5e_priv *priv = vpriv;
355 356
	struct ptp_clock_event ptp_event;
	struct mlx5_eqe *eqe = NULL;
357

358
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
359 360
		return;

361 362 363
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
364
		queue_work(priv->wq, &priv->update_carrier_work);
365
		break;
366 367 368 369 370 371 372 373 374
	case MLX5_DEV_EVENT_PPS:
		eqe = (struct mlx5_eqe *)param;
		ptp_event.type = PTP_CLOCK_EXTTS;
		ptp_event.index = eqe->data.pps.pin;
		ptp_event.timestamp =
			timecounter_cyc2time(&priv->tstamp.clock,
					     be64_to_cpu(eqe->data.pps.time_stamp));
		mlx5e_pps_event_handler(vpriv, &ptp_event);
		break;
375 376 377 378 379 380 381
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
382
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
383 384 385 386
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
387
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
388
	synchronize_irq(mlx5_get_msix_vec(priv->mdev, MLX5_EQ_VEC_ASYNC));
389 390
}

391 392 393 394 395 396 397 398 399 400
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
401 402 403 404
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
405 406 407 408
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
409
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
410 411 412 413 414 415 416 417 418
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
419
	ucseg->xlt_octowords =
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

437 438 439
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
				      GFP_KERNEL, cpu_to_node(c->cpu));
	if (!rq->mpwqe.info)
440 441 442
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
443
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
444
					cpu_to_node(c->cpu));
445
	if (unlikely(!rq->mpwqe.mtt_no_align))
446 447 448
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
449
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
450

451
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
452 453 454 455 456 457 458 459 460 461 462 463 464
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
465
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
466 467 468 469

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
470
	kfree(rq->mpwqe.mtt_no_align);
471
err_free_wqe_info:
472
	kfree(rq->mpwqe.info);
473 474 475 476 477 478 479 480 481 482 483 484

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
485
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
486 487 488 489

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
490 491
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
492 493
}

494
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
495 496
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
497 498 499 500 501 502
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
503 504 505
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

506 507 508 509 510 511 512 513 514 515 516 517 518 519
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
520
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
521 522
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
523
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
524

T
Tariq Toukan 已提交
525
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
526 527 528 529 530

	kvfree(in);
	return err;
}

531
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
532
{
533
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
534

535
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
536 537
}

538
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
539 540
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
541
			  struct mlx5e_rq *rq)
542
{
543
	struct mlx5_core_dev *mdev = c->mdev;
544
	void *rqc = rqp->rqc;
545
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
546
	u32 byte_count;
547 548
	u32 frag_sz;
	int npages;
549 550 551 552
	int wq_sz;
	int err;
	int i;

553
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
554

555
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
556 557 558 559 560 561 562 563
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

564
	rq->wq_type = params->rq_wq_type;
565 566
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
567
	rq->tstamp  = c->tstamp;
568 569
	rq->channel = c;
	rq->ix      = c->ix;
570
	rq->mdev    = mdev;
571

572
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
573 574 575 576 577
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
578

579
	if (rq->xdp_prog) {
580
		rq->buff.map_dir = DMA_BIDIRECTIONAL;
581 582 583 584 585
		rq->rx_headroom = XDP_PACKET_HEADROOM;
	} else {
		rq->buff.map_dir = DMA_FROM_DEVICE;
		rq->rx_headroom = MLX5_RX_HEADROOM;
	}
586

587
	switch (rq->wq_type) {
588
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
589
		if (mlx5e_is_vf_vport_rep(c->priv)) {
590 591 592 593
			err = -EINVAL;
			goto err_rq_wq_destroy;
		}

594 595
		rq->handle_rx_cqe = mlx5e_handle_rx_cqe_mpwrq;
		rq->alloc_wqe = mlx5e_alloc_rx_mpwqe;
596
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
597

598 599
		rq->mpwqe_stride_sz = BIT(params->mpwqe_log_stride_sz);
		rq->mpwqe_num_strides = BIT(params->mpwqe_log_num_strides);
600 601 602

		rq->buff.wqe_sz = rq->mpwqe_stride_sz * rq->mpwqe_num_strides;
		byte_count = rq->buff.wqe_sz;
T
Tariq Toukan 已提交
603

604
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
605 606
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
607 608 609 610 611
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
612 613
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
614 615 616
		rq->dma_info = kzalloc_node(wq_sz * sizeof(*rq->dma_info),
					    GFP_KERNEL, cpu_to_node(c->cpu));
		if (!rq->dma_info) {
617 618 619
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
620

621
		if (mlx5e_is_vf_vport_rep(c->priv))
622 623 624 625
			rq->handle_rx_cqe = mlx5e_handle_rx_cqe_rep;
		else
			rq->handle_rx_cqe = mlx5e_handle_rx_cqe;

626
		rq->alloc_wqe = mlx5e_alloc_rx_wqe;
627
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
628

629 630
		rq->buff.wqe_sz = params->lro_en  ?
				params->lro_wqe_sz :
631
				MLX5E_SW2HW_MTU(c->netdev->mtu);
632 633 634
		byte_count = rq->buff.wqe_sz;

		/* calc the required page order */
635
		frag_sz = rq->rx_headroom +
636 637 638 639 640 641 642
			  byte_count /* packet data */ +
			  SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
		frag_sz = SKB_DATA_ALIGN(frag_sz);

		npages = DIV_ROUND_UP(frag_sz, PAGE_SIZE);
		rq->buff.page_order = order_base_2(npages);

643
		byte_count |= MLX5_HW_START_PADDING;
644
		rq->mkey_be = c->mkey_be;
645
	}
646 647 648 649

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

650
		wqe->data.byte_count = cpu_to_be32(byte_count);
651
		wqe->data.lkey = rq->mkey_be;
652 653
	}

654
	INIT_WORK(&rq->am.work, mlx5e_rx_am_work);
655
	rq->am.mode = params->rx_cq_period_mode;
656 657 658
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

659 660
	return 0;

T
Tariq Toukan 已提交
661 662 663
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

664
err_rq_wq_destroy:
665 666
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
667 668 669 670 671
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

672
static void mlx5e_free_rq(struct mlx5e_rq *rq)
673
{
674 675
	int i;

676 677 678
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

679 680
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
681
		mlx5e_rq_free_mpwqe_info(rq);
682
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
683 684
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
685
		kfree(rq->dma_info);
686 687
	}

688 689 690 691 692 693
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
694 695 696
	mlx5_wq_destroy(&rq->wq_ctrl);
}

697 698
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
699
{
700
	struct mlx5_core_dev *mdev = rq->mdev;
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

719
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
720 721
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
722
						MLX5_ADAPTER_PAGE_SHIFT);
723 724 725 726 727
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

728
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
729 730 731 732 733 734

	kvfree(in);

	return err;
}

735 736
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
737 738
{
	struct mlx5e_channel *c = rq->channel;
739
	struct mlx5_core_dev *mdev = c->mdev;
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

756
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
757 758 759 760 761 762

	kvfree(in);

	return err;
}

763 764 765
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
766
	struct mlx5_core_dev *mdev = c->mdev;
767 768 769 770 771 772 773 774 775 776 777 778 779
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
780 781
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
782 783 784 785 786 787 788 789 790 791
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

792
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
793
{
794
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
795 796 797 798
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
799
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
800
	struct mlx5e_channel *c = rq->channel;
801

802
	struct mlx5_wq_ll *wq = &rq->wq;
803
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
804

805
	while (time_before(jiffies, exp_time)) {
806
		if (wq->cur_sz >= min_wqes)
807 808 809 810 811
			return 0;

		msleep(20);
	}

812
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
813
		    rq->rqn, wq->cur_sz, min_wqes);
814 815 816
	return -ETIMEDOUT;
}

817 818 819 820 821 822 823
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

824 825
	/* UMR WQE (if in progress) is always at wq->head */
	if (test_bit(MLX5E_RQ_STATE_UMR_WQE_IN_PROGRESS, &rq->state))
826
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
827

828 829 830 831 832 833 834 835 836 837
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
}

838
static int mlx5e_open_rq(struct mlx5e_channel *c,
839
			 struct mlx5e_params *params,
840 841 842 843 844
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

845
	err = mlx5e_alloc_rq(c, params, param, rq);
846 847 848
	if (err)
		return err;

849
	err = mlx5e_create_rq(rq, param);
850
	if (err)
851
		goto err_free_rq;
852

853
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
854
	if (err)
855
		goto err_destroy_rq;
856

857
	if (params->rx_am_enabled)
858 859
		set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);

860 861 862 863
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
864 865
err_free_rq:
	mlx5e_free_rq(rq);
866 867 868 869

	return err;
}

870 871 872 873 874 875 876 877 878 879 880 881 882 883
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	sq->db.ico_wqe[pi].num_wqebbs = 1;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
884
{
885
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
886
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
887
}
888

889 890 891
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
	cancel_work_sync(&rq->am.work);
892
	mlx5e_destroy_rq(rq);
893 894
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
895 896
}

S
Saeed Mahameed 已提交
897
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
898
{
S
Saeed Mahameed 已提交
899
	kfree(sq->db.di);
900 901
}

S
Saeed Mahameed 已提交
902
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
903 904 905
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
906
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
907
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
908 909
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
910 911 912 913 914 915
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
916
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
917
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
918 919 920 921
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
922
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
923 924 925 926 927 928
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
929
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955

	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
956
{
957
	kfree(sq->db.ico_wqe);
958 959
}

S
Saeed Mahameed 已提交
960
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
961 962 963 964 965 966 967 968 969 970 971
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
972 973 974
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
975
{
S
Saeed Mahameed 已提交
976
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
977
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
978
	int err;
979

S
Saeed Mahameed 已提交
980 981 982 983
	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
984

S
Saeed Mahameed 已提交
985 986 987 988 989
	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
990

S
Saeed Mahameed 已提交
991 992 993 994 995
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
996 997

	return 0;
S
Saeed Mahameed 已提交
998 999 1000 1001 1002

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1003 1004
}

S
Saeed Mahameed 已提交
1005
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1006
{
S
Saeed Mahameed 已提交
1007 1008
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1009 1010
}

S
Saeed Mahameed 已提交
1011
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1012
{
S
Saeed Mahameed 已提交
1013 1014 1015
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
	kfree(sq->db.skb);
1016 1017
}

S
Saeed Mahameed 已提交
1018
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1019
{
S
Saeed Mahameed 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.skb = kzalloc_node(wq_sz * sizeof(*sq->db.skb),
				      GFP_KERNEL, numa);
	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
	if (!sq->db.skb || !sq->db.dma_fifo || !sq->db.wqe_info) {
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1032
	}
S
Saeed Mahameed 已提交
1033 1034 1035 1036

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1037 1038
}

S
Saeed Mahameed 已提交
1039
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1040
			     int txq_ix,
1041
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1042 1043
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1044
{
S
Saeed Mahameed 已提交
1045
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1046
	struct mlx5_core_dev *mdev = c->mdev;
1047 1048
	int err;

1049
	sq->pdev      = c->pdev;
1050
	sq->tstamp    = c->tstamp;
1051 1052
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1053
	sq->txq_ix    = txq_ix;
1054
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1055 1056
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1057

1058
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1059
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1060
	if (err)
1061
		return err;
S
Saeed Mahameed 已提交
1062
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1063

S
Saeed Mahameed 已提交
1064
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1065
	if (err)
1066 1067
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1068
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1069 1070 1071 1072 1073 1074 1075 1076 1077

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1078
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1079
{
S
Saeed Mahameed 已提交
1080
	mlx5e_free_txqsq_db(sq);
1081 1082 1083
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1084 1085 1086 1087 1088 1089 1090 1091
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1092
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1093 1094 1095
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1096 1097 1098 1099 1100 1101 1102 1103
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1104
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1105 1106 1107 1108 1109 1110 1111 1112
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1113 1114 1115
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1116 1117

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1118
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1119

1120
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1121 1122

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1123
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1124
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1125
					  MLX5_ADAPTER_PAGE_SHIFT);
1126
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1127

1128
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1129

1130
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1131 1132 1133 1134 1135 1136

	kvfree(in);

	return err;
}

1137 1138 1139 1140 1141 1142 1143
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1144
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1145
			   struct mlx5e_modify_sq_param *p)
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1159 1160 1161
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1162
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1163
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1164
	}
1165

1166
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1167 1168 1169 1170 1171 1172

	kvfree(in);

	return err;
}

1173
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1174
{
1175
	mlx5_core_destroy_sq(mdev, sqn);
1176 1177
}

1178
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1179 1180 1181
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1182
{
1183
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1184 1185
	int err;

1186
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1187 1188 1189 1190 1191
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1192
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1193
	if (err)
1194
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1195 1196 1197 1198

	return err;
}

1199 1200 1201
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1202
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1203
			    u32 tisn,
1204
			    int txq_ix,
1205
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1206 1207 1208 1209
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1210
	u32 tx_rate;
1211 1212
	int err;

1213
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1214 1215 1216
	if (err)
		return err;

1217
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1218
	csp.tis_lst_sz      = 1;
1219 1220 1221
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1222
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1223
	if (err)
S
Saeed Mahameed 已提交
1224
		goto err_free_txqsq;
1225

1226
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1227
	if (tx_rate)
1228
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1229

1230 1231
	return 0;

S
Saeed Mahameed 已提交
1232
err_free_txqsq:
1233
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1234
	mlx5e_free_txqsq(sq);
1235 1236 1237 1238

	return err;
}

1239 1240
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1241
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1242 1243 1244 1245 1246
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1247 1248 1249 1250 1251 1252 1253
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1254
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1255
{
1256 1257
	struct mlx5e_channel *c = sq->channel;

1258
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1259
	/* prevent netif_tx_wake_queue */
1260
	napi_synchronize(&c->napi);
1261

S
Saeed Mahameed 已提交
1262
	netif_tx_disable_queue(sq->txq);
1263

S
Saeed Mahameed 已提交
1264 1265 1266
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1267

S
Saeed Mahameed 已提交
1268 1269 1270
		sq->db.skb[(sq->pc & sq->wq.sz_m1)] = NULL;
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1271
	}
1272 1273 1274 1275 1276
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1277
	struct mlx5_core_dev *mdev = c->mdev;
1278

1279
	mlx5e_destroy_sq(mdev, sq->sqn);
1280 1281
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1282 1283 1284 1285 1286
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1287
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1288 1289 1290 1291 1292 1293
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1294
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1295 1296 1297 1298 1299
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1300
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1301
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1302
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1322
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1323 1324 1325 1326
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1327
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1328 1329 1330 1331 1332 1333 1334 1335 1336
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1337
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1338 1339 1340 1341
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1342
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1343 1344 1345 1346
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1347
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1386
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1387 1388
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1389 1390
}

1391 1392 1393
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
1394
{
1395
	struct mlx5_core_dev *mdev = c->mdev;
1396 1397
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1398
	unsigned int irqn;
1399 1400 1401
	int err;
	u32 i;

1402 1403
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	param->eq_ix   = c->ix;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	cq->napi        = &c->napi;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

	cq->channel = c;
1432
	cq->mdev = mdev;
1433 1434 1435 1436

	return 0;
}

1437
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1438
{
1439
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1440 1441
}

1442
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1443
{
1444
	struct mlx5_core_dev *mdev = cq->mdev;
1445 1446 1447 1448 1449
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1450
	unsigned int irqn_not_used;
1451 1452 1453 1454
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1455
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1456 1457 1458 1459 1460 1461 1462 1463
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1464 1465
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1466 1467 1468

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1469
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1470
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1471
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1472
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1473
					    MLX5_ADAPTER_PAGE_SHIFT);
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1488
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1489
{
1490
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1491 1492 1493
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1494
			 struct mlx5e_cq_moder moder,
1495
			 struct mlx5e_cq_param *param,
1496
			 struct mlx5e_cq *cq)
1497
{
1498
	struct mlx5_core_dev *mdev = c->mdev;
1499 1500
	int err;

1501
	err = mlx5e_alloc_cq(c, param, cq);
1502 1503 1504
	if (err)
		return err;

1505
	err = mlx5e_create_cq(cq, param);
1506
	if (err)
1507
		goto err_free_cq;
1508

1509
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1510
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1511 1512
	return 0;

1513 1514
err_free_cq:
	mlx5e_free_cq(cq);
1515 1516 1517 1518 1519 1520 1521

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1522
	mlx5e_free_cq(cq);
1523 1524 1525 1526 1527 1528 1529 1530
}

static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1531
			     struct mlx5e_params *params,
1532 1533 1534 1535 1536 1537
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1538 1539
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1562
			  struct mlx5e_params *params,
1563 1564 1565 1566 1567
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1568 1569
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1570

1571 1572
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1573 1574 1575 1576 1577 1578 1579 1580
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1581
		mlx5e_close_txqsq(&c->sq[tc]);
1582 1583 1584 1585 1586 1587 1588 1589 1590

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1591
		mlx5e_close_txqsq(&c->sq[tc]);
1592 1593
}

1594
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1595
				struct mlx5e_txqsq *sq, u32 rate)
1596 1597 1598
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1599
	struct mlx5e_modify_sq_param msp = {0};
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1622 1623 1624 1625
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1626
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1644
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1671 1672 1673 1674 1675 1676 1677 1678
static inline int mlx5e_get_max_num_channels(struct mlx5_core_dev *mdev)
{
	return is_kdump_kernel() ?
		MLX5E_MIN_NUM_CHANNELS :
		min_t(int, mdev->priv.eq_table.num_comp_vectors,
		      MLX5E_MAX_NUM_CHANNELS);
}

1679
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1680
			      struct mlx5e_params *params,
1681 1682 1683
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1684
	struct mlx5e_cq_moder icocq_moder = {0, 0};
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
	struct net_device *netdev = priv->netdev;
	int cpu = mlx5e_get_cpu(priv, ix);
	struct mlx5e_channel *c;
	int err;

	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1695 1696
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1697 1698 1699 1700
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1701
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1702 1703
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1704

1705 1706
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1707
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1708 1709 1710
	if (err)
		goto err_napi_del;

1711
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1712 1713 1714
	if (err)
		goto err_close_icosq_cq;

1715
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1716 1717 1718
	if (err)
		goto err_close_tx_cqs;

1719
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1720 1721
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1722 1723 1724
	if (err)
		goto err_close_rx_cq;

1725 1726
	napi_enable(&c->napi);

1727
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1728 1729 1730
	if (err)
		goto err_disable_napi;

1731
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1732 1733 1734
	if (err)
		goto err_close_icosq;

1735
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1736 1737
	if (err)
		goto err_close_sqs;
1738

1739
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1740
	if (err)
1741
		goto err_close_xdp_sq;
1742 1743 1744 1745

	*cp = c;

	return 0;
1746
err_close_xdp_sq:
1747
	if (c->xdp)
S
Saeed Mahameed 已提交
1748
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1749 1750 1751 1752

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1753
err_close_icosq:
S
Saeed Mahameed 已提交
1754
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1755

1756 1757
err_disable_napi:
	napi_disable(&c->napi);
1758
	if (c->xdp)
1759
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1760 1761

err_close_rx_cq:
1762 1763 1764 1765 1766
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1767 1768 1769
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1770 1771 1772 1773 1774 1775 1776
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1777 1778 1779 1780 1781 1782 1783
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1784
	netif_set_xps_queue(c->netdev, get_cpu_mask(c->cpu), c->ix);
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1796 1797 1798
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1799
	if (c->xdp)
S
Saeed Mahameed 已提交
1800
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1801
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1802
	mlx5e_close_icosq(&c->icosq);
1803
	napi_disable(&c->napi);
1804
	if (c->xdp)
1805
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1806 1807
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1808
	mlx5e_close_cq(&c->icosq.cq);
1809
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1810

1811 1812 1813 1814
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1815
				 struct mlx5e_params *params,
1816 1817 1818 1819 1820
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1821
	switch (params->rq_wq_type) {
1822
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1823 1824
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1825 1826 1827 1828 1829 1830
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1831 1832
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1833
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1834
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1835
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1836
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1837

1838
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1839 1840 1841
	param->wq.linear = 1;
}

1842 1843 1844 1845 1846 1847 1848 1849 1850
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1851 1852
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1853 1854 1855 1856 1857
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1858
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1859

1860
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1861 1862 1863
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1864
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1865 1866 1867 1868 1869 1870
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1871
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1872 1873 1874 1875 1876 1877 1878
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1879
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1880 1881 1882
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1883
				    struct mlx5e_params *params,
1884 1885 1886
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1887
	u8 log_cq_size;
1888

1889
	switch (params->rq_wq_type) {
1890
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1891
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1892 1893
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1894
		log_cq_size = params->log_rq_size;
1895 1896 1897
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1898
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1899 1900 1901
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1902 1903

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1904

1905 1906 1907
	if (params->rx_am_enabled)
		params->rx_cq_moderation =
			mlx5e_am_get_def_profile(params->rx_cq_period_mode);
1908 1909 1910
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1911
				    struct mlx5e_params *params,
1912 1913 1914 1915
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1916
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1917 1918

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1919 1920

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
1921 1922
}

T
Tariq Toukan 已提交
1923
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1924 1925
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1926 1927 1928 1929 1930 1931
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1932 1933

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
1934 1935 1936
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
1937 1938
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
1939 1940 1941 1942 1943 1944 1945
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
1946
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
1947 1948
}

1949
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
1950
				    struct mlx5e_params *params,
1951 1952 1953 1954 1955 1956
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1957
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1958 1959
}

1960 1961 1962
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
1963
{
1964
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
1965

1966 1967 1968 1969 1970 1971 1972
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
1973 1974
}

1975 1976
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
1977
{
1978
	struct mlx5e_channel_param *cparam;
1979
	int err = -ENOMEM;
1980 1981
	int i;

1982
	chs->num = chs->params.num_channels;
1983

1984
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
1985
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
1986 1987
	if (!chs->c || !cparam)
		goto err_free;
1988

1989
	mlx5e_build_channel_param(priv, &chs->params, cparam);
1990
	for (i = 0; i < chs->num; i++) {
1991
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
1992 1993 1994 1995
		if (err)
			goto err_close_channels;
	}

1996
	kfree(cparam);
1997 1998 1999 2000
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2001
		mlx5e_close_channel(chs->c[i]);
2002

2003
err_free:
2004
	kfree(chs->c);
2005
	kfree(cparam);
2006
	chs->num = 0;
2007 2008 2009
	return err;
}

2010
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2011 2012 2013
{
	int i;

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2040
void mlx5e_close_channels(struct mlx5e_channels *chs)
2041 2042
{
	int i;
2043

2044 2045
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2046

2047 2048
	kfree(chs->c);
	chs->num = 0;
2049 2050
}

2051 2052
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2053 2054 2055 2056 2057
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2058
	u32 *in;
2059
	int i;
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2071 2072
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2073

2074 2075 2076
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2077 2078

	kvfree(in);
T
Tariq Toukan 已提交
2079 2080 2081
	return err;
}

2082
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2083
{
2084 2085
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2086 2087
}

2088 2089 2090 2091
static int mlx5e_create_indirect_rqts(struct mlx5e_priv *priv)
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;

2092
	return mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
2093 2094
}

2095
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2096
{
2097
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2098 2099 2100
	int err;
	int ix;

2101
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2102
		rqt = &priv->direct_tir[ix].rqt;
2103
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2104 2105 2106 2107 2108 2109 2110 2111
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
	for (ix--; ix >= 0; ix--)
2112
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2113

2114 2115 2116
	return err;
}

2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2149
			ix = priv->channels.params.indirection_rqt[ix];
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2160 2161 2162 2163
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2164
	u32 *in;
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2176
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2177
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2178 2179 2180 2181 2182

	kvfree(in);
	return err;
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2197
{
T
Tariq Toukan 已提交
2198 2199 2200
	u32 rqtn;
	int ix;

2201
	if (priv->indir_rqt.enabled) {
2202
		/* RSS RQ table */
2203
		rqtn = priv->indir_rqt.rqtn;
2204
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2205 2206
	}

2207 2208 2209 2210 2211 2212 2213
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
			.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
		};

		/* Direct RQ Tables */
2214 2215
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2216

2217
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2218
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2219
	}
2220 2221
}

2222 2223 2224 2225 2226 2227
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
		.rss.channels  = chs,
2228
		.rss.hfunc     = chs->params.rss_hfunc
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
		.rqn = priv->drop_rq.rqn
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2244
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2245
{
2246
	if (!params->lro_en)
2247 2248 2249 2250 2251 2252 2253 2254
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2255 2256
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2257 2258
}

2259 2260 2261
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
				    void *tirc)
2262
{
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	void *hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2277 2278
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2279 2280 2281 2282 2283 2284
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2285
		memcpy(rss_key, params->toeplitz_hash_key, len);
2286
	}
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2369 2370
}

T
Tariq Toukan 已提交
2371
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2372 2373 2374 2375 2376 2377 2378
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2379
	int tt;
T
Tariq Toukan 已提交
2380
	int ix;
2381 2382 2383 2384 2385 2386 2387 2388 2389

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2390
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2391

T
Tariq Toukan 已提交
2392
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2393
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2394
					   inlen);
T
Tariq Toukan 已提交
2395
		if (err)
T
Tariq Toukan 已提交
2396
			goto free_in;
T
Tariq Toukan 已提交
2397
	}
2398

2399
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2400 2401 2402 2403 2404 2405 2406
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2407 2408 2409 2410 2411
	kvfree(in);

	return err;
}

2412
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2413 2414
{
	struct mlx5_core_dev *mdev = priv->mdev;
2415
	u16 hw_mtu = MLX5E_SW2HW_MTU(mtu);
2416 2417
	int err;

2418
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2419 2420 2421
	if (err)
		return err;

2422 2423 2424 2425
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2426

2427 2428 2429 2430 2431
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2432

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

	*mtu = MLX5E_HW2SW_MTU(hw_mtu);
}

static int mlx5e_set_dev_port_mtu(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2449

2450 2451 2452 2453
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2454

2455
	netdev->mtu = mtu;
2456 2457 2458
	return 0;
}

2459 2460 2461
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2462 2463
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2464 2465 2466 2467 2468 2469 2470 2471 2472
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2473 2474 2475
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2476
	for (tc = 0; tc < ntc; tc++)
2477
		netdev_set_tc_queue(netdev, tc, nch, 0);
2478 2479
}

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

static void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
{
2501 2502 2503 2504 2505 2506 2507 2508 2509
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
	if (netdev->real_num_tx_queues != num_txqs)
		netif_set_real_num_tx_queues(netdev, num_txqs);
	if (netdev->real_num_rx_queues != priv->channels.num)
		netif_set_real_num_rx_queues(netdev, priv->channels.num);

2510 2511 2512
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2513 2514 2515 2516

	if (MLX5_CAP_GEN(priv->mdev, vport_group_manager))
		mlx5e_add_sqs_fwd_rules(priv);

2517
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2518
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2519 2520 2521 2522
}

static void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
{
2523 2524 2525 2526 2527
	mlx5e_redirect_rqts_to_drop(priv);

	if (MLX5_CAP_GEN(priv->mdev, vport_group_manager))
		mlx5e_remove_sqs_fwd_rules(priv);

2528 2529 2530 2531 2532 2533 2534 2535
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				struct mlx5e_channels *new_chs)
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;

	new_num_txqs = new_chs->num * new_chs->params.num_tc;

	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

	mlx5e_update_carrier(priv);
}

2560 2561 2562 2563 2564 2565 2566
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2567
	err = mlx5e_open_channels(priv, &priv->channels);
2568
	if (err)
2569
		goto err_clear_state_opened_flag;
2570

2571
	mlx5e_refresh_tirs(priv, false);
2572
	mlx5e_activate_priv_channels(priv);
2573
	mlx5e_update_carrier(priv);
2574
	mlx5e_timestamp_init(priv);
2575

2576 2577
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2578

2579
	return 0;
2580 2581 2582 2583

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2584 2585
}

2586
int mlx5e_open(struct net_device *netdev)
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2602 2603 2604 2605 2606 2607
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2608 2609
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

2610
	mlx5e_timestamp_cleanup(priv);
2611
	netif_carrier_off(priv->netdev);
2612 2613
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2614 2615 2616 2617

	return 0;
}

2618
int mlx5e_close(struct net_device *netdev)
2619 2620 2621 2622
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2623 2624 2625
	if (!netif_device_present(netdev))
		return -ENODEV;

2626 2627 2628 2629 2630 2631 2632
	mutex_lock(&priv->state_lock);
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2633
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2634 2635
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2648
	rq->mdev = mdev;
2649 2650 2651 2652

	return 0;
}

2653
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2654 2655
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2656 2657 2658
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
2659
	unsigned int irqn;
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
	int err;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

2679
	cq->mdev = mdev;
2680 2681 2682 2683

	return 0;
}

2684 2685
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2686
{
2687 2688 2689
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2690 2691
	int err;

2692
	mlx5e_build_drop_rq_param(&rq_param);
2693

2694
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2695 2696 2697
	if (err)
		return err;

2698
	err = mlx5e_create_cq(cq, &cq_param);
2699
	if (err)
2700
		goto err_free_cq;
2701

2702
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2703
	if (err)
2704
		goto err_destroy_cq;
2705

2706
	err = mlx5e_create_rq(drop_rq, &rq_param);
2707
	if (err)
2708
		goto err_free_rq;
2709 2710 2711

	return 0;

2712
err_free_rq:
2713
	mlx5e_free_rq(drop_rq);
2714 2715

err_destroy_cq:
2716
	mlx5e_destroy_cq(cq);
2717

2718
err_free_cq:
2719
	mlx5e_free_cq(cq);
2720

2721 2722 2723
	return err;
}

2724
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2725
{
2726 2727 2728 2729
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2730 2731 2732 2733 2734
}

static int mlx5e_create_tis(struct mlx5e_priv *priv, int tc)
{
	struct mlx5_core_dev *mdev = priv->mdev;
2735
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2736 2737
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2738
	MLX5_SET(tisc, tisc, prio, tc << 1);
2739
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2740 2741 2742 2743

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2744 2745 2746 2747 2748 2749 2750 2751
	return mlx5_core_create_tis(mdev, in, sizeof(in), &priv->tisn[tc]);
}

static void mlx5e_destroy_tis(struct mlx5e_priv *priv, int tc)
{
	mlx5_core_destroy_tis(priv->mdev, priv->tisn[tc]);
}

2752
int mlx5e_create_tises(struct mlx5e_priv *priv)
2753 2754 2755 2756
{
	int err;
	int tc;

2757
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
		err = mlx5e_create_tis(priv, tc);
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
		mlx5e_destroy_tis(priv, tc);

	return err;
}

2772
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2773 2774 2775
{
	int tc;

2776
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2777 2778 2779
		mlx5e_destroy_tis(priv, tc);
}

2780 2781 2782
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2783
{
2784
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2785

2786
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2787

A
Achiad Shochat 已提交
2788
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2789
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2790
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc);
2791 2792
}

2793
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2794
{
2795
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2796

2797
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2798 2799 2800 2801 2802 2803

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2804
static int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2805
{
2806
	struct mlx5e_tir *tir;
2807 2808 2809
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2810 2811
	u32 *in;
	int tt;
2812 2813 2814 2815 2816 2817

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2818 2819
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2820
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2821
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2822
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2823
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2824
		if (err)
2825
			goto err_destroy_tirs;
2826 2827
	}

2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
	kvfree(in);

	return 0;

err_destroy_tirs:
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2841
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2856 2857
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2858
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2859
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2860
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2861
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2862 2863 2864 2865 2866 2867
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2868 2869
	return 0;

T
Tariq Toukan 已提交
2870 2871
err_destroy_ch_tirs:
	for (ix--; ix >= 0; ix--)
2872
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2873 2874

	kvfree(in);
2875 2876 2877 2878

	return err;
}

2879
static void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
2880 2881 2882
{
	int i;

T
Tariq Toukan 已提交
2883
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
2884
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
2885 2886
}

2887
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
2888 2889 2890 2891 2892 2893 2894 2895
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

2896
int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
2897 2898 2899 2900
{
	int err = 0;
	int i;

2901 2902
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
2903 2904 2905 2906 2907 2908 2909
		if (err)
			return err;
	}

	return 0;
}

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
static int mlx5e_setup_tc(struct net_device *netdev, u8 tc)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	bool was_opened;
	int err = 0;

	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	if (was_opened)
		mlx5e_close_locked(priv->netdev);

2925
	priv->channels.params.num_tc = tc ? tc : 1;
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937

	if (was_opened)
		err = mlx5e_open_locked(priv->netdev);

	mutex_unlock(&priv->state_lock);

	return err;
}

static int mlx5e_ndo_setup_tc(struct net_device *dev, u32 handle,
			      __be16 proto, struct tc_to_netdev *tc)
{
2938 2939 2940 2941 2942 2943
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (TC_H_MAJ(handle) != TC_H_MAJ(TC_H_INGRESS))
		goto mqprio;

	switch (tc->type) {
2944 2945 2946 2947 2948 2949
	case TC_SETUP_CLSFLOWER:
		switch (tc->cls_flower->command) {
		case TC_CLSFLOWER_REPLACE:
			return mlx5e_configure_flower(priv, proto, tc->cls_flower);
		case TC_CLSFLOWER_DESTROY:
			return mlx5e_delete_flower(priv, tc->cls_flower);
2950 2951
		case TC_CLSFLOWER_STATS:
			return mlx5e_stats_flower(priv, tc->cls_flower);
2952
		}
2953 2954 2955 2956 2957
	default:
		return -EOPNOTSUPP;
	}

mqprio:
2958
	if (tc->type != TC_SETUP_MQPRIO)
2959 2960
		return -EINVAL;

2961 2962 2963
	tc->mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

	return mlx5e_setup_tc(dev, tc->mqprio->num_tc);
2964 2965
}

2966
static void
2967 2968 2969
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
2970
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
2971
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
2972
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
2973

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
2986 2987 2988 2989

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
2990 2991 2992
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
2993
	stats->rx_crc_errors =
2994 2995 2996
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
2997
	stats->tx_carrier_errors =
2998
		PPORT_802_3_GET(pstats, a_symbol_error_during_carrier);
2999 3000 3001 3002 3003 3004 3005
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3006 3007
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3008 3009 3010 3011 3012 3013 3014

}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3015
	queue_work(priv->wq, &priv->set_rx_mode_work);
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3030
	queue_work(priv->wq, &priv->set_rx_mode_work);
3031 3032 3033 3034

	return 0;
}

3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
#define MLX5E_SET_FEATURE(netdev, feature, enable)	\
	do {						\
		if (enable)				\
			netdev->features |= feature;	\
		else					\
			netdev->features &= ~feature;	\
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3046 3047
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3048 3049
	bool was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	int err;
3050 3051 3052

	mutex_lock(&priv->state_lock);

3053
	if (was_opened && (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST))
3054
		mlx5e_close_locked(priv->netdev);
3055

3056
	priv->channels.params.lro_en = enable;
3057 3058 3059
	err = mlx5e_modify_tirs_lro(priv);
	if (err) {
		netdev_err(netdev, "lro modify failed, %d\n", err);
3060
		priv->channels.params.lro_en = !enable;
3061
	}
3062

3063
	if (was_opened && (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST))
3064 3065
		mlx5e_open_locked(priv->netdev);

3066 3067
	mutex_unlock(&priv->state_lock);

3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
	return err;
}

static int set_feature_vlan_filter(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
		mlx5e_enable_vlan_filter(priv);
	else
		mlx5e_disable_vlan_filter(priv);

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3086

3087
	if (!enable && mlx5e_tc_num_filters(priv)) {
3088 3089 3090 3091 3092
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3093 3094 3095
	return 0;
}

3096 3097 3098 3099 3100 3101 3102 3103
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3104 3105 3106
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3107
	int err = 0;
3108 3109 3110

	mutex_lock(&priv->state_lock);

3111
	priv->channels.params.vlan_strip_disable = !enable;
3112 3113 3114 3115
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3116
	if (err)
3117
		priv->channels.params.vlan_strip_disable = enable;
3118

3119
unlock:
3120 3121 3122 3123 3124
	mutex_unlock(&priv->state_lock);

	return err;
}

3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
static int mlx5e_handle_feature(struct net_device *netdev,
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
		netdev_err(netdev, "%s feature 0x%llx failed err %d\n",
			   enable ? "Enable" : "Disable", feature, err);
		return err;
	}

	MLX5E_SET_FEATURE(netdev, feature, enable);
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
	int err;

	err  = mlx5e_handle_feature(netdev, features, NETIF_F_LRO,
				    set_feature_lro);
	err |= mlx5e_handle_feature(netdev, features,
				    NETIF_F_HW_VLAN_CTAG_FILTER,
				    set_feature_vlan_filter);
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_TC,
				    set_feature_tc_num_filters);
3175 3176
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXALL,
				    set_feature_rx_all);
3177 3178
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_VLAN_CTAG_RX,
				    set_feature_rx_vlan);
3179 3180 3181 3182
#ifdef CONFIG_RFS_ACCEL
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_NTUPLE,
				    set_feature_arfs);
#endif
3183 3184

	return err ? -EINVAL : 0;
3185 3186 3187 3188 3189
}

static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3190 3191
	bool was_opened;
	int err = 0;
3192
	bool reset;
3193 3194

	mutex_lock(&priv->state_lock);
3195

3196 3197
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3198 3199
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3200
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
3201
	if (was_opened && reset)
3202 3203
		mlx5e_close_locked(netdev);

3204
	netdev->mtu = new_mtu;
3205
	mlx5e_set_dev_port_mtu(netdev);
3206

3207
	if (was_opened && reset)
3208 3209
		err = mlx5e_open_locked(netdev);

3210 3211 3212 3213 3214
	mutex_unlock(&priv->state_lock);

	return err;
}

3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return mlx5e_hwstamp_set(dev, ifr);
	case SIOCGHWTSTAMP:
		return mlx5e_hwstamp_get(dev, ifr);
	default:
		return -EOPNOTSUPP;
	}
}

3227 3228 3229 3230 3231 3232 3233 3234
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3235 3236
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3237 3238 3239 3240
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3241 3242 3243
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3244 3245 3246 3247
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3248 3249 3250 3251 3252 3253 3254 3255
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3256 3257 3258 3259 3260 3261 3262
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3263 3264 3265 3266 3267 3268 3269 3270

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3271
					   max_tx_rate, min_tx_rate);
3272 3273
}

3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}

3330 3331
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3332 3333 3334
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3335 3336 3337
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3338 3339 3340
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3341
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3342 3343
}

3344 3345
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3346 3347 3348
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3349 3350 3351
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3352 3353 3354
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3355
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
}

static netdev_features_t mlx5e_vxlan_features_check(struct mlx5e_priv *priv,
						    struct sk_buff *skb,
						    netdev_features_t features)
{
	struct udphdr *udph;
	u16 proto;
	u16 port = 0;

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
		proto = ipv6_hdr(skb)->nexthdr;
		break;
	default:
		goto out;
	}

	if (proto == IPPROTO_UDP) {
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);
	}

	/* Verify if UDP port is being offloaded by HW */
	if (port && mlx5e_vxlan_lookup_port(priv, port))
		return features;

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
		return mlx5e_vxlan_features_check(priv, skb, features);

	return features;
}

3408 3409 3410 3411 3412 3413 3414 3415
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3416
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3417
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3418

3419
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3420 3421
			continue;
		sched_work = true;
3422
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3423 3424 3425 3426 3427 3428 3429 3430
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3449
	reset = (!priv->channels.params.xdp_prog || !prog);
3450 3451 3452

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3453 3454 3455 3456
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3457
		prog = bpf_prog_add(prog, priv->channels.num);
3458 3459 3460 3461 3462
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3463

3464 3465 3466
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3467
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3468 3469 3470 3471
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3472
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3483 3484
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3485

3486
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3487 3488 3489 3490 3491
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3492
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
		/* napi_schedule in case we have missed anything */
		set_bit(MLX5E_CHANNEL_NAPI_SCHED, &c->flags);
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

static bool mlx5e_xdp_attached(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3510
	return !!priv->channels.params.xdp_prog;
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
}

static int mlx5e_xdp(struct net_device *dev, struct netdev_xdp *xdp)
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
		xdp->prog_attached = mlx5e_xdp_attached(dev);
		return 0;
	default:
		return -EINVAL;
	}
}

3526 3527 3528 3529 3530 3531 3532
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3533 3534
	struct mlx5e_channels *chs = &priv->channels;

3535 3536
	int i;

3537 3538
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3539 3540 3541
}
#endif

3542
static const struct net_device_ops mlx5e_netdev_ops_basic = {
3543 3544 3545
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3546 3547
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3548 3549 3550
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3551 3552
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3553
	.ndo_set_features        = mlx5e_set_features,
3554 3555
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3556
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3557 3558 3559
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3560
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3561
	.ndo_xdp		 = mlx5e_xdp,
3562 3563 3564
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3565 3566 3567 3568 3569 3570
};

static const struct net_device_ops mlx5e_netdev_ops_sriov = {
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3571 3572
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3573 3574 3575 3576 3577 3578 3579 3580
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
	.ndo_set_features        = mlx5e_set_features,
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3581 3582
	.ndo_udp_tunnel_add	 = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del	 = mlx5e_del_vxlan_port,
3583
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3584
	.ndo_features_check      = mlx5e_features_check,
3585 3586 3587
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3588 3589
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3590
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3591
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3592
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3593 3594 3595
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3596
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3597
	.ndo_xdp		 = mlx5e_xdp,
3598 3599 3600
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3601 3602
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3603 3604 3605 3606 3607
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3608
		return -EOPNOTSUPP;
3609 3610 3611 3612 3613
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3614 3615 3616 3617
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3618 3619
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3620
		return -EOPNOTSUPP;
3621
	}
3622 3623
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3624 3625
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
		mlx5_core_warn(mdev, "CQ modiration is not supported\n");
3626

3627 3628 3629
	return 0;
}

3630 3631 3632 3633 3634 3635 3636 3637 3638
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3639 3640
void mlx5e_build_default_indir_rqt(struct mlx5_core_dev *mdev,
				   u32 *indirection_rqt, int len,
3641 3642
				   int num_channels)
{
3643 3644
	int node = mdev->priv.numa_node;
	int node_num_of_cores;
3645 3646
	int i;

3647 3648 3649 3650 3651 3652 3653 3654
	if (node == -1)
		node = first_online_node;

	node_num_of_cores = cpumask_weight(cpumask_of_node(node));

	if (node_num_of_cores)
		num_channels = min_t(int, num_channels, node_num_of_cores);

3655 3656 3657 3658
	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

T
Tariq Toukan 已提交
3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->rx_cq_period_mode = cq_period_mode;

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
3707 3708 3709

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
			params->rx_cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
3710 3711
}

3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

3724 3725 3726
static void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params,
				   u16 max_channels)
3727
{
3728
	u8 cq_period_mode = 0;
3729 3730
	u32 link_speed = 0;
	u32 pci_bw = 0;
3731

3732 3733
	params->num_channels = max_channels;
	params->num_tc       = 1;
3734

3735 3736
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
3737 3738
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
3739

3740
	/* set CQE compression */
3741
	params->rx_cqe_compress_def = false;
3742
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
3743
	     MLX5_CAP_GEN(mdev, vport_group_manager)) {
3744 3745 3746
		mlx5e_get_max_linkspeed(mdev, &link_speed);
		mlx5e_get_pci_bw(mdev, &pci_bw);
		mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
3747 3748
			       link_speed, pci_bw);
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
3749
	}
3750 3751 3752 3753
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
3754

3755 3756 3757 3758
	/* HW LRO */
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
		params->lro_en = true;
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
3759

3760 3761 3762 3763 3764 3765
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
	params->rx_am_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
3766

3767 3768
	params->tx_cq_moderation.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	params->tx_cq_moderation.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
T
Tariq Toukan 已提交
3769

3770 3771 3772 3773
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
	mlx5_query_min_inline(mdev, &params->tx_min_inline_mode);
	if (params->tx_min_inline_mode == MLX5_INLINE_MODE_NONE &&
3774
	    !MLX5_CAP_ETH(mdev, wqe_vlan_insert))
3775
		params->tx_min_inline_mode = MLX5_INLINE_MODE_L2;
3776

3777 3778 3779 3780 3781 3782
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(mdev, params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
3783

3784 3785 3786 3787 3788 3789
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3790

3791 3792 3793 3794
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
3795

3796
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
3797

3798 3799 3800 3801
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
3802
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
3803 3804 3805 3806 3807 3808 3809
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3810
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
3811 3812 3813 3814 3815
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
3816 3817
}

3818 3819 3820 3821
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};

3822
static void mlx5e_build_nic_netdev(struct net_device *netdev)
3823 3824 3825
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
3826 3827
	bool fcs_supported;
	bool fcs_enabled;
3828 3829 3830

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

3831
	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
3832
		netdev->netdev_ops = &mlx5e_netdev_ops_sriov;
3833
#ifdef CONFIG_MLX5_CORE_EN_DCB
H
Huy Nguyen 已提交
3834 3835
		if (MLX5_CAP_GEN(mdev, qos))
			netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
3836 3837
#endif
	} else {
3838
		netdev->netdev_ops = &mlx5e_netdev_ops_basic;
3839
	}
3840

3841 3842 3843 3844
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
3845
	netdev->vlan_features    |= NETIF_F_SG;
3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
3858
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
3859 3860 3861
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;

3862
	if (mlx5e_vxlan_allowed(mdev)) {
3863 3864 3865
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
3866
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
3867
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
3868 3869 3870
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL;
3871 3872 3873
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
3874 3875
	}

3876 3877 3878 3879 3880
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

3881
	netdev->features          = netdev->hw_features;
3882
	if (!priv->channels.params.lro_en)
3883 3884
		netdev->features  &= ~NETIF_F_LRO;

3885 3886 3887
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

3888 3889 3890 3891
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
3892 3893 3894 3895 3896 3897
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
3898

3899 3900 3901 3902 3903
	netdev->features         |= NETIF_F_HIGHDMA;

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
3904 3905 3906 3907 3908

#ifdef CONFIG_NET_SWITCHDEV
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
3909 3910
}

3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

3931 3932
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
3933 3934
			   const struct mlx5e_profile *profile,
			   void *ppriv)
3935 3936 3937
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3938
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
3939 3940 3941 3942 3943 3944 3945
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
	mlx5e_vxlan_cleanup(priv);
3946

3947 3948
	if (priv->channels.params.xdp_prog)
		bpf_prog_put(priv->channels.params.xdp_prog);
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;
	int i;

	err = mlx5e_create_indirect_rqts(priv);
	if (err) {
		mlx5_core_warn(mdev, "create indirect rqts failed, %d\n", err);
		return err;
	}

	err = mlx5e_create_direct_rqts(priv);
	if (err) {
		mlx5_core_warn(mdev, "create direct rqts failed, %d\n", err);
		goto err_destroy_indirect_rqts;
	}

	err = mlx5e_create_indirect_tirs(priv);
	if (err) {
		mlx5_core_warn(mdev, "create indirect tirs failed, %d\n", err);
		goto err_destroy_direct_rqts;
	}

	err = mlx5e_create_direct_tirs(priv);
	if (err) {
		mlx5_core_warn(mdev, "create direct tirs failed, %d\n", err);
		goto err_destroy_indirect_tirs;
	}

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
	for (i = 0; i < priv->profile->max_nch(mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	int i;

	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4031
	mlx5e_dcbnl_initialize(priv);
4032 4033 4034 4035 4036 4037 4038 4039
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4040 4041
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	struct mlx5_eswitch_rep rep;
4042

4043 4044
	mlx5_lag_add(mdev, netdev);

4045
	mlx5e_enable_async_events(priv);
4046 4047

	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
4048
		mlx5_query_nic_vport_mac_address(mdev, 0, rep.hw_id);
4049 4050
		rep.load = mlx5e_nic_rep_load;
		rep.unload = mlx5e_nic_rep_unload;
4051
		rep.vport = FDB_UPLINK_VPORT;
4052
		rep.netdev = netdev;
4053
		mlx5_eswitch_register_vport_rep(esw, 0, &rep);
4054
	}
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066

	if (netdev->reg_state != NETREG_REGISTERED)
		return;

	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4067 4068 4069 4070
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4071 4072 4073
	struct mlx5_core_dev *mdev = priv->mdev;
	struct mlx5_eswitch *esw = mdev->priv.eswitch;

4074
	queue_work(priv->wq, &priv->set_rx_mode_work);
4075 4076
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		mlx5_eswitch_unregister_vport_rep(esw, 0);
4077
	mlx5e_disable_async_events(priv);
4078
	mlx5_lag_remove(mdev);
4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
	.update_stats	   = mlx5e_update_stats,
	.max_nch	   = mlx5e_get_max_num_channels,
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4095 4096 4097
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4098
{
4099
	int nch = profile->max_nch(mdev);
4100 4101 4102
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4103
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4104
				    nch * profile->max_tc,
4105
				    nch);
4106 4107 4108 4109 4110
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4111 4112 4113 4114
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4115
	profile->init(mdev, netdev, profile, ppriv);
4116 4117 4118 4119 4120

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4121 4122
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
	profile->cleanup(priv);
	free_netdev(netdev);

	return NULL;
}

int mlx5e_attach_netdev(struct mlx5_core_dev *mdev, struct net_device *netdev)
{
	const struct mlx5e_profile *profile;
	struct mlx5e_priv *priv;
4138
	u16 max_mtu;
4139 4140 4141 4142 4143
	int err;

	priv = netdev_priv(netdev);
	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4144

4145 4146
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4147
		goto out;
4148

4149
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4150 4151
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4152
		goto err_cleanup_tx;
4153 4154
	}

4155 4156
	err = profile->init_rx(priv);
	if (err)
4157 4158
		goto err_close_drop_rq;

4159 4160
	mlx5e_create_q_counter(priv);

4161
	mlx5e_init_l2_addr(priv);
4162

4163 4164 4165 4166 4167
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
	netdev->max_mtu = MLX5E_HW2SW_MTU(max_mtu);

4168 4169
	mlx5e_set_dev_port_mtu(netdev);

4170 4171
	if (profile->enable)
		profile->enable(priv);
4172

4173 4174 4175 4176 4177
	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4178

4179
	return 0;
4180 4181

err_close_drop_rq:
4182
	mlx5e_close_drop_rq(&priv->drop_rq);
4183

4184 4185
err_cleanup_tx:
	profile->cleanup_tx(priv);
4186

4187 4188
out:
	return err;
4189 4190
}

4191 4192 4193 4194 4195
static void mlx5e_register_vport_rep(struct mlx5_core_dev *mdev)
{
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
	int vport;
4196
	u8 mac[ETH_ALEN];
4197 4198 4199 4200

	if (!MLX5_CAP_GEN(mdev, vport_group_manager))
		return;

4201 4202
	mlx5_query_nic_vport_mac_address(mdev, 0, mac);

4203 4204 4205
	for (vport = 1; vport < total_vfs; vport++) {
		struct mlx5_eswitch_rep rep;

4206 4207
		rep.load = mlx5e_vport_rep_load;
		rep.unload = mlx5e_vport_rep_unload;
4208
		rep.vport = vport;
4209
		ether_addr_copy(rep.hw_id, mac);
4210
		mlx5_eswitch_register_vport_rep(esw, vport, &rep);
4211 4212 4213
	}
}

4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
static void mlx5e_unregister_vport_rep(struct mlx5_core_dev *mdev)
{
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
	int vport;

	if (!MLX5_CAP_GEN(mdev, vport_group_manager))
		return;

	for (vport = 1; vport < total_vfs; vport++)
		mlx5_eswitch_unregister_vport_rep(esw, vport);
}

4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
void mlx5e_detach_netdev(struct mlx5_core_dev *mdev, struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_close(netdev);
	netif_device_detach(netdev);
	rtnl_unlock();

4240 4241 4242 4243
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4244 4245
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4246
	mlx5e_close_drop_rq(&priv->drop_rq);
4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

	err = mlx5e_attach_netdev(mdev, netdev);
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

4273
	mlx5e_register_vport_rep(mdev);
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4285
	mlx5e_unregister_vport_rep(mdev);
4286 4287 4288 4289
	mlx5e_detach_netdev(mdev, netdev);
	mlx5e_destroy_mdev_resources(mdev);
}

4290 4291
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4292
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
4293
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
4294
	void *ppriv = NULL;
4295 4296 4297 4298
	void *priv;
	int vport;
	int err;
	struct net_device *netdev;
4299

4300 4301
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4302 4303
		return NULL;

4304 4305 4306
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		ppriv = &esw->offloads.vport_reps[0];

4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, ppriv);
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
		goto err_unregister_reps;
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4325
	}
4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339

	return priv;

err_detach:
	mlx5e_detach(mdev, priv);

err_destroy_netdev:
	mlx5e_destroy_netdev(mdev, priv);

err_unregister_reps:
	for (vport = 1; vport < total_vfs; vport++)
		mlx5_eswitch_unregister_vport_rep(esw, vport);

	return NULL;
4340 4341
}

4342
void mlx5e_destroy_netdev(struct mlx5_core_dev *mdev, struct mlx5e_priv *priv)
4343
{
4344
	const struct mlx5e_profile *profile = priv->profile;
4345 4346
	struct net_device *netdev = priv->netdev;

4347
	destroy_workqueue(priv->wq);
4348 4349
	if (profile->cleanup)
		profile->cleanup(priv);
4350
	free_netdev(netdev);
4351 4352
}

4353 4354 4355
static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4356

4357
	unregister_netdev(priv->netdev);
4358 4359
	mlx5e_detach(mdev, vpriv);
	mlx5e_destroy_netdev(mdev, priv);
4360 4361
}

4362 4363 4364 4365 4366 4367 4368 4369
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4370 4371
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4372 4373
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4374 4375 4376 4377 4378 4379 4380
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4381
	mlx5e_build_ptys2ethtool_map();
4382 4383 4384 4385 4386 4387 4388
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}