en_main.c 107.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33
#include <net/tc_act/tc_gact.h>
34
#include <linux/crash_dump.h>
35
#include <net/pkt_cls.h>
36
#include <linux/mlx5/fs.h>
37
#include <net/vxlan.h>
38
#include <linux/bpf.h>
39
#include "en.h"
40
#include "en_tc.h"
41
#include "eswitch.h"
42
#include "vxlan.h"
43 44

struct mlx5e_rq_param {
45 46 47
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
	bool			am_enabled;
48 49 50 51 52
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
53
	u16                        max_inline;
54
	u8                         min_inline_mode;
55 56 57 58 59 60
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74 75 76 77 78 79 80
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

81
void mlx5e_set_rq_type_params(struct mlx5e_priv *priv, u8 rq_type)
82 83
{
	priv->params.rq_wq_type = rq_type;
84
	priv->params.lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
85 86
	switch (priv->params.rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
87 88 89
		priv->params.log_rq_size = is_kdump_kernel() ?
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
90 91
		priv->params.mpwqe_log_stride_sz =
			MLX5E_GET_PFLAG(priv, MLX5E_PFLAG_RX_CQE_COMPRESS) ?
92 93
			MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(priv->mdev) :
			MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(priv->mdev);
94 95 96 97
		priv->params.mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			priv->params.mpwqe_log_stride_sz;
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
98 99 100
		priv->params.log_rq_size = is_kdump_kernel() ?
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
101 102 103 104

		/* Extra room needed for build_skb */
		priv->params.lro_wqe_sz -= MLX5_RX_HEADROOM +
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
105 106 107 108 109 110 111 112 113
	}
	priv->params.min_rx_wqes = mlx5_min_rx_wqes(priv->params.rq_wq_type,
					       BIT(priv->params.log_rq_size));

	mlx5_core_info(priv->mdev,
		       "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       priv->params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(priv->params.log_rq_size),
		       BIT(priv->params.mpwqe_log_stride_sz),
114
		       MLX5E_GET_PFLAG(priv, MLX5E_PFLAG_RX_CQE_COMPRESS));
115 116 117 118
}

static void mlx5e_set_rq_priv_params(struct mlx5e_priv *priv)
{
119 120
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(priv->mdev) &&
		    !priv->xdp_prog ?
121 122 123 124 125
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
	mlx5e_set_rq_type_params(priv, rq_type);
}

126 127 128 129 130 131
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
132
		MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT, 0);
133

134 135
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
136
		netif_carrier_on(priv->netdev);
137 138
	} else {
		netdev_info(priv->netdev, "Link down\n");
139
		netif_carrier_off(priv->netdev);
140
	}
141 142 143 144 145 146 147 148 149 150 151 152 153
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		mlx5e_update_carrier(priv);
	mutex_unlock(&priv->state_lock);
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

174
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
175
{
176
	struct mlx5e_sw_stats *s = &priv->stats.sw;
177 178
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
179
	u64 tx_offload_none = 0;
180 181
	int i, j;

182
	memset(s, 0, sizeof(*s));
183 184 185 186
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
187

188 189
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
190 191
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
192
		s->rx_csum_none	+= rq_stats->csum_none;
193 194
		s->rx_csum_complete += rq_stats->csum_complete;
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
195
		s->rx_xdp_drop += rq_stats->xdp_drop;
196 197
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
198
		s->rx_wqe_err   += rq_stats->wqe_err;
199
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
200
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
201 202
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
203 204 205 206
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
207

208
		for (j = 0; j < priv->params.num_tc; j++) {
209
			sq_stats = &c->sq[j].stats;
210

211 212
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
213 214 215 216
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
217 218 219
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
220
			s->tx_xmit_more		+= sq_stats->xmit_more;
221 222
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
			tx_offload_none		+= sq_stats->csum_none;
223 224 225
		}
	}

226
	/* Update calculated offload counters */
227 228
	s->tx_csum_partial = s->tx_packets - tx_offload_none - s->tx_csum_partial_inner;
	s->rx_csum_unnecessary = s->rx_packets - s->rx_csum_none - s->rx_csum_complete;
229

230
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
231 232
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
233 234 235 236 237 238
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
239
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
240 241
	struct mlx5_core_dev *mdev = priv->mdev;

242 243 244 245 246 247
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

	memset(out, 0, outlen);
248 249 250 251 252 253 254 255
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

static void mlx5e_update_pport_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
256
	int prio;
257 258 259 260 261
	void *out;
	u32 *in;

	in = mlx5_vzalloc(sz);
	if (!in)
262 263
		goto free_out;

264
	MLX5_SET(ppcnt_reg, in, local_port, 1);
265

266 267 268
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
269

270 271 272 273 274 275 276
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
277

278 279 280 281
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

282 283 284 285 286 287
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

288 289 290 291 292 293 294 295
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}

296
free_out:
297 298 299 300 301 302 303 304 305 306 307 308 309 310
	kvfree(in);
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;

	if (!priv->q_counter)
		return;

	mlx5_core_query_out_of_buffer(priv->mdev, priv->q_counter,
				      &qcnt->rx_out_of_buffer);
}

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;
	u32 *in;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	in = mlx5_vzalloc(sz);
	if (!in)
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);

	kvfree(in);
}

333 334
void mlx5e_update_stats(struct mlx5e_priv *priv)
{
S
Saeed Mahameed 已提交
335
	mlx5e_update_pcie_counters(priv);
336
	mlx5e_update_pport_counters(priv);
S
Saeed Mahameed 已提交
337 338
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
339
	mlx5e_update_sw_counters(priv);
340 341
}

342
void mlx5e_update_stats_work(struct work_struct *work)
343 344 345 346 347 348
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
349
		priv->profile->update_stats(priv);
350 351
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
352 353 354 355
	}
	mutex_unlock(&priv->state_lock);
}

356 357
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
358
{
359
	struct mlx5e_priv *priv = vpriv;
360 361
	struct ptp_clock_event ptp_event;
	struct mlx5_eqe *eqe = NULL;
362

363
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
364 365
		return;

366 367 368
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
369
		queue_work(priv->wq, &priv->update_carrier_work);
370
		break;
371 372 373 374 375 376 377 378 379
	case MLX5_DEV_EVENT_PPS:
		eqe = (struct mlx5_eqe *)param;
		ptp_event.type = PTP_CLOCK_EXTTS;
		ptp_event.index = eqe->data.pps.pin;
		ptp_event.timestamp =
			timecounter_cyc2time(&priv->tstamp.clock,
					     be64_to_cpu(eqe->data.pps.time_stamp));
		mlx5e_pps_event_handler(vpriv, &ptp_event);
		break;
380 381 382 383 384 385 386
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
387
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
388 389 390 391
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
392
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
393
	synchronize_irq(mlx5_get_msix_vec(priv->mdev, MLX5_EQ_VEC_ASYNC));
394 395
}

396 397 398 399 400 401 402 403 404 405
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
406 407 408 409
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
410 411 412 413
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
414
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
415 416 417 418 419 420 421 422 423
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
424
	ucseg->xlt_octowords =
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
	int i;

442 443 444
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
				      GFP_KERNEL, cpu_to_node(c->cpu));
	if (!rq->mpwqe.info)
445 446 447
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
448
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz, GFP_KERNEL,
449
					cpu_to_node(c->cpu));
450
	if (unlikely(!rq->mpwqe.mtt_no_align))
451 452 453
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
454
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
455

456
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
457 458 459 460 461 462 463 464 465 466 467 468 469
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
470
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
471 472 473 474

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
475
	kfree(rq->mpwqe.mtt_no_align);
476
err_free_wqe_info:
477
	kfree(rq->mpwqe.info);
478 479 480 481 482 483 484 485 486 487 488 489

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
490
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
491 492 493 494

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
495 496
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
497 498
}

T
Tariq Toukan 已提交
499 500 501
static int mlx5e_create_umr_mkey(struct mlx5e_priv *priv,
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
502 503 504 505 506 507 508
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
509 510 511
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

512 513 514 515 516 517 518 519 520 521 522 523 524 525
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
526
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
527 528
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
529
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
530

T
Tariq Toukan 已提交
531
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
532 533 534 535 536

	kvfree(in);
	return err;
}

T
Tariq Toukan 已提交
537 538 539 540 541 542 543 544
static int mlx5e_create_rq_umr_mkey(struct mlx5e_rq *rq)
{
	struct mlx5e_priv *priv = rq->priv;
	u64 num_mtts = MLX5E_REQUIRED_MTTS(BIT(priv->params.log_rq_size));

	return mlx5e_create_umr_mkey(priv, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
}

545 546 547
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
			  struct mlx5e_rq_param *param,
			  struct mlx5e_rq *rq)
548 549 550 551 552
{
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
553
	u32 byte_count;
554 555
	u32 frag_sz;
	int npages;
556 557 558 559
	int wq_sz;
	int err;
	int i;

560 561
	param->wq.db_numa_node = cpu_to_node(c->cpu);

562 563 564 565 566 567 568 569 570
	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

571 572 573 574 575 576 577
	rq->wq_type = priv->params.rq_wq_type;
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
	rq->tstamp  = &priv->tstamp;
	rq->channel = c;
	rq->ix      = c->ix;
	rq->priv    = c->priv;
578 579 580 581 582 583 584

	rq->xdp_prog = priv->xdp_prog ? bpf_prog_inc(priv->xdp_prog) : NULL;
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
585

586
	if (rq->xdp_prog) {
587
		rq->buff.map_dir = DMA_BIDIRECTIONAL;
588 589 590 591 592
		rq->rx_headroom = XDP_PACKET_HEADROOM;
	} else {
		rq->buff.map_dir = DMA_FROM_DEVICE;
		rq->rx_headroom = MLX5_RX_HEADROOM;
	}
593

594 595
	switch (priv->params.rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
596 597 598 599 600
		if (mlx5e_is_vf_vport_rep(priv)) {
			err = -EINVAL;
			goto err_rq_wq_destroy;
		}

601 602
		rq->handle_rx_cqe = mlx5e_handle_rx_cqe_mpwrq;
		rq->alloc_wqe = mlx5e_alloc_rx_mpwqe;
603
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
604

605 606
		rq->mpwqe_stride_sz = BIT(priv->params.mpwqe_log_stride_sz);
		rq->mpwqe_num_strides = BIT(priv->params.mpwqe_log_num_strides);
607 608 609

		rq->buff.wqe_sz = rq->mpwqe_stride_sz * rq->mpwqe_num_strides;
		byte_count = rq->buff.wqe_sz;
T
Tariq Toukan 已提交
610 611

		err = mlx5e_create_rq_umr_mkey(rq);
612 613
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
614 615 616 617 618
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
619 620
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
621 622 623
		rq->dma_info = kzalloc_node(wq_sz * sizeof(*rq->dma_info),
					    GFP_KERNEL, cpu_to_node(c->cpu));
		if (!rq->dma_info) {
624 625 626
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
627

628 629 630 631 632
		if (mlx5e_is_vf_vport_rep(priv))
			rq->handle_rx_cqe = mlx5e_handle_rx_cqe_rep;
		else
			rq->handle_rx_cqe = mlx5e_handle_rx_cqe;

633
		rq->alloc_wqe = mlx5e_alloc_rx_wqe;
634
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
635

636
		rq->buff.wqe_sz = (priv->params.lro_en) ?
637 638
				priv->params.lro_wqe_sz :
				MLX5E_SW2HW_MTU(priv->netdev->mtu);
639 640 641
		byte_count = rq->buff.wqe_sz;

		/* calc the required page order */
642
		frag_sz = rq->rx_headroom +
643 644 645 646 647 648 649
			  byte_count /* packet data */ +
			  SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
		frag_sz = SKB_DATA_ALIGN(frag_sz);

		npages = DIV_ROUND_UP(frag_sz, PAGE_SIZE);
		rq->buff.page_order = order_base_2(npages);

650
		byte_count |= MLX5_HW_START_PADDING;
651
		rq->mkey_be = c->mkey_be;
652
	}
653 654 655 656

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

657
		wqe->data.byte_count = cpu_to_be32(byte_count);
658
		wqe->data.lkey = rq->mkey_be;
659 660
	}

661 662 663
	INIT_WORK(&rq->am.work, mlx5e_rx_am_work);
	rq->am.mode = priv->params.rx_cq_period_mode;

664 665 666
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

667 668
	return 0;

T
Tariq Toukan 已提交
669 670 671
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

672
err_rq_wq_destroy:
673 674
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
675 676 677 678 679
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

680
static void mlx5e_free_rq(struct mlx5e_rq *rq)
681
{
682 683
	int i;

684 685 686
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

687 688
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
689
		mlx5e_rq_free_mpwqe_info(rq);
T
Tariq Toukan 已提交
690
		mlx5_core_destroy_mkey(rq->priv->mdev, &rq->umr_mkey);
691 692
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
693
		kfree(rq->dma_info);
694 695
	}

696 697 698 699 700 701
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
702 703 704
	mlx5_wq_destroy(&rq->wq_ctrl);
}

705
static int mlx5e_create_rq(struct mlx5e_rq *rq, struct mlx5e_rq_param *param)
706
{
707
	struct mlx5e_priv *priv = rq->priv;
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

727
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
728
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
729
	MLX5_SET(rqc,  rqc, vsd, priv->params.vlan_strip_disable);
730
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
731
						MLX5_ADAPTER_PAGE_SHIFT);
732 733 734 735 736
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

737
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
738 739 740 741 742 743

	kvfree(in);

	return err;
}

744 745
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

766
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
767 768 769 770 771 772

	kvfree(in);

	return err;
}

773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
792 793
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
794 795 796 797 798 799 800 801 802 803
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

804
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
805
{
806
	mlx5_core_destroy_rq(rq->priv->mdev, rq->rqn);
807 808 809 810
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
811
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
812 813 814 815
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_wq_ll *wq = &rq->wq;

816
	while (time_before(jiffies, exp_time)) {
817 818 819 820 821 822 823 824 825
		if (wq->cur_sz >= priv->params.min_rx_wqes)
			return 0;

		msleep(20);
	}

	return -ETIMEDOUT;
}

826 827 828 829 830 831 832
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

833 834
	/* UMR WQE (if in progress) is always at wq->head */
	if (test_bit(MLX5E_RQ_STATE_UMR_WQE_IN_PROGRESS, &rq->state))
835
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
836

837 838 839 840 841 842 843 844 845 846
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
}

847 848 849 850
static int mlx5e_open_rq(struct mlx5e_channel *c,
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
S
Saeed Mahameed 已提交
851
	struct mlx5e_icosq *sq = &c->icosq;
T
Tariq Toukan 已提交
852
	u16 pi = sq->pc & sq->wq.sz_m1;
853
	struct mlx5e_tx_wqe *nopwqe;
854 855
	int err;

856
	err = mlx5e_alloc_rq(c, param, rq);
857 858 859
	if (err)
		return err;

860
	err = mlx5e_create_rq(rq, param);
861
	if (err)
862
		goto err_free_rq;
863

864
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
865
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
866
	if (err)
867
		goto err_destroy_rq;
868

869 870 871
	if (param->am_enabled)
		set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);

872 873
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	sq->db.ico_wqe[pi].num_wqebbs = 1;
874 875
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
876 877 878
	return 0;

err_destroy_rq:
879
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
880
	mlx5e_destroy_rq(rq);
881 882
err_free_rq:
	mlx5e_free_rq(rq);
883 884 885 886 887 888

	return err;
}

static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
889
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
890
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
891 892
	cancel_work_sync(&rq->am.work);

893
	mlx5e_destroy_rq(rq);
894 895
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
896 897
}

S
Saeed Mahameed 已提交
898
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
899
{
S
Saeed Mahameed 已提交
900
	kfree(sq->db.di);
901 902
}

S
Saeed Mahameed 已提交
903
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
904 905 906
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
907
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
908
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
909 910
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
911 912 913 914 915 916
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
	struct mlx5e_priv *priv    = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
	sq->min_inline_mode = param->min_inline_mode;

	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
957
{
958
	kfree(sq->db.ico_wqe);
959 960
}

S
Saeed Mahameed 已提交
961
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
962 963 964 965 966 967 968 969 970 971 972
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
973 974 975 976
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     int tc,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
977
{
S
Saeed Mahameed 已提交
978 979 980 981
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
	struct mlx5e_priv *priv    = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;
982

S
Saeed Mahameed 已提交
983 984 985 986
	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
987

S
Saeed Mahameed 已提交
988 989 990 991 992
	param->wq.db_numa_node = cpu_to_node(c->cpu);
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
993

S
Saeed Mahameed 已提交
994 995 996 997 998
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
999 1000

	return 0;
S
Saeed Mahameed 已提交
1001 1002 1003 1004 1005

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1006 1007
}

S
Saeed Mahameed 已提交
1008
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1009
{
S
Saeed Mahameed 已提交
1010 1011
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1012 1013
}

S
Saeed Mahameed 已提交
1014
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1015
{
S
Saeed Mahameed 已提交
1016 1017 1018
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
	kfree(sq->db.skb);
1019 1020
}

S
Saeed Mahameed 已提交
1021
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1022
{
S
Saeed Mahameed 已提交
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.skb = kzalloc_node(wq_sz * sizeof(*sq->db.skb),
				      GFP_KERNEL, numa);
	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
	if (!sq->db.skb || !sq->db.dma_fifo || !sq->db.wqe_info) {
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1035
	}
S
Saeed Mahameed 已提交
1036 1037 1038 1039

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1040 1041
}

S
Saeed Mahameed 已提交
1042 1043 1044 1045
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
			     int tc,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1046
{
S
Saeed Mahameed 已提交
1047 1048
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
	struct mlx5e_priv *priv    = c->priv;
1049
	struct mlx5_core_dev *mdev = priv->mdev;
S
Saeed Mahameed 已提交
1050
	int txq_ix;
1051 1052
	int err;

1053 1054 1055 1056 1057
	sq->pdev      = c->pdev;
	sq->tstamp    = &priv->tstamp;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->tc        = tc;
1058
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
S
Saeed Mahameed 已提交
1059 1060
	sq->max_inline      = param->max_inline;
	sq->min_inline_mode = param->min_inline_mode;
1061

1062
	param->wq.db_numa_node = cpu_to_node(c->cpu);
S
Saeed Mahameed 已提交
1063
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1064
	if (err)
1065
		return err;
S
Saeed Mahameed 已提交
1066
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1067

S
Saeed Mahameed 已提交
1068
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1069
	if (err)
1070 1071
		goto err_sq_wq_destroy;

1072
	txq_ix = c->ix + tc * priv->channels.num;
S
Saeed Mahameed 已提交
1073 1074
	sq->txq = netdev_get_tx_queue(priv->netdev, txq_ix);
	priv->txq_to_sq_map[txq_ix] = sq;
1075

S
Saeed Mahameed 已提交
1076
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1077 1078 1079 1080 1081 1082 1083 1084 1085

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1086
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1087
{
S
Saeed Mahameed 已提交
1088
	mlx5e_free_txqsq_db(sq);
1089 1090 1091
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

static int mlx5e_create_sq(struct mlx5e_priv *priv,
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1114
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1115 1116 1117 1118 1119 1120 1121 1122
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1123 1124 1125
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1126 1127

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1128
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1129

1130
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1131 1132

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1133 1134
	MLX5_SET(wq,   wq, uar_page,      priv->mdev->mlx5e_res.bfreg.index);
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1135
					  MLX5_ADAPTER_PAGE_SHIFT);
1136
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1137

1138
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1139

1140
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1141 1142 1143 1144 1145 1146

	kvfree(in);

	return err;
}

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

static int mlx5e_modify_sq(struct mlx5e_priv *priv,
			   u32 sqn,
			   struct mlx5e_modify_sq_param *p)
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1172 1173 1174
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1175
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1176
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1177
	}
1178

1179
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1180 1181 1182 1183 1184 1185

	kvfree(in);

	return err;
}

1186 1187 1188
static void mlx5e_destroy_sq(struct mlx5e_priv *priv, u32 sqn)
{
	mlx5_core_destroy_sq(priv->mdev, sqn);
1189 1190
}

S
Saeed Mahameed 已提交
1191 1192 1193 1194
static int mlx5e_create_sq_rdy(struct mlx5e_priv *priv,
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1195
{
1196
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	int err;

	err = mlx5e_create_sq(priv, param, csp, sqn);
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
	err = mlx5e_modify_sq(priv, *sqn, &msp);
	if (err)
		mlx5e_destroy_sq(priv, *sqn);

	return err;
}

1212 1213 1214
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1215 1216 1217 1218 1219 1220
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
			    int tc,
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1221
	struct mlx5e_priv *priv = c->priv;
1222 1223
	u32 tx_rate;
	int txq_ix;
1224 1225
	int err;

S
Saeed Mahameed 已提交
1226
	err = mlx5e_alloc_txqsq(c, tc, param, sq);
1227 1228 1229
	if (err)
		return err;

S
Saeed Mahameed 已提交
1230 1231
	csp.tisn            = priv->tisn[sq->tc];
	csp.tis_lst_sz      = 1;
1232 1233 1234
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1235
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1236
	err = mlx5e_create_sq_rdy(c->priv, param, &csp, &sq->sqn);
1237
	if (err)
S
Saeed Mahameed 已提交
1238
		goto err_free_txqsq;
1239

1240
	txq_ix = c->ix + tc * priv->channels.num;
1241 1242 1243 1244
	tx_rate = priv->tx_rates[txq_ix];
	if (tx_rate)
		mlx5e_set_sq_maxrate(priv->netdev, sq, tx_rate);

S
Saeed Mahameed 已提交
1245 1246
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
1247 1248
	return 0;

S
Saeed Mahameed 已提交
1249
err_free_txqsq:
1250
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1251
	mlx5e_free_txqsq(sq);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262

	return err;
}

static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

S
Saeed Mahameed 已提交
1263
static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
1264
{
1265 1266 1267 1268
	struct mlx5e_channel *c = sq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

1269
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1270
	/* prevent netif_tx_wake_queue */
1271
	napi_synchronize(&c->napi);
1272

S
Saeed Mahameed 已提交
1273
	netif_tx_disable_queue(sq->txq);
1274

S
Saeed Mahameed 已提交
1275 1276 1277
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1278

S
Saeed Mahameed 已提交
1279 1280 1281
		sq->db.skb[(sq->pc & sq->wq.sz_m1)] = NULL;
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1282
	}
1283

1284 1285 1286
	mlx5e_destroy_sq(priv, sq->sqn);
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
			    int tc,
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

	err = mlx5e_alloc_icosq(c, tc, param, sq);
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = param->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	err = mlx5e_create_sq_rdy(c->priv, param, &csp, &sq->sqn);
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

	mlx5e_destroy_sq(c->priv, sq->sqn);
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	struct mlx5e_priv *priv = c->priv;
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

	err = mlx5e_alloc_xdpsq(c, param, sq);
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
	csp.tisn            = priv->tisn[0]; /* tc = 0 */
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	err = mlx5e_create_sq_rdy(c->priv, param, &csp, &sq->sqn);
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

	mlx5e_destroy_sq(c->priv, sq->sqn);
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1394 1395
}

1396 1397 1398
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
1399 1400 1401 1402 1403
{
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1404
	unsigned int irqn;
1405 1406 1407
	int err;
	u32 i;

1408 1409
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	param->eq_ix   = c->ix;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	cq->napi        = &c->napi;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

	cq->channel = c;
1438
	cq->priv = priv;
1439 1440 1441 1442

	return 0;
}

1443
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1444
{
1445
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1446 1447
}

1448
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1449
{
1450
	struct mlx5e_priv *priv = cq->priv;
1451 1452 1453 1454 1455 1456
	struct mlx5_core_dev *mdev = priv->mdev;
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1457
	unsigned int irqn_not_used;
1458 1459 1460 1461
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1462
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1463 1464 1465 1466 1467 1468 1469 1470
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1471 1472
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1473 1474 1475

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1476
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1477
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1478
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1479
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1480
					    MLX5_ADAPTER_PAGE_SHIFT);
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1495
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1496
{
1497
	struct mlx5e_priv *priv = cq->priv;
1498 1499 1500 1501 1502 1503 1504 1505
	struct mlx5_core_dev *mdev = priv->mdev;

	mlx5_core_destroy_cq(mdev, &cq->mcq);
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
			 struct mlx5e_cq_param *param,
			 struct mlx5e_cq *cq,
T
Tariq Toukan 已提交
1506
			 struct mlx5e_cq_moder moderation)
1507 1508 1509 1510 1511
{
	int err;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

1512
	err = mlx5e_alloc_cq(c, param, cq);
1513 1514 1515
	if (err)
		return err;

1516
	err = mlx5e_create_cq(cq, param);
1517
	if (err)
1518
		goto err_free_cq;
1519

1520 1521
	if (MLX5_CAP_GEN(mdev, cq_moderation))
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq,
T
Tariq Toukan 已提交
1522 1523
					       moderation.usec,
					       moderation.pkts);
1524 1525
	return 0;

1526 1527
err_free_cq:
	mlx5e_free_cq(cq);
1528 1529 1530 1531 1532 1533 1534

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1535
	mlx5e_free_cq(cq);
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
}

static int mlx5e_get_cpu(struct mlx5e_priv *priv, int ix)
{
	return cpumask_first(priv->mdev->priv.irq_info[ix].mask);
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
			     struct mlx5e_channel_param *cparam)
{
	struct mlx5e_priv *priv = c->priv;
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
		err = mlx5e_open_cq(c, &cparam->tx_cq, &c->sq[tc].cq,
T
Tariq Toukan 已提交
1552
				    priv->params.tx_cq_moderation);
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
S
Saeed Mahameed 已提交
1581
		err = mlx5e_open_txqsq(c, tc, &cparam->sq, &c->sq[tc]);
1582 1583 1584 1585 1586 1587 1588 1589
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1590
		mlx5e_close_txqsq(&c->sq[tc]);
1591 1592 1593 1594 1595 1596 1597 1598 1599

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1600
		mlx5e_close_txqsq(&c->sq[tc]);
1601 1602
}

1603
static void mlx5e_build_channeltc_to_txq_map(struct mlx5e_priv *priv, int ix)
1604 1605 1606
{
	int i;

1607
	for (i = 0; i < priv->profile->max_tc; i++)
1608
		priv->channeltc_to_txq_map[ix][i] = ix + i * priv->channels.num;
1609 1610
}

1611
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1612
				struct mlx5e_txqsq *sq, u32 rate)
1613 1614 1615
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1616
	struct mlx5e_modify_sq_param msp = {0};
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1639 1640 1641 1642 1643
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
	err = mlx5e_modify_sq(priv, sq->sqn, &msp);
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
S
Saeed Mahameed 已提交
1661
	struct mlx5e_txqsq *sq = priv->txq_to_sq_map[index];
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1688 1689 1690 1691 1692 1693 1694 1695
static inline int mlx5e_get_max_num_channels(struct mlx5_core_dev *mdev)
{
	return is_kdump_kernel() ?
		MLX5E_MIN_NUM_CHANNELS :
		min_t(int, mdev->priv.eq_table.num_comp_vectors,
		      MLX5E_MAX_NUM_CHANNELS);
}

1696 1697 1698 1699
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
T
Tariq Toukan 已提交
1700
	struct mlx5e_cq_moder icosq_cq_moder = {0, 0};
1701
	struct net_device *netdev = priv->netdev;
1702
	struct mlx5e_cq_moder rx_cq_profile;
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	int cpu = mlx5e_get_cpu(priv, ix);
	struct mlx5e_channel *c;
	int err;

	c = kzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
	c->ix       = ix;
	c->cpu      = cpu;
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1716
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1717
	c->num_tc   = priv->params.num_tc;
1718
	c->xdp      = !!priv->xdp_prog;
1719

1720 1721 1722 1723 1724
	if (priv->params.rx_am_enabled)
		rx_cq_profile = mlx5e_am_get_def_profile(priv->params.rx_cq_period_mode);
	else
		rx_cq_profile = priv->params.rx_cq_moderation;

1725
	mlx5e_build_channeltc_to_txq_map(priv, ix);
1726

1727 1728
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

T
Tariq Toukan 已提交
1729
	err = mlx5e_open_cq(c, &cparam->icosq_cq, &c->icosq.cq, icosq_cq_moder);
1730 1731 1732
	if (err)
		goto err_napi_del;

T
Tariq Toukan 已提交
1733 1734 1735 1736
	err = mlx5e_open_tx_cqs(c, cparam);
	if (err)
		goto err_close_icosq_cq;

1737
	err = mlx5e_open_cq(c, &cparam->rx_cq, &c->rq.cq,
1738
			    rx_cq_profile);
1739 1740 1741
	if (err)
		goto err_close_tx_cqs;

1742
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1743
	err = c->xdp ? mlx5e_open_cq(c, &cparam->tx_cq, &c->rq.xdpsq.cq,
1744 1745 1746 1747
				     priv->params.tx_cq_moderation) : 0;
	if (err)
		goto err_close_rx_cq;

1748 1749
	napi_enable(&c->napi);

S
Saeed Mahameed 已提交
1750
	err = mlx5e_open_icosq(c, 0, &cparam->icosq, &c->icosq);
1751 1752 1753
	if (err)
		goto err_disable_napi;

T
Tariq Toukan 已提交
1754 1755 1756 1757
	err = mlx5e_open_sqs(c, cparam);
	if (err)
		goto err_close_icosq;

1758
	err = c->xdp ? mlx5e_open_xdpsq(c, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1759 1760
	if (err)
		goto err_close_sqs;
1761

1762 1763
	err = mlx5e_open_rq(c, &cparam->rq, &c->rq);
	if (err)
1764
		goto err_close_xdp_sq;
1765 1766 1767 1768 1769

	netif_set_xps_queue(netdev, get_cpu_mask(c->cpu), ix);
	*cp = c;

	return 0;
1770
err_close_xdp_sq:
1771
	if (c->xdp)
S
Saeed Mahameed 已提交
1772
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1773 1774 1775 1776

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1777
err_close_icosq:
S
Saeed Mahameed 已提交
1778
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1779

1780 1781
err_disable_napi:
	napi_disable(&c->napi);
1782
	if (c->xdp)
1783
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1784 1785

err_close_rx_cq:
1786 1787 1788 1789 1790
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1791 1792 1793
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1804
	if (c->xdp)
S
Saeed Mahameed 已提交
1805
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1806
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1807
	mlx5e_close_icosq(&c->icosq);
1808
	napi_disable(&c->napi);
1809
	if (c->xdp)
1810
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1811 1812
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1813
	mlx5e_close_cq(&c->icosq.cq);
1814
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1815

1816 1817 1818 1819 1820 1821 1822 1823 1824
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1825 1826 1827
	switch (priv->params.rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
1828
			 priv->params.mpwqe_log_num_strides - 9);
1829
		MLX5_SET(wq, wq, log_wqe_stride_size,
1830
			 priv->params.mpwqe_log_stride_sz - 6);
1831 1832 1833 1834 1835 1836
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1837 1838 1839
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
	MLX5_SET(wq, wq, log_wq_sz,        priv->params.log_rq_size);
1840
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1841
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1842

1843
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1844
	param->wq.linear = 1;
1845 1846

	param->am_enabled = priv->params.rx_am_enabled;
1847 1848
}

1849 1850 1851 1852 1853 1854 1855 1856 1857
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1858 1859
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1860 1861 1862 1863 1864
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1865
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1866

1867
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
	MLX5_SET(wq, wq, log_wq_sz,     priv->params.log_sq_size);

1879
	param->max_inline = priv->params.tx_max_inline;
1880
	param->min_inline_mode = priv->params.tx_min_inline_mode;
1881 1882 1883 1884 1885 1886 1887
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1888
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1889 1890 1891 1892 1893 1894
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1895
	u8 log_cq_size;
1896

1897 1898 1899
	switch (priv->params.rq_wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		log_cq_size = priv->params.log_rq_size +
1900
			priv->params.mpwqe_log_num_strides;
1901 1902 1903 1904 1905 1906
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		log_cq_size = priv->params.log_rq_size;
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1907
	if (MLX5E_GET_PFLAG(priv, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1908 1909 1910
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1911 1912

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1913 1914

	param->cq_period_mode = priv->params.rx_cq_period_mode;
1915 1916 1917 1918 1919 1920 1921
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

T
Tariq Toukan 已提交
1922
	MLX5_SET(cqc, cqc, log_cq_size, priv->params.log_sq_size);
1923 1924

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1925 1926

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
1927 1928
}

T
Tariq Toukan 已提交
1929 1930 1931 1932 1933 1934 1935 1936 1937
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
				     struct mlx5e_cq_param *param,
				     u8 log_wq_size)
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
1938 1939

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
				    struct mlx5e_sq_param *param,
				    u8 log_wq_size)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
1952
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
1953 1954
}

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
	MLX5_SET(wq, wq, log_wq_sz,     priv->params.log_sq_size);

	param->max_inline = priv->params.tx_max_inline;
1965
	param->min_inline_mode = priv->params.tx_min_inline_mode;
1966 1967
}

1968
static void mlx5e_build_channel_param(struct mlx5e_priv *priv, struct mlx5e_channel_param *cparam)
1969
{
1970
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
1971

1972 1973
	mlx5e_build_rq_param(priv, &cparam->rq);
	mlx5e_build_sq_param(priv, &cparam->sq);
1974
	mlx5e_build_xdpsq_param(priv, &cparam->xdp_sq);
T
Tariq Toukan 已提交
1975
	mlx5e_build_icosq_param(priv, &cparam->icosq, icosq_log_wq_sz);
1976 1977
	mlx5e_build_rx_cq_param(priv, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, &cparam->tx_cq);
T
Tariq Toukan 已提交
1978
	mlx5e_build_ico_cq_param(priv, &cparam->icosq_cq, icosq_log_wq_sz);
1979 1980
}

1981
static int mlx5e_open_channels(struct mlx5e_priv *priv, struct mlx5e_channels *chs)
1982
{
1983
	struct mlx5e_channel_param *cparam;
1984
	int err = -ENOMEM;
1985 1986 1987
	int i;
	int j;

1988
	chs->num = priv->params.num_channels;
1989

1990 1991
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
	priv->txq_to_sq_map = kcalloc(chs->num * priv->params.num_tc,
1992
				      sizeof(struct mlx5e_sq *), GFP_KERNEL);
1993
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
1994
	if (!chs->c || !priv->txq_to_sq_map || !cparam)
1995
		goto err_free_txq_to_sq_map;
1996

1997
	mlx5e_build_channel_param(priv, cparam);
1998 1999
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_open_channel(priv, i, cparam, &chs->c[i]);
2000 2001 2002 2003
		if (err)
			goto err_close_channels;
	}

2004 2005
	for (j = 0; j < chs->num; j++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[j]->rq);
2006 2007 2008 2009
		if (err)
			goto err_close_channels;
	}

2010 2011 2012 2013 2014
	/* FIXME: This is a W/A for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_start_all_queues(priv->netdev);

2015
	kfree(cparam);
2016 2017 2018 2019
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2020
		mlx5e_close_channel(chs->c[i]);
2021

2022 2023
err_free_txq_to_sq_map:
	kfree(priv->txq_to_sq_map);
2024
	kfree(chs->c);
2025
	kfree(cparam);
2026
	chs->num = 0;
2027 2028 2029 2030 2031
	return err;
}

static void mlx5e_close_channels(struct mlx5e_priv *priv)
{
2032
	struct mlx5e_channels *chs = &priv->channels;
2033 2034
	int i;

2035 2036 2037 2038 2039 2040
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);

2041 2042
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2043

2044
	kfree(priv->txq_to_sq_map);
2045 2046
	kfree(chs->c);
	chs->num = 0;
2047 2048
}

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

2067 2068 2069 2070 2071 2072
static void mlx5e_fill_indir_rqt_rqns(struct mlx5e_priv *priv, void *rqtc)
{
	int i;

	for (i = 0; i < MLX5E_INDIR_RQT_SIZE; i++) {
		int ix = i;
T
Tariq Toukan 已提交
2073
		u32 rqn;
2074 2075 2076 2077

		if (priv->params.rss_hfunc == ETH_RSS_HASH_XOR)
			ix = mlx5e_bits_invert(i, MLX5E_LOG_INDIR_RQT_SIZE);

2078
		ix = priv->params.indirection_rqt[ix];
T
Tariq Toukan 已提交
2079
		rqn = test_bit(MLX5E_STATE_OPENED, &priv->state) ?
2080
				priv->channels.c[ix]->rq.rqn :
T
Tariq Toukan 已提交
2081 2082
				priv->drop_rq.rqn;
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
2083 2084 2085
	}
}

T
Tariq Toukan 已提交
2086 2087
static void mlx5e_fill_direct_rqt_rqn(struct mlx5e_priv *priv, void *rqtc,
				      int ix)
A
Achiad Shochat 已提交
2088
{
T
Tariq Toukan 已提交
2089
	u32 rqn = test_bit(MLX5E_STATE_OPENED, &priv->state) ?
2090
			priv->channels.c[ix]->rq.rqn :
T
Tariq Toukan 已提交
2091
			priv->drop_rq.rqn;
A
Achiad Shochat 已提交
2092

T
Tariq Toukan 已提交
2093
	MLX5_SET(rqtc, rqtc, rq_num[0], rqn);
A
Achiad Shochat 已提交
2094 2095
}

2096 2097
static int mlx5e_create_rqt(struct mlx5e_priv *priv, int sz,
			    int ix, struct mlx5e_rqt *rqt)
2098 2099 2100 2101 2102
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2103
	u32 *in;
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

T
Tariq Toukan 已提交
2115 2116 2117 2118
	if (sz > 1) /* RSS */
		mlx5e_fill_indir_rqt_rqns(priv, rqtc);
	else
		mlx5e_fill_direct_rqt_rqn(priv, rqtc, ix);
2119

2120 2121 2122
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2123 2124

	kvfree(in);
T
Tariq Toukan 已提交
2125 2126 2127
	return err;
}

2128
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2129
{
2130 2131
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2132 2133
}

2134 2135 2136 2137 2138 2139 2140
static int mlx5e_create_indirect_rqts(struct mlx5e_priv *priv)
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;

	return mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, 0, rqt);
}

2141
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2142
{
2143
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2144 2145 2146
	int err;
	int ix;

2147
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2148 2149
		rqt = &priv->direct_tir[ix].rqt;
		err = mlx5e_create_rqt(priv, 1 /*size */, ix, rqt);
T
Tariq Toukan 已提交
2150 2151 2152 2153 2154 2155 2156 2157
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
	for (ix--; ix >= 0; ix--)
2158
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2159

2160 2161 2162
	return err;
}

T
Tariq Toukan 已提交
2163
int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz, int ix)
2164 2165 2166 2167
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2168
	u32 *in;
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
T
Tariq Toukan 已提交
2179 2180 2181 2182
	if (sz > 1) /* RSS */
		mlx5e_fill_indir_rqt_rqns(priv, rqtc);
	else
		mlx5e_fill_direct_rqt_rqn(priv, rqtc, ix);
2183 2184 2185

	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);

T
Tariq Toukan 已提交
2186
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2187 2188 2189 2190 2191 2192

	kvfree(in);

	return err;
}

2193 2194
static void mlx5e_redirect_rqts(struct mlx5e_priv *priv)
{
T
Tariq Toukan 已提交
2195 2196 2197
	u32 rqtn;
	int ix;

2198 2199 2200 2201 2202
	if (priv->indir_rqt.enabled) {
		rqtn = priv->indir_rqt.rqtn;
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, 0);
	}

T
Tariq Toukan 已提交
2203
	for (ix = 0; ix < priv->params.num_channels; ix++) {
2204 2205 2206
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
		rqtn = priv->direct_tir[ix].rqt.rqtn;
T
Tariq Toukan 已提交
2207 2208
		mlx5e_redirect_rqt(priv, rqtn, 1, ix);
	}
2209 2210
}

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
static void mlx5e_build_tir_ctx_lro(void *tirc, struct mlx5e_priv *priv)
{
	if (!priv->params.lro_en)
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
		 (priv->params.lro_wqe_sz -
		  ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2224
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, priv->params.lro_timeout);
2225 2226
}

2227 2228
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_priv *priv, void *tirc,
				    enum mlx5e_traffic_types tt)
2229
{
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
	void *hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
	MLX5_SET(tirc, tirc, rx_hash_fn,
		 mlx5e_rx_hash_fn(priv->params.rss_hfunc));
	if (priv->params.rss_hfunc == ETH_RSS_HASH_TOP) {
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
		memcpy(rss_key, priv->params.toeplitz_hash_key, len);
	}
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2337 2338
}

T
Tariq Toukan 已提交
2339
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2340 2341 2342 2343 2344 2345 2346
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2347
	int tt;
T
Tariq Toukan 已提交
2348
	int ix;
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

	mlx5e_build_tir_ctx_lro(tirc, priv);

T
Tariq Toukan 已提交
2360
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2361
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2362
					   inlen);
T
Tariq Toukan 已提交
2363
		if (err)
T
Tariq Toukan 已提交
2364
			goto free_in;
T
Tariq Toukan 已提交
2365
	}
2366

2367
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2368 2369 2370 2371 2372 2373 2374
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2375 2376 2377 2378 2379
	kvfree(in);

	return err;
}

2380
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2381 2382
{
	struct mlx5_core_dev *mdev = priv->mdev;
2383
	u16 hw_mtu = MLX5E_SW2HW_MTU(mtu);
2384 2385
	int err;

2386
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2387 2388 2389
	if (err)
		return err;

2390 2391 2392 2393
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2394

2395 2396 2397 2398 2399
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2400

2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

	*mtu = MLX5E_HW2SW_MTU(hw_mtu);
}

static int mlx5e_set_dev_port_mtu(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2417

2418 2419 2420 2421
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2422

2423
	netdev->mtu = mtu;
2424 2425 2426
	return 0;
}

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int nch = priv->params.num_channels;
	int ntc = priv->params.num_tc;
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2441 2442 2443
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2444
	for (tc = 0; tc < ntc; tc++)
2445
		netdev_set_tc_queue(netdev, tc, nch, 0);
2446 2447
}

2448 2449 2450
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2451
	struct mlx5_core_dev *mdev = priv->mdev;
2452 2453 2454 2455 2456
	int num_txqs;
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2457 2458
	mlx5e_netdev_set_tcs(netdev);

2459 2460 2461 2462
	num_txqs = priv->params.num_channels * priv->params.num_tc;
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->params.num_channels);

2463
	err = mlx5e_open_channels(priv, &priv->channels);
2464 2465 2466
	if (err) {
		netdev_err(netdev, "%s: mlx5e_open_channels failed, %d\n",
			   __func__, err);
2467
		goto err_clear_state_opened_flag;
2468 2469
	}

2470
	err = mlx5e_refresh_tirs_self_loopback(priv->mdev, false);
2471 2472 2473 2474 2475 2476
	if (err) {
		netdev_err(netdev, "%s: mlx5e_refresh_tirs_self_loopback_enable failed, %d\n",
			   __func__, err);
		goto err_close_channels;
	}

2477
	mlx5e_redirect_rqts(priv);
2478
	mlx5e_update_carrier(priv);
2479
	mlx5e_timestamp_init(priv);
2480

2481 2482
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2483

2484 2485 2486 2487 2488
	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
		err = mlx5e_add_sqs_fwd_rules(priv);
		if (err)
			goto err_close_channels;
	}
2489
	return 0;
2490

2491 2492
err_close_channels:
	mlx5e_close_channels(priv);
2493 2494 2495
err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2496 2497
}

2498
int mlx5e_open(struct net_device *netdev)
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2513
	struct mlx5_core_dev *mdev = priv->mdev;
2514

2515 2516 2517 2518 2519 2520
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2521 2522
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

2523 2524 2525
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		mlx5e_remove_sqs_fwd_rules(priv);

2526
	mlx5e_timestamp_cleanup(priv);
2527
	netif_carrier_off(priv->netdev);
2528
	mlx5e_redirect_rqts(priv);
2529 2530 2531 2532 2533
	mlx5e_close_channels(priv);

	return 0;
}

2534
int mlx5e_close(struct net_device *netdev)
2535 2536 2537 2538
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2539 2540 2541
	if (!netif_device_present(netdev))
		return -ENODEV;

2542 2543 2544 2545 2546 2547 2548
	mutex_lock(&priv->state_lock);
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2549 2550 2551
static int mlx5e_alloc_drop_rq(struct mlx5e_priv *priv,
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->priv = priv;

	return 0;
}

2570 2571 2572
static int mlx5e_alloc_drop_cq(struct mlx5e_priv *priv,
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2573 2574 2575 2576
{
	struct mlx5_core_dev *mdev = priv->mdev;
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
2577
	unsigned int irqn;
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	int err;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	cq->priv = priv;

	return 0;
}

static int mlx5e_open_drop_rq(struct mlx5e_priv *priv)
{
	struct mlx5e_cq_param cq_param;
	struct mlx5e_rq_param rq_param;
	struct mlx5e_rq *rq = &priv->drop_rq;
	struct mlx5e_cq *cq = &priv->drop_rq.cq;
	int err;

	memset(&cq_param, 0, sizeof(cq_param));
	memset(&rq_param, 0, sizeof(rq_param));
2612
	mlx5e_build_drop_rq_param(&rq_param);
2613

2614
	err = mlx5e_alloc_drop_cq(priv, cq, &cq_param);
2615 2616 2617
	if (err)
		return err;

2618
	err = mlx5e_create_cq(cq, &cq_param);
2619
	if (err)
2620
		goto err_free_cq;
2621

2622
	err = mlx5e_alloc_drop_rq(priv, rq, &rq_param);
2623
	if (err)
2624
		goto err_destroy_cq;
2625

2626
	err = mlx5e_create_rq(rq, &rq_param);
2627
	if (err)
2628
		goto err_free_rq;
2629 2630 2631

	return 0;

2632 2633
err_free_rq:
	mlx5e_free_rq(&priv->drop_rq);
2634 2635 2636 2637

err_destroy_cq:
	mlx5e_destroy_cq(&priv->drop_rq.cq);

2638 2639 2640
err_free_cq:
	mlx5e_free_cq(&priv->drop_rq.cq);

2641 2642 2643 2644 2645 2646
	return err;
}

static void mlx5e_close_drop_rq(struct mlx5e_priv *priv)
{
	mlx5e_destroy_rq(&priv->drop_rq);
2647
	mlx5e_free_rq(&priv->drop_rq);
2648
	mlx5e_destroy_cq(&priv->drop_rq.cq);
2649
	mlx5e_free_cq(&priv->drop_rq.cq);
2650 2651 2652 2653 2654
}

static int mlx5e_create_tis(struct mlx5e_priv *priv, int tc)
{
	struct mlx5_core_dev *mdev = priv->mdev;
2655
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2656 2657
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2658
	MLX5_SET(tisc, tisc, prio, tc << 1);
2659
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2660 2661 2662 2663

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2664 2665 2666 2667 2668 2669 2670 2671
	return mlx5_core_create_tis(mdev, in, sizeof(in), &priv->tisn[tc]);
}

static void mlx5e_destroy_tis(struct mlx5e_priv *priv, int tc)
{
	mlx5_core_destroy_tis(priv->mdev, priv->tisn[tc]);
}

2672
int mlx5e_create_tises(struct mlx5e_priv *priv)
2673 2674 2675 2676
{
	int err;
	int tc;

2677
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691
		err = mlx5e_create_tis(priv, tc);
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
		mlx5e_destroy_tis(priv, tc);

	return err;
}

2692
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2693 2694 2695
{
	int tc;

2696
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2697 2698 2699
		mlx5e_destroy_tis(priv, tc);
}

T
Tariq Toukan 已提交
2700 2701
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv, u32 *tirc,
				      enum mlx5e_traffic_types tt)
2702
{
2703
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2704

2705
	mlx5e_build_tir_ctx_lro(tirc, priv);
2706

A
Achiad Shochat 已提交
2707
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2708
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2709
	mlx5e_build_indir_tir_ctx_hash(priv, tirc, tt);
2710 2711
}

T
Tariq Toukan 已提交
2712 2713
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 *tirc,
				       u32 rqtn)
2714
{
2715
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2716 2717 2718 2719 2720 2721 2722 2723

	mlx5e_build_tir_ctx_lro(tirc, priv);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2724
static int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2725
{
2726
	struct mlx5e_tir *tir;
2727 2728 2729
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2730 2731
	u32 *in;
	int tt;
2732 2733 2734 2735 2736 2737

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2738 2739
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2740
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2741 2742
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_indir_tir_ctx(priv, tirc, tt);
2743
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2744
		if (err)
2745
			goto err_destroy_tirs;
2746 2747
	}

2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
	kvfree(in);

	return 0;

err_destroy_tirs:
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2761
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
	in = mlx5_vzalloc(inlen);
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2776 2777
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2778
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2779 2780
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_direct_tir_ctx(priv, tirc,
2781
					   priv->direct_tir[ix].rqt.rqtn);
2782
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2783 2784 2785 2786 2787 2788
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2789 2790
	return 0;

T
Tariq Toukan 已提交
2791 2792
err_destroy_ch_tirs:
	for (ix--; ix >= 0; ix--)
2793
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2794 2795

	kvfree(in);
2796 2797 2798 2799

	return err;
}

2800
static void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
2801 2802 2803
{
	int i;

T
Tariq Toukan 已提交
2804
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
2805
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
2806 2807
}

2808
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
2809 2810 2811 2812 2813 2814 2815 2816
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

2817
int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
2818 2819 2820 2821
{
	int err = 0;
	int i;

2822 2823
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
2824 2825 2826 2827 2828 2829 2830
		if (err)
			return err;
	}

	return 0;
}

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
static int mlx5e_setup_tc(struct net_device *netdev, u8 tc)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	bool was_opened;
	int err = 0;

	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	if (was_opened)
		mlx5e_close_locked(priv->netdev);

	priv->params.num_tc = tc ? tc : 1;

	if (was_opened)
		err = mlx5e_open_locked(priv->netdev);

	mutex_unlock(&priv->state_lock);

	return err;
}

static int mlx5e_ndo_setup_tc(struct net_device *dev, u32 handle,
			      __be16 proto, struct tc_to_netdev *tc)
{
2859 2860 2861 2862 2863 2864
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (TC_H_MAJ(handle) != TC_H_MAJ(TC_H_INGRESS))
		goto mqprio;

	switch (tc->type) {
2865 2866 2867 2868 2869 2870
	case TC_SETUP_CLSFLOWER:
		switch (tc->cls_flower->command) {
		case TC_CLSFLOWER_REPLACE:
			return mlx5e_configure_flower(priv, proto, tc->cls_flower);
		case TC_CLSFLOWER_DESTROY:
			return mlx5e_delete_flower(priv, tc->cls_flower);
2871 2872
		case TC_CLSFLOWER_STATS:
			return mlx5e_stats_flower(priv, tc->cls_flower);
2873
		}
2874 2875 2876 2877 2878
	default:
		return -EOPNOTSUPP;
	}

mqprio:
2879
	if (tc->type != TC_SETUP_MQPRIO)
2880 2881
		return -EINVAL;

2882 2883 2884
	tc->mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

	return mlx5e_setup_tc(dev, tc->mqprio->num_tc);
2885 2886
}

2887
static void
2888 2889 2890
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
2891
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
2892
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
2893
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
2894

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
2907 2908 2909 2910

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
2911 2912 2913
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
2914
	stats->rx_crc_errors =
2915 2916 2917
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
2918
	stats->tx_carrier_errors =
2919
		PPORT_802_3_GET(pstats, a_symbol_error_during_carrier);
2920 2921 2922 2923 2924 2925 2926
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
2927 2928
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
2929 2930 2931 2932 2933 2934 2935

}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

2936
	queue_work(priv->wq, &priv->set_rx_mode_work);
2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

2951
	queue_work(priv->wq, &priv->set_rx_mode_work);
2952 2953 2954 2955

	return 0;
}

2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
#define MLX5E_SET_FEATURE(netdev, feature, enable)	\
	do {						\
		if (enable)				\
			netdev->features |= feature;	\
		else					\
			netdev->features &= ~feature;	\
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
2967 2968
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2969 2970
	bool was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	int err;
2971 2972 2973

	mutex_lock(&priv->state_lock);

2974 2975
	if (was_opened && (priv->params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST))
		mlx5e_close_locked(priv->netdev);
2976

2977 2978 2979 2980 2981
	priv->params.lro_en = enable;
	err = mlx5e_modify_tirs_lro(priv);
	if (err) {
		netdev_err(netdev, "lro modify failed, %d\n", err);
		priv->params.lro_en = !enable;
2982
	}
2983

2984 2985 2986
	if (was_opened && (priv->params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST))
		mlx5e_open_locked(priv->netdev);

2987 2988
	mutex_unlock(&priv->state_lock);

2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
	return err;
}

static int set_feature_vlan_filter(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
		mlx5e_enable_vlan_filter(priv);
	else
		mlx5e_disable_vlan_filter(priv);

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3007

3008
	if (!enable && mlx5e_tc_num_filters(priv)) {
3009 3010 3011 3012 3013
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3014 3015 3016
	return 0;
}

3017 3018 3019 3020 3021 3022 3023 3024
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3025 3026 3027
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3028
	int err = 0;
3029 3030 3031 3032

	mutex_lock(&priv->state_lock);

	priv->params.vlan_strip_disable = !enable;
3033 3034 3035 3036
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3037 3038 3039
	if (err)
		priv->params.vlan_strip_disable = enable;

3040
unlock:
3041 3042 3043 3044 3045
	mutex_unlock(&priv->state_lock);

	return err;
}

3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
static int mlx5e_handle_feature(struct net_device *netdev,
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
		netdev_err(netdev, "%s feature 0x%llx failed err %d\n",
			   enable ? "Enable" : "Disable", feature, err);
		return err;
	}

	MLX5E_SET_FEATURE(netdev, feature, enable);
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
	int err;

	err  = mlx5e_handle_feature(netdev, features, NETIF_F_LRO,
				    set_feature_lro);
	err |= mlx5e_handle_feature(netdev, features,
				    NETIF_F_HW_VLAN_CTAG_FILTER,
				    set_feature_vlan_filter);
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_TC,
				    set_feature_tc_num_filters);
3096 3097
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXALL,
				    set_feature_rx_all);
3098 3099
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_VLAN_CTAG_RX,
				    set_feature_rx_vlan);
3100 3101 3102 3103
#ifdef CONFIG_RFS_ACCEL
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_NTUPLE,
				    set_feature_arfs);
#endif
3104 3105

	return err ? -EINVAL : 0;
3106 3107 3108 3109 3110
}

static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3111 3112
	bool was_opened;
	int err = 0;
3113
	bool reset;
3114 3115

	mutex_lock(&priv->state_lock);
3116

3117 3118 3119 3120
	reset = !priv->params.lro_en &&
		(priv->params.rq_wq_type !=
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3121
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
3122
	if (was_opened && reset)
3123 3124
		mlx5e_close_locked(netdev);

3125
	netdev->mtu = new_mtu;
3126
	mlx5e_set_dev_port_mtu(netdev);
3127

3128
	if (was_opened && reset)
3129 3130
		err = mlx5e_open_locked(netdev);

3131 3132 3133 3134 3135
	mutex_unlock(&priv->state_lock);

	return err;
}

3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return mlx5e_hwstamp_set(dev, ifr);
	case SIOCGHWTSTAMP:
		return mlx5e_hwstamp_get(dev, ifr);
	default:
		return -EOPNOTSUPP;
	}
}

3148 3149 3150 3151 3152 3153 3154 3155
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3156 3157
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3158 3159 3160 3161
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3162 3163 3164
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3165 3166 3167 3168
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3169 3170 3171 3172 3173 3174 3175 3176
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3177 3178 3179 3180 3181 3182 3183
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3184 3185 3186 3187 3188 3189 3190 3191

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3192
					   max_tx_rate, min_tx_rate);
3193 3194
}

3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}

3251 3252
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3253 3254 3255
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3256 3257 3258
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3259 3260 3261
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3262
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3263 3264
}

3265 3266
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3267 3268 3269
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3270 3271 3272
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3273 3274 3275
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3276
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
}

static netdev_features_t mlx5e_vxlan_features_check(struct mlx5e_priv *priv,
						    struct sk_buff *skb,
						    netdev_features_t features)
{
	struct udphdr *udph;
	u16 proto;
	u16 port = 0;

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
		proto = ipv6_hdr(skb)->nexthdr;
		break;
	default:
		goto out;
	}

	if (proto == IPPROTO_UDP) {
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);
	}

	/* Verify if UDP port is being offloaded by HW */
	if (port && mlx5e_vxlan_lookup_port(priv, port))
		return features;

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
		return mlx5e_vxlan_features_check(priv, skb, features);

	return features;
}

3329 3330 3331 3332 3333 3334 3335 3336
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3337
	for (i = 0; i < priv->channels.num * priv->params.num_tc; i++) {
S
Saeed Mahameed 已提交
3338
		struct mlx5e_txqsq *sq = priv->txq_to_sq_map[i];
3339

3340
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3341 3342
			continue;
		sched_work = true;
3343
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3344 3345 3346 3347 3348 3349 3350 3351
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
	reset = (!priv->xdp_prog || !prog);

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
		prog = bpf_prog_add(prog, priv->params.num_channels);
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3384

3385 3386 3387
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
	old_prog = xchg(&priv->xdp_prog, prog);
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
		mlx5e_set_rq_priv_params(priv);

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3404 3405
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3406

3407
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3408 3409 3410 3411 3412
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3413
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
		/* napi_schedule in case we have missed anything */
		set_bit(MLX5E_CHANNEL_NAPI_SCHED, &c->flags);
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

static bool mlx5e_xdp_attached(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	return !!priv->xdp_prog;
}

static int mlx5e_xdp(struct net_device *dev, struct netdev_xdp *xdp)
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
		xdp->prog_attached = mlx5e_xdp_attached(dev);
		return 0;
	default:
		return -EINVAL;
	}
}

3447 3448 3449 3450 3451 3452 3453
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3454 3455
	struct mlx5e_channels *chs = &priv->channels;

3456 3457
	int i;

3458 3459
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3460 3461 3462
}
#endif

3463
static const struct net_device_ops mlx5e_netdev_ops_basic = {
3464 3465 3466
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3467 3468
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3469 3470 3471
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3472 3473
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3474
	.ndo_set_features        = mlx5e_set_features,
3475 3476
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3477
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3478 3479 3480
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3481
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3482
	.ndo_xdp		 = mlx5e_xdp,
3483 3484 3485
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3486 3487 3488 3489 3490 3491
};

static const struct net_device_ops mlx5e_netdev_ops_sriov = {
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3492 3493
	.ndo_setup_tc            = mlx5e_ndo_setup_tc,
	.ndo_select_queue        = mlx5e_select_queue,
3494 3495 3496 3497 3498 3499 3500 3501
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
	.ndo_set_features        = mlx5e_set_features,
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3502 3503
	.ndo_udp_tunnel_add	 = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del	 = mlx5e_del_vxlan_port,
3504
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3505
	.ndo_features_check      = mlx5e_features_check,
3506 3507 3508
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3509 3510
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3511
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3512
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3513
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3514 3515 3516
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3517
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3518
	.ndo_xdp		 = mlx5e_xdp,
3519 3520 3521
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3522 3523
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3524 3525 3526 3527 3528
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3529
		return -EOPNOTSUPP;
3530 3531 3532 3533 3534
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3535 3536 3537 3538
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3539 3540
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3541
		return -EOPNOTSUPP;
3542
	}
3543 3544
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3545 3546
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
		mlx5_core_warn(mdev, "CQ modiration is not supported\n");
3547

3548 3549 3550
	return 0;
}

3551 3552 3553 3554 3555 3556 3557 3558 3559
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3560 3561
void mlx5e_build_default_indir_rqt(struct mlx5_core_dev *mdev,
				   u32 *indirection_rqt, int len,
3562 3563
				   int num_channels)
{
3564 3565
	int node = mdev->priv.numa_node;
	int node_num_of_cores;
3566 3567
	int i;

3568 3569 3570 3571 3572 3573 3574 3575
	if (node == -1)
		node = first_online_node;

	node_num_of_cores = cpumask_weight(cpumask_of_node(node));

	if (node_num_of_cores)
		num_channels = min_t(int, num_channels, node_num_of_cores);

3576 3577 3578 3579
	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

T
Tariq Toukan 已提交
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->rx_cq_period_mode = cq_period_mode;

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
}

3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

3642 3643
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
3644 3645
					const struct mlx5e_profile *profile,
					void *ppriv)
3646 3647
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3648 3649
	u32 link_speed = 0;
	u32 pci_bw = 0;
3650 3651 3652
	u8 cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
					 MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
					 MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
3653

3654 3655 3656 3657 3658 3659
	priv->mdev                         = mdev;
	priv->netdev                       = netdev;
	priv->params.num_channels          = profile->max_nch(mdev);
	priv->profile                      = profile;
	priv->ppriv                        = ppriv;

3660 3661 3662
	priv->params.lro_timeout =
		mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);

3663 3664 3665
	priv->params.log_sq_size = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
3666

3667
	/* set CQE compression */
3668
	priv->params.rx_cqe_compress_def = false;
3669 3670 3671 3672 3673 3674
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
	    MLX5_CAP_GEN(mdev, vport_group_manager)) {
		mlx5e_get_max_linkspeed(mdev, &link_speed);
		mlx5e_get_pci_bw(mdev, &pci_bw);
		mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
			      link_speed, pci_bw);
3675
		priv->params.rx_cqe_compress_def =
3676 3677 3678
			cqe_compress_heuristic(link_speed, pci_bw);
	}

3679 3680 3681
	MLX5E_SET_PFLAG(priv, MLX5E_PFLAG_RX_CQE_COMPRESS,
			priv->params.rx_cqe_compress_def);

3682 3683
	mlx5e_set_rq_priv_params(priv);
	if (priv->params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
3684
		priv->params.lro_en = true;
T
Tariq Toukan 已提交
3685

3686 3687
	priv->params.rx_am_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
	mlx5e_set_rx_cq_mode_params(&priv->params, cq_period_mode);
T
Tariq Toukan 已提交
3688 3689

	priv->params.tx_cq_moderation.usec =
3690
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
3691
	priv->params.tx_cq_moderation.pkts =
3692
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
3693
	priv->params.tx_max_inline         = mlx5e_get_max_inline_cap(mdev);
3694
	mlx5_query_min_inline(mdev, &priv->params.tx_min_inline_mode);
3695 3696 3697 3698
	if (priv->params.tx_min_inline_mode == MLX5_INLINE_MODE_NONE &&
	    !MLX5_CAP_ETH(mdev, wqe_vlan_insert))
		priv->params.tx_min_inline_mode = MLX5_INLINE_MODE_L2;

3699
	priv->params.num_tc                = 1;
3700
	priv->params.rss_hfunc             = ETH_RSS_HASH_XOR;
3701

3702 3703 3704
	netdev_rss_key_fill(priv->params.toeplitz_hash_key,
			    sizeof(priv->params.toeplitz_hash_key));

3705
	mlx5e_build_default_indir_rqt(mdev, priv->params.indirection_rqt,
3706
				      MLX5E_INDIR_RQT_SIZE, profile->max_nch(mdev));
3707

T
Tariq Toukan 已提交
3708
	/* Initialize pflags */
3709 3710
	MLX5E_SET_PFLAG(priv, MLX5E_PFLAG_RX_CQE_BASED_MODER,
			priv->params.rx_cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
3711

3712 3713 3714 3715
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
3716
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
3717 3718 3719 3720 3721 3722 3723
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3724
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
3725 3726 3727 3728 3729
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
3730 3731
}

3732 3733 3734 3735
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};

3736
static void mlx5e_build_nic_netdev(struct net_device *netdev)
3737 3738 3739
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
3740 3741
	bool fcs_supported;
	bool fcs_enabled;
3742 3743 3744

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

3745
	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
3746
		netdev->netdev_ops = &mlx5e_netdev_ops_sriov;
3747
#ifdef CONFIG_MLX5_CORE_EN_DCB
H
Huy Nguyen 已提交
3748 3749
		if (MLX5_CAP_GEN(mdev, qos))
			netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
3750 3751
#endif
	} else {
3752
		netdev->netdev_ops = &mlx5e_netdev_ops_basic;
3753
	}
3754

3755 3756 3757 3758
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
3759
	netdev->vlan_features    |= NETIF_F_SG;
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
3772
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
3773 3774 3775
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;

3776
	if (mlx5e_vxlan_allowed(mdev)) {
3777 3778 3779
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
3780
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
3781
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
3782 3783 3784
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL;
3785 3786 3787
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM |
					   NETIF_F_GSO_PARTIAL;
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
3788 3789
	}

3790 3791 3792 3793 3794
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

3795 3796 3797 3798
	netdev->features          = netdev->hw_features;
	if (!priv->params.lro_en)
		netdev->features  &= ~NETIF_F_LRO;

3799 3800 3801
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

3802 3803 3804 3805
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
3806 3807 3808 3809 3810 3811
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
3812

3813 3814 3815 3816 3817
	netdev->features         |= NETIF_F_HIGHDMA;

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
3818 3819 3820 3821 3822

#ifdef CONFIG_NET_SWITCHDEV
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
3823 3824
}

3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

3845 3846
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
3847 3848
			   const struct mlx5e_profile *profile,
			   void *ppriv)
3849 3850 3851
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3852
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
3853 3854 3855 3856 3857 3858 3859
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
	mlx5e_vxlan_cleanup(priv);
3860

3861 3862
	if (priv->xdp_prog)
		bpf_prog_put(priv->xdp_prog);
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;
	int i;

	err = mlx5e_create_indirect_rqts(priv);
	if (err) {
		mlx5_core_warn(mdev, "create indirect rqts failed, %d\n", err);
		return err;
	}

	err = mlx5e_create_direct_rqts(priv);
	if (err) {
		mlx5_core_warn(mdev, "create direct rqts failed, %d\n", err);
		goto err_destroy_indirect_rqts;
	}

	err = mlx5e_create_indirect_tirs(priv);
	if (err) {
		mlx5_core_warn(mdev, "create indirect tirs failed, %d\n", err);
		goto err_destroy_direct_rqts;
	}

	err = mlx5e_create_direct_tirs(priv);
	if (err) {
		mlx5_core_warn(mdev, "create direct tirs failed, %d\n", err);
		goto err_destroy_indirect_tirs;
	}

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
	for (i = 0; i < priv->profile->max_nch(mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	int i;

	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
3945
	mlx5e_dcbnl_initialize(priv);
3946 3947 3948 3949 3950 3951 3952 3953
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
3954 3955
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	struct mlx5_eswitch_rep rep;
3956

3957 3958
	mlx5_lag_add(mdev, netdev);

3959
	mlx5e_enable_async_events(priv);
3960 3961

	if (MLX5_CAP_GEN(mdev, vport_group_manager)) {
3962
		mlx5_query_nic_vport_mac_address(mdev, 0, rep.hw_id);
3963 3964
		rep.load = mlx5e_nic_rep_load;
		rep.unload = mlx5e_nic_rep_unload;
3965
		rep.vport = FDB_UPLINK_VPORT;
3966
		rep.netdev = netdev;
3967
		mlx5_eswitch_register_vport_rep(esw, 0, &rep);
3968
	}
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980

	if (netdev->reg_state != NETREG_REGISTERED)
		return;

	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
3981 3982 3983 3984
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
3985 3986 3987
	struct mlx5_core_dev *mdev = priv->mdev;
	struct mlx5_eswitch *esw = mdev->priv.eswitch;

3988
	queue_work(priv->wq, &priv->set_rx_mode_work);
3989 3990
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		mlx5_eswitch_unregister_vport_rep(esw, 0);
3991
	mlx5e_disable_async_events(priv);
3992
	mlx5_lag_remove(mdev);
3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
	.update_stats	   = mlx5e_update_stats,
	.max_nch	   = mlx5e_get_max_num_channels,
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4009 4010 4011
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4012
{
4013
	int nch = profile->max_nch(mdev);
4014 4015 4016
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4017
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4018
				    nch * profile->max_tc,
4019
				    nch);
4020 4021 4022 4023 4024
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4025 4026 4027 4028
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4029
	profile->init(mdev, netdev, profile, ppriv);
4030 4031 4032 4033 4034

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4035 4036
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
	profile->cleanup(priv);
	free_netdev(netdev);

	return NULL;
}

int mlx5e_attach_netdev(struct mlx5_core_dev *mdev, struct net_device *netdev)
{
	const struct mlx5e_profile *profile;
	struct mlx5e_priv *priv;
4052
	u16 max_mtu;
4053 4054 4055 4056 4057
	int err;

	priv = netdev_priv(netdev);
	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4058

4059 4060
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4061
		goto out;
4062 4063 4064 4065

	err = mlx5e_open_drop_rq(priv);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4066
		goto err_cleanup_tx;
4067 4068
	}

4069 4070
	err = profile->init_rx(priv);
	if (err)
4071 4072
		goto err_close_drop_rq;

4073 4074
	mlx5e_create_q_counter(priv);

4075
	mlx5e_init_l2_addr(priv);
4076

4077 4078 4079 4080 4081
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
	netdev->max_mtu = MLX5E_HW2SW_MTU(max_mtu);

4082 4083
	mlx5e_set_dev_port_mtu(netdev);

4084 4085
	if (profile->enable)
		profile->enable(priv);
4086

4087 4088 4089 4090 4091
	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4092

4093
	return 0;
4094 4095 4096 4097

err_close_drop_rq:
	mlx5e_close_drop_rq(priv);

4098 4099
err_cleanup_tx:
	profile->cleanup_tx(priv);
4100

4101 4102
out:
	return err;
4103 4104
}

4105 4106 4107 4108 4109
static void mlx5e_register_vport_rep(struct mlx5_core_dev *mdev)
{
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
	int vport;
4110
	u8 mac[ETH_ALEN];
4111 4112 4113 4114

	if (!MLX5_CAP_GEN(mdev, vport_group_manager))
		return;

4115 4116
	mlx5_query_nic_vport_mac_address(mdev, 0, mac);

4117 4118 4119
	for (vport = 1; vport < total_vfs; vport++) {
		struct mlx5_eswitch_rep rep;

4120 4121
		rep.load = mlx5e_vport_rep_load;
		rep.unload = mlx5e_vport_rep_unload;
4122
		rep.vport = vport;
4123
		ether_addr_copy(rep.hw_id, mac);
4124
		mlx5_eswitch_register_vport_rep(esw, vport, &rep);
4125 4126 4127
	}
}

4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
static void mlx5e_unregister_vport_rep(struct mlx5_core_dev *mdev)
{
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
	int vport;

	if (!MLX5_CAP_GEN(mdev, vport_group_manager))
		return;

	for (vport = 1; vport < total_vfs; vport++)
		mlx5_eswitch_unregister_vport_rep(esw, vport);
}

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153
void mlx5e_detach_netdev(struct mlx5_core_dev *mdev, struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_close(netdev);
	netif_device_detach(netdev);
	rtnl_unlock();

4154 4155 4156 4157
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
	mlx5e_close_drop_rq(priv);
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

	err = mlx5e_attach_netdev(mdev, netdev);
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

4187
	mlx5e_register_vport_rep(mdev);
4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4199
	mlx5e_unregister_vport_rep(mdev);
4200 4201 4202 4203
	mlx5e_detach_netdev(mdev, netdev);
	mlx5e_destroy_mdev_resources(mdev);
}

4204 4205
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4206
	struct mlx5_eswitch *esw = mdev->priv.eswitch;
4207
	int total_vfs = MLX5_TOTAL_VPORTS(mdev);
4208
	void *ppriv = NULL;
4209 4210 4211 4212
	void *priv;
	int vport;
	int err;
	struct net_device *netdev;
4213

4214 4215
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4216 4217
		return NULL;

4218 4219 4220
	if (MLX5_CAP_GEN(mdev, vport_group_manager))
		ppriv = &esw->offloads.vport_reps[0];

4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, ppriv);
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
		goto err_unregister_reps;
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4239
	}
4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253

	return priv;

err_detach:
	mlx5e_detach(mdev, priv);

err_destroy_netdev:
	mlx5e_destroy_netdev(mdev, priv);

err_unregister_reps:
	for (vport = 1; vport < total_vfs; vport++)
		mlx5_eswitch_unregister_vport_rep(esw, vport);

	return NULL;
4254 4255
}

4256
void mlx5e_destroy_netdev(struct mlx5_core_dev *mdev, struct mlx5e_priv *priv)
4257
{
4258
	const struct mlx5e_profile *profile = priv->profile;
4259 4260
	struct net_device *netdev = priv->netdev;

4261
	destroy_workqueue(priv->wq);
4262 4263
	if (profile->cleanup)
		profile->cleanup(priv);
4264
	free_netdev(netdev);
4265 4266
}

4267 4268 4269
static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4270

4271
	unregister_netdev(priv->netdev);
4272 4273
	mlx5e_detach(mdev, vpriv);
	mlx5e_destroy_netdev(mdev, priv);
4274 4275
}

4276 4277 4278 4279 4280 4281 4282 4283
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4284 4285
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4286 4287
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4288 4289 4290 4291 4292 4293 4294
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4295
	mlx5e_build_ptys2ethtool_map();
4296 4297 4298 4299 4300 4301 4302
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}