en_main.c 131.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <net/geneve.h>
38
#include <linux/bpf.h>
39
#include <linux/if_bridge.h>
40
#include <net/page_pool.h>
41
#include "eswitch.h"
42
#include "en.h"
43
#include "en_tc.h"
44
#include "en_rep.h"
45
#include "en_accel/ipsec.h"
46
#include "en_accel/ipsec_rxtx.h"
47
#include "en_accel/en_accel.h"
48
#include "en_accel/tls.h"
49
#include "accel/ipsec.h"
50
#include "accel/tls.h"
51
#include "lib/vxlan.h"
52
#include "lib/clock.h"
53
#include "en/port.h"
54
#include "en/xdp.h"
55
#include "lib/eq.h"
56
#include "en/monitor_stats.h"
57
#include "en/reporter.h"
58 59

struct mlx5e_rq_param {
60 61
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
62
	struct mlx5e_rq_frags_info frags_info;
63 64 65 66 67
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
68
	bool                       is_mpw;
69 70 71 72 73 74
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
75
	u8                         cq_period_mode;
76 77 78 79 80
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
81
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
82
	struct mlx5e_sq_param      icosq;
83 84
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
85
	struct mlx5e_cq_param      icosq_cq;
86 87
};

88
bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
89
{
90
	bool striding_rq_umr = MLX5_CAP_GEN(mdev, striding_rq) &&
91 92
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
93 94 95 96 97 98 99 100 101 102 103
	u16 max_wqe_sz_cap = MLX5_CAP_GEN(mdev, max_wqe_sz_sq);
	bool inline_umr = MLX5E_UMR_WQE_INLINE_SZ <= max_wqe_sz_cap;

	if (!striding_rq_umr)
		return false;
	if (!inline_umr) {
		mlx5_core_warn(mdev, "Cannot support Striding RQ: UMR WQE size (%d) exceeds maximum supported (%d).\n",
			       (int)MLX5E_UMR_WQE_INLINE_SZ, max_wqe_sz_cap);
		return false;
	}
	return true;
104 105
}

106
static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params)
107
{
108 109 110 111
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
	u32 frag_sz;
112

113
	linear_rq_headroom += NET_IP_ALIGN;
114

115 116 117 118 119 120
	frag_sz = MLX5_SKB_FRAG_SZ(linear_rq_headroom + hw_mtu);

	if (params->xdp_prog && frag_sz < PAGE_SIZE)
		frag_sz = PAGE_SIZE;

	return frag_sz;
121 122 123 124
}

static u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params)
{
125
	u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params);
126 127 128 129

	return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz);
}

130 131 132 133 134 135 136 137
static bool mlx5e_rx_is_linear_skb(struct mlx5_core_dev *mdev,
				   struct mlx5e_params *params)
{
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);

	return !params->lro_en && frag_sz <= PAGE_SIZE;
}

138 139
#define MLX5_MAX_MPWQE_LOG_WQE_STRIDE_SZ ((BIT(__mlx5_bit_sz(wq, log_wqe_stride_size)) - 1) + \
					  MLX5_MPWQE_LOG_STRIDE_SZ_BASE)
140 141 142
static bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev,
					 struct mlx5e_params *params)
{
143
	u32 frag_sz = mlx5e_rx_get_linear_frag_sz(params);
144 145 146
	s8 signed_log_num_strides_param;
	u8 log_num_strides;

147
	if (!mlx5e_rx_is_linear_skb(mdev, params))
148 149
		return false;

150 151 152
	if (order_base_2(frag_sz) > MLX5_MAX_MPWQE_LOG_WQE_STRIDE_SZ)
		return false;

153 154 155 156 157 158 159 160 161 162
	if (MLX5_CAP_GEN(mdev, ext_stride_num_range))
		return true;

	log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(frag_sz);
	signed_log_num_strides_param =
		(s8)log_num_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE;

	return signed_log_num_strides_param >= 0;
}

163 164 165 166 167 168 169 170 171 172 173
static u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params)
{
	if (params->log_rq_mtu_frames <
	    mlx5e_mpwqe_log_pkts_per_wqe(params) + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW)
		return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;

	return params->log_rq_mtu_frames - mlx5e_mpwqe_log_pkts_per_wqe(params);
}

static u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
174
{
175
	if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
176
		return order_base_2(mlx5e_rx_get_linear_frag_sz(params));
177

178
	return MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev);
179 180
}

181 182
static u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev,
					  struct mlx5e_params *params)
183 184 185 186 187
{
	return MLX5_MPWRQ_LOG_WQE_SZ -
		mlx5e_mpwqe_get_log_stride_size(mdev, params);
}

188 189
static u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev,
				 struct mlx5e_params *params)
190 191 192
{
	u16 linear_rq_headroom = params->xdp_prog ?
		XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
193
	bool is_linear_skb;
194 195 196

	linear_rq_headroom += NET_IP_ALIGN;

197 198 199
	is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ?
		mlx5e_rx_is_linear_skb(mdev, params) :
		mlx5e_rx_mpwqe_is_linear_skb(mdev, params);
200

201
	return is_linear_skb ? linear_rq_headroom : 0;
202 203
}

204
void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
205
			       struct mlx5e_params *params)
206
{
207 208 209
	params->log_rq_mtu_frames = is_kdump_kernel() ?
		MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
210

211 212
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
213 214
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ?
		       BIT(mlx5e_mpwqe_get_log_rq_size(params)) :
215
		       BIT(params->log_rq_mtu_frames),
216
		       BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params)),
217
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
218 219
}

220 221 222 223
bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
				struct mlx5e_params *params)
{
	return mlx5e_check_fragmented_striding_rq_cap(mdev) &&
224 225
		!MLX5_IPSEC_DEV(mdev) &&
		!(params->xdp_prog && !mlx5e_rx_mpwqe_is_linear_skb(mdev, params));
226
}
227

228
void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
229
{
230 231
	params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) &&
		MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ?
232
		MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
233
		MLX5_WQ_TYPE_CYCLIC;
234 235
}

236
void mlx5e_update_carrier(struct mlx5e_priv *priv)
237 238 239 240 241
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
242
					    MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT,
243
					    0);
244

245 246
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
247
		netif_carrier_on(priv->netdev);
248 249
	} else {
		netdev_info(priv->netdev, "Link down\n");
250
		netif_carrier_off(priv->netdev);
251
	}
252 253 254 255 256 257 258 259 260
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
261 262
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
263 264 265
	mutex_unlock(&priv->state_lock);
}

266
void mlx5e_update_stats(struct mlx5e_priv *priv)
267
{
268
	int i;
269

270 271 272
	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats)
			mlx5e_stats_grps[i].update_stats(priv);
273 274
}

275
void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
276
{
277 278 279 280 281 282
	int i;

	for (i = mlx5e_num_stats_grps - 1; i >= 0; i--)
		if (mlx5e_stats_grps[i].update_stats_mask &
		    MLX5E_NDO_UPDATE_STATS)
			mlx5e_stats_grps[i].update_stats(priv);
283 284
}

285
static void mlx5e_update_stats_work(struct work_struct *work)
286
{
287
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
288
					       update_stats_work);
289

290
	mutex_lock(&priv->state_lock);
291
	priv->profile->update_stats(priv);
292 293 294
	mutex_unlock(&priv->state_lock);
}

295 296 297 298 299 300 301 302 303 304 305
void mlx5e_queue_update_stats(struct mlx5e_priv *priv)
{
	if (!priv->profile->update_stats)
		return;

	if (unlikely(test_bit(MLX5E_STATE_DESTROYING, &priv->state)))
		return;

	queue_work(priv->wq, &priv->update_stats_work);
}

306
static int async_event(struct notifier_block *nb, unsigned long event, void *data)
307
{
308 309
	struct mlx5e_priv *priv = container_of(nb, struct mlx5e_priv, events_nb);
	struct mlx5_eqe   *eqe = data;
310

311 312
	if (event != MLX5_EVENT_TYPE_PORT_CHANGE)
		return NOTIFY_DONE;
313

314 315 316
	switch (eqe->sub_type) {
	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
317
		queue_work(priv->wq, &priv->update_carrier_work);
318 319
		break;
	default:
320
		return NOTIFY_DONE;
321
	}
322 323

	return NOTIFY_OK;
324 325 326 327
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
328 329
	priv->events_nb.notifier_call = async_event;
	mlx5_notifier_register(priv->mdev, &priv->events_nb);
330 331 332 333
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
334
	mlx5_notifier_unregister(priv->mdev, &priv->events_nb);
335 336
}

S
Saeed Mahameed 已提交
337 338
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
339
				       struct mlx5e_umr_wqe *wqe)
340 341 342
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
343
	u8 ds_cnt = DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_DS);
344 345 346 347 348 349

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

350
	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN | MLX5_UMR_INLINE;
351
	ucseg->xlt_octowords =
352 353 354 355
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);
}

356 357 358 359 360 361
static u32 mlx5e_rqwq_get_size(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return mlx5_wq_ll_get_size(&rq->mpwqe.wq);
	default:
362
		return mlx5_wq_cyc_get_size(&rq->wqe.wq);
363 364 365 366 367 368 369 370 371 372 373 374 375
	}
}

static u32 mlx5e_rqwq_get_cur_sz(struct mlx5e_rq *rq)
{
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		return rq->mpwqe.wq.cur_sz;
	default:
		return rq->wqe.wq.cur_sz;
	}
}

376 377 378
static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
379
	int wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
380

381 382
	rq->mpwqe.info = kvzalloc_node(array_size(wq_sz,
						  sizeof(*rq->mpwqe.info)),
383
				       GFP_KERNEL, cpu_to_node(c->cpu));
384
	if (!rq->mpwqe.info)
385
		return -ENOMEM;
386

387
	mlx5e_build_umr_wqe(rq, &c->icosq, &rq->mpwqe.umr_wqe);
388 389 390 391

	return 0;
}

392
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
393 394
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
395 396 397 398 399 400
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

401
	in = kvzalloc(inlen, GFP_KERNEL);
402 403 404 405 406 407 408 409 410
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
411
	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
412 413 414

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
415
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
416 417
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
418
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
419

T
Tariq Toukan 已提交
420
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
421 422 423 424 425

	kvfree(in);
	return err;
}

426
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
427
{
428
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->mpwqe.wq));
T
Tariq Toukan 已提交
429

430
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
431 432
}

433 434 435 436 437
static inline u64 mlx5e_get_mpwqe_offset(struct mlx5e_rq *rq, u16 wqe_ix)
{
	return (wqe_ix << MLX5E_LOG_ALIGNED_MPWQE_PPW) << PAGE_SHIFT;
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
static void mlx5e_init_frags_partition(struct mlx5e_rq *rq)
{
	struct mlx5e_wqe_frag_info next_frag, *prev;
	int i;

	next_frag.di = &rq->wqe.di[0];
	next_frag.offset = 0;
	prev = NULL;

	for (i = 0; i < mlx5_wq_cyc_get_size(&rq->wqe.wq); i++) {
		struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
		struct mlx5e_wqe_frag_info *frag =
			&rq->wqe.frags[i << rq->wqe.info.log_num_frags];
		int f;

		for (f = 0; f < rq->wqe.info.num_frags; f++, frag++) {
			if (next_frag.offset + frag_info[f].frag_stride > PAGE_SIZE) {
				next_frag.di++;
				next_frag.offset = 0;
				if (prev)
					prev->last_in_page = true;
			}
			*frag = next_frag;

			/* prepare next */
			next_frag.offset += frag_info[f].frag_stride;
			prev = frag;
		}
	}

	if (prev)
		prev->last_in_page = true;
}

static int mlx5e_init_di_list(struct mlx5e_rq *rq,
			      struct mlx5e_params *params,
			      int wq_sz, int cpu)
{
	int len = wq_sz << rq->wqe.info.log_num_frags;

478
	rq->wqe.di = kvzalloc_node(array_size(len, sizeof(*rq->wqe.di)),
479 480 481 482 483 484 485 486 487 488 489 490 491 492
				   GFP_KERNEL, cpu_to_node(cpu));
	if (!rq->wqe.di)
		return -ENOMEM;

	mlx5e_init_frags_partition(rq);

	return 0;
}

static void mlx5e_free_di_list(struct mlx5e_rq *rq)
{
	kvfree(rq->wqe.di);
}

493
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
494 495
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
496
			  struct mlx5e_rq *rq)
497
{
498
	struct page_pool_params pp_params = { 0 };
499
	struct mlx5_core_dev *mdev = c->mdev;
500
	void *rqc = rqp->rqc;
501
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
502
	u32 pool_size;
503 504 505 506
	int wq_sz;
	int err;
	int i;

507
	rqp->wq.db_numa_node = cpu_to_node(c->cpu);
508

509
	rq->wq_type = params->rq_wq_type;
510 511
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
512
	rq->tstamp  = c->tstamp;
513
	rq->clock   = &mdev->clock;
514 515
	rq->channel = c;
	rq->ix      = c->ix;
516
	rq->mdev    = mdev;
517
	rq->hw_mtu  = MLX5E_SW2HW_MTU(params, params->sw_mtu);
518
	rq->stats   = &c->priv->channel_stats[c->ix].rq;
519

520
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
521 522 523 524 525
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
526

527 528
	err = xdp_rxq_info_reg(&rq->xdp_rxq, rq->netdev, rq->ix);
	if (err < 0)
529 530
		goto err_rq_wq_destroy;

531
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
532
	rq->buff.headroom = mlx5e_get_rq_headroom(mdev, params);
533
	pool_size = 1 << params->log_rq_mtu_frames;
534

535
	switch (rq->wq_type) {
536
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
537 538 539 540 541 542 543 544
		err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->mpwqe.wq,
					&rq->wq_ctrl);
		if (err)
			return err;

		rq->mpwqe.wq.db = &rq->mpwqe.wq.db[MLX5_RCV_DBR];

		wq_sz = mlx5_wq_ll_get_size(&rq->mpwqe.wq);
545 546

		pool_size = MLX5_MPWRQ_PAGES_PER_WQE << mlx5e_mpwqe_get_log_rq_size(params);
547

548
		rq->post_wqes = mlx5e_post_rx_mpwqes;
549
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
550

551
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
552 553 554 555 556 557 558
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
559 560 561 562 563 564
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

565 566 567 568
		rq->mpwqe.skb_from_cqe_mpwrq =
			mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_mpwrq_linear :
			mlx5e_skb_from_cqe_mpwrq_nonlinear;
569 570
		rq->mpwqe.log_stride_sz = mlx5e_mpwqe_get_log_stride_size(mdev, params);
		rq->mpwqe.num_strides = BIT(mlx5e_mpwqe_get_log_num_strides(mdev, params));
571

572
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
573 574
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
575 576 577 578
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
579
			goto err_free;
580
		break;
581 582 583
	default: /* MLX5_WQ_TYPE_CYCLIC */
		err = mlx5_wq_cyc_create(mdev, &rqp->wq, rqc_wq, &rq->wqe.wq,
					 &rq->wq_ctrl);
584 585 586 587 588
		if (err)
			return err;

		rq->wqe.wq.db = &rq->wqe.wq.db[MLX5_RCV_DBR];

589
		wq_sz = mlx5_wq_cyc_get_size(&rq->wqe.wq);
590

591 592
		rq->wqe.info = rqp->frags_info;
		rq->wqe.frags =
593 594
			kvzalloc_node(array_size(sizeof(*rq->wqe.frags),
					(wq_sz << rq->wqe.info.log_num_frags)),
595
				      GFP_KERNEL, cpu_to_node(c->cpu));
596 597
		if (!rq->wqe.frags) {
			err = -ENOMEM;
598
			goto err_free;
599
		}
600 601 602 603

		err = mlx5e_init_di_list(rq, params, wq_sz, c->cpu);
		if (err)
			goto err_free;
604
		rq->post_wqes = mlx5e_post_rx_wqes;
605
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
606

607 608 609 610 611 612
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
613 614 615
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
616
			goto err_free;
617 618
		}

619 620 621
		rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(mdev, params) ?
			mlx5e_skb_from_cqe_linear :
			mlx5e_skb_from_cqe_nonlinear;
622
		rq->mkey_be = c->mkey_be;
623
	}
624

625
	/* Create a page_pool and register it with rxq */
626
	pp_params.order     = 0;
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
	pp_params.flags     = 0; /* No-internal DMA mapping in page_pool */
	pp_params.pool_size = pool_size;
	pp_params.nid       = cpu_to_node(c->cpu);
	pp_params.dev       = c->pdev;
	pp_params.dma_dir   = rq->buff.map_dir;

	/* page_pool can be used even when there is no rq->xdp_prog,
	 * given page_pool does not handle DMA mapping there is no
	 * required state to clear. And page_pool gracefully handle
	 * elevated refcnt.
	 */
	rq->page_pool = page_pool_create(&pp_params);
	if (IS_ERR(rq->page_pool)) {
		err = PTR_ERR(rq->page_pool);
		rq->page_pool = NULL;
642
		goto err_free;
643
	}
644 645 646
	err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq,
					 MEM_TYPE_PAGE_POOL, rq->page_pool);
	if (err)
647
		goto err_free;
648

649
	for (i = 0; i < wq_sz; i++) {
650
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
651
			struct mlx5e_rx_wqe_ll *wqe =
652
				mlx5_wq_ll_get_wqe(&rq->mpwqe.wq, i);
653 654
			u32 byte_count =
				rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
655
			u64 dma_offset = mlx5e_get_mpwqe_offset(rq, i);
656

657 658 659
			wqe->data[0].addr = cpu_to_be64(dma_offset + rq->buff.headroom);
			wqe->data[0].byte_count = cpu_to_be32(byte_count);
			wqe->data[0].lkey = rq->mkey_be;
660
		} else {
661 662
			struct mlx5e_rx_wqe_cyc *wqe =
				mlx5_wq_cyc_get_wqe(&rq->wqe.wq, i);
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
			int f;

			for (f = 0; f < rq->wqe.info.num_frags; f++) {
				u32 frag_size = rq->wqe.info.arr[f].frag_size |
					MLX5_HW_START_PADDING;

				wqe->data[f].byte_count = cpu_to_be32(frag_size);
				wqe->data[f].lkey = rq->mkey_be;
			}
			/* check if num_frags is not a pow of two */
			if (rq->wqe.info.num_frags < (1 << rq->wqe.info.log_num_frags)) {
				wqe->data[f].byte_count = 0;
				wqe->data[f].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
				wqe->data[f].addr = 0;
			}
678
		}
679 680
	}

681 682 683 684 685 686 687 688 689 690 691
	INIT_WORK(&rq->dim.work, mlx5e_rx_dim_work);

	switch (params->rx_cq_moderation.cq_period_mode) {
	case MLX5_CQ_PERIOD_MODE_START_FROM_CQE:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE;
		break;
	case MLX5_CQ_PERIOD_MODE_START_FROM_EQE:
	default:
		rq->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
	}

692 693 694
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

695 696
	return 0;

697 698 699
err_free:
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
700
		kvfree(rq->mpwqe.info);
701 702 703 704 705 706
		mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
	}
T
Tariq Toukan 已提交
707

708
err_rq_wq_destroy:
709 710
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
711
	xdp_rxq_info_unreg(&rq->xdp_rxq);
712 713
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
714 715 716 717 718
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

719
static void mlx5e_free_rq(struct mlx5e_rq *rq)
720
{
721 722
	int i;

723 724 725
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

726
	xdp_rxq_info_unreg(&rq->xdp_rxq);
727 728
	if (rq->page_pool)
		page_pool_destroy(rq->page_pool);
729

730 731
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
732
		kvfree(rq->mpwqe.info);
733
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
734
		break;
735
	default: /* MLX5_WQ_TYPE_CYCLIC */
736 737
		kvfree(rq->wqe.frags);
		mlx5e_free_di_list(rq);
738 739
	}

740 741 742 743 744 745
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
746 747 748
	mlx5_wq_destroy(&rq->wq_ctrl);
}

749 750
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
751
{
752
	struct mlx5_core_dev *mdev = rq->mdev;
753 754 755 756 757 758 759 760 761

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
762
	in = kvzalloc(inlen, GFP_KERNEL);
763 764 765 766 767 768 769 770
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

771
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
772 773
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
774
						MLX5_ADAPTER_PAGE_SHIFT);
775 776
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

777 778
	mlx5_fill_page_frag_array(&rq->wq_ctrl.buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
779

780
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
781 782 783 784 785 786

	kvfree(in);

	return err;
}

787 788
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
789
{
790
	struct mlx5_core_dev *mdev = rq->mdev;
791 792 793 794 795 796 797

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
798
	in = kvzalloc(inlen, GFP_KERNEL);
799 800 801 802 803 804 805 806
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

807
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
808 809 810 811 812 813

	kvfree(in);

	return err;
}

814 815 816 817 818 819 820 821 822 823 824 825
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
826
	in = kvzalloc(inlen, GFP_KERNEL);
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

845 846 847
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
848
	struct mlx5_core_dev *mdev = c->mdev;
849 850 851 852 853 854
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
855
	in = kvzalloc(inlen, GFP_KERNEL);
856 857 858 859 860 861
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
862 863
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
864 865 866 867 868 869 870 871 872 873
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

874
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
875
{
876
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
877 878
}

879
static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time)
880
{
881
	unsigned long exp_time = jiffies + msecs_to_jiffies(wait_time);
882
	struct mlx5e_channel *c = rq->channel;
883

884
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5e_rqwq_get_size(rq));
885

886
	do {
887
		if (mlx5e_rqwq_get_cur_sz(rq) >= min_wqes)
888 889 890
			return 0;

		msleep(20);
891 892 893
	} while (time_before(jiffies, exp_time));

	netdev_warn(c->netdev, "Failed to get min RX wqes on Channel[%d] RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
894
		    c->ix, rq->rqn, mlx5e_rqwq_get_cur_sz(rq), min_wqes);
895 896 897 898

	return -ETIMEDOUT;
}

899 900 901 902 903
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	__be16 wqe_ix_be;
	u16 wqe_ix;

904 905 906
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
		struct mlx5_wq_ll *wq = &rq->mpwqe.wq;

907
		/* UMR WQE (if in progress) is always at wq->head */
908
		if (rq->mpwqe.umr_in_progress)
909
			rq->dealloc_wqe(rq, wq->head);
910 911

		while (!mlx5_wq_ll_is_empty(wq)) {
912
			struct mlx5e_rx_wqe_ll *wqe;
913 914 915 916 917 918 919 920 921

			wqe_ix_be = *wq->tail_next;
			wqe_ix    = be16_to_cpu(wqe_ix_be);
			wqe       = mlx5_wq_ll_get_wqe(wq, wqe_ix);
			rq->dealloc_wqe(rq, wqe_ix);
			mlx5_wq_ll_pop(wq, wqe_ix_be,
				       &wqe->next.next_wqe_index);
		}
	} else {
922
		struct mlx5_wq_cyc *wq = &rq->wqe.wq;
923

924 925
		while (!mlx5_wq_cyc_is_empty(wq)) {
			wqe_ix = mlx5_wq_cyc_get_tail(wq);
926
			rq->dealloc_wqe(rq, wqe_ix);
927
			mlx5_wq_cyc_pop(wq);
928
		}
929
	}
930

931 932
}

933
static int mlx5e_open_rq(struct mlx5e_channel *c,
934
			 struct mlx5e_params *params,
935 936 937 938 939
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

940
	err = mlx5e_alloc_rq(c, params, param, rq);
941 942 943
	if (err)
		return err;

944
	err = mlx5e_create_rq(rq, param);
945
	if (err)
946
		goto err_free_rq;
947

948
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
949
	if (err)
950
		goto err_destroy_rq;
951

952
	if (params->rx_dim_enabled)
953
		__set_bit(MLX5E_RQ_STATE_AM, &c->rq.state);
954

955
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE))
956 957
		__set_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &c->rq.state);

958 959 960 961
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
962 963
err_free_rq:
	mlx5e_free_rq(rq);
964 965 966 967

	return err;
}

968 969 970
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
971
	struct mlx5_wq_cyc *wq = &sq->wq;
972 973
	struct mlx5e_tx_wqe *nopwqe;

974 975
	u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);

976 977
	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
978 979
	nopwqe = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
980 981 982
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
983
{
984
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
985
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
986
}
987

988 989
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
990
	cancel_work_sync(&rq->dim.work);
991
	mlx5e_destroy_rq(rq);
992 993
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
994 995
}

S
Saeed Mahameed 已提交
996
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
997
{
998
	kvfree(sq->db.xdpi_fifo.xi);
999
	kvfree(sq->db.wqe_info);
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
}

static int mlx5e_alloc_xdpsq_fifo(struct mlx5e_xdpsq *sq, int numa)
{
	struct mlx5e_xdp_info_fifo *xdpi_fifo = &sq->db.xdpi_fifo;
	int wq_sz        = mlx5_wq_cyc_get_size(&sq->wq);
	int dsegs_per_wq = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	xdpi_fifo->xi = kvzalloc_node(sizeof(*xdpi_fifo->xi) * dsegs_per_wq,
				      GFP_KERNEL, numa);
	if (!xdpi_fifo->xi)
		return -ENOMEM;

	xdpi_fifo->pc   = &sq->xdpi_fifo_pc;
	xdpi_fifo->cc   = &sq->xdpi_fifo_cc;
	xdpi_fifo->mask = dsegs_per_wq - 1;

	return 0;
1018 1019
}

S
Saeed Mahameed 已提交
1020
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
1021
{
1022
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
1023
	int err;
1024

1025 1026 1027 1028 1029
	sq->db.wqe_info = kvzalloc_node(sizeof(*sq->db.wqe_info) * wq_sz,
					GFP_KERNEL, numa);
	if (!sq->db.wqe_info)
		return -ENOMEM;

1030 1031
	err = mlx5e_alloc_xdpsq_fifo(sq, numa);
	if (err) {
S
Saeed Mahameed 已提交
1032
		mlx5e_free_xdpsq_db(sq);
1033
		return err;
1034 1035 1036 1037 1038
	}

	return 0;
}

S
Saeed Mahameed 已提交
1039
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
1040
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1041
			     struct mlx5e_sq_param *param,
1042 1043
			     struct mlx5e_xdpsq *sq,
			     bool is_redirect)
S
Saeed Mahameed 已提交
1044 1045
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1046
	struct mlx5_core_dev *mdev = c->mdev;
1047
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1048 1049 1050 1051 1052 1053
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1054
	sq->min_inline_mode = params->tx_min_inline_mode;
1055
	sq->hw_mtu    = MLX5E_SW2HW_MTU(params, params->sw_mtu);
1056 1057 1058
	sq->stats     = is_redirect ?
		&c->priv->channel_stats[c->ix].xdpsq :
		&c->priv->channel_stats[c->ix].rq_xdpsq;
S
Saeed Mahameed 已提交
1059

1060
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1061
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1062 1063
	if (err)
		return err;
1064
	wq->db = &wq->db[MLX5_SND_DBR];
S
Saeed Mahameed 已提交
1065

1066
	err = mlx5e_alloc_xdpsq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1085
{
1086
	kvfree(sq->db.ico_wqe);
1087 1088
}

S
Saeed Mahameed 已提交
1089
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1090 1091 1092
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

1093 1094
	sq->db.ico_wqe = kvzalloc_node(array_size(wq_sz,
						  sizeof(*sq->db.ico_wqe)),
1095
				       GFP_KERNEL, numa);
1096 1097 1098 1099 1100 1101
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1102 1103 1104
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1105
{
S
Saeed Mahameed 已提交
1106
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1107
	struct mlx5_core_dev *mdev = c->mdev;
1108
	struct mlx5_wq_cyc *wq = &sq->wq;
S
Saeed Mahameed 已提交
1109
	int err;
1110

S
Saeed Mahameed 已提交
1111 1112
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1113

1114
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1115
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
S
Saeed Mahameed 已提交
1116 1117
	if (err)
		return err;
1118
	wq->db = &wq->db[MLX5_SND_DBR];
1119

1120
	err = mlx5e_alloc_icosq_db(sq, cpu_to_node(c->cpu));
S
Saeed Mahameed 已提交
1121 1122 1123
	if (err)
		goto err_sq_wq_destroy;

1124
	return 0;
S
Saeed Mahameed 已提交
1125 1126 1127 1128 1129

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1130 1131
}

S
Saeed Mahameed 已提交
1132
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1133
{
S
Saeed Mahameed 已提交
1134 1135
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1136 1137
}

S
Saeed Mahameed 已提交
1138
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1139
{
1140 1141
	kvfree(sq->db.wqe_info);
	kvfree(sq->db.dma_fifo);
1142 1143
}

S
Saeed Mahameed 已提交
1144
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1145
{
S
Saeed Mahameed 已提交
1146 1147 1148
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

1149 1150
	sq->db.dma_fifo = kvzalloc_node(array_size(df_sz,
						   sizeof(*sq->db.dma_fifo)),
1151
					GFP_KERNEL, numa);
1152 1153
	sq->db.wqe_info = kvzalloc_node(array_size(wq_sz,
						   sizeof(*sq->db.wqe_info)),
1154
					GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1155
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1156 1157
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1158
	}
S
Saeed Mahameed 已提交
1159 1160 1161 1162

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1163 1164
}

1165
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
S
Saeed Mahameed 已提交
1166
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1167
			     int txq_ix,
1168
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1169
			     struct mlx5e_sq_param *param,
1170 1171
			     struct mlx5e_txqsq *sq,
			     int tc)
1172
{
S
Saeed Mahameed 已提交
1173
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1174
	struct mlx5_core_dev *mdev = c->mdev;
1175
	struct mlx5_wq_cyc *wq = &sq->wq;
1176 1177
	int err;

1178
	sq->pdev      = c->pdev;
1179
	sq->tstamp    = c->tstamp;
1180
	sq->clock     = &mdev->clock;
1181 1182
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1183
	sq->txq_ix    = txq_ix;
1184
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1185
	sq->min_inline_mode = params->tx_min_inline_mode;
1186
	sq->stats     = &c->priv->channel_stats[c->ix].sq[tc];
1187
	INIT_WORK(&sq->recover_work, mlx5e_tx_err_cqe_work);
1188 1189
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1190 1191
	if (mlx5_accel_is_tls_device(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_TLS, &sq->state);
1192

1193
	param->wq.db_numa_node = cpu_to_node(c->cpu);
1194
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, wq, &sq->wq_ctrl);
1195
	if (err)
1196
		return err;
1197
	wq->db    = &wq->db[MLX5_SND_DBR];
1198

1199
	err = mlx5e_alloc_txqsq_db(sq, cpu_to_node(c->cpu));
D
Dan Carpenter 已提交
1200
	if (err)
1201 1202
		goto err_sq_wq_destroy;

1203 1204 1205
	INIT_WORK(&sq->dim.work, mlx5e_tx_dim_work);
	sq->dim.mode = params->tx_cq_moderation.cq_period_mode;

1206 1207 1208 1209 1210 1211 1212 1213
	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1214
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1215
{
S
Saeed Mahameed 已提交
1216
	mlx5e_free_txqsq_db(sq);
1217 1218 1219
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1220 1221 1222 1223 1224 1225 1226 1227
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1228
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1229 1230 1231
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1232 1233 1234 1235 1236 1237 1238 1239
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1240
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1241
	in = kvzalloc(inlen, GFP_KERNEL);
1242 1243 1244 1245 1246 1247 1248
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1249 1250 1251
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1252 1253

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1254
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1255

1256
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1257
	MLX5_SET(sqc,  sqc, flush_in_error_en, 1);
1258 1259

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1260
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1261
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1262
					  MLX5_ADAPTER_PAGE_SHIFT);
1263
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1264

1265 1266
	mlx5_fill_page_frag_array(&csp->wq_ctrl->buf,
				  (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1267

1268
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1269 1270 1271 1272 1273 1274

	kvfree(in);

	return err;
}

1275 1276
int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
		    struct mlx5e_modify_sq_param *p)
1277 1278 1279 1280 1281 1282 1283
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1284
	in = kvzalloc(inlen, GFP_KERNEL);
1285 1286 1287 1288 1289
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1290 1291 1292
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1293
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1294
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1295
	}
1296

1297
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1298 1299 1300 1301 1302 1303

	kvfree(in);

	return err;
}

1304
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1305
{
1306
	mlx5_core_destroy_sq(mdev, sqn);
1307 1308
}

1309
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1310 1311 1312
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1313
{
1314
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1315 1316
	int err;

1317
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1318 1319 1320 1321 1322
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1323
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1324
	if (err)
1325
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1326 1327 1328 1329

	return err;
}

1330 1331 1332
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1333
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1334
			    u32 tisn,
1335
			    int txq_ix,
1336
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1337
			    struct mlx5e_sq_param *param,
1338 1339
			    struct mlx5e_txqsq *sq,
			    int tc)
S
Saeed Mahameed 已提交
1340 1341
{
	struct mlx5e_create_sq_param csp = {};
1342
	u32 tx_rate;
1343 1344
	int err;

1345
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq, tc);
1346 1347 1348
	if (err)
		return err;

1349
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1350
	csp.tis_lst_sz      = 1;
1351 1352 1353
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1354
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1355
	if (err)
S
Saeed Mahameed 已提交
1356
		goto err_free_txqsq;
1357

1358
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1359
	if (tx_rate)
1360
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1361

1362 1363 1364
	if (params->tx_dim_enabled)
		sq->state |= BIT(MLX5E_SQ_STATE_AM);

1365 1366
	return 0;

S
Saeed Mahameed 已提交
1367
err_free_txqsq:
1368
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1369
	mlx5e_free_txqsq(sq);
1370 1371 1372 1373

	return err;
}

1374
void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
1375
{
1376
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1377
	clear_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state);
1378 1379 1380 1381 1382
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1383
void mlx5e_tx_disable_queue(struct netdev_queue *txq)
1384 1385 1386 1387 1388 1389
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1390
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1391
{
1392
	struct mlx5e_channel *c = sq->channel;
1393
	struct mlx5_wq_cyc *wq = &sq->wq;
1394

1395
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1396
	/* prevent netif_tx_wake_queue */
1397
	napi_synchronize(&c->napi);
1398

1399
	mlx5e_tx_disable_queue(sq->txq);
1400

S
Saeed Mahameed 已提交
1401
	/* last doorbell out, godspeed .. */
1402 1403
	if (mlx5e_wqc_has_room_for(wq, sq->cc, sq->pc, 1)) {
		u16 pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
S
Saeed Mahameed 已提交
1404
		struct mlx5e_tx_wqe *nop;
1405

1406 1407 1408
		sq->db.wqe_info[pi].skb = NULL;
		nop = mlx5e_post_nop(wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(wq, sq->pc, sq->uar_map, &nop->ctrl);
1409
	}
1410 1411 1412 1413 1414
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1415
	struct mlx5_core_dev *mdev = c->mdev;
1416
	struct mlx5_rate_limit rl = {0};
1417

1418
	cancel_work_sync(&sq->dim.work);
1419
	cancel_work_sync(&sq->recover_work);
1420
	mlx5e_destroy_sq(mdev, sq->sqn);
1421 1422 1423 1424
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
		mlx5_rl_remove_rate(mdev, &rl);
	}
S
Saeed Mahameed 已提交
1425 1426 1427 1428
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

1429
static void mlx5e_tx_err_cqe_work(struct work_struct *recover_work)
1430
{
1431 1432
	struct mlx5e_txqsq *sq = container_of(recover_work, struct mlx5e_txqsq,
					      recover_work);
1433

1434
	mlx5e_tx_reporter_err_cqe(sq);
1435 1436
}

S
Saeed Mahameed 已提交
1437
static int mlx5e_open_icosq(struct mlx5e_channel *c,
1438
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1439 1440 1441 1442 1443 1444
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1445
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1446 1447 1448 1449 1450
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1451
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1452
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1453
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1473
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1474 1475 1476 1477
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1478
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1479
			    struct mlx5e_sq_param *param,
1480 1481
			    struct mlx5e_xdpsq *sq,
			    bool is_redirect)
S
Saeed Mahameed 已提交
1482 1483 1484 1485
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1486
	err = mlx5e_alloc_xdpsq(c, params, param, sq, is_redirect);
S
Saeed Mahameed 已提交
1487 1488 1489 1490
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1491
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1492 1493 1494 1495
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1496
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1497 1498 1499
	if (err)
		goto err_free_xdpsq;

1500 1501 1502 1503 1504 1505
	mlx5e_set_xmit_fp(sq, param->is_mpw);

	if (!param->is_mpw) {
		unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
		unsigned int inline_hdr_sz = 0;
		int i;
S
Saeed Mahameed 已提交
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
		if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
			inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
			ds_cnt++;
		}

		/* Pre initialize fixed WQE fields */
		for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
			struct mlx5e_xdp_wqe_info *wi  = &sq->db.wqe_info[i];
			struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
			struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
			struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
			struct mlx5_wqe_data_seg *dseg;
S
Saeed Mahameed 已提交
1519

1520 1521
			cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
			eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);
S
Saeed Mahameed 已提交
1522

1523 1524
			dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
			dseg->lkey = sq->mkey_be;
1525

1526 1527 1528
			wi->num_wqebbs = 1;
			wi->num_ds     = 1;
		}
S
Saeed Mahameed 已提交
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

1540
static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq, struct mlx5e_rq *rq)
S
Saeed Mahameed 已提交
1541 1542 1543 1544 1545 1546
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1547
	mlx5e_destroy_sq(c->mdev, sq->sqn);
1548
	mlx5e_free_xdpsq_descs(sq, rq);
S
Saeed Mahameed 已提交
1549
	mlx5e_free_xdpsq(sq);
1550 1551
}

1552 1553 1554
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1555 1556 1557
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1558
	unsigned int irqn;
1559 1560 1561
	int err;
	u32 i;

1562 1563 1564 1565
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);
	if (err)
		return err;

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1587
	cq->mdev = mdev;
1588 1589 1590 1591

	return 0;
}

1592 1593 1594 1595 1596 1597 1598
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1599 1600
	param->wq.buf_numa_node = cpu_to_node(c->cpu);
	param->wq.db_numa_node  = cpu_to_node(c->cpu);
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1611
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1612
{
1613
	mlx5_wq_destroy(&cq->wq_ctrl);
1614 1615
}

1616
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1617
{
1618
	struct mlx5_core_dev *mdev = cq->mdev;
1619 1620 1621 1622 1623
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1624
	unsigned int irqn_not_used;
1625 1626 1627
	int eqn;
	int err;

1628 1629 1630 1631
	err = mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);
	if (err)
		return err;

1632
	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1633
		sizeof(u64) * cq->wq_ctrl.buf.npages;
1634
	in = kvzalloc(inlen, GFP_KERNEL);
1635 1636 1637 1638 1639 1640 1641
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1642
	mlx5_fill_page_frag_array(&cq->wq_ctrl.buf,
1643
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1644

T
Tariq Toukan 已提交
1645
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1646
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1647
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1648
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.buf.page_shift -
1649
					    MLX5_ADAPTER_PAGE_SHIFT);
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1664
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1665
{
1666
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1667 1668 1669
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1670
			 struct net_dim_cq_moder moder,
1671
			 struct mlx5e_cq_param *param,
1672
			 struct mlx5e_cq *cq)
1673
{
1674
	struct mlx5_core_dev *mdev = c->mdev;
1675 1676
	int err;

1677
	err = mlx5e_alloc_cq(c, param, cq);
1678 1679 1680
	if (err)
		return err;

1681
	err = mlx5e_create_cq(cq, param);
1682
	if (err)
1683
		goto err_free_cq;
1684

1685
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1686
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1687 1688
	return 0;

1689 1690
err_free_cq:
	mlx5e_free_cq(cq);
1691 1692 1693 1694 1695 1696 1697

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1698
	mlx5e_free_cq(cq);
1699 1700 1701
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1702
			     struct mlx5e_params *params,
1703 1704 1705 1706 1707 1708
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1709 1710
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1733
			  struct mlx5e_params *params,
1734 1735
			  struct mlx5e_channel_param *cparam)
{
1736
	struct mlx5e_priv *priv = c->priv;
1737
	int err, tc, max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
1738

1739
	for (tc = 0; tc < params->num_tc; tc++) {
1740
		int txq_ix = c->ix + tc * max_nch;
1741

1742
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
1743
				       params, &cparam->sq, &c->sq[tc], tc);
1744 1745 1746 1747 1748 1749 1750 1751
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1752
		mlx5e_close_txqsq(&c->sq[tc]);
1753 1754 1755 1756 1757 1758 1759 1760 1761

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1762
		mlx5e_close_txqsq(&c->sq[tc]);
1763 1764
}

1765
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1766
				struct mlx5e_txqsq *sq, u32 rate)
1767 1768 1769
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1770
	struct mlx5e_modify_sq_param msp = {0};
1771
	struct mlx5_rate_limit rl = {0};
1772 1773 1774 1775 1776 1777 1778
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

1779 1780
	if (sq->rate_limit) {
		rl.rate = sq->rate_limit;
1781
		/* remove current rl index to free space to next ones */
1782 1783
		mlx5_rl_remove_rate(mdev, &rl);
	}
1784 1785 1786 1787

	sq->rate_limit = 0;

	if (rate) {
1788 1789
		rl.rate = rate;
		err = mlx5_rl_add_rate(mdev, &rl_index, &rl);
1790 1791 1792 1793 1794 1795 1796
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1797 1798 1799 1800
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1801
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1802 1803 1804 1805 1806
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
1807
			mlx5_rl_remove_rate(mdev, &rl);
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1819
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
static int mlx5e_alloc_xps_cpumask(struct mlx5e_channel *c,
				   struct mlx5e_params *params)
{
	int num_comp_vectors = mlx5_comp_vectors_count(c->mdev);
	int irq;

	if (!zalloc_cpumask_var(&c->xps_cpumask, GFP_KERNEL))
		return -ENOMEM;

	for (irq = c->ix; irq < num_comp_vectors; irq += params->num_channels) {
		int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(c->mdev, irq));

		cpumask_set_cpu(cpu, c->xps_cpumask);
	}

	return 0;
}

static void mlx5e_free_xps_cpumask(struct mlx5e_channel *c)
{
	free_cpumask_var(c->xps_cpumask);
}

1869
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1870
			      struct mlx5e_params *params,
1871 1872 1873
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1874
	int cpu = cpumask_first(mlx5_comp_irq_get_affinity_mask(priv->mdev, ix));
1875
	struct net_dim_cq_moder icocq_moder = {0, 0};
1876 1877
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1878
	unsigned int irq;
1879
	int err;
1880
	int eqn;
1881

1882 1883 1884 1885
	err = mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	if (err)
		return err;

1886
	c = kvzalloc_node(sizeof(*c), GFP_KERNEL, cpu_to_node(cpu));
1887 1888 1889 1890
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1891 1892
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1893
	c->ix       = ix;
1894
	c->cpu      = cpu;
1895 1896
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1897
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1898 1899
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1900
	c->stats    = &priv->channel_stats[ix].ch;
1901 1902
	c->irq_desc = irq_to_desc(irq);

1903 1904 1905 1906
	err = mlx5e_alloc_xps_cpumask(c, params);
	if (err)
		goto err_free_channel;

1907 1908
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1909
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1910 1911 1912
	if (err)
		goto err_napi_del;

1913
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1914 1915 1916
	if (err)
		goto err_close_icosq_cq;

1917
	err = mlx5e_open_cq(c, params->tx_cq_moderation, &cparam->tx_cq, &c->xdpsq.cq);
1918 1919 1920
	if (err)
		goto err_close_tx_cqs;

1921 1922 1923 1924
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
	if (err)
		goto err_close_xdp_tx_cqs;

1925
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1926 1927
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1928 1929 1930
	if (err)
		goto err_close_rx_cq;

1931 1932
	napi_enable(&c->napi);

1933
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1934 1935 1936
	if (err)
		goto err_disable_napi;

1937
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1938 1939 1940
	if (err)
		goto err_close_icosq;

1941
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq, false) : 0;
1942 1943
	if (err)
		goto err_close_sqs;
1944

1945
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1946
	if (err)
1947
		goto err_close_xdp_sq;
1948

1949 1950 1951 1952
	err = mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->xdpsq, true);
	if (err)
		goto err_close_rq;

1953 1954 1955
	*cp = c;

	return 0;
1956 1957 1958 1959

err_close_rq:
	mlx5e_close_rq(&c->rq);

1960
err_close_xdp_sq:
1961
	if (c->xdp)
1962
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
1963 1964 1965 1966

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1967
err_close_icosq:
S
Saeed Mahameed 已提交
1968
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1969

1970 1971
err_disable_napi:
	napi_disable(&c->napi);
1972
	if (c->xdp)
1973
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1974 1975

err_close_rx_cq:
1976 1977
	mlx5e_close_cq(&c->rq.cq);

1978 1979 1980
err_close_xdp_tx_cqs:
	mlx5e_close_cq(&c->xdpsq.cq);

1981 1982 1983
err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1984 1985 1986
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1987 1988
err_napi_del:
	netif_napi_del(&c->napi);
1989 1990 1991
	mlx5e_free_xps_cpumask(c);

err_free_channel:
1992
	kvfree(c);
1993 1994 1995 1996

	return err;
}

1997 1998 1999 2000 2001 2002 2003
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
2004
	netif_set_xps_queue(c->netdev, c->xps_cpumask, c->ix);
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

2016 2017
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
2018
	mlx5e_close_xdpsq(&c->xdpsq, NULL);
2019
	mlx5e_close_rq(&c->rq);
2020
	if (c->xdp)
2021
		mlx5e_close_xdpsq(&c->rq.xdpsq, &c->rq);
2022
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
2023
	mlx5e_close_icosq(&c->icosq);
2024
	napi_disable(&c->napi);
2025
	if (c->xdp)
2026
		mlx5e_close_cq(&c->rq.xdpsq.cq);
2027
	mlx5e_close_cq(&c->rq.cq);
2028
	mlx5e_close_cq(&c->xdpsq.cq);
2029
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
2030
	mlx5e_close_cq(&c->icosq.cq);
2031
	netif_napi_del(&c->napi);
2032
	mlx5e_free_xps_cpumask(c);
E
Eric Dumazet 已提交
2033

2034
	kvfree(c);
2035 2036
}

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
#define DEFAULT_FRAG_SIZE (2048)

static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev,
				      struct mlx5e_params *params,
				      struct mlx5e_rq_frags_info *info)
{
	u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu);
	int frag_size_max = DEFAULT_FRAG_SIZE;
	u32 buf_size = 0;
	int i;

#ifdef CONFIG_MLX5_EN_IPSEC
	if (MLX5_IPSEC_DEV(mdev))
		byte_count += MLX5E_METADATA_ETHER_LEN;
#endif

	if (mlx5e_rx_is_linear_skb(mdev, params)) {
		int frag_stride;

		frag_stride = mlx5e_rx_get_linear_frag_sz(params);
		frag_stride = roundup_pow_of_two(frag_stride);

		info->arr[0].frag_size = byte_count;
		info->arr[0].frag_stride = frag_stride;
		info->num_frags = 1;
		info->wqe_bulk = PAGE_SIZE / frag_stride;
		goto out;
	}

	if (byte_count > PAGE_SIZE +
	    (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max)
		frag_size_max = PAGE_SIZE;

	i = 0;
	while (buf_size < byte_count) {
		int frag_size = byte_count - buf_size;

		if (i < MLX5E_MAX_RX_FRAGS - 1)
			frag_size = min(frag_size, frag_size_max);

		info->arr[i].frag_size = frag_size;
		info->arr[i].frag_stride = roundup_pow_of_two(frag_size);

		buf_size += frag_size;
		i++;
	}
	info->num_frags = i;
	/* number of different wqes sharing a page */
	info->wqe_bulk = 1 + (info->num_frags % 2);

out:
	info->wqe_bulk = max_t(u8, info->wqe_bulk, 8);
	info->log_num_frags = order_base_2(info->num_frags);
}

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
static inline u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs)
{
	int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs;

	switch (wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
		sz += sizeof(struct mlx5e_rx_wqe_ll);
		break;
	default: /* MLX5_WQ_TYPE_CYCLIC */
		sz += sizeof(struct mlx5e_rx_wqe_cyc);
	}

	return order_base_2(sz);
}

2107
static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
2108
				 struct mlx5e_params *params,
2109 2110
				 struct mlx5e_rq_param *param)
{
2111
	struct mlx5_core_dev *mdev = priv->mdev;
2112 2113
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);
2114
	int ndsegs = 1;
2115

2116
	switch (params->rq_wq_type) {
2117
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2118
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
2119 2120
			 mlx5e_mpwqe_get_log_num_strides(mdev, params) -
			 MLX5_MPWQE_LOG_NUM_STRIDES_BASE);
2121
		MLX5_SET(wq, wq, log_wqe_stride_size,
2122 2123
			 mlx5e_mpwqe_get_log_stride_size(mdev, params) -
			 MLX5_MPWQE_LOG_STRIDE_SZ_BASE);
2124
		MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params));
2125
		break;
2126
	default: /* MLX5_WQ_TYPE_CYCLIC */
2127
		MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames);
2128 2129
		mlx5e_build_rq_frags_info(mdev, params, &param->frags_info);
		ndsegs = param->frags_info.num_frags;
2130 2131
	}

2132
	MLX5_SET(wq, wq, wq_type,          params->rq_wq_type);
2133
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
2134 2135
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs));
2136
	MLX5_SET(wq, wq, pd,               mdev->mlx5e_res.pdn);
2137
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
2138
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
2139
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
2140

2141
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2142 2143
}

2144
static void mlx5e_build_drop_rq_param(struct mlx5e_priv *priv,
2145
				      struct mlx5e_rq_param *param)
2146
{
2147
	struct mlx5_core_dev *mdev = priv->mdev;
2148 2149 2150
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

2151 2152 2153
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, log_wq_stride,
		 mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1));
2154
	MLX5_SET(rqc, rqc, counter_set_id, priv->drop_rq_q_counter);
2155 2156

	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
2157 2158
}

T
Tariq Toukan 已提交
2159 2160
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
2161 2162 2163 2164 2165
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
2166
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
2167

2168
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
2169 2170 2171
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
2172
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
2173 2174 2175 2176
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);
2177
	bool allow_swp;
T
Tariq Toukan 已提交
2178

2179 2180
	allow_swp = mlx5_geneve_tx_allowed(priv->mdev) ||
		    !!MLX5_IPSEC_DEV(priv->mdev);
T
Tariq Toukan 已提交
2181
	mlx5e_build_sq_param_common(priv, param);
2182
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2183
	MLX5_SET(sqc, sqc, allow_swp, allow_swp);
2184 2185 2186 2187 2188 2189 2190
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
2191
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
2192 2193
	if (MLX5_CAP_GEN(priv->mdev, cqe_128_always) && cache_line_size() >= 128)
		MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD);
2194 2195 2196
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
2197
				    struct mlx5e_params *params,
2198 2199
				    struct mlx5e_cq_param *param)
{
2200
	struct mlx5_core_dev *mdev = priv->mdev;
2201
	void *cqc = param->cqc;
2202
	u8 log_cq_size;
2203

2204
	switch (params->rq_wq_type) {
2205
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
2206 2207
		log_cq_size = mlx5e_mpwqe_get_log_rq_size(params) +
			mlx5e_mpwqe_get_log_num_strides(mdev, params);
2208
		break;
2209
	default: /* MLX5_WQ_TYPE_CYCLIC */
2210
		log_cq_size = params->log_rq_mtu_frames;
2211 2212 2213
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
2214
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
2215 2216 2217
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
2218 2219

	mlx5e_build_common_cq_param(priv, param);
2220
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
2221 2222 2223
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
2224
				    struct mlx5e_params *params,
2225 2226 2227 2228
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

2229
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
2230 2231

	mlx5e_build_common_cq_param(priv, param);
2232
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
2233 2234
}

T
Tariq Toukan 已提交
2235
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
2236 2237
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
2238 2239 2240 2241 2242 2243
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2244

2245
	param->cq_period_mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2246 2247 2248
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2249 2250
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2251 2252 2253 2254 2255 2256 2257
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2258
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2259 2260
}

2261
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2262
				    struct mlx5e_params *params,
2263 2264 2265 2266 2267 2268
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2269
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2270
	param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE);
2271 2272
}

2273 2274 2275
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2276
{
2277
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2278

2279 2280 2281 2282 2283 2284 2285
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2286 2287
}

2288 2289
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2290
{
2291
	struct mlx5e_channel_param *cparam;
2292
	int err = -ENOMEM;
2293 2294
	int i;

2295
	chs->num = chs->params.num_channels;
2296

2297
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2298
	cparam = kvzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2299 2300
	if (!chs->c || !cparam)
		goto err_free;
2301

2302
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2303
	for (i = 0; i < chs->num; i++) {
2304
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2305 2306 2307 2308
		if (err)
			goto err_close_channels;
	}

2309 2310 2311 2312
	if (!IS_ERR_OR_NULL(priv->tx_reporter))
		devlink_health_reporter_state_update(priv->tx_reporter,
						     DEVLINK_HEALTH_REPORTER_STATE_HEALTHY);

2313
	kvfree(cparam);
2314 2315 2316 2317
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2318
		mlx5e_close_channel(chs->c[i]);
2319

2320
err_free:
2321
	kfree(chs->c);
2322
	kvfree(cparam);
2323
	chs->num = 0;
2324 2325 2326
	return err;
}

2327
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2328 2329 2330
{
	int i;

2331 2332 2333 2334 2335 2336 2337 2338 2339
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

2340 2341 2342
	for (i = 0; i < chs->num; i++)
		err |= mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq,
						  err ? 0 : 20000);
2343

2344
	return err ? -ETIMEDOUT : 0;
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2355
void mlx5e_close_channels(struct mlx5e_channels *chs)
2356 2357
{
	int i;
2358

2359 2360
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2361

2362 2363
	kfree(chs->c);
	chs->num = 0;
2364 2365
}

2366 2367
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2368 2369 2370 2371 2372
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2373
	u32 *in;
2374
	int i;
2375 2376

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2377
	in = kvzalloc(inlen, GFP_KERNEL);
2378 2379 2380 2381 2382 2383 2384 2385
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2386 2387
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2388

2389 2390 2391
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2392 2393

	kvfree(in);
T
Tariq Toukan 已提交
2394 2395 2396
	return err;
}

2397
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2398
{
2399 2400
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2401 2402
}

2403
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2404 2405
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2406
	int err;
2407

2408 2409 2410 2411
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2412 2413
}

2414
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2415
{
2416
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2417 2418 2419
	int err;
	int ix;

2420
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2421
		rqt = &priv->direct_tir[ix].rqt;
2422
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2423 2424 2425 2426 2427 2428 2429
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2430
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2431
	for (ix--; ix >= 0; ix--)
2432
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2433

2434 2435 2436
	return err;
}

2437 2438 2439 2440
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

2441
	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++)
2442 2443 2444
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2445 2446 2447 2448 2449 2450 2451
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

2452
int mlx5e_bits_invert(unsigned long a, int size)
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2477
			ix = priv->rss_params.indirection_rqt[ix];
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2488 2489 2490 2491
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2492
	u32 *in;
2493 2494 2495
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2496
	in = kvzalloc(inlen, GFP_KERNEL);
2497 2498 2499 2500 2501 2502 2503
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2504
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2505
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2506 2507 2508 2509 2510

	kvfree(in);
	return err;
}

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2525
{
T
Tariq Toukan 已提交
2526 2527 2528
	u32 rqtn;
	int ix;

2529
	if (priv->indir_rqt.enabled) {
2530
		/* RSS RQ table */
2531
		rqtn = priv->indir_rqt.rqtn;
2532
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2533 2534
	}

2535
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
2536 2537
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2538 2539 2540
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2541 2542 2543
		};

		/* Direct RQ Tables */
2544 2545
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2546

2547
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2548
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2549
	}
2550 2551
}

2552 2553 2554 2555 2556
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2557 2558 2559
		{
			.rss = {
				.channels  = chs,
2560
				.hfunc     = priv->rss_params.hfunc,
2561 2562
			}
		},
2563 2564 2565 2566 2567 2568 2569 2570 2571
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2572 2573 2574
		{
			.rqn = priv->drop_rq.rqn,
		},
2575 2576 2577 2578 2579
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
static const struct mlx5e_tirc_config tirc_default_config[MLX5E_NUM_INDIR_TIRS] = {
	[MLX5E_TT_IPV4_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_TCP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_TCP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV6_UDP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				.l4_prot_type = MLX5_L4_PROT_TYPE_UDP,
				.rx_hash_fields = MLX5_HASH_IP_L4PORTS,
	},
	[MLX5E_TT_IPV4_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_AH] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				     .l4_prot_type = 0,
				     .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV6_IPSEC_ESP] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
				      .l4_prot_type = 0,
				      .rx_hash_fields = MLX5_HASH_IP_IPSEC_SPI,
	},
	[MLX5E_TT_IPV4] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV4,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
	[MLX5E_TT_IPV6] = { .l3_prot_type = MLX5_L3_PROT_TYPE_IPV6,
			    .l4_prot_type = 0,
			    .rx_hash_fields = MLX5_HASH_IP,
	},
};

struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt)
{
	return tirc_default_config[tt];
}

2628
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2629
{
2630
	if (!params->lro_en)
2631 2632 2633 2634 2635 2636 2637 2638
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2639
		 (MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
2640
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2641 2642
}

2643
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
2644
				    const struct mlx5e_tirc_config *ttconfig,
2645
				    void *tirc, bool inner)
2646
{
2647 2648
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2649

2650 2651
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(rss_params->hfunc));
	if (rss_params->hfunc == ETH_RSS_HASH_TOP) {
2652 2653 2654 2655 2656 2657
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2658
		memcpy(rss_key, rss_params->toeplitz_hash_key, len);
2659
	}
2660 2661 2662 2663 2664 2665
	MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
		 ttconfig->l3_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
		 ttconfig->l4_prot_type);
	MLX5_SET(rx_hash_field_select, hfso, selected_fields,
		 ttconfig->rx_hash_fields);
2666 2667
}

2668 2669 2670 2671 2672 2673 2674 2675
static void mlx5e_update_rx_hash_fields(struct mlx5e_tirc_config *ttconfig,
					enum mlx5e_traffic_types tt,
					u32 rx_hash_fields)
{
	*ttconfig                = tirc_default_config[tt];
	ttconfig->rx_hash_fields = rx_hash_fields;
}

2676 2677 2678
void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen)
{
	void *tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);
2679
	struct mlx5e_rss_params *rss = &priv->rss_params;
2680 2681
	struct mlx5_core_dev *mdev = priv->mdev;
	int ctxlen = MLX5_ST_SZ_BYTES(tirc);
2682
	struct mlx5e_tirc_config ttconfig;
2683 2684 2685 2686 2687 2688
	int tt;

	MLX5_SET(modify_tir_in, in, bitmask.hash, 1);

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2689 2690 2691
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, false);
2692 2693 2694 2695 2696 2697 2698 2699
		mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in, inlen);
	}

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(tirc, 0, ctxlen);
2700 2701 2702
		mlx5e_update_rx_hash_fields(&ttconfig, tt,
					    rss->rx_hash_fields[tt]);
		mlx5e_build_indir_tir_ctx_hash(rss, &ttconfig, tirc, true);
2703 2704 2705 2706 2707
		mlx5_core_modify_tir(mdev, priv->inner_indir_tir[tt].tirn, in,
				     inlen);
	}
}

T
Tariq Toukan 已提交
2708
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2709 2710 2711 2712 2713 2714 2715
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2716
	int tt;
T
Tariq Toukan 已提交
2717
	int ix;
2718 2719

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2720
	in = kvzalloc(inlen, GFP_KERNEL);
2721 2722 2723 2724 2725 2726
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2727
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2728

T
Tariq Toukan 已提交
2729
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2730
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2731
					   inlen);
T
Tariq Toukan 已提交
2732
		if (err)
T
Tariq Toukan 已提交
2733
			goto free_in;
T
Tariq Toukan 已提交
2734
	}
2735

2736
	for (ix = 0; ix < mlx5e_get_netdev_max_channels(priv->netdev); ix++) {
T
Tariq Toukan 已提交
2737 2738 2739 2740 2741 2742 2743
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2744 2745 2746 2747 2748
	kvfree(in);

	return err;
}

2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

2761
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
2762
				       &tirc_default_config[tt], tirc, true);
2763 2764
}

2765 2766
static int mlx5e_set_mtu(struct mlx5_core_dev *mdev,
			 struct mlx5e_params *params, u16 mtu)
2767
{
2768
	u16 hw_mtu = MLX5E_SW2HW_MTU(params, mtu);
2769 2770
	int err;

2771
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2772 2773 2774
	if (err)
		return err;

2775 2776 2777 2778
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2779

2780 2781
static void mlx5e_query_mtu(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params, u16 *mtu)
2782 2783 2784
{
	u16 hw_mtu = 0;
	int err;
2785

2786 2787 2788 2789
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2790
	*mtu = MLX5E_HW2SW_MTU(params, hw_mtu);
2791 2792
}

2793
int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2794
{
2795
	struct mlx5e_params *params = &priv->channels.params;
2796
	struct net_device *netdev = priv->netdev;
2797
	struct mlx5_core_dev *mdev = priv->mdev;
2798 2799 2800
	u16 mtu;
	int err;

2801
	err = mlx5e_set_mtu(mdev, params, params->sw_mtu);
2802 2803
	if (err)
		return err;
2804

2805 2806
	mlx5e_query_mtu(mdev, params, &mtu);
	if (mtu != params->sw_mtu)
2807
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
2808
			    __func__, mtu, params->sw_mtu);
2809

2810
	params->sw_mtu = mtu;
2811 2812 2813
	return 0;
}

2814 2815 2816
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2817 2818
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2819 2820 2821 2822 2823 2824 2825 2826 2827
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2828 2829 2830
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2831
	for (tc = 0; tc < ntc; tc++)
2832
		netdev_set_tc_queue(netdev, tc, nch, 0);
2833 2834
}

2835
static void mlx5e_build_tc2txq_maps(struct mlx5e_priv *priv)
2836
{
2837
	int max_nch = mlx5e_get_netdev_max_channels(priv->netdev);
2838 2839
	int i, tc;

2840
	for (i = 0; i < max_nch; i++)
2841
		for (tc = 0; tc < priv->profile->max_tc; tc++)
2842 2843 2844 2845 2846 2847 2848 2849
			priv->channel_tc2txq[i][tc] = i + tc * max_nch;
}

static void mlx5e_build_tx2sq_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2860
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2861
{
2862 2863 2864 2865
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2866 2867
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2868

2869
	mlx5e_build_tx2sq_maps(priv);
2870
	mlx5e_activate_channels(&priv->channels);
2871
	mlx5e_xdp_tx_enable(priv);
2872
	netif_tx_start_all_queues(priv->netdev);
2873

2874
	if (mlx5e_is_vport_rep(priv))
2875 2876
		mlx5e_add_sqs_fwd_rules(priv);

2877
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2878
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2879 2880
}

2881
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2882
{
2883 2884
	mlx5e_redirect_rqts_to_drop(priv);

2885
	if (mlx5e_is_vport_rep(priv))
2886 2887
		mlx5e_remove_sqs_fwd_rules(priv);

2888 2889 2890 2891 2892
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
2893
	mlx5e_xdp_tx_disable(priv);
2894 2895 2896
	mlx5e_deactivate_channels(&priv->channels);
}

2897 2898 2899
static void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
				       struct mlx5e_channels *new_chs,
				       mlx5e_fp_hw_modify hw_modify)
2900 2901 2902
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2903
	int carrier_ok;
2904

2905 2906
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2907
	carrier_ok = netif_carrier_ok(netdev);
2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2918 2919 2920 2921
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2922 2923 2924
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2925 2926 2927
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2928 2929
}

2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
int mlx5e_safe_switch_channels(struct mlx5e_priv *priv,
			       struct mlx5e_channels *new_chs,
			       mlx5e_fp_hw_modify hw_modify)
{
	int err;

	err = mlx5e_open_channels(priv, new_chs);
	if (err)
		return err;

	mlx5e_switch_priv_channels(priv, new_chs, hw_modify);
	return 0;
}

2944
void mlx5e_timestamp_init(struct mlx5e_priv *priv)
2945 2946 2947 2948 2949
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2950 2951 2952 2953 2954 2955 2956
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2957
	err = mlx5e_open_channels(priv, &priv->channels);
2958
	if (err)
2959
		goto err_clear_state_opened_flag;
2960

2961
	mlx5e_refresh_tirs(priv, false);
2962
	mlx5e_activate_priv_channels(priv);
2963 2964
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2965

2966
	mlx5e_queue_update_stats(priv);
2967
	return 0;
2968 2969 2970 2971

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2972 2973
}

2974
int mlx5e_open(struct net_device *netdev)
2975 2976 2977 2978 2979 2980
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2981 2982
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2983 2984
	mutex_unlock(&priv->state_lock);

2985
	if (mlx5_vxlan_allowed(priv->mdev->vxlan))
2986 2987
		udp_tunnel_get_rx_info(netdev);

2988 2989 2990 2991 2992 2993 2994
	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2995 2996 2997 2998 2999 3000
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

3001 3002 3003
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
3004 3005
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
3006 3007 3008 3009

	return 0;
}

3010
int mlx5e_close(struct net_device *netdev)
3011 3012 3013 3014
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

3015 3016 3017
	if (!netif_device_present(netdev))
		return -ENODEV;

3018
	mutex_lock(&priv->state_lock);
3019
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
3020 3021 3022 3023 3024 3025
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

3026
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
3027 3028
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
3029 3030 3031 3032 3033 3034 3035
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

3036 3037
	err = mlx5_wq_cyc_create(mdev, &param->wq, rqc_wq, &rq->wqe.wq,
				 &rq->wq_ctrl);
3038 3039 3040
	if (err)
		return err;

3041 3042 3043
	/* Mark as unused given "Drop-RQ" packets never reach XDP */
	xdp_rxq_info_unused(&rq->xdp_rxq);

3044
	rq->mdev = mdev;
3045 3046 3047 3048

	return 0;
}

3049
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
3050 3051
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
3052
{
3053 3054 3055
	param->wq.buf_numa_node = dev_to_node(&mdev->pdev->dev);
	param->wq.db_numa_node  = dev_to_node(&mdev->pdev->dev);

3056
	return mlx5e_alloc_cq_common(mdev, param, cq);
3057 3058
}

3059 3060
int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
		       struct mlx5e_rq *drop_rq)
3061
{
3062
	struct mlx5_core_dev *mdev = priv->mdev;
3063 3064 3065
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
3066 3067
	int err;

3068
	mlx5e_build_drop_rq_param(priv, &rq_param);
3069

3070
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
3071 3072 3073
	if (err)
		return err;

3074
	err = mlx5e_create_cq(cq, &cq_param);
3075
	if (err)
3076
		goto err_free_cq;
3077

3078
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
3079
	if (err)
3080
		goto err_destroy_cq;
3081

3082
	err = mlx5e_create_rq(drop_rq, &rq_param);
3083
	if (err)
3084
		goto err_free_rq;
3085

3086 3087 3088 3089
	err = mlx5e_modify_rq_state(drop_rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
	if (err)
		mlx5_core_warn(priv->mdev, "modify_rq_state failed, rx_if_down_packets won't be counted %d\n", err);

3090 3091
	return 0;

3092
err_free_rq:
3093
	mlx5e_free_rq(drop_rq);
3094 3095

err_destroy_cq:
3096
	mlx5e_destroy_cq(cq);
3097

3098
err_free_cq:
3099
	mlx5e_free_cq(cq);
3100

3101 3102 3103
	return err;
}

3104
void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
3105
{
3106 3107 3108 3109
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
3110 3111
}

3112 3113
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
3114
{
3115
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
3116 3117
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

3118
	MLX5_SET(tisc, tisc, prio, tc << 1);
3119
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
3120
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
3121 3122 3123 3124

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

3125
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
3126 3127
}

3128
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
3129
{
3130
	mlx5_core_destroy_tis(mdev, tisn);
3131 3132
}

3133
int mlx5e_create_tises(struct mlx5e_priv *priv)
3134 3135 3136 3137
{
	int err;
	int tc;

3138
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
3139
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
3140 3141 3142 3143 3144 3145 3146 3147
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
3148
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3149 3150 3151 3152

	return err;
}

3153
static void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
3154 3155 3156
{
	int tc;

3157
	mlx5e_tx_reporter_destroy(priv);
3158
	for (tc = 0; tc < priv->profile->max_tc; tc++)
3159
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
3160 3161
}

3162 3163 3164
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
3165
{
3166
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
3167

3168
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
3169

A
Achiad Shochat 已提交
3170
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
3171
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
3172

3173
	mlx5e_build_indir_tir_ctx_hash(&priv->rss_params,
3174
				       &tirc_default_config[tt], tirc, false);
3175 3176
}

3177
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
3178
{
3179
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
3180

3181
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
3182 3183 3184 3185 3186 3187

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

3188
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
T
Tariq Toukan 已提交
3189
{
3190
	struct mlx5e_tir *tir;
3191 3192
	void *tirc;
	int inlen;
3193
	int i = 0;
3194
	int err;
T
Tariq Toukan 已提交
3195 3196
	u32 *in;
	int tt;
3197 3198

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3199
	in = kvzalloc(inlen, GFP_KERNEL);
3200 3201 3202
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3203 3204
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
3205
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
3206
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3207
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
3208
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
3209 3210 3211 3212
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
3213 3214
	}

3215
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
3231 3232 3233 3234
	kvfree(in);

	return 0;

3235 3236 3237 3238
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

3239 3240 3241 3242 3243 3244 3245 3246
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

3247
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
3248
{
3249
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3250 3251 3252 3253 3254 3255 3256 3257
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
3258
	in = kvzalloc(inlen, GFP_KERNEL);
3259 3260 3261
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
3262 3263
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
3264
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
3265
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
3266
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
3267
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
3268 3269 3270 3271 3272 3273
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

3274 3275
	return 0;

T
Tariq Toukan 已提交
3276
err_destroy_ch_tirs:
3277
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
3278
	for (ix--; ix >= 0; ix--)
3279
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
3280 3281

	kvfree(in);
3282 3283 3284 3285

	return err;
}

3286
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc)
3287 3288 3289
{
	int i;

T
Tariq Toukan 已提交
3290
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3291
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3292

3293
	if (!inner_ttc || !mlx5e_tunnel_inner_ft_supported(priv->mdev))
3294 3295 3296 3297
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3298 3299
}

3300
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3301
{
3302
	int nch = mlx5e_get_netdev_max_channels(priv->netdev);
3303 3304 3305 3306 3307 3308
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3323
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3324 3325 3326 3327
{
	int err = 0;
	int i;

3328 3329
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3330 3331 3332 3333 3334 3335 3336
		if (err)
			return err;
	}

	return 0;
}

3337 3338
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3339 3340
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3341
	struct mlx5e_channels new_channels = {};
3342
	u8 tc = mqprio->num_tc;
3343 3344
	int err = 0;

3345 3346
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3347 3348 3349 3350 3351
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3352 3353
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3354

S
Saeed Mahameed 已提交
3355
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3356 3357 3358
		priv->channels.params = new_channels.params;
		goto out;
	}
3359

3360
	err = mlx5e_safe_switch_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3361 3362
	if (err)
		goto out;
3363

3364 3365
	priv->max_opened_tc = max_t(u8, priv->max_opened_tc,
				    new_channels.params.num_tc);
S
Saeed Mahameed 已提交
3366
out:
3367 3368 3369 3370
	mutex_unlock(&priv->state_lock);
	return err;
}

3371
#ifdef CONFIG_MLX5_ESWITCH
3372
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3373 3374
				     struct tc_cls_flower_offload *cls_flower,
				     int flags)
3375
{
3376 3377
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3378 3379
		return mlx5e_configure_flower(priv->netdev, priv, cls_flower,
					      flags);
3380
	case TC_CLSFLOWER_DESTROY:
3381 3382
		return mlx5e_delete_flower(priv->netdev, priv, cls_flower,
					   flags);
3383
	case TC_CLSFLOWER_STATS:
3384 3385
		return mlx5e_stats_flower(priv->netdev, priv, cls_flower,
					  flags);
3386
	default:
3387
		return -EOPNOTSUPP;
3388 3389
	}
}
3390

3391 3392
static int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
3393 3394 3395 3396 3397
{
	struct mlx5e_priv *priv = cb_priv;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
3398 3399
		return mlx5e_setup_tc_cls_flower(priv, type_data, MLX5E_TC_INGRESS |
						 MLX5E_TC_NIC_OFFLOAD);
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
3416
					     priv, priv, f->extack);
3417 3418 3419 3420 3421 3422 3423 3424
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3425
#endif
3426

3427 3428
static int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
			  void *type_data)
3429
{
3430
	switch (type) {
3431
#ifdef CONFIG_MLX5_ESWITCH
3432 3433
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3434
#endif
3435
	case TC_SETUP_QDISC_MQPRIO:
3436
		return mlx5e_setup_tc_mqprio(dev, type_data);
3437 3438 3439
	default:
		return -EOPNOTSUPP;
	}
3440 3441
}

3442
void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s)
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463
{
	int i;

	for (i = 0; i < mlx5e_get_netdev_max_channels(priv->netdev); i++) {
		struct mlx5e_channel_stats *channel_stats = &priv->channel_stats[i];
		struct mlx5e_rq_stats *rq_stats = &channel_stats->rq;
		int j;

		s->rx_packets   += rq_stats->packets;
		s->rx_bytes     += rq_stats->bytes;

		for (j = 0; j < priv->max_opened_tc; j++) {
			struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];

			s->tx_packets    += sq_stats->packets;
			s->tx_bytes      += sq_stats->bytes;
			s->tx_dropped    += sq_stats->dropped;
		}
	}
}

3464
void
3465 3466 3467 3468
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3469
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3470

3471 3472 3473 3474
	if (!mlx5e_monitor_counter_supported(priv)) {
		/* update HW stats in background for next time */
		mlx5e_queue_update_stats(priv);
	}
3475

3476 3477 3478 3479 3480 3481
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
3482
		mlx5e_fold_sw_stats64(priv, stats);
3483
	}
3484 3485 3486 3487

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3488 3489 3490
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3491
	stats->rx_crc_errors =
3492 3493 3494
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3495 3496 3497 3498 3499 3500 3501
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3502 3503
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3504 3505 3506 3507 3508 3509
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3510
	queue_work(priv->wq, &priv->set_rx_mode_work);
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3525
	queue_work(priv->wq, &priv->set_rx_mode_work);
3526 3527 3528 3529

	return 0;
}

3530
#define MLX5E_SET_FEATURE(features, feature, enable)	\
3531 3532
	do {						\
		if (enable)				\
3533
			*features |= feature;		\
3534
		else					\
3535
			*features &= ~feature;		\
3536 3537 3538 3539 3540
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3541 3542
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3543
	struct mlx5_core_dev *mdev = priv->mdev;
3544
	struct mlx5e_channels new_channels = {};
3545
	struct mlx5e_params *old_params;
3546 3547
	int err = 0;
	bool reset;
3548 3549 3550

	mutex_lock(&priv->state_lock);

3551
	old_params = &priv->channels.params;
3552 3553 3554 3555 3556 3557
	if (enable && !MLX5E_GET_PFLAG(old_params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		netdev_warn(netdev, "can't set LRO with legacy RQ\n");
		err = -EINVAL;
		goto out;
	}

3558
	reset = test_bit(MLX5E_STATE_OPENED, &priv->state);
3559

3560
	new_channels.params = *old_params;
3561 3562
	new_channels.params.lro_en = enable;

3563
	if (old_params->rq_wq_type != MLX5_WQ_TYPE_CYCLIC) {
3564 3565 3566 3567 3568
		if (mlx5e_rx_mpwqe_is_linear_skb(mdev, old_params) ==
		    mlx5e_rx_mpwqe_is_linear_skb(mdev, &new_channels.params))
			reset = false;
	}

3569
	if (!reset) {
3570
		*old_params = new_channels.params;
3571 3572
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3573
	}
3574

3575
	err = mlx5e_safe_switch_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
3576
out:
3577
	mutex_unlock(&priv->state_lock);
3578 3579 3580
	return err;
}

3581
static int set_feature_cvlan_filter(struct net_device *netdev, bool enable)
3582 3583 3584 3585
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
3586
		mlx5e_enable_cvlan_filter(priv);
3587
	else
3588
		mlx5e_disable_cvlan_filter(priv);
3589 3590 3591 3592

	return 0;
}

3593
#ifdef CONFIG_MLX5_ESWITCH
3594 3595 3596
static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3597

3598
	if (!enable && mlx5e_tc_num_filters(priv, MLX5E_TC_NIC_OFFLOAD)) {
3599 3600 3601 3602 3603
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3604 3605
	return 0;
}
3606
#endif
3607

3608 3609 3610 3611 3612 3613 3614 3615
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3633 3634 3635
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3636
	int err = 0;
3637 3638 3639

	mutex_lock(&priv->state_lock);

3640
	priv->channels.params.vlan_strip_disable = !enable;
3641 3642 3643 3644
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3645
	if (err)
3646
		priv->channels.params.vlan_strip_disable = enable;
3647

3648
unlock:
3649 3650 3651 3652 3653
	mutex_unlock(&priv->state_lock);

	return err;
}

3654
#ifdef CONFIG_MLX5_EN_ARFS
3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3669
static int mlx5e_handle_feature(struct net_device *netdev,
3670
				netdev_features_t *features,
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3684 3685
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3686 3687 3688
		return err;
	}

3689
	MLX5E_SET_FEATURE(features, feature, enable);
3690 3691 3692 3693 3694 3695
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
3696
	netdev_features_t oper_features = netdev->features;
3697 3698 3699 3700
	int err = 0;

#define MLX5E_HANDLE_FEATURE(feature, handler) \
	mlx5e_handle_feature(netdev, &oper_features, features, feature, handler)
3701

3702 3703
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_LRO, set_feature_lro);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_FILTER,
3704
				    set_feature_cvlan_filter);
3705
#ifdef CONFIG_MLX5_ESWITCH
3706
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_TC, set_feature_tc_num_filters);
3707
#endif
3708 3709 3710
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXALL, set_feature_rx_all);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_RXFCS, set_feature_rx_fcs);
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_HW_VLAN_CTAG_RX, set_feature_rx_vlan);
3711
#ifdef CONFIG_MLX5_EN_ARFS
3712
	err |= MLX5E_HANDLE_FEATURE(NETIF_F_NTUPLE, set_feature_arfs);
3713
#endif
3714

3715 3716 3717 3718 3719 3720
	if (err) {
		netdev->features = oper_features;
		return -EINVAL;
	}

	return 0;
3721 3722
}

3723 3724 3725 3726
static netdev_features_t mlx5e_fix_features(struct net_device *netdev,
					    netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3727
	struct mlx5e_params *params;
3728 3729

	mutex_lock(&priv->state_lock);
3730
	params = &priv->channels.params;
3731 3732 3733 3734 3735
	if (!bitmap_empty(priv->fs.vlan.active_svlans, VLAN_N_VID)) {
		/* HW strips the outer C-tag header, this is a problem
		 * for S-tag traffic.
		 */
		features &= ~NETIF_F_HW_VLAN_CTAG_RX;
3736
		if (!params->vlan_strip_disable)
3737 3738
			netdev_warn(netdev, "Dropping C-tag vlan stripping offload due to S-tag vlan\n");
	}
3739 3740 3741 3742 3743 3744
	if (!MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ)) {
		features &= ~NETIF_F_LRO;
		if (params->lro_en)
			netdev_warn(netdev, "Disabling LRO, not supported in legacy RQ\n");
	}

3745 3746 3747 3748 3749
	mutex_unlock(&priv->state_lock);

	return features;
}

3750 3751
int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
		     change_hw_mtu_cb set_mtu_cb)
3752 3753
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3754
	struct mlx5e_channels new_channels = {};
3755
	struct mlx5e_params *params;
3756
	int err = 0;
3757
	bool reset;
3758 3759

	mutex_lock(&priv->state_lock);
3760

3761
	params = &priv->channels.params;
3762

3763
	reset = !params->lro_en;
3764
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3765

3766 3767 3768
	new_channels.params = *params;
	new_channels.params.sw_mtu = new_mtu;

3769 3770 3771 3772 3773 3774 3775 3776
	if (params->xdp_prog &&
	    !mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_err(netdev, "MTU(%d) > %d is not allowed while XDP enabled\n",
			   new_mtu, MLX5E_XDP_MAX_MTU);
		err = -EINVAL;
		goto out;
	}

3777
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
3778
		bool is_linear = mlx5e_rx_mpwqe_is_linear_skb(priv->mdev, &new_channels.params);
3779 3780 3781
		u8 ppw_old = mlx5e_mpwqe_log_pkts_per_wqe(params);
		u8 ppw_new = mlx5e_mpwqe_log_pkts_per_wqe(&new_channels.params);

3782
		reset = reset && (is_linear || (ppw_old != ppw_new));
3783 3784
	}

3785
	if (!reset) {
3786
		params->sw_mtu = new_mtu;
3787 3788
		if (set_mtu_cb)
			set_mtu_cb(priv);
3789
		netdev->mtu = params->sw_mtu;
3790 3791
		goto out;
	}
3792

3793
	err = mlx5e_safe_switch_channels(priv, &new_channels, set_mtu_cb);
3794
	if (err)
3795 3796
		goto out;

3797
	netdev->mtu = new_channels.params.sw_mtu;
3798

3799 3800
out:
	mutex_unlock(&priv->state_lock);
3801 3802 3803
	return err;
}

3804 3805 3806 3807 3808
static int mlx5e_change_nic_mtu(struct net_device *netdev, int new_mtu)
{
	return mlx5e_change_mtu(netdev, new_mtu, mlx5e_set_dev_port_mtu);
}

3809 3810 3811 3812 3813
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

3814 3815
	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz) ||
	    (mlx5_clock_get_ptp_index(priv->mdev) == -1))
3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3884 3885
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3886 3887
	struct mlx5e_priv *priv = netdev_priv(dev);

3888 3889
	switch (cmd) {
	case SIOCSHWTSTAMP:
3890
		return mlx5e_hwstamp_set(priv, ifr);
3891
	case SIOCGHWTSTAMP:
3892
		return mlx5e_hwstamp_get(priv, ifr);
3893 3894 3895 3896 3897
	default:
		return -EOPNOTSUPP;
	}
}

3898
#ifdef CONFIG_MLX5_ESWITCH
3899
int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3900 3901 3902 3903 3904 3905 3906
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3907 3908
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3909 3910 3911 3912
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3913 3914 3915
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3916 3917 3918 3919
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3920 3921 3922 3923 3924 3925 3926 3927
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3928 3929 3930 3931 3932 3933 3934
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3935

3936 3937
int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
		      int max_tx_rate)
3938 3939 3940 3941 3942
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3943
					   max_tx_rate, min_tx_rate);
3944 3945
}

3946 3947 3948
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
3949
	case MLX5_VPORT_ADMIN_STATE_DOWN:
3950
		return IFLA_VF_LINK_STATE_DISABLE;
3951
	case MLX5_VPORT_ADMIN_STATE_UP:
3952 3953 3954 3955 3956 3957 3958 3959 3960
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
3961
		return MLX5_VPORT_ADMIN_STATE_DOWN;
3962
	case IFLA_VF_LINK_STATE_ENABLE:
3963
		return MLX5_VPORT_ADMIN_STATE_UP;
3964
	}
3965
	return MLX5_VPORT_ADMIN_STATE_AUTO;
3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

3978 3979
int mlx5e_get_vf_config(struct net_device *dev,
			int vf, struct ifla_vf_info *ivi)
3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

3992 3993
int mlx5e_get_vf_stats(struct net_device *dev,
		       int vf, struct ifla_vf_stats *vf_stats)
3994 3995 3996 3997 3998 3999 4000
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
4001
#endif
4002

4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016
struct mlx5e_vxlan_work {
	struct work_struct	work;
	struct mlx5e_priv	*priv;
	u16			port;
};

static void mlx5e_vxlan_add_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4017
	mlx5_vxlan_add_port(priv->mdev->vxlan, port);
4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
	mutex_unlock(&priv->state_lock);

	kfree(vxlan_work);
}

static void mlx5e_vxlan_del_work(struct work_struct *work)
{
	struct mlx5e_vxlan_work *vxlan_work =
		container_of(work, struct mlx5e_vxlan_work, work);
	struct mlx5e_priv *priv         = vxlan_work->priv;
	u16 port = vxlan_work->port;

	mutex_lock(&priv->state_lock);
4031
	mlx5_vxlan_del_port(priv->mdev->vxlan, port);
4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
	mutex_unlock(&priv->state_lock);
	kfree(vxlan_work);
}

static void mlx5e_vxlan_queue_work(struct mlx5e_priv *priv, u16 port, int add)
{
	struct mlx5e_vxlan_work *vxlan_work;

	vxlan_work = kmalloc(sizeof(*vxlan_work), GFP_ATOMIC);
	if (!vxlan_work)
		return;

	if (add)
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_add_work);
	else
		INIT_WORK(&vxlan_work->work, mlx5e_vxlan_del_work);

	vxlan_work->priv = priv;
	vxlan_work->port = port;
	queue_work(priv->wq, &vxlan_work->work);
}

4054
void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4055 4056 4057
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4058 4059 4060
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4061
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4062 4063
		return;

4064
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 1);
4065 4066
}

4067
void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti)
4068 4069 4070
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4071 4072 4073
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

4074
	if (!mlx5_vxlan_allowed(priv->mdev->vxlan))
4075 4076
		return;

4077
	mlx5e_vxlan_queue_work(priv, be16_to_cpu(ti->port), 0);
4078 4079
}

4080 4081 4082
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
4083
{
4084
	unsigned int offset = 0;
4085
	struct udphdr *udph;
4086 4087
	u8 proto;
	u16 port;
4088 4089 4090 4091 4092 4093

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
4094
		proto = ipv6_find_hdr(skb, &offset, -1, NULL, NULL);
4095 4096 4097 4098 4099
		break;
	default:
		goto out;
	}

4100 4101 4102 4103
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
4104 4105 4106
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

4107
		/* Verify if UDP port is being offloaded by HW */
4108
		if (mlx5_vxlan_lookup_port(priv->mdev->vxlan, port))
4109
			return features;
4110 4111 4112 4113 4114 4115

#if IS_ENABLED(CONFIG_GENEVE)
		/* Support Geneve offload for default UDP port */
		if (port == GENEVE_UDP_PORT && mlx5_geneve_tx_allowed(priv->mdev))
			return features;
#endif
4116
	}
4117 4118 4119 4120 4121 4122

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

4123 4124 4125
netdev_features_t mlx5e_features_check(struct sk_buff *skb,
				       struct net_device *netdev,
				       netdev_features_t features)
4126 4127 4128 4129 4130 4131
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

4132 4133 4134 4135 4136
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

4137 4138 4139
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
4140
		return mlx5e_tunnel_features_check(priv, skb, features);
4141 4142 4143 4144

	return features;
}

4145
static void mlx5e_tx_timeout_work(struct work_struct *work)
4146
{
4147 4148
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
4149 4150 4151
	bool report_failed = false;
	int err;
	int i;
4152

4153 4154 4155 4156 4157
	rtnl_lock();
	mutex_lock(&priv->state_lock);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
4158

4159
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
4160 4161
		struct netdev_queue *dev_queue =
			netdev_get_tx_queue(priv->netdev, i);
4162
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
4163

4164
		if (!netif_xmit_stopped(dev_queue))
4165
			continue;
4166

4167 4168
		if (mlx5e_tx_reporter_timeout(sq))
			report_failed = true;
4169 4170
	}

4171
	if (!report_failed)
4172 4173
		goto unlock;

4174 4175
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
4176 4177 4178 4179 4180
	if (err)
		netdev_err(priv->netdev,
			   "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);

4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	netdev_err(dev, "TX timeout detected\n");
	queue_work(priv->wq, &priv->tx_timeout_work);
4192 4193
}

4194
static int mlx5e_xdp_allowed(struct mlx5e_priv *priv, struct bpf_prog *prog)
4195 4196
{
	struct net_device *netdev = priv->netdev;
4197
	struct mlx5e_channels new_channels = {};
4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208

	if (priv->channels.params.lro_en) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		return -EINVAL;
	}

	if (MLX5_IPSEC_DEV(priv->mdev)) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		return -EINVAL;
	}

4209 4210 4211 4212 4213 4214 4215 4216 4217
	new_channels.params = priv->channels.params;
	new_channels.params.xdp_prog = prog;

	if (!mlx5e_rx_is_linear_skb(priv->mdev, &new_channels.params)) {
		netdev_warn(netdev, "XDP is not allowed with MTU(%d) > %d\n",
			    new_channels.params.sw_mtu, MLX5E_XDP_MAX_MTU);
		return -EINVAL;
	}

4218 4219 4220
	return 0;
}

4221 4222 4223 4224 4225
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	bool reset, was_opened;
4226
	int err = 0;
4227 4228 4229 4230
	int i;

	mutex_lock(&priv->state_lock);

4231
	if (prog) {
4232
		err = mlx5e_xdp_allowed(priv, prog);
4233 4234
		if (err)
			goto unlock;
4235 4236
	}

4237 4238
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
4239
	reset = (!priv->channels.params.xdp_prog || !prog);
4240 4241 4242

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
4243 4244 4245 4246
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
4247
		prog = bpf_prog_add(prog, priv->channels.num);
4248 4249 4250 4251 4252
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
4253

4254 4255 4256
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
4257
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
4258 4259 4260 4261
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
4262
		mlx5e_set_rq_type(priv->mdev, &priv->channels.params);
4263 4264 4265 4266 4267 4268 4269 4270 4271 4272

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
4273 4274
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
4275

4276
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4277 4278 4279 4280 4281
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

4282
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

4295
static u32 mlx5e_xdp_query(struct net_device *dev)
4296 4297
{
	struct mlx5e_priv *priv = netdev_priv(dev);
4298 4299
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
4300

4301 4302 4303 4304 4305 4306 4307
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
4308 4309
}

4310
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4311 4312 4313 4314 4315
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
4316
		xdp->prog_id = mlx5e_xdp_query(dev);
4317 4318 4319 4320 4321 4322
		return 0;
	default:
		return -EINVAL;
	}
}

4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
#ifdef CONFIG_MLX5_ESWITCH
static int mlx5e_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				struct net_device *dev, u32 filter_mask,
				int nlflags)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 mode, setting;
	int err;

	err = mlx5_eswitch_get_vepa(mdev->priv.eswitch, &setting);
	if (err)
		return err;
	mode = setting ? BRIDGE_MODE_VEPA : BRIDGE_MODE_VEB;
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
				       mode,
				       0, 0, nlflags, filter_mask, NULL);
}

static int mlx5e_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
				u16 flags, struct netlink_ext_ack *extack)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	struct nlattr *attr, *br_spec;
	u16 mode = BRIDGE_MODE_UNDEF;
	u8 setting;
	int rem;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
	if (!br_spec)
		return -EINVAL;

	nla_for_each_nested(attr, br_spec, rem) {
		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

		mode = nla_get_u16(attr);
		if (mode > BRIDGE_MODE_VEPA)
			return -EINVAL;

		break;
	}

	if (mode == BRIDGE_MODE_UNDEF)
		return -EINVAL;

	setting = (mode == BRIDGE_MODE_VEPA) ?  1 : 0;
	return mlx5_eswitch_set_vepa(mdev->priv.eswitch, setting);
}
#endif

4378
const struct net_device_ops mlx5e_netdev_ops = {
4379 4380 4381
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
4382
	.ndo_setup_tc            = mlx5e_setup_tc,
4383
	.ndo_select_queue        = mlx5e_select_queue,
4384 4385 4386
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
4387 4388
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
4389
	.ndo_set_features        = mlx5e_set_features,
4390
	.ndo_fix_features        = mlx5e_fix_features,
4391
	.ndo_change_mtu          = mlx5e_change_nic_mtu,
4392
	.ndo_do_ioctl            = mlx5e_ioctl,
4393
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
4394 4395 4396
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
4397
	.ndo_tx_timeout          = mlx5e_tx_timeout,
4398
	.ndo_bpf		 = mlx5e_xdp,
4399
	.ndo_xdp_xmit            = mlx5e_xdp_xmit,
4400 4401 4402
#ifdef CONFIG_MLX5_EN_ARFS
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
4403
#ifdef CONFIG_MLX5_ESWITCH
4404 4405 4406
	.ndo_bridge_setlink      = mlx5e_bridge_setlink,
	.ndo_bridge_getlink      = mlx5e_bridge_getlink,

4407
	/* SRIOV E-Switch NDOs */
4408 4409
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
4410
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
4411
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
4412
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
4413 4414 4415
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
4416
#endif
4417 4418 4419 4420 4421
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
4422
		return -EOPNOTSUPP;
4423 4424 4425 4426 4427
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
4428 4429 4430 4431
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
4432 4433
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
4434
		return -EOPNOTSUPP;
4435
	}
4436 4437
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
4438
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
4439
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
4440

4441 4442 4443
	return 0;
}

4444
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
4445 4446 4447 4448 4449 4450 4451 4452
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

4453
static bool slow_pci_heuristic(struct mlx5_core_dev *mdev)
4454
{
4455 4456
	u32 link_speed = 0;
	u32 pci_bw = 0;
4457

4458
	mlx5e_port_max_linkspeed(mdev, &link_speed);
4459
	pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL);
4460 4461 4462 4463 4464 4465 4466
	mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n",
			   link_speed, pci_bw);

#define MLX5E_SLOW_PCI_RATIO (2)

	return link_speed && pci_bw &&
		link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw;
4467 4468
}

4469
static struct net_dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode)
4470
{
4471 4472 4473 4474 4475 4476 4477 4478 4479 4480
	struct net_dim_cq_moder moder;

	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}
4481

4482 4483 4484
static struct net_dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode)
{
	struct net_dim_cq_moder moder;
4485

4486 4487 4488
	moder.cq_period_mode = cq_period_mode;
	moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
4489
	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510
		moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;

	return moder;
}

static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode)
{
	return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ?
		NET_DIM_CQ_PERIOD_MODE_START_FROM_CQE :
		NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
}

void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	if (params->tx_dim_enabled) {
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode);
	} else {
		params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode);
	}
4511 4512 4513 4514 4515 4516

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4517 4518
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4519
	if (params->rx_dim_enabled) {
4520 4521 4522 4523 4524
		u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode);

		params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode);
	} else {
		params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode);
4525
	}
4526

4527
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4528 4529
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4530 4531
}

4532
static u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
			   struct mlx5e_params *params)
{
	/* Prefer Striding RQ, unless any of the following holds:
	 * - Striding RQ configuration is not possible/supported.
	 * - Slow PCI heuristic.
	 * - Legacy RQ would use linear SKB while Striding RQ would use non-linear.
	 */
	if (!slow_pci_heuristic(mdev) &&
	    mlx5e_striding_rq_possible(mdev, params) &&
	    (mlx5e_rx_mpwqe_is_linear_skb(mdev, params) ||
	     !mlx5e_rx_is_linear_skb(mdev, params)))
		MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true);
	mlx5e_set_rq_type(mdev, params);
	mlx5e_init_rq_type_params(mdev, params);
}

4561 4562
void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
			    u16 num_channels)
4563
{
4564 4565
	enum mlx5e_traffic_types tt;

4566 4567 4568 4569 4570
	rss_params->hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(rss_params->toeplitz_hash_key,
			    sizeof(rss_params->toeplitz_hash_key));
	mlx5e_build_default_indir_rqt(rss_params->indirection_rqt,
				      MLX5E_INDIR_RQT_SIZE, num_channels);
4571 4572 4573
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++)
		rss_params->rx_hash_fields[tt] =
			tirc_default_config[tt].rx_hash_fields;
4574 4575
}

4576
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
4577
			    struct mlx5e_rss_params *rss_params,
4578
			    struct mlx5e_params *params,
4579
			    u16 max_channels, u16 mtu)
4580
{
4581
	u8 rx_cq_period_mode;
4582

4583 4584
	params->sw_mtu = mtu;
	params->hard_mtu = MLX5E_ETH_HARD_MTU;
4585 4586
	params->num_channels = max_channels;
	params->num_tc       = 1;
4587

4588 4589
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4590 4591
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4592

4593 4594 4595 4596
	/* XDP SQ */
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE,
			MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe));

4597
	/* set CQE compression */
4598
	params->rx_cqe_compress_def = false;
4599
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4600
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4601
		params->rx_cqe_compress_def = slow_pci_heuristic(mdev);
4602

4603
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);
4604
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_NO_CSUM_COMPLETE, false);
4605 4606

	/* RQ */
4607
	mlx5e_build_rq_params(mdev, params);
4608

4609
	/* HW LRO */
4610

4611
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4612
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4613 4614
		if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params))
			params->lro_en = !slow_pci_heuristic(mdev);
4615
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4616

4617
	/* CQ moderation params */
4618
	rx_cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
4619 4620
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
4621
	params->rx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4622
	params->tx_dim_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
4623 4624
	mlx5e_set_rx_cq_mode_params(params, rx_cq_period_mode);
	mlx5e_set_tx_cq_mode_params(params, MLX5_CQ_PERIOD_MODE_START_FROM_EQE);
T
Tariq Toukan 已提交
4625

4626
	/* TX inline */
4627
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4628

4629
	/* RSS */
4630
	mlx5e_build_rss_params(rss_params, params->num_channels);
4631
}
4632 4633 4634 4635 4636

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4637
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4638 4639 4640 4641 4642
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4643 4644
}

4645
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4646 4647 4648
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4649 4650
	bool fcs_supported;
	bool fcs_enabled;
4651 4652 4653

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4654 4655
	netdev->netdev_ops = &mlx5e_netdev_ops;

4656
#ifdef CONFIG_MLX5_CORE_EN_DCB
4657 4658
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4659
#endif
4660

4661 4662 4663 4664
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4665
	netdev->vlan_features    |= NETIF_F_SG;
4666 4667 4668 4669 4670 4671 4672 4673
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

4674 4675 4676
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_TX;
	netdev->hw_enc_features  |= NETIF_F_HW_VLAN_CTAG_RX;

4677 4678
	if (!!MLX5_CAP_ETH(mdev, lro_cap) &&
	    mlx5e_check_fragmented_striding_rq_cap(mdev))
4679 4680 4681
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4682
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4683 4684
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;
4685
	netdev->hw_features      |= NETIF_F_HW_VLAN_STAG_TX;
4686

4687 4688
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev) ||
	    MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
4689
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4690
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4691 4692
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4693 4694 4695
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

4696
	if (mlx5_vxlan_allowed(mdev->vxlan) || mlx5_geneve_tx_allowed(mdev)) {
4697 4698 4699 4700
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4701
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4702 4703
	}

4704 4705 4706 4707 4708 4709 4710 4711 4712
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4713 4714 4715 4716 4717
	netdev->hw_features	                 |= NETIF_F_GSO_PARTIAL;
	netdev->gso_partial_features             |= NETIF_F_GSO_UDP_L4;
	netdev->hw_features                      |= NETIF_F_GSO_UDP_L4;
	netdev->features                         |= NETIF_F_GSO_UDP_L4;

4718 4719 4720 4721 4722
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4723 4724 4725
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4726
	netdev->features          = netdev->hw_features;
4727
	if (!priv->channels.params.lro_en)
4728 4729
		netdev->features  &= ~NETIF_F_LRO;

4730 4731 4732
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4733 4734 4735
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4736 4737 4738 4739
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4740
	    FT_CAP(flow_table_modify)) {
4741
#ifdef CONFIG_MLX5_ESWITCH
4742
		netdev->hw_features      |= NETIF_F_HW_TC;
4743
#endif
4744
#ifdef CONFIG_MLX5_EN_ARFS
4745 4746 4747
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4748

4749
	netdev->features         |= NETIF_F_HIGHDMA;
4750
	netdev->features         |= NETIF_F_HW_VLAN_STAG_FILTER;
4751 4752 4753 4754

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4755
	mlx5e_ipsec_build_netdev(priv);
4756
	mlx5e_tls_build_netdev(priv);
4757 4758
}

4759
void mlx5e_create_q_counters(struct mlx5e_priv *priv)
4760 4761 4762 4763 4764 4765 4766 4767 4768
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
4769 4770 4771 4772 4773 4774

	err = mlx5_core_alloc_q_counter(mdev, &priv->drop_rq_q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc drop RQ counter failed, %d\n", err);
		priv->drop_rq_q_counter = 0;
	}
4775 4776
}

4777
void mlx5e_destroy_q_counters(struct mlx5e_priv *priv)
4778
{
4779 4780
	if (priv->q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
4781

4782 4783
	if (priv->drop_rq_q_counter)
		mlx5_core_dealloc_q_counter(priv->mdev, priv->drop_rq_q_counter);
4784 4785
}

4786 4787 4788 4789
static int mlx5e_nic_init(struct mlx5_core_dev *mdev,
			  struct net_device *netdev,
			  const struct mlx5e_profile *profile,
			  void *ppriv)
4790 4791
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4792
	struct mlx5e_rss_params *rss = &priv->rss_params;
4793
	int err;
4794

4795
	err = mlx5e_netdev_init(netdev, priv, mdev, profile, ppriv);
4796 4797 4798
	if (err)
		return err;

4799 4800 4801
	mlx5e_build_nic_params(mdev, rss, &priv->channels.params,
			       mlx5e_get_netdev_max_channels(netdev),
			       netdev->mtu);
4802 4803 4804

	mlx5e_timestamp_init(priv);

4805 4806 4807
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4808 4809 4810
	err = mlx5e_tls_init(priv);
	if (err)
		mlx5_core_err(mdev, "TLS initialization failed, %d\n", err);
4811
	mlx5e_build_nic_netdev(netdev);
4812
	mlx5e_build_tc2txq_maps(priv);
4813 4814

	return 0;
4815 4816 4817 4818
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4819
	mlx5e_tls_cleanup(priv);
4820
	mlx5e_ipsec_cleanup(priv);
4821
	mlx5e_netdev_cleanup(priv->netdev, priv);
4822 4823 4824 4825 4826 4827 4828
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4829 4830 4831 4832 4833 4834 4835 4836
	mlx5e_create_q_counters(priv);

	err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
		goto err_destroy_q_counters;
	}

4837 4838
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4839
		goto err_close_drop_rq;
4840 4841

	err = mlx5e_create_direct_rqts(priv);
4842
	if (err)
4843 4844
		goto err_destroy_indirect_rqts;

4845
	err = mlx5e_create_indirect_tirs(priv, true);
4846
	if (err)
4847 4848 4849
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4850
	if (err)
4851 4852 4853 4854 4855 4856 4857 4858
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

4859
	err = mlx5e_tc_nic_init(priv);
4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
4870
	mlx5e_destroy_indirect_tirs(priv, true);
4871
err_destroy_direct_rqts:
4872
	mlx5e_destroy_direct_rqts(priv);
4873 4874
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4875 4876 4877 4878
err_close_drop_rq:
	mlx5e_close_drop_rq(&priv->drop_rq);
err_destroy_q_counters:
	mlx5e_destroy_q_counters(priv);
4879 4880 4881 4882 4883
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
4884
	mlx5e_tc_nic_cleanup(priv);
4885 4886
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
4887
	mlx5e_destroy_indirect_tirs(priv, true);
4888
	mlx5e_destroy_direct_rqts(priv);
4889
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
4890 4891
	mlx5e_close_drop_rq(&priv->drop_rq);
	mlx5e_destroy_q_counters(priv);
4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4905
	mlx5e_dcbnl_initialize(priv);
4906
#endif
4907
	mlx5e_tx_reporter_create(priv);
4908 4909 4910 4911 4912 4913 4914
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4915 4916 4917 4918
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4919 4920 4921 4922
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4923 4924 4925
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4926
	netdev->max_mtu = MLX5E_HW2SW_MTU(&priv->channels.params, max_mtu);
4927
	mlx5e_set_dev_port_mtu(priv);
4928

4929 4930
	mlx5_lag_add(mdev, netdev);

4931
	mlx5e_enable_async_events(priv);
4932 4933
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_init(priv);
4934

4935 4936
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4937 4938 4939
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4940 4941

	queue_work(priv->wq, &priv->set_rx_mode_work);
4942 4943 4944 4945 4946 4947

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4948 4949 4950 4951
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4952 4953
	struct mlx5_core_dev *mdev = priv->mdev;

4954 4955 4956 4957 4958
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4959 4960 4961 4962 4963 4964
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4965
	queue_work(priv->wq, &priv->set_rx_mode_work);
4966

4967 4968 4969
	if (mlx5e_monitor_counter_supported(priv))
		mlx5e_monitor_counter_cleanup(priv);

4970
	mlx5e_disable_async_events(priv);
4971
	mlx5_lag_remove(mdev);
4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4983
	.update_stats	   = mlx5e_update_ndo_stats,
4984
	.update_carrier	   = mlx5e_update_carrier,
4985 4986
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4987 4988 4989
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4990 4991
/* mlx5e generic netdev management API (move to en_common.c) */

4992
/* mlx5e_netdev_init/cleanup must be called from profile->init/cleanup callbacks */
4993 4994 4995 4996 4997
int mlx5e_netdev_init(struct net_device *netdev,
		      struct mlx5e_priv *priv,
		      struct mlx5_core_dev *mdev,
		      const struct mlx5e_profile *profile,
		      void *ppriv)
4998
{
4999 5000 5001 5002 5003 5004 5005
	/* priv init */
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
	priv->msglevel    = MLX5E_MSG_LEVEL;
	priv->max_opened_tc = 1;
5006

5007 5008 5009 5010
	mutex_init(&priv->state_lock);
	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
5011
	INIT_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
5012

5013 5014 5015 5016
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
		return -ENOMEM;

5017 5018 5019 5020
	/* netdev init */
	netif_carrier_off(netdev);

#ifdef CONFIG_MLX5_EN_ARFS
5021
	netdev->rx_cpu_rmap =  mlx5_eq_table_get_rmap(mdev);
5022 5023
#endif

5024 5025 5026 5027 5028 5029 5030 5031
	return 0;
}

void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv)
{
	destroy_workqueue(priv->wq);
}

5032 5033
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
5034
				       int nch,
5035
				       void *ppriv)
5036 5037
{
	struct net_device *netdev;
5038
	int err;
5039

5040
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
5041
				    nch * profile->max_tc,
5042
				    nch);
5043 5044 5045 5046 5047
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

5048 5049 5050 5051 5052
	err = profile->init(mdev, netdev, profile, ppriv);
	if (err) {
		mlx5_core_err(mdev, "failed to init mlx5e profile %d\n", err);
		goto err_free_netdev;
	}
5053 5054 5055

	return netdev;

5056
err_free_netdev:
5057 5058 5059 5060 5061
	free_netdev(netdev);

	return NULL;
}

5062
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
5063 5064
{
	const struct mlx5e_profile *profile;
5065
	int max_nch;
5066 5067 5068 5069
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
5070

5071 5072 5073 5074 5075
	/* max number of channels may have changed */
	max_nch = mlx5e_get_max_num_channels(priv->mdev);
	if (priv->channels.params.num_channels > max_nch) {
		mlx5_core_warn(priv->mdev, "MLX5E: Reducing number of channels to %d\n", max_nch);
		priv->channels.params.num_channels = max_nch;
5076
		mlx5e_build_default_indir_rqt(priv->rss_params.indirection_rqt,
5077 5078 5079
					      MLX5E_INDIR_RQT_SIZE, max_nch);
	}

5080 5081
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
5082
		goto out;
5083

5084 5085
	err = profile->init_rx(priv);
	if (err)
5086
		goto err_cleanup_tx;
5087

5088 5089
	if (profile->enable)
		profile->enable(priv);
5090

5091
	return 0;
5092

5093
err_cleanup_tx:
5094
	profile->cleanup_tx(priv);
5095

5096 5097
out:
	return err;
5098 5099
}

5100
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
5101 5102 5103 5104 5105
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

5106 5107 5108 5109
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

5110 5111
	profile->cleanup_rx(priv);
	profile->cleanup_tx(priv);
5112
	cancel_work_sync(&priv->update_stats_work);
5113 5114
}

5115 5116 5117 5118 5119 5120 5121 5122 5123 5124
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

5141
	err = mlx5e_attach_netdev(priv);
5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

5158
	mlx5e_detach_netdev(priv);
5159 5160 5161
	mlx5e_destroy_mdev_resources(mdev);
}

5162 5163
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
5164
	struct net_device *netdev;
5165 5166
	void *priv;
	int err;
5167
	int nch;
5168

5169 5170
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
5171 5172
		return NULL;

5173 5174 5175 5176 5177 5178 5179 5180
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) &&
	    mlx5_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
		mlx5e_rep_register_vport_reps(mdev);
		return mdev;
	}
#endif

5181
	nch = mlx5e_get_max_num_channels(mdev);
5182
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, nch, NULL);
5183 5184
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
5185
		return NULL;
5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
5200
	}
5201

5202 5203 5204
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
5205 5206 5207 5208 5209
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
5210
	mlx5e_destroy_netdev(priv);
5211
	return NULL;
5212 5213 5214 5215
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
5216
	struct mlx5e_priv *priv;
5217

5218 5219 5220 5221 5222 5223 5224
#ifdef CONFIG_MLX5_ESWITCH
	if (MLX5_ESWITCH_MANAGER(mdev) && vpriv == mdev) {
		mlx5e_rep_unregister_vport_reps(mdev);
		return;
	}
#endif
	priv = vpriv;
5225 5226 5227
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
5228
	unregister_netdev(priv->netdev);
5229
	mlx5e_detach(mdev, vpriv);
5230
	mlx5e_destroy_netdev(priv);
5231 5232
}

5233
static struct mlx5_interface mlx5e_interface = {
5234 5235
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
5236 5237
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
5238 5239 5240 5241 5242
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
};

void mlx5e_init(void)
{
5243
	mlx5e_ipsec_build_inverse_table();
5244
	mlx5e_build_ptys2ethtool_map();
5245 5246 5247 5248 5249 5250 5251
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}