en_main.c 116.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33 34
#include <net/tc_act/tc_gact.h>
#include <net/pkt_cls.h>
35
#include <linux/mlx5/fs.h>
36
#include <net/vxlan.h>
37
#include <linux/bpf.h>
38
#include "eswitch.h"
39
#include "en.h"
40
#include "en_tc.h"
41
#include "en_rep.h"
42
#include "en_accel/ipsec.h"
43 44
#include "en_accel/ipsec_rxtx.h"
#include "accel/ipsec.h"
45
#include "vxlan.h"
46 47

struct mlx5e_rq_param {
48 49
	u32			rqc[MLX5_ST_SZ_DW(rqc)];
	struct mlx5_wq_param	wq;
50 51 52 53 54 55 56 57 58 59 60
};

struct mlx5e_sq_param {
	u32                        sqc[MLX5_ST_SZ_DW(sqc)];
	struct mlx5_wq_param       wq;
};

struct mlx5e_cq_param {
	u32                        cqc[MLX5_ST_SZ_DW(cqc)];
	struct mlx5_wq_param       wq;
	u16                        eq_ix;
T
Tariq Toukan 已提交
61
	u8                         cq_period_mode;
62 63 64 65 66
};

struct mlx5e_channel_param {
	struct mlx5e_rq_param      rq;
	struct mlx5e_sq_param      sq;
67
	struct mlx5e_sq_param      xdp_sq;
T
Tariq Toukan 已提交
68
	struct mlx5e_sq_param      icosq;
69 70
	struct mlx5e_cq_param      rx_cq;
	struct mlx5e_cq_param      tx_cq;
T
Tariq Toukan 已提交
71
	struct mlx5e_cq_param      icosq_cq;
72 73
};

74 75 76 77 78
static int mlx5e_get_node(struct mlx5e_priv *priv, int ix)
{
	return pci_irq_get_node(priv->mdev->pdev, MLX5_EQ_VEC_COMP_BASE + ix);
}

79 80 81 82 83 84 85
static bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev)
{
	return MLX5_CAP_GEN(mdev, striding_rq) &&
		MLX5_CAP_GEN(mdev, umr_ptr_rlky) &&
		MLX5_CAP_ETH(mdev, reg_umr_sq);
}

86 87
void mlx5e_set_rq_type_params(struct mlx5_core_dev *mdev,
			      struct mlx5e_params *params, u8 rq_type)
88
{
89 90 91
	params->rq_wq_type = rq_type;
	params->lro_wqe_sz = MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ;
	switch (params->rq_wq_type) {
92
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
93
		params->log_rq_size = is_kdump_kernel() ?
94 95
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW;
96 97 98 99 100 101
		params->mpwqe_log_stride_sz =
			MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS) ?
			MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) :
			MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev);
		params->mpwqe_log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ -
			params->mpwqe_log_stride_sz;
102 103
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
104
		params->log_rq_size = is_kdump_kernel() ?
105 106
			MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
			MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE;
107 108 109
		params->rq_headroom = params->xdp_prog ?
			XDP_PACKET_HEADROOM : MLX5_RX_HEADROOM;
		params->rq_headroom += NET_IP_ALIGN;
110 111

		/* Extra room needed for build_skb */
112
		params->lro_wqe_sz -= params->rq_headroom +
113
			SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
114 115
	}

116 117 118 119 120
	mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n",
		       params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ,
		       BIT(params->log_rq_size),
		       BIT(params->mpwqe_log_stride_sz),
		       MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS));
121 122
}

123
static void mlx5e_set_rq_params(struct mlx5_core_dev *mdev, struct mlx5e_params *params)
124
{
125
	u8 rq_type = mlx5e_check_fragmented_striding_rq_cap(mdev) &&
126
		    !params->xdp_prog && !MLX5_IPSEC_DEV(mdev) ?
127 128
		    MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ :
		    MLX5_WQ_TYPE_LINKED_LIST;
129
	mlx5e_set_rq_type_params(mdev, params, rq_type);
130 131
}

132 133 134 135 136 137
static void mlx5e_update_carrier(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u8 port_state;

	port_state = mlx5_query_vport_state(mdev,
138 139
					    MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT,
					    0);
140

141 142
	if (port_state == VPORT_STATE_UP) {
		netdev_info(priv->netdev, "Link up\n");
143
		netif_carrier_on(priv->netdev);
144 145
	} else {
		netdev_info(priv->netdev, "Link down\n");
146
		netif_carrier_off(priv->netdev);
147
	}
148 149 150 151 152 153 154 155 156
}

static void mlx5e_update_carrier_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       update_carrier_work);

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
157 158
		if (priv->profile->update_carrier)
			priv->profile->update_carrier(priv);
159 160 161
	mutex_unlock(&priv->state_lock);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static void mlx5e_tx_timeout_work(struct work_struct *work)
{
	struct mlx5e_priv *priv = container_of(work, struct mlx5e_priv,
					       tx_timeout_work);
	int err;

	rtnl_lock();
	mutex_lock(&priv->state_lock);
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;
	mlx5e_close_locked(priv->netdev);
	err = mlx5e_open_locked(priv->netdev);
	if (err)
		netdev_err(priv->netdev, "mlx5e_open_locked failed recovering from a tx_timeout, err(%d).\n",
			   err);
unlock:
	mutex_unlock(&priv->state_lock);
	rtnl_unlock();
}

182
static void mlx5e_update_sw_counters(struct mlx5e_priv *priv)
183
{
184
	struct mlx5e_sw_stats temp, *s = &temp;
185 186 187 188
	struct mlx5e_rq_stats *rq_stats;
	struct mlx5e_sq_stats *sq_stats;
	int i, j;

189
	memset(s, 0, sizeof(*s));
190 191 192 193
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];

		rq_stats = &c->rq.stats;
194

195 196
		s->rx_packets	+= rq_stats->packets;
		s->rx_bytes	+= rq_stats->bytes;
197 198
		s->rx_lro_packets += rq_stats->lro_packets;
		s->rx_lro_bytes	+= rq_stats->lro_bytes;
199
		s->rx_csum_none	+= rq_stats->csum_none;
200
		s->rx_csum_complete += rq_stats->csum_complete;
201
		s->rx_csum_unnecessary += rq_stats->csum_unnecessary;
202
		s->rx_csum_unnecessary_inner += rq_stats->csum_unnecessary_inner;
203
		s->rx_xdp_drop += rq_stats->xdp_drop;
204 205
		s->rx_xdp_tx += rq_stats->xdp_tx;
		s->rx_xdp_tx_full += rq_stats->xdp_tx_full;
206
		s->rx_wqe_err   += rq_stats->wqe_err;
207
		s->rx_mpwqe_filler += rq_stats->mpwqe_filler;
208
		s->rx_buff_alloc_err += rq_stats->buff_alloc_err;
T
Tariq Toukan 已提交
209 210
		s->rx_cqe_compress_blks += rq_stats->cqe_compress_blks;
		s->rx_cqe_compress_pkts += rq_stats->cqe_compress_pkts;
211
		s->rx_page_reuse  += rq_stats->page_reuse;
212 213 214 215
		s->rx_cache_reuse += rq_stats->cache_reuse;
		s->rx_cache_full  += rq_stats->cache_full;
		s->rx_cache_empty += rq_stats->cache_empty;
		s->rx_cache_busy  += rq_stats->cache_busy;
216
		s->rx_cache_waive += rq_stats->cache_waive;
217

218
		for (j = 0; j < priv->channels.params.num_tc; j++) {
219
			sq_stats = &c->sq[j].stats;
220

221 222
			s->tx_packets		+= sq_stats->packets;
			s->tx_bytes		+= sq_stats->bytes;
223 224 225 226
			s->tx_tso_packets	+= sq_stats->tso_packets;
			s->tx_tso_bytes		+= sq_stats->tso_bytes;
			s->tx_tso_inner_packets	+= sq_stats->tso_inner_packets;
			s->tx_tso_inner_bytes	+= sq_stats->tso_inner_bytes;
227 228 229
			s->tx_queue_stopped	+= sq_stats->stopped;
			s->tx_queue_wake	+= sq_stats->wake;
			s->tx_queue_dropped	+= sq_stats->dropped;
230
			s->tx_xmit_more		+= sq_stats->xmit_more;
231
			s->tx_csum_partial_inner += sq_stats->csum_partial_inner;
232 233
			s->tx_csum_none		+= sq_stats->csum_none;
			s->tx_csum_partial	+= sq_stats->csum_partial;
234 235 236
		}
	}

237
	s->link_down_events_phy = MLX5_GET(ppcnt_reg,
238 239
				priv->stats.pport.phy_counters,
				counter_set.phys_layer_cntrs.link_down_events);
240
	memcpy(&priv->stats.sw, s, sizeof(*s));
241 242 243 244 245 246
}

static void mlx5e_update_vport_counters(struct mlx5e_priv *priv)
{
	int outlen = MLX5_ST_SZ_BYTES(query_vport_counter_out);
	u32 *out = (u32 *)priv->stats.vport.query_vport_out;
247
	u32 in[MLX5_ST_SZ_DW(query_vport_counter_in)] = {0};
248 249
	struct mlx5_core_dev *mdev = priv->mdev;

250 251 252 253 254
	MLX5_SET(query_vport_counter_in, in, opcode,
		 MLX5_CMD_OP_QUERY_VPORT_COUNTER);
	MLX5_SET(query_vport_counter_in, in, op_mod, 0);
	MLX5_SET(query_vport_counter_in, in, other_vport, 0);

255 256 257
	mlx5_cmd_exec(mdev, in, sizeof(in), out, outlen);
}

258
static void mlx5e_update_pport_counters(struct mlx5e_priv *priv, bool full)
259 260 261
{
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
	struct mlx5_core_dev *mdev = priv->mdev;
262
	u32 in[MLX5_ST_SZ_DW(ppcnt_reg)] = {0};
263
	int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
264
	int prio;
265
	void *out;
266

267
	MLX5_SET(ppcnt_reg, in, local_port, 1);
268

269 270 271
	out = pstats->IEEE_802_3_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_IEEE_802_3_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
272

273 274 275
	if (!full)
		return;

276 277 278 279 280 281 282
	out = pstats->RFC_2863_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2863_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

	out = pstats->RFC_2819_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_RFC_2819_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
283

284 285 286 287
	out = pstats->phy_counters;
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);

288 289 290 291 292 293
	if (MLX5_CAP_PCAM_FEATURE(mdev, ppcnt_statistical_group)) {
		out = pstats->phy_statistical_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP);
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

294 295 296
	if (MLX5_CAP_PCAM_FEATURE(mdev, rx_buffer_fullness_counters)) {
		out = pstats->eth_ext_counters;
		MLX5_SET(ppcnt_reg, in, grp, MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP);
297 298 299
		mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_PPCNT, 0, 0);
	}

300 301 302 303 304 305 306
	MLX5_SET(ppcnt_reg, in, grp, MLX5_PER_PRIORITY_COUNTERS_GROUP);
	for (prio = 0; prio < NUM_PPORT_PRIO; prio++) {
		out = pstats->per_prio_counters[prio];
		MLX5_SET(ppcnt_reg, in, prio_tc, prio);
		mlx5_core_access_reg(mdev, in, sz, out, sz,
				     MLX5_REG_PPCNT, 0, 0);
	}
307 308 309 310 311
}

static void mlx5e_update_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5e_qcounter_stats *qcnt = &priv->stats.qcnt;
312 313
	u32 out[MLX5_ST_SZ_DW(query_q_counter_out)];
	int err;
314 315 316 317

	if (!priv->q_counter)
		return;

318 319 320 321 322
	err = mlx5_core_query_q_counter(priv->mdev, priv->q_counter, 0, out, sizeof(out));
	if (err)
		return;

	qcnt->rx_out_of_buffer = MLX5_GET(query_q_counter_out, out, out_of_buffer);
323 324
}

325 326 327 328
static void mlx5e_update_pcie_counters(struct mlx5e_priv *priv)
{
	struct mlx5e_pcie_stats *pcie_stats = &priv->stats.pcie;
	struct mlx5_core_dev *mdev = priv->mdev;
329
	u32 in[MLX5_ST_SZ_DW(mpcnt_reg)] = {0};
330 331 332 333 334 335 336 337 338 339 340
	int sz = MLX5_ST_SZ_BYTES(mpcnt_reg);
	void *out;

	if (!MLX5_CAP_MCAM_FEATURE(mdev, pcie_performance_group))
		return;

	out = pcie_stats->pcie_perf_counters;
	MLX5_SET(mpcnt_reg, in, grp, MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP);
	mlx5_core_access_reg(mdev, in, sz, out, sz, MLX5_REG_MPCNT, 0, 0);
}

341
void mlx5e_update_stats(struct mlx5e_priv *priv, bool full)
342
{
343
	if (full) {
344
		mlx5e_update_pcie_counters(priv);
345 346
		mlx5e_ipsec_update_stats(priv);
	}
347
	mlx5e_update_pport_counters(priv, full);
S
Saeed Mahameed 已提交
348 349
	mlx5e_update_vport_counters(priv);
	mlx5e_update_q_counter(priv);
350
	mlx5e_update_sw_counters(priv);
351 352
}

353 354 355 356 357
static void mlx5e_update_ndo_stats(struct mlx5e_priv *priv)
{
	mlx5e_update_stats(priv, false);
}

358
void mlx5e_update_stats_work(struct work_struct *work)
359 360 361 362 363 364
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct mlx5e_priv *priv = container_of(dwork, struct mlx5e_priv,
					       update_stats_work);
	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state)) {
365
		priv->profile->update_stats(priv);
366 367
		queue_delayed_work(priv->wq, dwork,
				   msecs_to_jiffies(MLX5E_UPDATE_STATS_INTERVAL));
368 369 370 371
	}
	mutex_unlock(&priv->state_lock);
}

372 373
static void mlx5e_async_event(struct mlx5_core_dev *mdev, void *vpriv,
			      enum mlx5_dev_event event, unsigned long param)
374
{
375 376
	struct mlx5e_priv *priv = vpriv;

377
	if (!test_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state))
378 379
		return;

380 381 382
	switch (event) {
	case MLX5_DEV_EVENT_PORT_UP:
	case MLX5_DEV_EVENT_PORT_DOWN:
383
		queue_work(priv->wq, &priv->update_carrier_work);
384 385 386 387 388 389 390 391
		break;
	default:
		break;
	}
}

static void mlx5e_enable_async_events(struct mlx5e_priv *priv)
{
392
	set_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
393 394 395 396
}

static void mlx5e_disable_async_events(struct mlx5e_priv *priv)
{
397
	clear_bit(MLX5E_STATE_ASYNC_EVENTS_ENABLED, &priv->state);
398
	synchronize_irq(pci_irq_vector(priv->mdev->pdev, MLX5_EQ_VEC_ASYNC));
399 400
}

401 402 403 404 405 406 407 408 409 410
static inline int mlx5e_get_wqe_mtt_sz(void)
{
	/* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
	 * To avoid copying garbage after the mtt array, we allocate
	 * a little more.
	 */
	return ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(__be64),
		     MLX5_UMR_MTT_ALIGNMENT);
}

S
Saeed Mahameed 已提交
411 412 413 414
static inline void mlx5e_build_umr_wqe(struct mlx5e_rq *rq,
				       struct mlx5e_icosq *sq,
				       struct mlx5e_umr_wqe *wqe,
				       u16 ix)
415 416 417 418
{
	struct mlx5_wqe_ctrl_seg      *cseg = &wqe->ctrl;
	struct mlx5_wqe_umr_ctrl_seg *ucseg = &wqe->uctrl;
	struct mlx5_wqe_data_seg      *dseg = &wqe->data;
419
	struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
420 421 422 423 424 425 426 427 428
	u8 ds_cnt = DIV_ROUND_UP(sizeof(*wqe), MLX5_SEND_WQE_DS);
	u32 umr_wqe_mtt_offset = mlx5e_get_wqe_mtt_offset(rq, ix);

	cseg->qpn_ds    = cpu_to_be32((sq->sqn << MLX5_WQE_CTRL_QPN_SHIFT) |
				      ds_cnt);
	cseg->fm_ce_se  = MLX5_WQE_CTRL_CQ_UPDATE;
	cseg->imm       = rq->mkey_be;

	ucseg->flags = MLX5_UMR_TRANSLATION_OFFSET_EN;
429
	ucseg->xlt_octowords =
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
		cpu_to_be16(MLX5_MTT_OCTW(MLX5_MPWRQ_PAGES_PER_WQE));
	ucseg->bsf_octowords =
		cpu_to_be16(MLX5_MTT_OCTW(umr_wqe_mtt_offset));
	ucseg->mkey_mask     = cpu_to_be64(MLX5_MKEY_MASK_FREE);

	dseg->lkey = sq->mkey_be;
	dseg->addr = cpu_to_be64(wi->umr.mtt_addr);
}

static int mlx5e_rq_alloc_mpwqe_info(struct mlx5e_rq *rq,
				     struct mlx5e_channel *c)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int mtt_alloc = mtt_sz + MLX5_UMR_ALIGN - 1;
445
	int node = mlx5e_get_node(c->priv, c->ix);
446 447
	int i;

448
	rq->mpwqe.info = kzalloc_node(wq_sz * sizeof(*rq->mpwqe.info),
449
					GFP_KERNEL, node);
450
	if (!rq->mpwqe.info)
451 452 453
		goto err_out;

	/* We allocate more than mtt_sz as we will align the pointer */
454 455
	rq->mpwqe.mtt_no_align = kzalloc_node(mtt_alloc * wq_sz,
					GFP_KERNEL, node);
456
	if (unlikely(!rq->mpwqe.mtt_no_align))
457 458 459
		goto err_free_wqe_info;

	for (i = 0; i < wq_sz; i++) {
460
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
461

462
		wi->umr.mtt = PTR_ALIGN(rq->mpwqe.mtt_no_align + i * mtt_alloc,
463 464 465 466 467 468 469 470 471 472 473 474 475
					MLX5_UMR_ALIGN);
		wi->umr.mtt_addr = dma_map_single(c->pdev, wi->umr.mtt, mtt_sz,
						  PCI_DMA_TODEVICE);
		if (unlikely(dma_mapping_error(c->pdev, wi->umr.mtt_addr)))
			goto err_unmap_mtts;

		mlx5e_build_umr_wqe(rq, &c->icosq, &wi->umr.wqe, i);
	}

	return 0;

err_unmap_mtts:
	while (--i >= 0) {
476
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
477 478 479 480

		dma_unmap_single(c->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
481
	kfree(rq->mpwqe.mtt_no_align);
482
err_free_wqe_info:
483
	kfree(rq->mpwqe.info);
484 485 486 487 488 489 490 491 492 493 494 495

err_out:
	return -ENOMEM;
}

static void mlx5e_rq_free_mpwqe_info(struct mlx5e_rq *rq)
{
	int wq_sz = mlx5_wq_ll_get_size(&rq->wq);
	int mtt_sz = mlx5e_get_wqe_mtt_sz();
	int i;

	for (i = 0; i < wq_sz; i++) {
496
		struct mlx5e_mpw_info *wi = &rq->mpwqe.info[i];
497 498 499 500

		dma_unmap_single(rq->pdev, wi->umr.mtt_addr, mtt_sz,
				 PCI_DMA_TODEVICE);
	}
501 502
	kfree(rq->mpwqe.mtt_no_align);
	kfree(rq->mpwqe.info);
503 504
}

505
static int mlx5e_create_umr_mkey(struct mlx5_core_dev *mdev,
T
Tariq Toukan 已提交
506 507
				 u64 npages, u8 page_shift,
				 struct mlx5_core_mkey *umr_mkey)
508 509 510 511 512 513
{
	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
	void *mkc;
	u32 *in;
	int err;

T
Tariq Toukan 已提交
514 515 516
	if (!MLX5E_VALID_NUM_MTTS(npages))
		return -EINVAL;

517
	in = kvzalloc(inlen, GFP_KERNEL);
518 519 520 521 522 523 524 525 526 527 528 529 530
	if (!in)
		return -ENOMEM;

	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);

	MLX5_SET(mkc, mkc, free, 1);
	MLX5_SET(mkc, mkc, umr_en, 1);
	MLX5_SET(mkc, mkc, lw, 1);
	MLX5_SET(mkc, mkc, lr, 1);
	MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);

	MLX5_SET(mkc, mkc, qpn, 0xffffff);
	MLX5_SET(mkc, mkc, pd, mdev->mlx5e_res.pdn);
T
Tariq Toukan 已提交
531
	MLX5_SET64(mkc, mkc, len, npages << page_shift);
532 533
	MLX5_SET(mkc, mkc, translations_octword_size,
		 MLX5_MTT_OCTW(npages));
T
Tariq Toukan 已提交
534
	MLX5_SET(mkc, mkc, log_page_size, page_shift);
535

T
Tariq Toukan 已提交
536
	err = mlx5_core_create_mkey(mdev, umr_mkey, in, inlen);
537 538 539 540 541

	kvfree(in);
	return err;
}

542
static int mlx5e_create_rq_umr_mkey(struct mlx5_core_dev *mdev, struct mlx5e_rq *rq)
T
Tariq Toukan 已提交
543
{
544
	u64 num_mtts = MLX5E_REQUIRED_MTTS(mlx5_wq_ll_get_size(&rq->wq));
T
Tariq Toukan 已提交
545

546
	return mlx5e_create_umr_mkey(mdev, num_mtts, PAGE_SHIFT, &rq->umr_mkey);
T
Tariq Toukan 已提交
547 548
}

549
static int mlx5e_alloc_rq(struct mlx5e_channel *c,
550 551
			  struct mlx5e_params *params,
			  struct mlx5e_rq_param *rqp,
552
			  struct mlx5e_rq *rq)
553
{
554
	struct mlx5_core_dev *mdev = c->mdev;
555
	void *rqc = rqp->rqc;
556
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
557
	u32 byte_count;
558
	int npages;
559 560 561 562
	int wq_sz;
	int err;
	int i;

563
	rqp->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
564

565
	err = mlx5_wq_ll_create(mdev, &rqp->wq, rqc_wq, &rq->wq,
566 567 568 569 570 571 572 573
				&rq->wq_ctrl);
	if (err)
		return err;

	rq->wq.db = &rq->wq.db[MLX5_RCV_DBR];

	wq_sz = mlx5_wq_ll_get_size(&rq->wq);

574
	rq->wq_type = params->rq_wq_type;
575 576
	rq->pdev    = c->pdev;
	rq->netdev  = c->netdev;
577
	rq->tstamp  = c->tstamp;
578
	rq->clock   = &mdev->clock;
579 580
	rq->channel = c;
	rq->ix      = c->ix;
581
	rq->mdev    = mdev;
582

583
	rq->xdp_prog = params->xdp_prog ? bpf_prog_inc(params->xdp_prog) : NULL;
584 585 586 587 588
	if (IS_ERR(rq->xdp_prog)) {
		err = PTR_ERR(rq->xdp_prog);
		rq->xdp_prog = NULL;
		goto err_rq_wq_destroy;
	}
589

590
	rq->buff.map_dir = rq->xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
591
	rq->buff.headroom = params->rq_headroom;
592

593
	switch (rq->wq_type) {
594
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
595

596
		rq->post_wqes = mlx5e_post_rx_mpwqes;
597
		rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
598

599
		rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe_mpwqe;
600 601 602 603 604 605 606
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev)) {
			err = -EINVAL;
			netdev_err(c->netdev, "MPWQE RQ with IPSec offload not supported\n");
			goto err_rq_wq_destroy;
		}
#endif
607 608 609 610 611 612
		if (!rq->handle_rx_cqe) {
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of MPWQE RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

613
		rq->mpwqe.log_stride_sz = params->mpwqe_log_stride_sz;
614
		rq->mpwqe.num_strides = BIT(params->mpwqe_log_num_strides);
615

616
		byte_count = rq->mpwqe.num_strides << rq->mpwqe.log_stride_sz;
T
Tariq Toukan 已提交
617

618
		err = mlx5e_create_rq_umr_mkey(mdev, rq);
619 620
		if (err)
			goto err_rq_wq_destroy;
T
Tariq Toukan 已提交
621 622 623 624 625
		rq->mkey_be = cpu_to_be32(rq->umr_mkey.key);

		err = mlx5e_rq_alloc_mpwqe_info(rq, c);
		if (err)
			goto err_destroy_umr_mkey;
626 627
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
628 629
		rq->wqe.frag_info =
			kzalloc_node(wq_sz * sizeof(*rq->wqe.frag_info),
630 631
				     GFP_KERNEL,
				     mlx5e_get_node(c->priv, c->ix));
632
		if (!rq->wqe.frag_info) {
633 634 635
			err = -ENOMEM;
			goto err_rq_wq_destroy;
		}
636
		rq->post_wqes = mlx5e_post_rx_wqes;
637
		rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
638

639 640 641 642 643 644
#ifdef CONFIG_MLX5_EN_IPSEC
		if (c->priv->ipsec)
			rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
		else
#endif
			rq->handle_rx_cqe = c->priv->profile->rx_handlers.handle_rx_cqe;
645
		if (!rq->handle_rx_cqe) {
646
			kfree(rq->wqe.frag_info);
647 648 649 650 651
			err = -EINVAL;
			netdev_err(c->netdev, "RX handler of RQ is not set, err %d\n", err);
			goto err_rq_wq_destroy;
		}

652
		byte_count = params->lro_en  ?
653
				params->lro_wqe_sz :
654
				MLX5E_SW2HW_MTU(c->priv, c->netdev->mtu);
655 656
#ifdef CONFIG_MLX5_EN_IPSEC
		if (MLX5_IPSEC_DEV(mdev))
657
			byte_count += MLX5E_METADATA_ETHER_LEN;
658
#endif
659
		rq->wqe.page_reuse = !params->xdp_prog && !params->lro_en;
660 661

		/* calc the required page order */
662
		rq->wqe.frag_sz = MLX5_SKB_FRAG_SZ(rq->buff.headroom + byte_count);
663
		npages = DIV_ROUND_UP(rq->wqe.frag_sz, PAGE_SIZE);
664 665
		rq->buff.page_order = order_base_2(npages);

666
		byte_count |= MLX5_HW_START_PADDING;
667
		rq->mkey_be = c->mkey_be;
668
	}
669 670 671 672

	for (i = 0; i < wq_sz; i++) {
		struct mlx5e_rx_wqe *wqe = mlx5_wq_ll_get_wqe(&rq->wq, i);

673 674 675 676 677 678
		if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ) {
			u64 dma_offset = (u64)mlx5e_get_wqe_mtt_offset(rq, i) << PAGE_SHIFT;

			wqe->data.addr = cpu_to_be64(dma_offset);
		}

679
		wqe->data.byte_count = cpu_to_be32(byte_count);
680
		wqe->data.lkey = rq->mkey_be;
681 682
	}

683
	INIT_WORK(&rq->am.work, mlx5e_rx_am_work);
684
	rq->am.mode = params->rx_cq_moderation.cq_period_mode;
685 686 687
	rq->page_cache.head = 0;
	rq->page_cache.tail = 0;

688 689
	return 0;

T
Tariq Toukan 已提交
690 691 692
err_destroy_umr_mkey:
	mlx5_core_destroy_mkey(mdev, &rq->umr_mkey);

693
err_rq_wq_destroy:
694 695
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);
696 697 698 699 700
	mlx5_wq_destroy(&rq->wq_ctrl);

	return err;
}

701
static void mlx5e_free_rq(struct mlx5e_rq *rq)
702
{
703 704
	int i;

705 706 707
	if (rq->xdp_prog)
		bpf_prog_put(rq->xdp_prog);

708 709
	switch (rq->wq_type) {
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
710
		mlx5e_rq_free_mpwqe_info(rq);
711
		mlx5_core_destroy_mkey(rq->mdev, &rq->umr_mkey);
712 713
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
714
		kfree(rq->wqe.frag_info);
715 716
	}

717 718 719 720 721 722
	for (i = rq->page_cache.head; i != rq->page_cache.tail;
	     i = (i + 1) & (MLX5E_CACHE_SIZE - 1)) {
		struct mlx5e_dma_info *dma_info = &rq->page_cache.page_cache[i];

		mlx5e_page_release(rq, dma_info, false);
	}
723 724 725
	mlx5_wq_destroy(&rq->wq_ctrl);
}

726 727
static int mlx5e_create_rq(struct mlx5e_rq *rq,
			   struct mlx5e_rq_param *param)
728
{
729
	struct mlx5_core_dev *mdev = rq->mdev;
730 731 732 733 734 735 736 737 738

	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) +
		sizeof(u64) * rq->wq_ctrl.buf.npages;
739
	in = kvzalloc(inlen, GFP_KERNEL);
740 741 742 743 744 745 746 747
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	wq  = MLX5_ADDR_OF(rqc, rqc, wq);

	memcpy(rqc, param->rqc, sizeof(param->rqc));

748
	MLX5_SET(rqc,  rqc, cqn,		rq->cq.mcq.cqn);
749 750
	MLX5_SET(rqc,  rqc, state,		MLX5_RQC_STATE_RST);
	MLX5_SET(wq,   wq,  log_wq_pg_sz,	rq->wq_ctrl.buf.page_shift -
751
						MLX5_ADAPTER_PAGE_SHIFT);
752 753 754 755 756
	MLX5_SET64(wq, wq,  dbr_addr,		rq->wq_ctrl.db.dma);

	mlx5_fill_page_array(&rq->wq_ctrl.buf,
			     (__be64 *)MLX5_ADDR_OF(wq, wq, pas));

757
	err = mlx5_core_create_rq(mdev, in, inlen, &rq->rqn);
758 759 760 761 762 763

	kvfree(in);

	return err;
}

764 765
static int mlx5e_modify_rq_state(struct mlx5e_rq *rq, int curr_state,
				 int next_state)
766 767
{
	struct mlx5e_channel *c = rq->channel;
768
	struct mlx5_core_dev *mdev = c->mdev;
769 770 771 772 773 774 775

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
776
	in = kvzalloc(inlen, GFP_KERNEL);
777 778 779 780 781 782 783 784
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, curr_state);
	MLX5_SET(rqc, rqc, state, next_state);

785
	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);
786 787 788 789 790 791

	kvfree(in);

	return err;
}

792 793 794 795 796 797 798 799 800 801 802 803
static int mlx5e_modify_rq_scatter_fcs(struct mlx5e_rq *rq, bool enable)
{
	struct mlx5e_channel *c = rq->channel;
	struct mlx5e_priv *priv = c->priv;
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
804
	in = kvzalloc(inlen, GFP_KERNEL);
805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS);
	MLX5_SET(rqc, rqc, scatter_fcs, enable);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

823 824 825
static int mlx5e_modify_rq_vsd(struct mlx5e_rq *rq, bool vsd)
{
	struct mlx5e_channel *c = rq->channel;
826
	struct mlx5_core_dev *mdev = c->mdev;
827 828 829 830 831 832
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
833
	in = kvzalloc(inlen, GFP_KERNEL);
834 835 836 837 838 839
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	MLX5_SET(modify_rq_in, in, rq_state, MLX5_RQC_STATE_RDY);
840 841
	MLX5_SET64(modify_rq_in, in, modify_bitmask,
		   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
842 843 844 845 846 847 848 849 850 851
	MLX5_SET(rqc, rqc, vsd, vsd);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RDY);

	err = mlx5_core_modify_rq(mdev, rq->rqn, in, inlen);

	kvfree(in);

	return err;
}

852
static void mlx5e_destroy_rq(struct mlx5e_rq *rq)
853
{
854
	mlx5_core_destroy_rq(rq->mdev, rq->rqn);
855 856 857 858
}

static int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq)
{
859
	unsigned long exp_time = jiffies + msecs_to_jiffies(20000);
860
	struct mlx5e_channel *c = rq->channel;
861

862
	struct mlx5_wq_ll *wq = &rq->wq;
863
	u16 min_wqes = mlx5_min_rx_wqes(rq->wq_type, mlx5_wq_ll_get_size(wq));
864

865
	while (time_before(jiffies, exp_time)) {
866
		if (wq->cur_sz >= min_wqes)
867 868 869 870 871
			return 0;

		msleep(20);
	}

872
	netdev_warn(c->netdev, "Failed to get min RX wqes on RQN[0x%x] wq cur_sz(%d) min_rx_wqes(%d)\n",
873
		    rq->rqn, wq->cur_sz, min_wqes);
874 875 876
	return -ETIMEDOUT;
}

877 878 879 880 881 882 883
static void mlx5e_free_rx_descs(struct mlx5e_rq *rq)
{
	struct mlx5_wq_ll *wq = &rq->wq;
	struct mlx5e_rx_wqe *wqe;
	__be16 wqe_ix_be;
	u16 wqe_ix;

884
	/* UMR WQE (if in progress) is always at wq->head */
885 886
	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ &&
	    rq->mpwqe.umr_in_progress)
887
		mlx5e_free_rx_mpwqe(rq, &rq->mpwqe.info[wq->head]);
888

889 890 891 892 893 894 895 896
	while (!mlx5_wq_ll_is_empty(wq)) {
		wqe_ix_be = *wq->tail_next;
		wqe_ix    = be16_to_cpu(wqe_ix_be);
		wqe       = mlx5_wq_ll_get_wqe(&rq->wq, wqe_ix);
		rq->dealloc_wqe(rq, wqe_ix);
		mlx5_wq_ll_pop(&rq->wq, wqe_ix_be,
			       &wqe->next.next_wqe_index);
	}
897 898 899 900 901 902 903 904 905 906

	if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST && rq->wqe.page_reuse) {
		/* Clean outstanding pages on handled WQEs that decided to do page-reuse,
		 * but yet to be re-posted.
		 */
		int wq_sz = mlx5_wq_ll_get_size(&rq->wq);

		for (wqe_ix = 0; wqe_ix < wq_sz; wqe_ix++)
			rq->dealloc_wqe(rq, wqe_ix);
	}
907 908
}

909
static int mlx5e_open_rq(struct mlx5e_channel *c,
910
			 struct mlx5e_params *params,
911 912 913 914 915
			 struct mlx5e_rq_param *param,
			 struct mlx5e_rq *rq)
{
	int err;

916
	err = mlx5e_alloc_rq(c, params, param, rq);
917 918 919
	if (err)
		return err;

920
	err = mlx5e_create_rq(rq, param);
921
	if (err)
922
		goto err_free_rq;
923

924
	err = mlx5e_modify_rq_state(rq, MLX5_RQC_STATE_RST, MLX5_RQC_STATE_RDY);
925
	if (err)
926
		goto err_destroy_rq;
927

928
	if (params->rx_am_enabled)
929
		c->rq.state |= BIT(MLX5E_RQ_STATE_AM);
930

931 932 933 934
	return 0;

err_destroy_rq:
	mlx5e_destroy_rq(rq);
935 936
err_free_rq:
	mlx5e_free_rq(rq);
937 938 939 940

	return err;
}

941 942 943 944 945 946 947 948 949 950 951 952 953
static void mlx5e_activate_rq(struct mlx5e_rq *rq)
{
	struct mlx5e_icosq *sq = &rq->channel->icosq;
	u16 pi = sq->pc & sq->wq.sz_m1;
	struct mlx5e_tx_wqe *nopwqe;

	set_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
	sq->db.ico_wqe[pi].opcode     = MLX5_OPCODE_NOP;
	nopwqe = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
	mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nopwqe->ctrl);
}

static void mlx5e_deactivate_rq(struct mlx5e_rq *rq)
954
{
955
	clear_bit(MLX5E_RQ_STATE_ENABLED, &rq->state);
956
	napi_synchronize(&rq->channel->napi); /* prevent mlx5e_post_rx_wqes */
957
}
958

959 960 961
static void mlx5e_close_rq(struct mlx5e_rq *rq)
{
	cancel_work_sync(&rq->am.work);
962
	mlx5e_destroy_rq(rq);
963 964
	mlx5e_free_rx_descs(rq);
	mlx5e_free_rq(rq);
965 966
}

S
Saeed Mahameed 已提交
967
static void mlx5e_free_xdpsq_db(struct mlx5e_xdpsq *sq)
968
{
S
Saeed Mahameed 已提交
969
	kfree(sq->db.di);
970 971
}

S
Saeed Mahameed 已提交
972
static int mlx5e_alloc_xdpsq_db(struct mlx5e_xdpsq *sq, int numa)
973 974 975
{
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

S
Saeed Mahameed 已提交
976
	sq->db.di = kzalloc_node(sizeof(*sq->db.di) * wq_sz,
977
				     GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
978 979
	if (!sq->db.di) {
		mlx5e_free_xdpsq_db(sq);
980 981 982 983 984 985
		return -ENOMEM;
	}

	return 0;
}

S
Saeed Mahameed 已提交
986
static int mlx5e_alloc_xdpsq(struct mlx5e_channel *c,
987
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
988 989 990 991
			     struct mlx5e_sq_param *param,
			     struct mlx5e_xdpsq *sq)
{
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
992
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
993 994 995 996 997 998
	int err;

	sq->pdev      = c->pdev;
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
999
	sq->min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1000

1001
	param->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
S
Saeed Mahameed 已提交
1002 1003 1004 1005 1006
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];

1007
	err = mlx5e_alloc_xdpsq_db(sq, mlx5e_get_node(c->priv, c->ix));
S
Saeed Mahameed 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	if (err)
		goto err_sq_wq_destroy;

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

static void mlx5e_free_xdpsq(struct mlx5e_xdpsq *sq)
{
	mlx5e_free_xdpsq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
}

static void mlx5e_free_icosq_db(struct mlx5e_icosq *sq)
1026
{
1027
	kfree(sq->db.ico_wqe);
1028 1029
}

S
Saeed Mahameed 已提交
1030
static int mlx5e_alloc_icosq_db(struct mlx5e_icosq *sq, int numa)
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
{
	u8 wq_sz = mlx5_wq_cyc_get_size(&sq->wq);

	sq->db.ico_wqe = kzalloc_node(sizeof(*sq->db.ico_wqe) * wq_sz,
				      GFP_KERNEL, numa);
	if (!sq->db.ico_wqe)
		return -ENOMEM;

	return 0;
}

S
Saeed Mahameed 已提交
1042 1043 1044
static int mlx5e_alloc_icosq(struct mlx5e_channel *c,
			     struct mlx5e_sq_param *param,
			     struct mlx5e_icosq *sq)
1045
{
S
Saeed Mahameed 已提交
1046
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1047
	struct mlx5_core_dev *mdev = c->mdev;
S
Saeed Mahameed 已提交
1048
	int err;
1049

S
Saeed Mahameed 已提交
1050 1051 1052
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1053

1054
	param->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
S
Saeed Mahameed 已提交
1055 1056 1057 1058
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
	if (err)
		return err;
	sq->wq.db = &sq->wq.db[MLX5_SND_DBR];
1059

1060
	err = mlx5e_alloc_icosq_db(sq, mlx5e_get_node(c->priv, c->ix));
S
Saeed Mahameed 已提交
1061 1062 1063 1064
	if (err)
		goto err_sq_wq_destroy;

	sq->edge = (sq->wq.sz_m1 + 1) - MLX5E_ICOSQ_MAX_WQEBBS;
1065 1066

	return 0;
S
Saeed Mahameed 已提交
1067 1068 1069 1070 1071

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
1072 1073
}

S
Saeed Mahameed 已提交
1074
static void mlx5e_free_icosq(struct mlx5e_icosq *sq)
1075
{
S
Saeed Mahameed 已提交
1076 1077
	mlx5e_free_icosq_db(sq);
	mlx5_wq_destroy(&sq->wq_ctrl);
1078 1079
}

S
Saeed Mahameed 已提交
1080
static void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq)
1081
{
S
Saeed Mahameed 已提交
1082 1083
	kfree(sq->db.wqe_info);
	kfree(sq->db.dma_fifo);
1084 1085
}

S
Saeed Mahameed 已提交
1086
static int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa)
1087
{
S
Saeed Mahameed 已提交
1088 1089 1090 1091 1092 1093 1094
	int wq_sz = mlx5_wq_cyc_get_size(&sq->wq);
	int df_sz = wq_sz * MLX5_SEND_WQEBB_NUM_DS;

	sq->db.dma_fifo = kzalloc_node(df_sz * sizeof(*sq->db.dma_fifo),
					   GFP_KERNEL, numa);
	sq->db.wqe_info = kzalloc_node(wq_sz * sizeof(*sq->db.wqe_info),
					   GFP_KERNEL, numa);
S
Saeed Mahameed 已提交
1095
	if (!sq->db.dma_fifo || !sq->db.wqe_info) {
S
Saeed Mahameed 已提交
1096 1097
		mlx5e_free_txqsq_db(sq);
		return -ENOMEM;
1098
	}
S
Saeed Mahameed 已提交
1099 1100 1101 1102

	sq->dma_fifo_mask = df_sz - 1;

	return 0;
1103 1104
}

S
Saeed Mahameed 已提交
1105
static int mlx5e_alloc_txqsq(struct mlx5e_channel *c,
1106
			     int txq_ix,
1107
			     struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1108 1109
			     struct mlx5e_sq_param *param,
			     struct mlx5e_txqsq *sq)
1110
{
S
Saeed Mahameed 已提交
1111
	void *sqc_wq               = MLX5_ADDR_OF(sqc, param->sqc, wq);
1112
	struct mlx5_core_dev *mdev = c->mdev;
1113 1114
	int err;

1115
	sq->pdev      = c->pdev;
1116
	sq->tstamp    = c->tstamp;
1117
	sq->clock     = &mdev->clock;
1118 1119
	sq->mkey_be   = c->mkey_be;
	sq->channel   = c;
1120
	sq->txq_ix    = txq_ix;
1121
	sq->uar_map   = mdev->mlx5e_res.bfreg.map;
1122 1123
	sq->max_inline      = params->tx_max_inline;
	sq->min_inline_mode = params->tx_min_inline_mode;
1124 1125
	if (MLX5_IPSEC_DEV(c->priv->mdev))
		set_bit(MLX5E_SQ_STATE_IPSEC, &sq->state);
1126

1127
	param->wq.db_numa_node = mlx5e_get_node(c->priv, c->ix);
S
Saeed Mahameed 已提交
1128
	err = mlx5_wq_cyc_create(mdev, &param->wq, sqc_wq, &sq->wq, &sq->wq_ctrl);
1129
	if (err)
1130
		return err;
S
Saeed Mahameed 已提交
1131
	sq->wq.db    = &sq->wq.db[MLX5_SND_DBR];
1132

1133
	err = mlx5e_alloc_txqsq_db(sq, mlx5e_get_node(c->priv, c->ix));
D
Dan Carpenter 已提交
1134
	if (err)
1135 1136
		goto err_sq_wq_destroy;

S
Saeed Mahameed 已提交
1137
	sq->edge = (sq->wq.sz_m1 + 1) - MLX5_SEND_WQE_MAX_WQEBBS;
1138 1139 1140 1141 1142 1143 1144 1145 1146

	return 0;

err_sq_wq_destroy:
	mlx5_wq_destroy(&sq->wq_ctrl);

	return err;
}

S
Saeed Mahameed 已提交
1147
static void mlx5e_free_txqsq(struct mlx5e_txqsq *sq)
1148
{
S
Saeed Mahameed 已提交
1149
	mlx5e_free_txqsq_db(sq);
1150 1151 1152
	mlx5_wq_destroy(&sq->wq_ctrl);
}

1153 1154 1155 1156 1157 1158 1159 1160
struct mlx5e_create_sq_param {
	struct mlx5_wq_ctrl        *wq_ctrl;
	u32                         cqn;
	u32                         tisn;
	u8                          tis_lst_sz;
	u8                          min_inline_mode;
};

1161
static int mlx5e_create_sq(struct mlx5_core_dev *mdev,
1162 1163 1164
			   struct mlx5e_sq_param *param,
			   struct mlx5e_create_sq_param *csp,
			   u32 *sqn)
1165 1166 1167 1168 1169 1170 1171 1172
{
	void *in;
	void *sqc;
	void *wq;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) +
1173
		sizeof(u64) * csp->wq_ctrl->buf.npages;
1174
	in = kvzalloc(inlen, GFP_KERNEL);
1175 1176 1177 1178 1179 1180 1181
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	wq = MLX5_ADDR_OF(sqc, sqc, wq);

	memcpy(sqc, param->sqc, sizeof(param->sqc));
1182 1183 1184
	MLX5_SET(sqc,  sqc, tis_lst_sz, csp->tis_lst_sz);
	MLX5_SET(sqc,  sqc, tis_num_0, csp->tisn);
	MLX5_SET(sqc,  sqc, cqn, csp->cqn);
1185 1186

	if (MLX5_CAP_ETH(mdev, wqe_inline_mode) == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
1187
		MLX5_SET(sqc,  sqc, min_wqe_inline_mode, csp->min_inline_mode);
1188

1189
	MLX5_SET(sqc,  sqc, state, MLX5_SQC_STATE_RST);
1190 1191

	MLX5_SET(wq,   wq, wq_type,       MLX5_WQ_TYPE_CYCLIC);
1192
	MLX5_SET(wq,   wq, uar_page,      mdev->mlx5e_res.bfreg.index);
1193
	MLX5_SET(wq,   wq, log_wq_pg_sz,  csp->wq_ctrl->buf.page_shift -
1194
					  MLX5_ADAPTER_PAGE_SHIFT);
1195
	MLX5_SET64(wq, wq, dbr_addr,      csp->wq_ctrl->db.dma);
1196

1197
	mlx5_fill_page_array(&csp->wq_ctrl->buf, (__be64 *)MLX5_ADDR_OF(wq, wq, pas));
1198

1199
	err = mlx5_core_create_sq(mdev, in, inlen, sqn);
1200 1201 1202 1203 1204 1205

	kvfree(in);

	return err;
}

1206 1207 1208 1209 1210 1211 1212
struct mlx5e_modify_sq_param {
	int curr_state;
	int next_state;
	bool rl_update;
	int rl_index;
};

1213
static int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1214
			   struct mlx5e_modify_sq_param *p)
1215 1216 1217 1218 1219 1220 1221
{
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
1222
	in = kvzalloc(inlen, GFP_KERNEL);
1223 1224 1225 1226 1227
	if (!in)
		return -ENOMEM;

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);

1228 1229 1230
	MLX5_SET(modify_sq_in, in, sq_state, p->curr_state);
	MLX5_SET(sqc, sqc, state, p->next_state);
	if (p->rl_update && p->next_state == MLX5_SQC_STATE_RDY) {
1231
		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
1232
		MLX5_SET(sqc,  sqc, packet_pacing_rate_limit_index, p->rl_index);
1233
	}
1234

1235
	err = mlx5_core_modify_sq(mdev, sqn, in, inlen);
1236 1237 1238 1239 1240 1241

	kvfree(in);

	return err;
}

1242
static void mlx5e_destroy_sq(struct mlx5_core_dev *mdev, u32 sqn)
1243
{
1244
	mlx5_core_destroy_sq(mdev, sqn);
1245 1246
}

1247
static int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
S
Saeed Mahameed 已提交
1248 1249 1250
			       struct mlx5e_sq_param *param,
			       struct mlx5e_create_sq_param *csp,
			       u32 *sqn)
1251
{
1252
	struct mlx5e_modify_sq_param msp = {0};
S
Saeed Mahameed 已提交
1253 1254
	int err;

1255
	err = mlx5e_create_sq(mdev, param, csp, sqn);
S
Saeed Mahameed 已提交
1256 1257 1258 1259 1260
	if (err)
		return err;

	msp.curr_state = MLX5_SQC_STATE_RST;
	msp.next_state = MLX5_SQC_STATE_RDY;
1261
	err = mlx5e_modify_sq(mdev, *sqn, &msp);
S
Saeed Mahameed 已提交
1262
	if (err)
1263
		mlx5e_destroy_sq(mdev, *sqn);
S
Saeed Mahameed 已提交
1264 1265 1266 1267

	return err;
}

1268 1269 1270
static int mlx5e_set_sq_maxrate(struct net_device *dev,
				struct mlx5e_txqsq *sq, u32 rate);

S
Saeed Mahameed 已提交
1271
static int mlx5e_open_txqsq(struct mlx5e_channel *c,
1272
			    u32 tisn,
1273
			    int txq_ix,
1274
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1275 1276 1277 1278
			    struct mlx5e_sq_param *param,
			    struct mlx5e_txqsq *sq)
{
	struct mlx5e_create_sq_param csp = {};
1279
	u32 tx_rate;
1280 1281
	int err;

1282
	err = mlx5e_alloc_txqsq(c, txq_ix, params, param, sq);
1283 1284 1285
	if (err)
		return err;

1286
	csp.tisn            = tisn;
S
Saeed Mahameed 已提交
1287
	csp.tis_lst_sz      = 1;
1288 1289 1290
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
1291
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
1292
	if (err)
S
Saeed Mahameed 已提交
1293
		goto err_free_txqsq;
1294

1295
	tx_rate = c->priv->tx_rates[sq->txq_ix];
1296
	if (tx_rate)
1297
		mlx5e_set_sq_maxrate(c->netdev, sq, tx_rate);
1298

1299 1300
	return 0;

S
Saeed Mahameed 已提交
1301
err_free_txqsq:
1302
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
S
Saeed Mahameed 已提交
1303
	mlx5e_free_txqsq(sq);
1304 1305 1306 1307

	return err;
}

1308 1309
static void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq)
{
1310
	sq->txq = netdev_get_tx_queue(sq->channel->netdev, sq->txq_ix);
1311 1312 1313 1314 1315
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	netdev_tx_reset_queue(sq->txq);
	netif_tx_start_queue(sq->txq);
}

1316 1317 1318 1319 1320 1321 1322
static inline void netif_tx_disable_queue(struct netdev_queue *txq)
{
	__netif_tx_lock_bh(txq);
	netif_tx_stop_queue(txq);
	__netif_tx_unlock_bh(txq);
}

1323
static void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq)
1324
{
1325 1326
	struct mlx5e_channel *c = sq->channel;

1327
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1328
	/* prevent netif_tx_wake_queue */
1329
	napi_synchronize(&c->napi);
1330

S
Saeed Mahameed 已提交
1331
	netif_tx_disable_queue(sq->txq);
1332

S
Saeed Mahameed 已提交
1333 1334 1335
	/* last doorbell out, godspeed .. */
	if (mlx5e_wqc_has_room_for(&sq->wq, sq->cc, sq->pc, 1)) {
		struct mlx5e_tx_wqe *nop;
1336

S
Saeed Mahameed 已提交
1337
		sq->db.wqe_info[(sq->pc & sq->wq.sz_m1)].skb = NULL;
S
Saeed Mahameed 已提交
1338 1339
		nop = mlx5e_post_nop(&sq->wq, sq->sqn, &sq->pc);
		mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, &nop->ctrl);
1340
	}
1341 1342 1343 1344 1345
}

static void mlx5e_close_txqsq(struct mlx5e_txqsq *sq)
{
	struct mlx5e_channel *c = sq->channel;
1346
	struct mlx5_core_dev *mdev = c->mdev;
1347

1348
	mlx5e_destroy_sq(mdev, sq->sqn);
1349 1350
	if (sq->rate_limit)
		mlx5_rl_remove_rate(mdev, sq->rate_limit);
S
Saeed Mahameed 已提交
1351 1352 1353 1354 1355
	mlx5e_free_txqsq_descs(sq);
	mlx5e_free_txqsq(sq);
}

static int mlx5e_open_icosq(struct mlx5e_channel *c,
1356
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1357 1358 1359 1360 1361 1362
			    struct mlx5e_sq_param *param,
			    struct mlx5e_icosq *sq)
{
	struct mlx5e_create_sq_param csp = {};
	int err;

1363
	err = mlx5e_alloc_icosq(c, param, sq);
S
Saeed Mahameed 已提交
1364 1365 1366 1367 1368
	if (err)
		return err;

	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
1369
	csp.min_inline_mode = params->tx_min_inline_mode;
S
Saeed Mahameed 已提交
1370
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1371
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	if (err)
		goto err_free_icosq;

	return 0;

err_free_icosq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_icosq(sq);

	return err;
}

static void mlx5e_close_icosq(struct mlx5e_icosq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1391
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1392 1393 1394 1395
	mlx5e_free_icosq(sq);
}

static int mlx5e_open_xdpsq(struct mlx5e_channel *c,
1396
			    struct mlx5e_params *params,
S
Saeed Mahameed 已提交
1397 1398 1399 1400 1401 1402 1403 1404 1405
			    struct mlx5e_sq_param *param,
			    struct mlx5e_xdpsq *sq)
{
	unsigned int ds_cnt = MLX5E_XDP_TX_DS_COUNT;
	struct mlx5e_create_sq_param csp = {};
	unsigned int inline_hdr_sz = 0;
	int err;
	int i;

1406
	err = mlx5e_alloc_xdpsq(c, params, param, sq);
S
Saeed Mahameed 已提交
1407 1408 1409 1410
	if (err)
		return err;

	csp.tis_lst_sz      = 1;
1411
	csp.tisn            = c->priv->tisn[0]; /* tc = 0 */
S
Saeed Mahameed 已提交
1412 1413 1414 1415
	csp.cqn             = sq->cq.mcq.cqn;
	csp.wq_ctrl         = &sq->wq_ctrl;
	csp.min_inline_mode = sq->min_inline_mode;
	set_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
1416
	err = mlx5e_create_sq_rdy(c->mdev, param, &csp, &sq->sqn);
S
Saeed Mahameed 已提交
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
	if (err)
		goto err_free_xdpsq;

	if (sq->min_inline_mode != MLX5_INLINE_MODE_NONE) {
		inline_hdr_sz = MLX5E_XDP_MIN_INLINE;
		ds_cnt++;
	}

	/* Pre initialize fixed WQE fields */
	for (i = 0; i < mlx5_wq_cyc_get_size(&sq->wq); i++) {
		struct mlx5e_tx_wqe      *wqe  = mlx5_wq_cyc_get_wqe(&sq->wq, i);
		struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
		struct mlx5_wqe_eth_seg  *eseg = &wqe->eth;
		struct mlx5_wqe_data_seg *dseg;

		cseg->qpn_ds = cpu_to_be32((sq->sqn << 8) | ds_cnt);
		eseg->inline_hdr.sz = cpu_to_be16(inline_hdr_sz);

		dseg = (struct mlx5_wqe_data_seg *)cseg + (ds_cnt - 1);
		dseg->lkey = sq->mkey_be;
	}

	return 0;

err_free_xdpsq:
	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	mlx5e_free_xdpsq(sq);

	return err;
}

static void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq)
{
	struct mlx5e_channel *c = sq->channel;

	clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
	napi_synchronize(&c->napi);

1455
	mlx5e_destroy_sq(c->mdev, sq->sqn);
S
Saeed Mahameed 已提交
1456 1457
	mlx5e_free_xdpsq_descs(sq);
	mlx5e_free_xdpsq(sq);
1458 1459
}

1460 1461 1462
static int mlx5e_alloc_cq_common(struct mlx5_core_dev *mdev,
				 struct mlx5e_cq_param *param,
				 struct mlx5e_cq *cq)
1463 1464 1465
{
	struct mlx5_core_cq *mcq = &cq->mcq;
	int eqn_not_used;
1466
	unsigned int irqn;
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	int err;
	u32 i;

	err = mlx5_cqwq_create(mdev, &param->wq, param->cqc, &cq->wq,
			       &cq->wq_ctrl);
	if (err)
		return err;

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn_not_used, &irqn);

	mcq->cqe_sz     = 64;
	mcq->set_ci_db  = cq->wq_ctrl.db.db;
	mcq->arm_db     = cq->wq_ctrl.db.db + 1;
	*mcq->set_ci_db = 0;
	*mcq->arm_db    = 0;
	mcq->vector     = param->eq_ix;
	mcq->comp       = mlx5e_completion_event;
	mcq->event      = mlx5e_cq_error_event;
	mcq->irqn       = irqn;

	for (i = 0; i < mlx5_cqwq_get_size(&cq->wq); i++) {
		struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(&cq->wq, i);

		cqe->op_own = 0xf1;
	}

1493
	cq->mdev = mdev;
1494 1495 1496 1497

	return 0;
}

1498 1499 1500 1501 1502 1503 1504
static int mlx5e_alloc_cq(struct mlx5e_channel *c,
			  struct mlx5e_cq_param *param,
			  struct mlx5e_cq *cq)
{
	struct mlx5_core_dev *mdev = c->priv->mdev;
	int err;

1505 1506
	param->wq.buf_numa_node = mlx5e_get_node(c->priv, c->ix);
	param->wq.db_numa_node  = mlx5e_get_node(c->priv, c->ix);
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
	param->eq_ix   = c->ix;

	err = mlx5e_alloc_cq_common(mdev, param, cq);

	cq->napi    = &c->napi;
	cq->channel = c;

	return err;
}

1517
static void mlx5e_free_cq(struct mlx5e_cq *cq)
1518
{
1519
	mlx5_cqwq_destroy(&cq->wq_ctrl);
1520 1521
}

1522
static int mlx5e_create_cq(struct mlx5e_cq *cq, struct mlx5e_cq_param *param)
1523
{
1524
	struct mlx5_core_dev *mdev = cq->mdev;
1525 1526 1527 1528 1529
	struct mlx5_core_cq *mcq = &cq->mcq;

	void *in;
	void *cqc;
	int inlen;
1530
	unsigned int irqn_not_used;
1531 1532 1533 1534
	int eqn;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
1535
		sizeof(u64) * cq->wq_ctrl.frag_buf.npages;
1536
	in = kvzalloc(inlen, GFP_KERNEL);
1537 1538 1539 1540 1541 1542 1543
	if (!in)
		return -ENOMEM;

	cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);

	memcpy(cqc, param->cqc, sizeof(param->cqc));

1544 1545
	mlx5_fill_page_frag_array(&cq->wq_ctrl.frag_buf,
				  (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas));
1546 1547 1548

	mlx5_vector2eqn(mdev, param->eq_ix, &eqn, &irqn_not_used);

T
Tariq Toukan 已提交
1549
	MLX5_SET(cqc,   cqc, cq_period_mode, param->cq_period_mode);
1550
	MLX5_SET(cqc,   cqc, c_eqn,         eqn);
E
Eli Cohen 已提交
1551
	MLX5_SET(cqc,   cqc, uar_page,      mdev->priv.uar->index);
1552
	MLX5_SET(cqc,   cqc, log_page_size, cq->wq_ctrl.frag_buf.page_shift -
1553
					    MLX5_ADAPTER_PAGE_SHIFT);
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	MLX5_SET64(cqc, cqc, dbr_addr,      cq->wq_ctrl.db.dma);

	err = mlx5_core_create_cq(mdev, mcq, in, inlen);

	kvfree(in);

	if (err)
		return err;

	mlx5e_cq_arm(cq);

	return 0;
}

1568
static void mlx5e_destroy_cq(struct mlx5e_cq *cq)
1569
{
1570
	mlx5_core_destroy_cq(cq->mdev, &cq->mcq);
1571 1572 1573
}

static int mlx5e_open_cq(struct mlx5e_channel *c,
1574
			 struct mlx5e_cq_moder moder,
1575
			 struct mlx5e_cq_param *param,
1576
			 struct mlx5e_cq *cq)
1577
{
1578
	struct mlx5_core_dev *mdev = c->mdev;
1579 1580
	int err;

1581
	err = mlx5e_alloc_cq(c, param, cq);
1582 1583 1584
	if (err)
		return err;

1585
	err = mlx5e_create_cq(cq, param);
1586
	if (err)
1587
		goto err_free_cq;
1588

1589
	if (MLX5_CAP_GEN(mdev, cq_moderation))
1590
		mlx5_core_modify_cq_moderation(mdev, &cq->mcq, moder.usec, moder.pkts);
1591 1592
	return 0;

1593 1594
err_free_cq:
	mlx5e_free_cq(cq);
1595 1596 1597 1598 1599 1600 1601

	return err;
}

static void mlx5e_close_cq(struct mlx5e_cq *cq)
{
	mlx5e_destroy_cq(cq);
1602
	mlx5e_free_cq(cq);
1603 1604 1605
}

static int mlx5e_open_tx_cqs(struct mlx5e_channel *c,
1606
			     struct mlx5e_params *params,
1607 1608 1609 1610 1611 1612
			     struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

	for (tc = 0; tc < c->num_tc; tc++) {
1613 1614
		err = mlx5e_open_cq(c, params->tx_cq_moderation,
				    &cparam->tx_cq, &c->sq[tc].cq);
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
		if (err)
			goto err_close_tx_cqs;
	}

	return 0;

err_close_tx_cqs:
	for (tc--; tc >= 0; tc--)
		mlx5e_close_cq(&c->sq[tc].cq);

	return err;
}

static void mlx5e_close_tx_cqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_close_cq(&c->sq[tc].cq);
}

static int mlx5e_open_sqs(struct mlx5e_channel *c,
1637
			  struct mlx5e_params *params,
1638 1639 1640 1641 1642
			  struct mlx5e_channel_param *cparam)
{
	int err;
	int tc;

1643 1644
	for (tc = 0; tc < params->num_tc; tc++) {
		int txq_ix = c->ix + tc * params->num_channels;
1645

1646 1647
		err = mlx5e_open_txqsq(c, c->priv->tisn[tc], txq_ix,
				       params, &cparam->sq, &c->sq[tc]);
1648 1649 1650 1651 1652 1653 1654 1655
		if (err)
			goto err_close_sqs;
	}

	return 0;

err_close_sqs:
	for (tc--; tc >= 0; tc--)
S
Saeed Mahameed 已提交
1656
		mlx5e_close_txqsq(&c->sq[tc]);
1657 1658 1659 1660 1661 1662 1663 1664 1665

	return err;
}

static void mlx5e_close_sqs(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
S
Saeed Mahameed 已提交
1666
		mlx5e_close_txqsq(&c->sq[tc]);
1667 1668
}

1669
static int mlx5e_set_sq_maxrate(struct net_device *dev,
S
Saeed Mahameed 已提交
1670
				struct mlx5e_txqsq *sq, u32 rate)
1671 1672 1673
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1674
	struct mlx5e_modify_sq_param msp = {0};
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
	u16 rl_index = 0;
	int err;

	if (rate == sq->rate_limit)
		/* nothing to do */
		return 0;

	if (sq->rate_limit)
		/* remove current rl index to free space to next ones */
		mlx5_rl_remove_rate(mdev, sq->rate_limit);

	sq->rate_limit = 0;

	if (rate) {
		err = mlx5_rl_add_rate(mdev, rate, &rl_index);
		if (err) {
			netdev_err(dev, "Failed configuring rate %u: %d\n",
				   rate, err);
			return err;
		}
	}

1697 1698 1699 1700
	msp.curr_state = MLX5_SQC_STATE_RDY;
	msp.next_state = MLX5_SQC_STATE_RDY;
	msp.rl_index   = rl_index;
	msp.rl_update  = true;
1701
	err = mlx5e_modify_sq(mdev, sq->sqn, &msp);
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	if (err) {
		netdev_err(dev, "Failed configuring rate %u: %d\n",
			   rate, err);
		/* remove the rate from the table */
		if (rate)
			mlx5_rl_remove_rate(mdev, rate);
		return err;
	}

	sq->rate_limit = rate;
	return 0;
}

static int mlx5e_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
1719
	struct mlx5e_txqsq *sq = priv->txq2sq[index];
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
	int err = 0;

	if (!mlx5_rl_is_supported(mdev)) {
		netdev_err(dev, "Rate limiting is not supported on this device\n");
		return -EINVAL;
	}

	/* rate is given in Mb/sec, HW config is in Kb/sec */
	rate = rate << 10;

	/* Check whether rate in valid range, 0 is always valid */
	if (rate && !mlx5_rl_is_in_range(mdev, rate)) {
		netdev_err(dev, "TX rate %u, is not in range\n", rate);
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	if (test_bit(MLX5E_STATE_OPENED, &priv->state))
		err = mlx5e_set_sq_maxrate(dev, sq, rate);
	if (!err)
		priv->tx_rates[index] = rate;
	mutex_unlock(&priv->state_lock);

	return err;
}

1746
static int mlx5e_open_channel(struct mlx5e_priv *priv, int ix,
1747
			      struct mlx5e_params *params,
1748 1749 1750
			      struct mlx5e_channel_param *cparam,
			      struct mlx5e_channel **cp)
{
1751
	struct mlx5e_cq_moder icocq_moder = {0, 0};
1752 1753
	struct net_device *netdev = priv->netdev;
	struct mlx5e_channel *c;
1754
	unsigned int irq;
1755
	int err;
1756
	int eqn;
1757

1758
	c = kzalloc_node(sizeof(*c), GFP_KERNEL, mlx5e_get_node(priv, ix));
1759 1760 1761 1762
	if (!c)
		return -ENOMEM;

	c->priv     = priv;
1763 1764
	c->mdev     = priv->mdev;
	c->tstamp   = &priv->tstamp;
1765 1766 1767
	c->ix       = ix;
	c->pdev     = &priv->mdev->pdev->dev;
	c->netdev   = priv->netdev;
1768
	c->mkey_be  = cpu_to_be32(priv->mdev->mlx5e_res.mkey.key);
1769 1770
	c->num_tc   = params->num_tc;
	c->xdp      = !!params->xdp_prog;
1771

1772 1773 1774
	mlx5_vector2eqn(priv->mdev, ix, &eqn, &irq);
	c->irq_desc = irq_to_desc(irq);

1775 1776
	netif_napi_add(netdev, &c->napi, mlx5e_napi_poll, 64);

1777
	err = mlx5e_open_cq(c, icocq_moder, &cparam->icosq_cq, &c->icosq.cq);
1778 1779 1780
	if (err)
		goto err_napi_del;

1781
	err = mlx5e_open_tx_cqs(c, params, cparam);
T
Tariq Toukan 已提交
1782 1783 1784
	if (err)
		goto err_close_icosq_cq;

1785
	err = mlx5e_open_cq(c, params->rx_cq_moderation, &cparam->rx_cq, &c->rq.cq);
1786 1787 1788
	if (err)
		goto err_close_tx_cqs;

1789
	/* XDP SQ CQ params are same as normal TXQ sq CQ params */
1790 1791
	err = c->xdp ? mlx5e_open_cq(c, params->tx_cq_moderation,
				     &cparam->tx_cq, &c->rq.xdpsq.cq) : 0;
1792 1793 1794
	if (err)
		goto err_close_rx_cq;

1795 1796
	napi_enable(&c->napi);

1797
	err = mlx5e_open_icosq(c, params, &cparam->icosq, &c->icosq);
1798 1799 1800
	if (err)
		goto err_disable_napi;

1801
	err = mlx5e_open_sqs(c, params, cparam);
T
Tariq Toukan 已提交
1802 1803 1804
	if (err)
		goto err_close_icosq;

1805
	err = c->xdp ? mlx5e_open_xdpsq(c, params, &cparam->xdp_sq, &c->rq.xdpsq) : 0;
1806 1807
	if (err)
		goto err_close_sqs;
1808

1809
	err = mlx5e_open_rq(c, params, &cparam->rq, &c->rq);
1810
	if (err)
1811
		goto err_close_xdp_sq;
1812 1813 1814 1815

	*cp = c;

	return 0;
1816
err_close_xdp_sq:
1817
	if (c->xdp)
S
Saeed Mahameed 已提交
1818
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1819 1820 1821 1822

err_close_sqs:
	mlx5e_close_sqs(c);

T
Tariq Toukan 已提交
1823
err_close_icosq:
S
Saeed Mahameed 已提交
1824
	mlx5e_close_icosq(&c->icosq);
T
Tariq Toukan 已提交
1825

1826 1827
err_disable_napi:
	napi_disable(&c->napi);
1828
	if (c->xdp)
1829
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1830 1831

err_close_rx_cq:
1832 1833 1834 1835 1836
	mlx5e_close_cq(&c->rq.cq);

err_close_tx_cqs:
	mlx5e_close_tx_cqs(c);

T
Tariq Toukan 已提交
1837 1838 1839
err_close_icosq_cq:
	mlx5e_close_cq(&c->icosq.cq);

1840 1841 1842 1843 1844 1845 1846
err_napi_del:
	netif_napi_del(&c->napi);
	kfree(c);

	return err;
}

1847 1848 1849 1850 1851 1852 1853
static void mlx5e_activate_channel(struct mlx5e_channel *c)
{
	int tc;

	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_activate_txqsq(&c->sq[tc]);
	mlx5e_activate_rq(&c->rq);
1854 1855
	netif_set_xps_queue(c->netdev,
		mlx5_get_vector_affinity(c->priv->mdev, c->ix), c->ix);
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
}

static void mlx5e_deactivate_channel(struct mlx5e_channel *c)
{
	int tc;

	mlx5e_deactivate_rq(&c->rq);
	for (tc = 0; tc < c->num_tc; tc++)
		mlx5e_deactivate_txqsq(&c->sq[tc]);
}

1867 1868 1869
static void mlx5e_close_channel(struct mlx5e_channel *c)
{
	mlx5e_close_rq(&c->rq);
1870
	if (c->xdp)
S
Saeed Mahameed 已提交
1871
		mlx5e_close_xdpsq(&c->rq.xdpsq);
1872
	mlx5e_close_sqs(c);
S
Saeed Mahameed 已提交
1873
	mlx5e_close_icosq(&c->icosq);
1874
	napi_disable(&c->napi);
1875
	if (c->xdp)
1876
		mlx5e_close_cq(&c->rq.xdpsq.cq);
1877 1878
	mlx5e_close_cq(&c->rq.cq);
	mlx5e_close_tx_cqs(c);
T
Tariq Toukan 已提交
1879
	mlx5e_close_cq(&c->icosq.cq);
1880
	netif_napi_del(&c->napi);
E
Eric Dumazet 已提交
1881

1882 1883 1884 1885
	kfree(c);
}

static void mlx5e_build_rq_param(struct mlx5e_priv *priv,
1886
				 struct mlx5e_params *params,
1887 1888 1889 1890 1891
				 struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

1892
	switch (params->rq_wq_type) {
1893
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1894 1895
		MLX5_SET(wq, wq, log_wqe_num_of_strides, params->mpwqe_log_num_strides - 9);
		MLX5_SET(wq, wq, log_wqe_stride_size, params->mpwqe_log_stride_sz - 6);
1896 1897 1898 1899 1900 1901
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
		MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	}

1902 1903
	MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
1904
	MLX5_SET(wq, wq, log_wq_sz,        params->log_rq_size);
1905
	MLX5_SET(wq, wq, pd,               priv->mdev->mlx5e_res.pdn);
1906
	MLX5_SET(rqc, rqc, counter_set_id, priv->q_counter);
1907
	MLX5_SET(rqc, rqc, vsd,            params->vlan_strip_disable);
1908
	MLX5_SET(rqc, rqc, scatter_fcs,    params->scatter_fcs_en);
1909

1910
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
1911 1912 1913
	param->wq.linear = 1;
}

1914 1915 1916 1917 1918 1919 1920 1921 1922
static void mlx5e_build_drop_rq_param(struct mlx5e_rq_param *param)
{
	void *rqc = param->rqc;
	void *wq = MLX5_ADDR_OF(rqc, rqc, wq);

	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_LINKED_LIST);
	MLX5_SET(wq, wq, log_wq_stride,    ilog2(sizeof(struct mlx5e_rx_wqe)));
}

T
Tariq Toukan 已提交
1923 1924
static void mlx5e_build_sq_param_common(struct mlx5e_priv *priv,
					struct mlx5e_sq_param *param)
1925 1926 1927 1928 1929
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1930
	MLX5_SET(wq, wq, pd,            priv->mdev->mlx5e_res.pdn);
1931

1932
	param->wq.buf_numa_node = dev_to_node(&priv->mdev->pdev->dev);
T
Tariq Toukan 已提交
1933 1934 1935
}

static void mlx5e_build_sq_param(struct mlx5e_priv *priv,
1936
				 struct mlx5e_params *params,
T
Tariq Toukan 已提交
1937 1938 1939 1940 1941 1942
				 struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
1943
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
1944
	MLX5_SET(sqc, sqc, allow_swp, !!MLX5_IPSEC_DEV(priv->mdev));
1945 1946 1947 1948 1949 1950 1951
}

static void mlx5e_build_common_cq_param(struct mlx5e_priv *priv,
					struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

E
Eli Cohen 已提交
1952
	MLX5_SET(cqc, cqc, uar_page, priv->mdev->priv.uar->index);
1953 1954 1955
}

static void mlx5e_build_rx_cq_param(struct mlx5e_priv *priv,
1956
				    struct mlx5e_params *params,
1957 1958 1959
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;
1960
	u8 log_cq_size;
1961

1962
	switch (params->rq_wq_type) {
1963
	case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1964
		log_cq_size = params->log_rq_size + params->mpwqe_log_num_strides;
1965 1966
		break;
	default: /* MLX5_WQ_TYPE_LINKED_LIST */
1967
		log_cq_size = params->log_rq_size;
1968 1969 1970
	}

	MLX5_SET(cqc, cqc, log_cq_size, log_cq_size);
1971
	if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) {
T
Tariq Toukan 已提交
1972 1973 1974
		MLX5_SET(cqc, cqc, mini_cqe_res_format, MLX5_CQE_FORMAT_CSUM);
		MLX5_SET(cqc, cqc, cqe_comp_en, 1);
	}
1975 1976

	mlx5e_build_common_cq_param(priv, param);
1977
	param->cq_period_mode = params->rx_cq_moderation.cq_period_mode;
1978 1979 1980
}

static void mlx5e_build_tx_cq_param(struct mlx5e_priv *priv,
1981
				    struct mlx5e_params *params,
1982 1983 1984 1985
				    struct mlx5e_cq_param *param)
{
	void *cqc = param->cqc;

1986
	MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size);
1987 1988

	mlx5e_build_common_cq_param(priv, param);
1989
	param->cq_period_mode = params->tx_cq_moderation.cq_period_mode;
1990 1991
}

T
Tariq Toukan 已提交
1992
static void mlx5e_build_ico_cq_param(struct mlx5e_priv *priv,
1993 1994
				     u8 log_wq_size,
				     struct mlx5e_cq_param *param)
T
Tariq Toukan 已提交
1995 1996 1997 1998 1999 2000
{
	void *cqc = param->cqc;

	MLX5_SET(cqc, cqc, log_cq_size, log_wq_size);

	mlx5e_build_common_cq_param(priv, param);
T
Tariq Toukan 已提交
2001 2002

	param->cq_period_mode = MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
T
Tariq Toukan 已提交
2003 2004 2005
}

static void mlx5e_build_icosq_param(struct mlx5e_priv *priv,
2006 2007
				    u8 log_wq_size,
				    struct mlx5e_sq_param *param)
T
Tariq Toukan 已提交
2008 2009 2010 2011 2012 2013 2014
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);

	MLX5_SET(wq, wq, log_wq_sz, log_wq_size);
2015
	MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(priv->mdev, reg_umr_sq));
T
Tariq Toukan 已提交
2016 2017
}

2018
static void mlx5e_build_xdpsq_param(struct mlx5e_priv *priv,
2019
				    struct mlx5e_params *params,
2020 2021 2022 2023 2024 2025
				    struct mlx5e_sq_param *param)
{
	void *sqc = param->sqc;
	void *wq = MLX5_ADDR_OF(sqc, sqc, wq);

	mlx5e_build_sq_param_common(priv, param);
2026
	MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size);
2027 2028
}

2029 2030 2031
static void mlx5e_build_channel_param(struct mlx5e_priv *priv,
				      struct mlx5e_params *params,
				      struct mlx5e_channel_param *cparam)
2032
{
2033
	u8 icosq_log_wq_sz = MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE;
T
Tariq Toukan 已提交
2034

2035 2036 2037 2038 2039 2040 2041
	mlx5e_build_rq_param(priv, params, &cparam->rq);
	mlx5e_build_sq_param(priv, params, &cparam->sq);
	mlx5e_build_xdpsq_param(priv, params, &cparam->xdp_sq);
	mlx5e_build_icosq_param(priv, icosq_log_wq_sz, &cparam->icosq);
	mlx5e_build_rx_cq_param(priv, params, &cparam->rx_cq);
	mlx5e_build_tx_cq_param(priv, params, &cparam->tx_cq);
	mlx5e_build_ico_cq_param(priv, icosq_log_wq_sz, &cparam->icosq_cq);
2042 2043
}

2044 2045
int mlx5e_open_channels(struct mlx5e_priv *priv,
			struct mlx5e_channels *chs)
2046
{
2047
	struct mlx5e_channel_param *cparam;
2048
	int err = -ENOMEM;
2049 2050
	int i;

2051
	chs->num = chs->params.num_channels;
2052

2053
	chs->c = kcalloc(chs->num, sizeof(struct mlx5e_channel *), GFP_KERNEL);
2054
	cparam = kzalloc(sizeof(struct mlx5e_channel_param), GFP_KERNEL);
2055 2056
	if (!chs->c || !cparam)
		goto err_free;
2057

2058
	mlx5e_build_channel_param(priv, &chs->params, cparam);
2059
	for (i = 0; i < chs->num; i++) {
2060
		err = mlx5e_open_channel(priv, i, &chs->params, cparam, &chs->c[i]);
2061 2062 2063 2064
		if (err)
			goto err_close_channels;
	}

2065
	kfree(cparam);
2066 2067 2068 2069
	return 0;

err_close_channels:
	for (i--; i >= 0; i--)
2070
		mlx5e_close_channel(chs->c[i]);
2071

2072
err_free:
2073
	kfree(chs->c);
2074
	kfree(cparam);
2075
	chs->num = 0;
2076 2077 2078
	return err;
}

2079
static void mlx5e_activate_channels(struct mlx5e_channels *chs)
2080 2081 2082
{
	int i;

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
	for (i = 0; i < chs->num; i++)
		mlx5e_activate_channel(chs->c[i]);
}

static int mlx5e_wait_channels_min_rx_wqes(struct mlx5e_channels *chs)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_wait_for_min_rx_wqes(&chs->c[i]->rq);
		if (err)
			break;
	}

	return err;
}

static void mlx5e_deactivate_channels(struct mlx5e_channels *chs)
{
	int i;

	for (i = 0; i < chs->num; i++)
		mlx5e_deactivate_channel(chs->c[i]);
}

2109
void mlx5e_close_channels(struct mlx5e_channels *chs)
2110 2111
{
	int i;
2112

2113 2114
	for (i = 0; i < chs->num; i++)
		mlx5e_close_channel(chs->c[i]);
2115

2116 2117
	kfree(chs->c);
	chs->num = 0;
2118 2119
}

2120 2121
static int
mlx5e_create_rqt(struct mlx5e_priv *priv, int sz, struct mlx5e_rqt *rqt)
2122 2123 2124 2125 2126
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2127
	u32 *in;
2128
	int i;
2129 2130

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
2131
	in = kvzalloc(inlen, GFP_KERNEL);
2132 2133 2134 2135 2136 2137 2138 2139
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

2140 2141
	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], priv->drop_rq.rqn);
2142

2143 2144 2145
	err = mlx5_core_create_rqt(mdev, in, inlen, &rqt->rqtn);
	if (!err)
		rqt->enabled = true;
2146 2147

	kvfree(in);
T
Tariq Toukan 已提交
2148 2149 2150
	return err;
}

2151
void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt)
T
Tariq Toukan 已提交
2152
{
2153 2154
	rqt->enabled = false;
	mlx5_core_destroy_rqt(priv->mdev, rqt->rqtn);
T
Tariq Toukan 已提交
2155 2156
}

2157
int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv)
2158 2159
{
	struct mlx5e_rqt *rqt = &priv->indir_rqt;
2160
	int err;
2161

2162 2163 2164 2165
	err = mlx5e_create_rqt(priv, MLX5E_INDIR_RQT_SIZE, rqt);
	if (err)
		mlx5_core_warn(priv->mdev, "create indirect rqts failed, %d\n", err);
	return err;
2166 2167
}

2168
int mlx5e_create_direct_rqts(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2169
{
2170
	struct mlx5e_rqt *rqt;
T
Tariq Toukan 已提交
2171 2172 2173
	int err;
	int ix;

2174
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
2175
		rqt = &priv->direct_tir[ix].rqt;
2176
		err = mlx5e_create_rqt(priv, 1 /*size */, rqt);
T
Tariq Toukan 已提交
2177 2178 2179 2180 2181 2182 2183
		if (err)
			goto err_destroy_rqts;
	}

	return 0;

err_destroy_rqts:
2184
	mlx5_core_warn(priv->mdev, "create direct rqts failed, %d\n", err);
T
Tariq Toukan 已提交
2185
	for (ix--; ix >= 0; ix--)
2186
		mlx5e_destroy_rqt(priv, &priv->direct_tir[ix].rqt);
T
Tariq Toukan 已提交
2187

2188 2189 2190
	return err;
}

2191 2192 2193 2194 2195 2196 2197 2198
void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv)
{
	int i;

	for (i = 0; i < priv->profile->max_nch(priv->mdev); i++)
		mlx5e_destroy_rqt(priv, &priv->direct_tir[i].rqt);
}

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
static int mlx5e_rx_hash_fn(int hfunc)
{
	return (hfunc == ETH_RSS_HASH_TOP) ?
	       MLX5_RX_HASH_FN_TOEPLITZ :
	       MLX5_RX_HASH_FN_INVERTED_XOR8;
}

static int mlx5e_bits_invert(unsigned long a, int size)
{
	int inv = 0;
	int i;

	for (i = 0; i < size; i++)
		inv |= (test_bit(size - i - 1, &a) ? 1 : 0) << i;

	return inv;
}

static void mlx5e_fill_rqt_rqns(struct mlx5e_priv *priv, int sz,
				struct mlx5e_redirect_rqt_param rrp, void *rqtc)
{
	int i;

	for (i = 0; i < sz; i++) {
		u32 rqn;

		if (rrp.is_rss) {
			int ix = i;

			if (rrp.rss.hfunc == ETH_RSS_HASH_XOR)
				ix = mlx5e_bits_invert(i, ilog2(sz));

2231
			ix = priv->channels.params.indirection_rqt[ix];
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
			rqn = rrp.rss.channels->c[ix]->rq.rqn;
		} else {
			rqn = rrp.rqn;
		}
		MLX5_SET(rqtc, rqtc, rq_num[i], rqn);
	}
}

int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
		       struct mlx5e_redirect_rqt_param rrp)
2242 2243 2244 2245
{
	struct mlx5_core_dev *mdev = priv->mdev;
	void *rqtc;
	int inlen;
T
Tariq Toukan 已提交
2246
	u32 *in;
2247 2248 2249
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + sizeof(u32) * sz;
2250
	in = kvzalloc(inlen, GFP_KERNEL);
2251 2252 2253 2254 2255 2256 2257
	if (!in)
		return -ENOMEM;

	rqtc = MLX5_ADDR_OF(modify_rqt_in, in, ctx);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(modify_rqt_in, in, bitmask.rqn_list, 1);
2258
	mlx5e_fill_rqt_rqns(priv, sz, rrp, rqtc);
T
Tariq Toukan 已提交
2259
	err = mlx5_core_modify_rqt(mdev, rqtn, in, inlen);
2260 2261 2262 2263 2264

	kvfree(in);
	return err;
}

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
static u32 mlx5e_get_direct_rqn(struct mlx5e_priv *priv, int ix,
				struct mlx5e_redirect_rqt_param rrp)
{
	if (!rrp.is_rss)
		return rrp.rqn;

	if (ix >= rrp.rss.channels->num)
		return priv->drop_rq.rqn;

	return rrp.rss.channels->c[ix]->rq.rqn;
}

static void mlx5e_redirect_rqts(struct mlx5e_priv *priv,
				struct mlx5e_redirect_rqt_param rrp)
2279
{
T
Tariq Toukan 已提交
2280 2281 2282
	u32 rqtn;
	int ix;

2283
	if (priv->indir_rqt.enabled) {
2284
		/* RSS RQ table */
2285
		rqtn = priv->indir_rqt.rqtn;
2286
		mlx5e_redirect_rqt(priv, rqtn, MLX5E_INDIR_RQT_SIZE, rrp);
2287 2288
	}

2289 2290 2291
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
		struct mlx5e_redirect_rqt_param direct_rrp = {
			.is_rss = false,
2292 2293 2294
			{
				.rqn    = mlx5e_get_direct_rqn(priv, ix, rrp)
			},
2295 2296 2297
		};

		/* Direct RQ Tables */
2298 2299
		if (!priv->direct_tir[ix].rqt.enabled)
			continue;
2300

2301
		rqtn = priv->direct_tir[ix].rqt.rqtn;
2302
		mlx5e_redirect_rqt(priv, rqtn, 1, direct_rrp);
T
Tariq Toukan 已提交
2303
	}
2304 2305
}

2306 2307 2308 2309 2310
static void mlx5e_redirect_rqts_to_channels(struct mlx5e_priv *priv,
					    struct mlx5e_channels *chs)
{
	struct mlx5e_redirect_rqt_param rrp = {
		.is_rss        = true,
2311 2312 2313 2314 2315 2316
		{
			.rss = {
				.channels  = chs,
				.hfunc     = chs->params.rss_hfunc,
			}
		},
2317 2318 2319 2320 2321 2322 2323 2324 2325
	};

	mlx5e_redirect_rqts(priv, rrp);
}

static void mlx5e_redirect_rqts_to_drop(struct mlx5e_priv *priv)
{
	struct mlx5e_redirect_rqt_param drop_rrp = {
		.is_rss = false,
2326 2327 2328
		{
			.rqn = priv->drop_rq.rqn,
		},
2329 2330 2331 2332 2333
	};

	mlx5e_redirect_rqts(priv, drop_rrp);
}

2334
static void mlx5e_build_tir_ctx_lro(struct mlx5e_params *params, void *tirc)
2335
{
2336
	if (!params->lro_en)
2337 2338 2339 2340 2341 2342 2343 2344
		return;

#define ROUGH_MAX_L2_L3_HDR_SZ 256

	MLX5_SET(tirc, tirc, lro_enable_mask,
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
		 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO);
	MLX5_SET(tirc, tirc, lro_max_ip_payload_size,
2345 2346
		 (params->lro_wqe_sz - ROUGH_MAX_L2_L3_HDR_SZ) >> 8);
	MLX5_SET(tirc, tirc, lro_timeout_period_usecs, params->lro_timeout);
2347 2348
}

2349 2350
void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_params *params,
				    enum mlx5e_traffic_types tt,
2351
				    void *tirc, bool inner)
2352
{
2353 2354
	void *hfso = inner ? MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner) :
			     MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367

#define MLX5_HASH_IP            (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP)

#define MLX5_HASH_IP_L4PORTS    (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_L4_SPORT |\
				 MLX5_HASH_FIELD_SEL_L4_DPORT)

#define MLX5_HASH_IP_IPSEC_SPI  (MLX5_HASH_FIELD_SEL_SRC_IP   |\
				 MLX5_HASH_FIELD_SEL_DST_IP   |\
				 MLX5_HASH_FIELD_SEL_IPSEC_SPI)

2368 2369
	MLX5_SET(tirc, tirc, rx_hash_fn, mlx5e_rx_hash_fn(params->rss_hfunc));
	if (params->rss_hfunc == ETH_RSS_HASH_TOP) {
2370 2371 2372 2373 2374 2375
		void *rss_key = MLX5_ADDR_OF(tirc, tirc,
					     rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc,
					       rx_hash_toeplitz_key);

		MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
2376
		memcpy(rss_key, params->toeplitz_hash_key, len);
2377
	}
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459

	switch (tt) {
	case MLX5E_TT_IPV4_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_TCP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV6_UDP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_L4PORTS);
		break;

	case MLX5E_TT_IPV4_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_AH:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV6_IPSEC_ESP:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP_IPSEC_SPI);
		break;

	case MLX5E_TT_IPV4:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;

	case MLX5E_TT_IPV6:
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);
		MLX5_SET(rx_hash_field_select, hfso, selected_fields,
			 MLX5_HASH_IP);
		break;
	default:
		WARN_ONCE(true, "%s: bad traffic type!\n", __func__);
	}
2460 2461
}

T
Tariq Toukan 已提交
2462
static int mlx5e_modify_tirs_lro(struct mlx5e_priv *priv)
2463 2464 2465 2466 2467 2468 2469
{
	struct mlx5_core_dev *mdev = priv->mdev;

	void *in;
	void *tirc;
	int inlen;
	int err;
T
Tariq Toukan 已提交
2470
	int tt;
T
Tariq Toukan 已提交
2471
	int ix;
2472 2473

	inlen = MLX5_ST_SZ_BYTES(modify_tir_in);
2474
	in = kvzalloc(inlen, GFP_KERNEL);
2475 2476 2477 2478 2479 2480
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tir_in, in, bitmask.lro, 1);
	tirc = MLX5_ADDR_OF(modify_tir_in, in, ctx);

2481
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2482

T
Tariq Toukan 已提交
2483
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
2484
		err = mlx5_core_modify_tir(mdev, priv->indir_tir[tt].tirn, in,
T
Tariq Toukan 已提交
2485
					   inlen);
T
Tariq Toukan 已提交
2486
		if (err)
T
Tariq Toukan 已提交
2487
			goto free_in;
T
Tariq Toukan 已提交
2488
	}
2489

2490
	for (ix = 0; ix < priv->profile->max_nch(priv->mdev); ix++) {
T
Tariq Toukan 已提交
2491 2492 2493 2494 2495 2496 2497
		err = mlx5_core_modify_tir(mdev, priv->direct_tir[ix].tirn,
					   in, inlen);
		if (err)
			goto free_in;
	}

free_in:
2498 2499 2500 2501 2502
	kvfree(in);

	return err;
}

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
static void mlx5e_build_inner_indir_tir_ctx(struct mlx5e_priv *priv,
					    enum mlx5e_traffic_types tt,
					    u32 *tirc)
{
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);

	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
	MLX5_SET(tirc, tirc, tunneled_offload_en, 0x1);

	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, true);
}

2518
static int mlx5e_set_mtu(struct mlx5e_priv *priv, u16 mtu)
2519 2520
{
	struct mlx5_core_dev *mdev = priv->mdev;
2521
	u16 hw_mtu = MLX5E_SW2HW_MTU(priv, mtu);
2522 2523
	int err;

2524
	err = mlx5_set_port_mtu(mdev, hw_mtu, 1);
2525 2526 2527
	if (err)
		return err;

2528 2529 2530 2531
	/* Update vport context MTU */
	mlx5_modify_nic_vport_mtu(mdev, hw_mtu);
	return 0;
}
2532

2533 2534 2535 2536 2537
static void mlx5e_query_mtu(struct mlx5e_priv *priv, u16 *mtu)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	u16 hw_mtu = 0;
	int err;
2538

2539 2540 2541 2542
	err = mlx5_query_nic_vport_mtu(mdev, &hw_mtu);
	if (err || !hw_mtu) /* fallback to port oper mtu */
		mlx5_query_port_oper_mtu(mdev, &hw_mtu, 1);

2543
	*mtu = MLX5E_HW2SW_MTU(priv, hw_mtu);
2544 2545
}

2546
static int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv)
2547
{
2548
	struct net_device *netdev = priv->netdev;
2549 2550 2551 2552 2553 2554
	u16 mtu;
	int err;

	err = mlx5e_set_mtu(priv, netdev->mtu);
	if (err)
		return err;
2555

2556 2557 2558 2559
	mlx5e_query_mtu(priv, &mtu);
	if (mtu != netdev->mtu)
		netdev_warn(netdev, "%s: VPort MTU %d is different than netdev mtu %d\n",
			    __func__, mtu, netdev->mtu);
2560

2561
	netdev->mtu = mtu;
2562 2563 2564
	return 0;
}

2565 2566 2567
static void mlx5e_netdev_set_tcs(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
2568 2569
	int nch = priv->channels.params.num_channels;
	int ntc = priv->channels.params.num_tc;
2570 2571 2572 2573 2574 2575 2576 2577 2578
	int tc;

	netdev_reset_tc(netdev);

	if (ntc == 1)
		return;

	netdev_set_num_tc(netdev, ntc);

2579 2580 2581
	/* Map netdev TCs to offset 0
	 * We have our own UP to TXQ mapping for QoS
	 */
2582
	for (tc = 0; tc < ntc; tc++)
2583
		netdev_set_tc_queue(netdev, tc, nch, 0);
2584 2585
}

2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
static void mlx5e_build_channels_tx_maps(struct mlx5e_priv *priv)
{
	struct mlx5e_channel *c;
	struct mlx5e_txqsq *sq;
	int i, tc;

	for (i = 0; i < priv->channels.num; i++)
		for (tc = 0; tc < priv->profile->max_tc; tc++)
			priv->channel_tc2txq[i][tc] = i + tc * priv->channels.num;

	for (i = 0; i < priv->channels.num; i++) {
		c = priv->channels.c[i];
		for (tc = 0; tc < c->num_tc; tc++) {
			sq = &c->sq[tc];
			priv->txq2sq[sq->txq_ix] = sq;
		}
	}
}

2605
void mlx5e_activate_priv_channels(struct mlx5e_priv *priv)
2606
{
2607 2608 2609 2610
	int num_txqs = priv->channels.num * priv->channels.params.num_tc;
	struct net_device *netdev = priv->netdev;

	mlx5e_netdev_set_tcs(netdev);
2611 2612
	netif_set_real_num_tx_queues(netdev, num_txqs);
	netif_set_real_num_rx_queues(netdev, priv->channels.num);
2613

2614 2615 2616
	mlx5e_build_channels_tx_maps(priv);
	mlx5e_activate_channels(&priv->channels);
	netif_tx_start_all_queues(priv->netdev);
2617

2618
	if (MLX5_VPORT_MANAGER(priv->mdev))
2619 2620
		mlx5e_add_sqs_fwd_rules(priv);

2621
	mlx5e_wait_channels_min_rx_wqes(&priv->channels);
2622
	mlx5e_redirect_rqts_to_channels(priv, &priv->channels);
2623 2624
}

2625
void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv)
2626
{
2627 2628
	mlx5e_redirect_rqts_to_drop(priv);

2629
	if (MLX5_VPORT_MANAGER(priv->mdev))
2630 2631
		mlx5e_remove_sqs_fwd_rules(priv);

2632 2633 2634 2635 2636 2637 2638 2639
	/* FIXME: This is a W/A only for tx timeout watch dog false alarm when
	 * polling for inactive tx queues.
	 */
	netif_tx_stop_all_queues(priv->netdev);
	netif_tx_disable(priv->netdev);
	mlx5e_deactivate_channels(&priv->channels);
}

2640
void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
2641 2642
				struct mlx5e_channels *new_chs,
				mlx5e_fp_hw_modify hw_modify)
2643 2644 2645
{
	struct net_device *netdev = priv->netdev;
	int new_num_txqs;
2646
	int carrier_ok;
2647 2648
	new_num_txqs = new_chs->num * new_chs->params.num_tc;

2649
	carrier_ok = netif_carrier_ok(netdev);
2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
	netif_carrier_off(netdev);

	if (new_num_txqs < netdev->real_num_tx_queues)
		netif_set_real_num_tx_queues(netdev, new_num_txqs);

	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);

	priv->channels = *new_chs;

2660 2661 2662 2663
	/* New channels are ready to roll, modify HW settings if needed */
	if (hw_modify)
		hw_modify(priv);

2664 2665 2666
	mlx5e_refresh_tirs(priv, false);
	mlx5e_activate_priv_channels(priv);

2667 2668 2669
	/* return carrier back if needed */
	if (carrier_ok)
		netif_carrier_on(netdev);
2670 2671
}

2672 2673 2674 2675 2676 2677
void mlx5e_timestamp_set(struct mlx5e_priv *priv)
{
	priv->tstamp.tx_type   = HWTSTAMP_TX_OFF;
	priv->tstamp.rx_filter = HWTSTAMP_FILTER_NONE;
}

2678 2679 2680 2681 2682 2683 2684
int mlx5e_open_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	set_bit(MLX5E_STATE_OPENED, &priv->state);

2685
	err = mlx5e_open_channels(priv, &priv->channels);
2686
	if (err)
2687
		goto err_clear_state_opened_flag;
2688

2689
	mlx5e_refresh_tirs(priv, false);
2690
	mlx5e_activate_priv_channels(priv);
2691 2692
	if (priv->profile->update_carrier)
		priv->profile->update_carrier(priv);
2693
	mlx5e_timestamp_set(priv);
2694

2695 2696
	if (priv->profile->update_stats)
		queue_delayed_work(priv->wq, &priv->update_stats_work, 0);
2697

2698
	return 0;
2699 2700 2701 2702

err_clear_state_opened_flag:
	clear_bit(MLX5E_STATE_OPENED, &priv->state);
	return err;
2703 2704
}

2705
int mlx5e_open(struct net_device *netdev)
2706 2707 2708 2709 2710 2711
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);
	err = mlx5e_open_locked(netdev);
2712 2713
	if (!err)
		mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_UP);
2714 2715 2716 2717 2718 2719 2720 2721 2722
	mutex_unlock(&priv->state_lock);

	return err;
}

int mlx5e_close_locked(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

2723 2724 2725 2726 2727 2728
	/* May already be CLOSED in case a previous configuration operation
	 * (e.g RX/TX queue size change) that involves close&open failed.
	 */
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		return 0;

2729 2730 2731
	clear_bit(MLX5E_STATE_OPENED, &priv->state);

	netif_carrier_off(priv->netdev);
2732 2733
	mlx5e_deactivate_priv_channels(priv);
	mlx5e_close_channels(&priv->channels);
2734 2735 2736 2737

	return 0;
}

2738
int mlx5e_close(struct net_device *netdev)
2739 2740 2741 2742
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

2743 2744 2745
	if (!netif_device_present(netdev))
		return -ENODEV;

2746
	mutex_lock(&priv->state_lock);
2747
	mlx5_set_port_admin_status(priv->mdev, MLX5_PORT_DOWN);
2748 2749 2750 2751 2752 2753
	err = mlx5e_close_locked(netdev);
	mutex_unlock(&priv->state_lock);

	return err;
}

2754
static int mlx5e_alloc_drop_rq(struct mlx5_core_dev *mdev,
2755 2756
			       struct mlx5e_rq *rq,
			       struct mlx5e_rq_param *param)
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
{
	void *rqc = param->rqc;
	void *rqc_wq = MLX5_ADDR_OF(rqc, rqc, wq);
	int err;

	param->wq.db_numa_node = param->wq.buf_numa_node;

	err = mlx5_wq_ll_create(mdev, &param->wq, rqc_wq, &rq->wq,
				&rq->wq_ctrl);
	if (err)
		return err;

2769
	rq->mdev = mdev;
2770 2771 2772 2773

	return 0;
}

2774
static int mlx5e_alloc_drop_cq(struct mlx5_core_dev *mdev,
2775 2776
			       struct mlx5e_cq *cq,
			       struct mlx5e_cq_param *param)
2777
{
2778
	return mlx5e_alloc_cq_common(mdev, param, cq);
2779 2780
}

2781 2782
static int mlx5e_open_drop_rq(struct mlx5_core_dev *mdev,
			      struct mlx5e_rq *drop_rq)
2783
{
2784 2785 2786
	struct mlx5e_cq_param cq_param = {};
	struct mlx5e_rq_param rq_param = {};
	struct mlx5e_cq *cq = &drop_rq->cq;
2787 2788
	int err;

2789
	mlx5e_build_drop_rq_param(&rq_param);
2790

2791
	err = mlx5e_alloc_drop_cq(mdev, cq, &cq_param);
2792 2793 2794
	if (err)
		return err;

2795
	err = mlx5e_create_cq(cq, &cq_param);
2796
	if (err)
2797
		goto err_free_cq;
2798

2799
	err = mlx5e_alloc_drop_rq(mdev, drop_rq, &rq_param);
2800
	if (err)
2801
		goto err_destroy_cq;
2802

2803
	err = mlx5e_create_rq(drop_rq, &rq_param);
2804
	if (err)
2805
		goto err_free_rq;
2806 2807 2808

	return 0;

2809
err_free_rq:
2810
	mlx5e_free_rq(drop_rq);
2811 2812

err_destroy_cq:
2813
	mlx5e_destroy_cq(cq);
2814

2815
err_free_cq:
2816
	mlx5e_free_cq(cq);
2817

2818 2819 2820
	return err;
}

2821
static void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq)
2822
{
2823 2824 2825 2826
	mlx5e_destroy_rq(drop_rq);
	mlx5e_free_rq(drop_rq);
	mlx5e_destroy_cq(&drop_rq->cq);
	mlx5e_free_cq(&drop_rq->cq);
2827 2828
}

2829 2830
int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
		     u32 underlay_qpn, u32 *tisn)
2831
{
2832
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2833 2834
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

2835
	MLX5_SET(tisc, tisc, prio, tc << 1);
2836
	MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
2837
	MLX5_SET(tisc, tisc, transport_domain, mdev->mlx5e_res.td.tdn);
2838 2839 2840 2841

	if (mlx5_lag_is_lacp_owner(mdev))
		MLX5_SET(tisc, tisc, strict_lag_tx_port_affinity, 1);

2842
	return mlx5_core_create_tis(mdev, in, sizeof(in), tisn);
2843 2844
}

2845
void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn)
2846
{
2847
	mlx5_core_destroy_tis(mdev, tisn);
2848 2849
}

2850
int mlx5e_create_tises(struct mlx5e_priv *priv)
2851 2852 2853 2854
{
	int err;
	int tc;

2855
	for (tc = 0; tc < priv->profile->max_tc; tc++) {
2856
		err = mlx5e_create_tis(priv->mdev, tc, 0, &priv->tisn[tc]);
2857 2858 2859 2860 2861 2862 2863 2864
		if (err)
			goto err_close_tises;
	}

	return 0;

err_close_tises:
	for (tc--; tc >= 0; tc--)
2865
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2866 2867 2868 2869

	return err;
}

2870
void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv)
2871 2872 2873
{
	int tc;

2874
	for (tc = 0; tc < priv->profile->max_tc; tc++)
2875
		mlx5e_destroy_tis(priv->mdev, priv->tisn[tc]);
2876 2877
}

2878 2879 2880
static void mlx5e_build_indir_tir_ctx(struct mlx5e_priv *priv,
				      enum mlx5e_traffic_types tt,
				      u32 *tirc)
2881
{
2882
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
2883

2884
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
2885

A
Achiad Shochat 已提交
2886
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
2887
	MLX5_SET(tirc, tirc, indirect_table, priv->indir_rqt.rqtn);
2888
	mlx5e_build_indir_tir_ctx_hash(&priv->channels.params, tt, tirc, false);
2889 2890
}

2891
static void mlx5e_build_direct_tir_ctx(struct mlx5e_priv *priv, u32 rqtn, u32 *tirc)
2892
{
2893
	MLX5_SET(tirc, tirc, transport_domain, priv->mdev->mlx5e_res.td.tdn);
T
Tariq Toukan 已提交
2894

2895
	mlx5e_build_tir_ctx_lro(&priv->channels.params, tirc);
T
Tariq Toukan 已提交
2896 2897 2898 2899 2900 2901

	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table, rqtn);
	MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_INVERTED_XOR8);
}

2902
int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv)
T
Tariq Toukan 已提交
2903
{
2904
	struct mlx5e_tir *tir;
2905 2906
	void *tirc;
	int inlen;
2907
	int i = 0;
2908
	int err;
T
Tariq Toukan 已提交
2909 2910
	u32 *in;
	int tt;
2911 2912

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2913
	in = kvzalloc(inlen, GFP_KERNEL);
2914 2915 2916
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2917 2918
	for (tt = 0; tt < MLX5E_NUM_INDIR_TIRS; tt++) {
		memset(in, 0, inlen);
2919
		tir = &priv->indir_tir[tt];
T
Tariq Toukan 已提交
2920
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2921
		mlx5e_build_indir_tir_ctx(priv, tt, tirc);
2922
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
2923 2924 2925 2926
		if (err) {
			mlx5_core_warn(priv->mdev, "create indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
2927 2928
	}

2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		goto out;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++) {
		memset(in, 0, inlen);
		tir = &priv->inner_indir_tir[i];
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
		mlx5e_build_inner_indir_tir_ctx(priv, i, tirc);
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
		if (err) {
			mlx5_core_warn(priv->mdev, "create inner indirect tirs failed, %d\n", err);
			goto err_destroy_inner_tirs;
		}
	}

out:
2945 2946 2947 2948
	kvfree(in);

	return 0;

2949 2950 2951 2952
err_destroy_inner_tirs:
	for (i--; i >= 0; i--)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);

2953 2954 2955 2956 2957 2958 2959 2960
	for (tt--; tt >= 0; tt--)
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[tt]);

	kvfree(in);

	return err;
}

2961
int mlx5e_create_direct_tirs(struct mlx5e_priv *priv)
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
{
	int nch = priv->profile->max_nch(priv->mdev);
	struct mlx5e_tir *tir;
	void *tirc;
	int inlen;
	int err;
	u32 *in;
	int ix;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
2972
	in = kvzalloc(inlen, GFP_KERNEL);
2973 2974 2975
	if (!in)
		return -ENOMEM;

T
Tariq Toukan 已提交
2976 2977
	for (ix = 0; ix < nch; ix++) {
		memset(in, 0, inlen);
2978
		tir = &priv->direct_tir[ix];
T
Tariq Toukan 已提交
2979
		tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
2980
		mlx5e_build_direct_tir_ctx(priv, priv->direct_tir[ix].rqt.rqtn, tirc);
2981
		err = mlx5e_create_tir(priv->mdev, tir, in, inlen);
T
Tariq Toukan 已提交
2982 2983 2984 2985 2986 2987
		if (err)
			goto err_destroy_ch_tirs;
	}

	kvfree(in);

2988 2989
	return 0;

T
Tariq Toukan 已提交
2990
err_destroy_ch_tirs:
2991
	mlx5_core_warn(priv->mdev, "create direct tirs failed, %d\n", err);
T
Tariq Toukan 已提交
2992
	for (ix--; ix >= 0; ix--)
2993
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[ix]);
T
Tariq Toukan 已提交
2994 2995

	kvfree(in);
2996 2997 2998 2999

	return err;
}

3000
void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv)
3001 3002 3003
{
	int i;

T
Tariq Toukan 已提交
3004
	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
3005
		mlx5e_destroy_tir(priv->mdev, &priv->indir_tir[i]);
3006 3007 3008 3009 3010 3011

	if (!mlx5e_tunnel_inner_ft_supported(priv->mdev))
		return;

	for (i = 0; i < MLX5E_NUM_INDIR_TIRS; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->inner_indir_tir[i]);
3012 3013
}

3014
void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv)
3015 3016 3017 3018 3019 3020 3021 3022
{
	int nch = priv->profile->max_nch(priv->mdev);
	int i;

	for (i = 0; i < nch; i++)
		mlx5e_destroy_tir(priv->mdev, &priv->direct_tir[i]);
}

3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
static int mlx5e_modify_channels_scatter_fcs(struct mlx5e_channels *chs, bool enable)
{
	int err = 0;
	int i;

	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_scatter_fcs(&chs->c[i]->rq, enable);
		if (err)
			return err;
	}

	return 0;
}

3037
static int mlx5e_modify_channels_vsd(struct mlx5e_channels *chs, bool vsd)
3038 3039 3040 3041
{
	int err = 0;
	int i;

3042 3043
	for (i = 0; i < chs->num; i++) {
		err = mlx5e_modify_rq_vsd(&chs->c[i]->rq, vsd);
3044 3045 3046 3047 3048 3049 3050
		if (err)
			return err;
	}

	return 0;
}

3051 3052
static int mlx5e_setup_tc_mqprio(struct net_device *netdev,
				 struct tc_mqprio_qopt *mqprio)
3053 3054
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
S
Saeed Mahameed 已提交
3055
	struct mlx5e_channels new_channels = {};
3056
	u8 tc = mqprio->num_tc;
3057 3058
	int err = 0;

3059 3060
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;

3061 3062 3063 3064 3065
	if (tc && tc != MLX5E_MAX_NUM_TC)
		return -EINVAL;

	mutex_lock(&priv->state_lock);

S
Saeed Mahameed 已提交
3066 3067
	new_channels.params = priv->channels.params;
	new_channels.params.num_tc = tc ? tc : 1;
3068

S
Saeed Mahameed 已提交
3069
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state)) {
S
Saeed Mahameed 已提交
3070 3071 3072
		priv->channels.params = new_channels.params;
		goto out;
	}
3073

S
Saeed Mahameed 已提交
3074 3075 3076
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3077

3078
	mlx5e_switch_priv_channels(priv, &new_channels, NULL);
S
Saeed Mahameed 已提交
3079
out:
3080 3081 3082 3083
	mutex_unlock(&priv->state_lock);
	return err;
}

3084
#ifdef CONFIG_MLX5_ESWITCH
3085
static int mlx5e_setup_tc_cls_flower(struct mlx5e_priv *priv,
3086
				     struct tc_cls_flower_offload *cls_flower)
3087
{
3088
	if (cls_flower->common.chain_index)
3089
		return -EOPNOTSUPP;
3090

3091 3092
	switch (cls_flower->command) {
	case TC_CLSFLOWER_REPLACE:
3093
		return mlx5e_configure_flower(priv, cls_flower);
3094 3095 3096 3097 3098
	case TC_CLSFLOWER_DESTROY:
		return mlx5e_delete_flower(priv, cls_flower);
	case TC_CLSFLOWER_STATS:
		return mlx5e_stats_flower(priv, cls_flower);
	default:
3099
		return -EOPNOTSUPP;
3100 3101
	}
}
3102 3103 3104 3105 3106 3107

int mlx5e_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
			    void *cb_priv)
{
	struct mlx5e_priv *priv = cb_priv;

3108 3109 3110
	if (!tc_can_offload(priv->netdev))
		return -EOPNOTSUPP;

3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return mlx5e_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int mlx5e_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, mlx5e_setup_tc_block_cb,
					     priv, priv);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, mlx5e_setup_tc_block_cb,
					priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}
3139
#endif
3140

3141 3142
int mlx5e_setup_tc(struct net_device *dev, enum tc_setup_type type,
		   void *type_data)
3143
{
3144
	switch (type) {
3145
#ifdef CONFIG_MLX5_ESWITCH
3146 3147
	case TC_SETUP_BLOCK:
		return mlx5e_setup_tc_block(dev, type_data);
3148
#endif
3149
	case TC_SETUP_QDISC_MQPRIO:
3150
		return mlx5e_setup_tc_mqprio(dev, type_data);
3151 3152 3153
	default:
		return -EOPNOTSUPP;
	}
3154 3155
}

3156
static void
3157 3158 3159
mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3160
	struct mlx5e_sw_stats *sstats = &priv->stats.sw;
3161
	struct mlx5e_vport_stats *vstats = &priv->stats.vport;
3162
	struct mlx5e_pport_stats *pstats = &priv->stats.pport;
3163

3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	if (mlx5e_is_uplink_rep(priv)) {
		stats->rx_packets = PPORT_802_3_GET(pstats, a_frames_received_ok);
		stats->rx_bytes   = PPORT_802_3_GET(pstats, a_octets_received_ok);
		stats->tx_packets = PPORT_802_3_GET(pstats, a_frames_transmitted_ok);
		stats->tx_bytes   = PPORT_802_3_GET(pstats, a_octets_transmitted_ok);
	} else {
		stats->rx_packets = sstats->rx_packets;
		stats->rx_bytes   = sstats->rx_bytes;
		stats->tx_packets = sstats->tx_packets;
		stats->tx_bytes   = sstats->tx_bytes;
		stats->tx_dropped = sstats->tx_queue_dropped;
	}
3176 3177 3178 3179

	stats->rx_dropped = priv->stats.qcnt.rx_out_of_buffer;

	stats->rx_length_errors =
3180 3181 3182
		PPORT_802_3_GET(pstats, a_in_range_length_errors) +
		PPORT_802_3_GET(pstats, a_out_of_range_length_field) +
		PPORT_802_3_GET(pstats, a_frame_too_long_errors);
3183
	stats->rx_crc_errors =
3184 3185 3186
		PPORT_802_3_GET(pstats, a_frame_check_sequence_errors);
	stats->rx_frame_errors = PPORT_802_3_GET(pstats, a_alignment_errors);
	stats->tx_aborted_errors = PPORT_2863_GET(pstats, if_out_discards);
3187 3188 3189 3190 3191 3192 3193
	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
			   stats->rx_frame_errors;
	stats->tx_errors = stats->tx_aborted_errors + stats->tx_carrier_errors;

	/* vport multicast also counts packets that are dropped due to steering
	 * or rx out of buffer
	 */
3194 3195
	stats->multicast =
		VPORT_COUNTER_GET(vstats, received_eth_multicast.packets);
3196 3197 3198 3199 3200 3201
}

static void mlx5e_set_rx_mode(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);

3202
	queue_work(priv->wq, &priv->set_rx_mode_work);
3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
}

static int mlx5e_set_mac(struct net_device *netdev, void *addr)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct sockaddr *saddr = addr;

	if (!is_valid_ether_addr(saddr->sa_data))
		return -EADDRNOTAVAIL;

	netif_addr_lock_bh(netdev);
	ether_addr_copy(netdev->dev_addr, saddr->sa_data);
	netif_addr_unlock_bh(netdev);

3217
	queue_work(priv->wq, &priv->set_rx_mode_work);
3218 3219 3220 3221

	return 0;
}

3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232
#define MLX5E_SET_FEATURE(netdev, feature, enable)	\
	do {						\
		if (enable)				\
			netdev->features |= feature;	\
		else					\
			netdev->features &= ~feature;	\
	} while (0)

typedef int (*mlx5e_feature_handler)(struct net_device *netdev, bool enable);

static int set_feature_lro(struct net_device *netdev, bool enable)
3233 3234
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3235 3236 3237
	struct mlx5e_channels new_channels = {};
	int err = 0;
	bool reset;
3238 3239 3240

	mutex_lock(&priv->state_lock);

3241 3242
	reset = (priv->channels.params.rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST);
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3243

3244 3245 3246 3247 3248 3249 3250
	new_channels.params = priv->channels.params;
	new_channels.params.lro_en = enable;

	if (!reset) {
		priv->channels.params = new_channels.params;
		err = mlx5e_modify_tirs_lro(priv);
		goto out;
3251
	}
3252

3253 3254 3255
	err = mlx5e_open_channels(priv, &new_channels);
	if (err)
		goto out;
3256

3257 3258
	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_modify_tirs_lro);
out:
3259
	mutex_unlock(&priv->state_lock);
3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277
	return err;
}

static int set_feature_vlan_filter(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	if (enable)
		mlx5e_enable_vlan_filter(priv);
	else
		mlx5e_disable_vlan_filter(priv);

	return 0;
}

static int set_feature_tc_num_filters(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3278

3279
	if (!enable && mlx5e_tc_num_filters(priv)) {
3280 3281 3282 3283 3284
		netdev_err(netdev,
			   "Active offloaded tc filters, can't turn hw_tc_offload off\n");
		return -EINVAL;
	}

3285 3286 3287
	return 0;
}

3288 3289 3290 3291 3292 3293 3294 3295
static int set_feature_rx_all(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_set_port_fcs(mdev, !enable);
}

3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
static int set_feature_rx_fcs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	mutex_lock(&priv->state_lock);

	priv->channels.params.scatter_fcs_en = enable;
	err = mlx5e_modify_channels_scatter_fcs(&priv->channels, enable);
	if (err)
		priv->channels.params.scatter_fcs_en = !enable;

	mutex_unlock(&priv->state_lock);

	return err;
}

3313 3314 3315
static int set_feature_rx_vlan(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3316
	int err = 0;
3317 3318 3319

	mutex_lock(&priv->state_lock);

3320
	priv->channels.params.vlan_strip_disable = !enable;
3321 3322 3323 3324
	if (!test_bit(MLX5E_STATE_OPENED, &priv->state))
		goto unlock;

	err = mlx5e_modify_channels_vsd(&priv->channels, !enable);
3325
	if (err)
3326
		priv->channels.params.vlan_strip_disable = enable;
3327

3328
unlock:
3329 3330 3331 3332 3333
	mutex_unlock(&priv->state_lock);

	return err;
}

3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348
#ifdef CONFIG_RFS_ACCEL
static int set_feature_arfs(struct net_device *netdev, bool enable)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	int err;

	if (enable)
		err = mlx5e_arfs_enable(priv);
	else
		err = mlx5e_arfs_disable(priv);

	return err;
}
#endif

3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
static int mlx5e_handle_feature(struct net_device *netdev,
				netdev_features_t wanted_features,
				netdev_features_t feature,
				mlx5e_feature_handler feature_handler)
{
	netdev_features_t changes = wanted_features ^ netdev->features;
	bool enable = !!(wanted_features & feature);
	int err;

	if (!(changes & feature))
		return 0;

	err = feature_handler(netdev, enable);
	if (err) {
3363 3364
		netdev_err(netdev, "%s feature %pNF failed, err %d\n",
			   enable ? "Enable" : "Disable", &feature, err);
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
		return err;
	}

	MLX5E_SET_FEATURE(netdev, feature, enable);
	return 0;
}

static int mlx5e_set_features(struct net_device *netdev,
			      netdev_features_t features)
{
	int err;

	err  = mlx5e_handle_feature(netdev, features, NETIF_F_LRO,
				    set_feature_lro);
	err |= mlx5e_handle_feature(netdev, features,
				    NETIF_F_HW_VLAN_CTAG_FILTER,
				    set_feature_vlan_filter);
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_TC,
				    set_feature_tc_num_filters);
3384 3385
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXALL,
				    set_feature_rx_all);
3386 3387
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_RXFCS,
				    set_feature_rx_fcs);
3388 3389
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_HW_VLAN_CTAG_RX,
				    set_feature_rx_vlan);
3390 3391 3392 3393
#ifdef CONFIG_RFS_ACCEL
	err |= mlx5e_handle_feature(netdev, features, NETIF_F_NTUPLE,
				    set_feature_arfs);
#endif
3394 3395

	return err ? -EINVAL : 0;
3396 3397 3398 3399 3400
}

static int mlx5e_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
3401 3402
	struct mlx5e_channels new_channels = {};
	int curr_mtu;
3403
	int err = 0;
3404
	bool reset;
3405 3406

	mutex_lock(&priv->state_lock);
3407

3408 3409
	reset = !priv->channels.params.lro_en &&
		(priv->channels.params.rq_wq_type !=
3410 3411
		 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ);

3412
	reset = reset && test_bit(MLX5E_STATE_OPENED, &priv->state);
3413

3414
	curr_mtu    = netdev->mtu;
3415
	netdev->mtu = new_mtu;
3416

3417 3418 3419 3420
	if (!reset) {
		mlx5e_set_dev_port_mtu(priv);
		goto out;
	}
3421

3422 3423 3424 3425 3426 3427 3428 3429
	new_channels.params = priv->channels.params;
	err = mlx5e_open_channels(priv, &new_channels);
	if (err) {
		netdev->mtu = curr_mtu;
		goto out;
	}

	mlx5e_switch_priv_channels(priv, &new_channels, mlx5e_set_dev_port_mtu);
3430

3431 3432
out:
	mutex_unlock(&priv->state_lock);
3433 3434 3435
	return err;
}

3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config config;
	int err;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* TX HW timestamp */
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&priv->state_lock);
	/* RX HW timestamp */
	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		/* Reset CQE compression to Admin default */
		mlx5e_modify_rx_cqe_compression_locked(priv, priv->channels.params.rx_cqe_compress_def);
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
		/* Disable CQE compression */
		netdev_warn(priv->netdev, "Disabling cqe compression");
		err = mlx5e_modify_rx_cqe_compression_locked(priv, false);
		if (err) {
			netdev_err(priv->netdev, "Failed disabling cqe compression err=%d\n", err);
			mutex_unlock(&priv->state_lock);
			return err;
		}
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	default:
		mutex_unlock(&priv->state_lock);
		return -ERANGE;
	}

	memcpy(&priv->tstamp, &config, sizeof(config));
	mutex_unlock(&priv->state_lock);

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(config)) ? -EFAULT : 0;
}

int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr)
{
	struct hwtstamp_config *cfg = &priv->tstamp;

	if (!MLX5_CAP_GEN(priv->mdev, device_frequency_khz))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, cfg, sizeof(*cfg)) ? -EFAULT : 0;
}

3510 3511
static int mlx5e_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
3512 3513
	struct mlx5e_priv *priv = netdev_priv(dev);

3514 3515
	switch (cmd) {
	case SIOCSHWTSTAMP:
3516
		return mlx5e_hwstamp_set(priv, ifr);
3517
	case SIOCGHWTSTAMP:
3518
		return mlx5e_hwstamp_get(priv, ifr);
3519 3520 3521 3522 3523
	default:
		return -EOPNOTSUPP;
	}
}

3524
#ifdef CONFIG_MLX5_ESWITCH
3525 3526 3527 3528 3529 3530 3531 3532
static int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_mac(mdev->priv.eswitch, vf + 1, mac);
}

3533 3534
static int mlx5e_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos,
			     __be16 vlan_proto)
3535 3536 3537 3538
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

3539 3540 3541
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

3542 3543 3544 3545
	return mlx5_eswitch_set_vport_vlan(mdev->priv.eswitch, vf + 1,
					   vlan, qos);
}

3546 3547 3548 3549 3550 3551 3552 3553
static int mlx5e_set_vf_spoofchk(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_spoofchk(mdev->priv.eswitch, vf + 1, setting);
}

3554 3555 3556 3557 3558 3559 3560
static int mlx5e_set_vf_trust(struct net_device *dev, int vf, bool setting)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_trust(mdev->priv.eswitch, vf + 1, setting);
}
3561 3562 3563 3564 3565 3566 3567 3568

static int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
			     int max_tx_rate)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_rate(mdev->priv.eswitch, vf + 1,
3569
					   max_tx_rate, min_tx_rate);
3570 3571
}

3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
static int mlx5_vport_link2ifla(u8 esw_link)
{
	switch (esw_link) {
	case MLX5_ESW_VPORT_ADMIN_STATE_DOWN:
		return IFLA_VF_LINK_STATE_DISABLE;
	case MLX5_ESW_VPORT_ADMIN_STATE_UP:
		return IFLA_VF_LINK_STATE_ENABLE;
	}
	return IFLA_VF_LINK_STATE_AUTO;
}

static int mlx5_ifla_link2vport(u8 ifla_link)
{
	switch (ifla_link) {
	case IFLA_VF_LINK_STATE_DISABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_DOWN;
	case IFLA_VF_LINK_STATE_ENABLE:
		return MLX5_ESW_VPORT_ADMIN_STATE_UP;
	}
	return MLX5_ESW_VPORT_ADMIN_STATE_AUTO;
}

static int mlx5e_set_vf_link_state(struct net_device *dev, int vf,
				   int link_state)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_set_vport_state(mdev->priv.eswitch, vf + 1,
					    mlx5_ifla_link2vport(link_state));
}

static int mlx5e_get_vf_config(struct net_device *dev,
			       int vf, struct ifla_vf_info *ivi)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_eswitch_get_vport_config(mdev->priv.eswitch, vf + 1, ivi);
	if (err)
		return err;
	ivi->linkstate = mlx5_vport_link2ifla(ivi->linkstate);
	return 0;
}

static int mlx5e_get_vf_stats(struct net_device *dev,
			      int vf, struct ifla_vf_stats *vf_stats)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	struct mlx5_core_dev *mdev = priv->mdev;

	return mlx5_eswitch_get_vport_stats(mdev->priv.eswitch, vf + 1,
					    vf_stats);
}
3627
#endif
3628

3629 3630
static void mlx5e_add_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3631 3632 3633
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3634 3635 3636
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3637 3638 3639
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3640
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 1);
3641 3642
}

3643 3644
static void mlx5e_del_vxlan_port(struct net_device *netdev,
				 struct udp_tunnel_info *ti)
3645 3646 3647
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

3648 3649 3650
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN)
		return;

3651 3652 3653
	if (!mlx5e_vxlan_allowed(priv->mdev))
		return;

3654
	mlx5e_vxlan_queue_work(priv, ti->sa_family, be16_to_cpu(ti->port), 0);
3655 3656
}

3657 3658 3659
static netdev_features_t mlx5e_tunnel_features_check(struct mlx5e_priv *priv,
						     struct sk_buff *skb,
						     netdev_features_t features)
3660 3661
{
	struct udphdr *udph;
3662 3663
	u8 proto;
	u16 port;
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		proto = ip_hdr(skb)->protocol;
		break;
	case htons(ETH_P_IPV6):
		proto = ipv6_hdr(skb)->nexthdr;
		break;
	default:
		goto out;
	}

3676 3677 3678 3679
	switch (proto) {
	case IPPROTO_GRE:
		return features;
	case IPPROTO_UDP:
3680 3681 3682
		udph = udp_hdr(skb);
		port = be16_to_cpu(udph->dest);

3683 3684 3685 3686
		/* Verify if UDP port is being offloaded by HW */
		if (mlx5e_vxlan_lookup_port(priv, port))
			return features;
	}
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701

out:
	/* Disable CSUM and GSO if the udp dport is not offloaded by HW */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

static netdev_features_t mlx5e_features_check(struct sk_buff *skb,
					      struct net_device *netdev,
					      netdev_features_t features)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

	features = vlan_features_check(skb, features);
	features = vxlan_features_check(skb, features);

3702 3703 3704 3705 3706
#ifdef CONFIG_MLX5_EN_IPSEC
	if (mlx5e_ipsec_feature_check(skb, netdev, features))
		return features;
#endif

3707 3708 3709
	/* Validate if the tunneled packet is being offloaded by HW */
	if (skb->encapsulation &&
	    (features & NETIF_F_CSUM_MASK || features & NETIF_F_GSO_MASK))
3710
		return mlx5e_tunnel_features_check(priv, skb, features);
3711 3712 3713 3714

	return features;
}

3715 3716 3717 3718 3719 3720 3721 3722
static void mlx5e_tx_timeout(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
	bool sched_work = false;
	int i;

	netdev_err(dev, "TX timeout detected\n");

3723
	for (i = 0; i < priv->channels.num * priv->channels.params.num_tc; i++) {
3724
		struct mlx5e_txqsq *sq = priv->txq2sq[i];
3725

3726
		if (!netif_xmit_stopped(netdev_get_tx_queue(dev, i)))
3727 3728
			continue;
		sched_work = true;
3729
		clear_bit(MLX5E_SQ_STATE_ENABLED, &sq->state);
3730 3731 3732 3733 3734 3735 3736 3737
		netdev_err(dev, "TX timeout on queue: %d, SQ: 0x%x, CQ: 0x%x, SQ Cons: 0x%x SQ Prod: 0x%x\n",
			   i, sq->sqn, sq->cq.mcq.cqn, sq->cc, sq->pc);
	}

	if (sched_work && test_bit(MLX5E_STATE_OPENED, &priv->state))
		schedule_work(&priv->tx_timeout_work);
}

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753
static int mlx5e_xdp_set(struct net_device *netdev, struct bpf_prog *prog)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct bpf_prog *old_prog;
	int err = 0;
	bool reset, was_opened;
	int i;

	mutex_lock(&priv->state_lock);

	if ((netdev->features & NETIF_F_LRO) && prog) {
		netdev_warn(netdev, "can't set XDP while LRO is on, disable LRO first\n");
		err = -EINVAL;
		goto unlock;
	}

3754 3755 3756 3757 3758 3759
	if ((netdev->features & NETIF_F_HW_ESP) && prog) {
		netdev_warn(netdev, "can't set XDP with IPSec offload\n");
		err = -EINVAL;
		goto unlock;
	}

3760 3761
	was_opened = test_bit(MLX5E_STATE_OPENED, &priv->state);
	/* no need for full reset when exchanging programs */
3762
	reset = (!priv->channels.params.xdp_prog || !prog);
3763 3764 3765

	if (was_opened && reset)
		mlx5e_close_locked(netdev);
3766 3767 3768 3769
	if (was_opened && !reset) {
		/* num_channels is invariant here, so we can take the
		 * batched reference right upfront.
		 */
3770
		prog = bpf_prog_add(prog, priv->channels.num);
3771 3772 3773 3774 3775
		if (IS_ERR(prog)) {
			err = PTR_ERR(prog);
			goto unlock;
		}
	}
3776

3777 3778 3779
	/* exchange programs, extra prog reference we got from caller
	 * as long as we don't fail from this point onwards.
	 */
3780
	old_prog = xchg(&priv->channels.params.xdp_prog, prog);
3781 3782 3783 3784
	if (old_prog)
		bpf_prog_put(old_prog);

	if (reset) /* change RQ type according to priv->xdp_prog */
3785
		mlx5e_set_rq_params(priv->mdev, &priv->channels.params);
3786 3787 3788 3789 3790 3791 3792 3793 3794 3795

	if (was_opened && reset)
		mlx5e_open_locked(netdev);

	if (!test_bit(MLX5E_STATE_OPENED, &priv->state) || reset)
		goto unlock;

	/* exchanging programs w/o reset, we update ref counts on behalf
	 * of the channels RQs here.
	 */
3796 3797
	for (i = 0; i < priv->channels.num; i++) {
		struct mlx5e_channel *c = priv->channels.c[i];
3798

3799
		clear_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3800 3801 3802 3803 3804
		napi_synchronize(&c->napi);
		/* prevent mlx5e_poll_rx_cq from accessing rq->xdp_prog */

		old_prog = xchg(&c->rq.xdp_prog, prog);

3805
		set_bit(MLX5E_RQ_STATE_ENABLED, &c->rq.state);
3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817
		/* napi_schedule in case we have missed anything */
		napi_schedule(&c->napi);

		if (old_prog)
			bpf_prog_put(old_prog);
	}

unlock:
	mutex_unlock(&priv->state_lock);
	return err;
}

3818
static u32 mlx5e_xdp_query(struct net_device *dev)
3819 3820
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3821 3822
	const struct bpf_prog *xdp_prog;
	u32 prog_id = 0;
3823

3824 3825 3826 3827 3828 3829 3830
	mutex_lock(&priv->state_lock);
	xdp_prog = priv->channels.params.xdp_prog;
	if (xdp_prog)
		prog_id = xdp_prog->aux->id;
	mutex_unlock(&priv->state_lock);

	return prog_id;
3831 3832
}

3833
static int mlx5e_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3834 3835 3836 3837 3838
{
	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return mlx5e_xdp_set(dev, xdp->prog);
	case XDP_QUERY_PROG:
3839 3840
		xdp->prog_id = mlx5e_xdp_query(dev);
		xdp->prog_attached = !!xdp->prog_id;
3841 3842 3843 3844 3845 3846
		return 0;
	default:
		return -EINVAL;
	}
}

3847 3848 3849 3850 3851 3852 3853
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Fake "interrupt" called by netpoll (eg netconsole) to send skbs without
 * reenabling interrupts.
 */
static void mlx5e_netpoll(struct net_device *dev)
{
	struct mlx5e_priv *priv = netdev_priv(dev);
3854 3855
	struct mlx5e_channels *chs = &priv->channels;

3856 3857
	int i;

3858 3859
	for (i = 0; i < chs->num; i++)
		napi_schedule(&chs->c[i]->napi);
3860 3861 3862
}
#endif

3863
static const struct net_device_ops mlx5e_netdev_ops = {
3864 3865 3866
	.ndo_open                = mlx5e_open,
	.ndo_stop                = mlx5e_close,
	.ndo_start_xmit          = mlx5e_xmit,
3867
	.ndo_setup_tc            = mlx5e_setup_tc,
3868
	.ndo_select_queue        = mlx5e_select_queue,
3869 3870 3871
	.ndo_get_stats64         = mlx5e_get_stats,
	.ndo_set_rx_mode         = mlx5e_set_rx_mode,
	.ndo_set_mac_address     = mlx5e_set_mac,
3872 3873
	.ndo_vlan_rx_add_vid     = mlx5e_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid    = mlx5e_vlan_rx_kill_vid,
3874
	.ndo_set_features        = mlx5e_set_features,
3875 3876
	.ndo_change_mtu          = mlx5e_change_mtu,
	.ndo_do_ioctl            = mlx5e_ioctl,
3877
	.ndo_set_tx_maxrate      = mlx5e_set_tx_maxrate,
3878 3879 3880
	.ndo_udp_tunnel_add      = mlx5e_add_vxlan_port,
	.ndo_udp_tunnel_del      = mlx5e_del_vxlan_port,
	.ndo_features_check      = mlx5e_features_check,
3881 3882 3883
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	 = mlx5e_rx_flow_steer,
#endif
3884
	.ndo_tx_timeout          = mlx5e_tx_timeout,
3885
	.ndo_bpf		 = mlx5e_xdp,
3886 3887 3888
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller     = mlx5e_netpoll,
#endif
3889
#ifdef CONFIG_MLX5_ESWITCH
3890
	/* SRIOV E-Switch NDOs */
3891 3892
	.ndo_set_vf_mac          = mlx5e_set_vf_mac,
	.ndo_set_vf_vlan         = mlx5e_set_vf_vlan,
3893
	.ndo_set_vf_spoofchk     = mlx5e_set_vf_spoofchk,
3894
	.ndo_set_vf_trust        = mlx5e_set_vf_trust,
3895
	.ndo_set_vf_rate         = mlx5e_set_vf_rate,
3896 3897 3898
	.ndo_get_vf_config       = mlx5e_get_vf_config,
	.ndo_set_vf_link_state   = mlx5e_set_vf_link_state,
	.ndo_get_vf_stats        = mlx5e_get_vf_stats,
3899 3900
	.ndo_has_offload_stats	 = mlx5e_has_offload_stats,
	.ndo_get_offload_stats	 = mlx5e_get_offload_stats,
3901
#endif
3902 3903 3904 3905 3906
};

static int mlx5e_check_required_hca_cap(struct mlx5_core_dev *mdev)
{
	if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH)
3907
		return -EOPNOTSUPP;
3908 3909 3910 3911 3912
	if (!MLX5_CAP_GEN(mdev, eth_net_offloads) ||
	    !MLX5_CAP_GEN(mdev, nic_flow_table) ||
	    !MLX5_CAP_ETH(mdev, csum_cap) ||
	    !MLX5_CAP_ETH(mdev, max_lso_cap) ||
	    !MLX5_CAP_ETH(mdev, vlan_cap) ||
3913 3914 3915 3916
	    !MLX5_CAP_ETH(mdev, rss_ind_tbl_cap) ||
	    MLX5_CAP_FLOWTABLE(mdev,
			       flow_table_properties_nic_receive.max_ft_level)
			       < 3) {
3917 3918
		mlx5_core_warn(mdev,
			       "Not creating net device, some required device capabilities are missing\n");
3919
		return -EOPNOTSUPP;
3920
	}
3921 3922
	if (!MLX5_CAP_ETH(mdev, self_lb_en_modifiable))
		mlx5_core_warn(mdev, "Self loop back prevention is not supported\n");
3923
	if (!MLX5_CAP_GEN(mdev, cq_moderation))
3924
		mlx5_core_warn(mdev, "CQ moderation is not supported\n");
3925

3926 3927 3928
	return 0;
}

3929 3930 3931 3932 3933 3934 3935 3936 3937
u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev)
{
	int bf_buf_size = (1 << MLX5_CAP_GEN(mdev, log_bf_reg_size)) / 2;

	return bf_buf_size -
	       sizeof(struct mlx5e_tx_wqe) +
	       2 /*sizeof(mlx5e_tx_wqe.inline_hdr_start)*/;
}

3938
void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
3939 3940 3941 3942 3943 3944 3945 3946
				   int num_channels)
{
	int i;

	for (i = 0; i < len; i++)
		indirection_rqt[i] = i % num_channels;
}

3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
static int mlx5e_get_pci_bw(struct mlx5_core_dev *mdev, u32 *pci_bw)
{
	enum pcie_link_width width;
	enum pci_bus_speed speed;
	int err = 0;

	err = pcie_get_minimum_link(mdev->pdev, &speed, &width);
	if (err)
		return err;

	if (speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
		return -EINVAL;

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		*pci_bw = 2500 * width;
		break;
	case PCIE_SPEED_5_0GT:
		*pci_bw = 5000 * width;
		break;
	case PCIE_SPEED_8_0GT:
		*pci_bw = 8000 * width;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static bool cqe_compress_heuristic(u32 link_speed, u32 pci_bw)
{
	return (link_speed && pci_bw &&
		(pci_bw < 40000) && (pci_bw < link_speed));
}

3983 3984 3985 3986 3987 3988
static bool hw_lro_heuristic(u32 link_speed, u32 pci_bw)
{
	return !(link_speed && pci_bw &&
		 (pci_bw <= 16000) && (pci_bw < link_speed));
}

3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006
void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
	params->tx_cq_moderation.cq_period_mode = cq_period_mode;

	params->tx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS;
	params->tx_cq_moderation.usec =
		MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC;

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->tx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE;

	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER,
			params->tx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
}

T
Tariq Toukan 已提交
4007 4008
void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode)
{
4009
	params->rx_cq_moderation.cq_period_mode = cq_period_mode;
T
Tariq Toukan 已提交
4010 4011 4012 4013

	params->rx_cq_moderation.pkts =
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS;
	params->rx_cq_moderation.usec =
4014
		MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC;
T
Tariq Toukan 已提交
4015 4016 4017 4018

	if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE)
		params->rx_cq_moderation.usec =
			MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE;
4019

4020 4021
	if (params->rx_am_enabled)
		params->rx_cq_moderation =
4022
			mlx5e_am_get_def_profile(cq_period_mode);
4023

4024
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER,
4025 4026
			params->rx_cq_moderation.cq_period_mode ==
				MLX5_CQ_PERIOD_MODE_START_FROM_CQE);
T
Tariq Toukan 已提交
4027 4028
}

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout)
{
	int i;

	/* The supported periods are organized in ascending order */
	for (i = 0; i < MLX5E_LRO_TIMEOUT_ARR_SIZE - 1; i++)
		if (MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]) >= wanted_timeout)
			break;

	return MLX5_CAP_ETH(mdev, lro_timer_supported_periods[i]);
}

4041 4042 4043
void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
			    struct mlx5e_params *params,
			    u16 max_channels)
4044
{
4045
	u8 cq_period_mode = 0;
4046 4047
	u32 link_speed = 0;
	u32 pci_bw = 0;
4048

4049 4050
	params->num_channels = max_channels;
	params->num_tc       = 1;
4051

4052 4053 4054 4055 4056
	mlx5e_get_max_linkspeed(mdev, &link_speed);
	mlx5e_get_pci_bw(mdev, &pci_bw);
	mlx5_core_dbg(mdev, "Max link speed = %d, PCI BW = %d\n",
		      link_speed, pci_bw);

4057 4058
	/* SQ */
	params->log_sq_size = is_kdump_kernel() ?
4059 4060
		MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE :
		MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE;
4061

4062
	/* set CQE compression */
4063
	params->rx_cqe_compress_def = false;
4064
	if (MLX5_CAP_GEN(mdev, cqe_compression) &&
4065
	    MLX5_CAP_GEN(mdev, vport_group_manager))
4066
		params->rx_cqe_compress_def = cqe_compress_heuristic(link_speed, pci_bw);
4067

4068 4069 4070 4071
	MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS, params->rx_cqe_compress_def);

	/* RQ */
	mlx5e_set_rq_params(mdev, params);
4072

4073
	/* HW LRO */
4074

4075
	/* TODO: && MLX5_CAP_ETH(mdev, lro_cap) */
4076
	if (params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
4077
		params->lro_en = hw_lro_heuristic(link_speed, pci_bw);
4078
	params->lro_timeout = mlx5e_choose_lro_timeout(mdev, MLX5E_DEFAULT_LRO_TIMEOUT);
4079

4080 4081 4082 4083 4084 4085
	/* CQ moderation params */
	cq_period_mode = MLX5_CAP_GEN(mdev, cq_period_start_from_cqe) ?
			MLX5_CQ_PERIOD_MODE_START_FROM_CQE :
			MLX5_CQ_PERIOD_MODE_START_FROM_EQE;
	params->rx_am_enabled = MLX5_CAP_GEN(mdev, cq_moderation);
	mlx5e_set_rx_cq_mode_params(params, cq_period_mode);
4086
	mlx5e_set_tx_cq_mode_params(params, cq_period_mode);
T
Tariq Toukan 已提交
4087

4088 4089
	/* TX inline */
	params->tx_max_inline = mlx5e_get_max_inline_cap(mdev);
4090
	params->tx_min_inline_mode = mlx5e_params_calculate_tx_min_inline(mdev);
4091

4092 4093 4094
	/* RSS */
	params->rss_hfunc = ETH_RSS_HASH_XOR;
	netdev_rss_key_fill(params->toeplitz_hash_key, sizeof(params->toeplitz_hash_key));
4095
	mlx5e_build_default_indir_rqt(params->indirection_rqt,
4096 4097
				      MLX5E_INDIR_RQT_SIZE, max_channels);
}
4098

4099 4100 4101 4102 4103 4104
static void mlx5e_build_nic_netdev_priv(struct mlx5_core_dev *mdev,
					struct net_device *netdev,
					const struct mlx5e_profile *profile,
					void *ppriv)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4105

4106 4107 4108 4109
	priv->mdev        = mdev;
	priv->netdev      = netdev;
	priv->profile     = profile;
	priv->ppriv       = ppriv;
4110
	priv->msglevel    = MLX5E_MSG_LEVEL;
4111
	priv->hard_mtu = MLX5E_ETH_HARD_MTU;
4112

4113
	mlx5e_build_nic_params(mdev, &priv->channels.params, profile->max_nch(mdev));
T
Tariq Toukan 已提交
4114

4115 4116 4117 4118
	mutex_init(&priv->state_lock);

	INIT_WORK(&priv->update_carrier_work, mlx5e_update_carrier_work);
	INIT_WORK(&priv->set_rx_mode_work, mlx5e_set_rx_mode_work);
4119
	INIT_WORK(&priv->tx_timeout_work, mlx5e_tx_timeout_work);
4120 4121 4122 4123 4124 4125 4126
	INIT_DELAYED_WORK(&priv->update_stats_work, mlx5e_update_stats_work);
}

static void mlx5e_set_netdev_dev_addr(struct net_device *netdev)
{
	struct mlx5e_priv *priv = netdev_priv(netdev);

4127
	mlx5_query_nic_vport_mac_address(priv->mdev, 0, netdev->dev_addr);
4128 4129 4130 4131 4132
	if (is_zero_ether_addr(netdev->dev_addr) &&
	    !MLX5_CAP_GEN(priv->mdev, vport_group_manager)) {
		eth_hw_addr_random(netdev);
		mlx5_core_info(priv->mdev, "Assigned random MAC address %pM\n", netdev->dev_addr);
	}
4133 4134
}

4135
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4136 4137 4138
static const struct switchdev_ops mlx5e_switchdev_ops = {
	.switchdev_port_attr_get	= mlx5e_attr_get,
};
4139
#endif
4140

4141
static void mlx5e_build_nic_netdev(struct net_device *netdev)
4142 4143 4144
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
	struct mlx5_core_dev *mdev = priv->mdev;
4145 4146
	bool fcs_supported;
	bool fcs_enabled;
4147 4148 4149

	SET_NETDEV_DEV(netdev, &mdev->pdev->dev);

4150 4151
	netdev->netdev_ops = &mlx5e_netdev_ops;

4152
#ifdef CONFIG_MLX5_CORE_EN_DCB
4153 4154
	if (MLX5_CAP_GEN(mdev, vport_group_manager) && MLX5_CAP_GEN(mdev, qos))
		netdev->dcbnl_ops = &mlx5e_dcbnl_ops;
4155
#endif
4156

4157 4158 4159 4160
	netdev->watchdog_timeo    = 15 * HZ;

	netdev->ethtool_ops	  = &mlx5e_ethtool_ops;

S
Saeed Mahameed 已提交
4161
	netdev->vlan_features    |= NETIF_F_SG;
4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
	netdev->vlan_features    |= NETIF_F_IP_CSUM;
	netdev->vlan_features    |= NETIF_F_IPV6_CSUM;
	netdev->vlan_features    |= NETIF_F_GRO;
	netdev->vlan_features    |= NETIF_F_TSO;
	netdev->vlan_features    |= NETIF_F_TSO6;
	netdev->vlan_features    |= NETIF_F_RXCSUM;
	netdev->vlan_features    |= NETIF_F_RXHASH;

	if (!!MLX5_CAP_ETH(mdev, lro_cap))
		netdev->vlan_features    |= NETIF_F_LRO;

	netdev->hw_features       = netdev->vlan_features;
4174
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_TX;
4175 4176 4177
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_RX;
	netdev->hw_features      |= NETIF_F_HW_VLAN_CTAG_FILTER;

4178 4179
	if (mlx5e_vxlan_allowed(mdev) || MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_PARTIAL;
4180
		netdev->hw_enc_features |= NETIF_F_IP_CSUM;
4181
		netdev->hw_enc_features |= NETIF_F_IPV6_CSUM;
4182 4183
		netdev->hw_enc_features |= NETIF_F_TSO;
		netdev->hw_enc_features |= NETIF_F_TSO6;
4184 4185 4186 4187 4188 4189 4190 4191
		netdev->hw_enc_features |= NETIF_F_GSO_PARTIAL;
	}

	if (mlx5e_vxlan_allowed(mdev)) {
		netdev->hw_features     |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL |
					   NETIF_F_GSO_UDP_TUNNEL_CSUM;
4192
		netdev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM;
4193 4194
	}

4195 4196 4197 4198 4199 4200 4201 4202 4203
	if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) {
		netdev->hw_features     |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_GRE |
					   NETIF_F_GSO_GRE_CSUM;
		netdev->gso_partial_features |= NETIF_F_GSO_GRE |
						NETIF_F_GSO_GRE_CSUM;
	}

4204 4205 4206 4207 4208
	mlx5_query_port_fcs(mdev, &fcs_supported, &fcs_enabled);

	if (fcs_supported)
		netdev->hw_features |= NETIF_F_RXALL;

4209 4210 4211
	if (MLX5_CAP_ETH(mdev, scatter_fcs))
		netdev->hw_features |= NETIF_F_RXFCS;

4212
	netdev->features          = netdev->hw_features;
4213
	if (!priv->channels.params.lro_en)
4214 4215
		netdev->features  &= ~NETIF_F_LRO;

4216 4217 4218
	if (fcs_enabled)
		netdev->features  &= ~NETIF_F_RXALL;

4219 4220 4221
	if (!priv->channels.params.scatter_fcs_en)
		netdev->features  &= ~NETIF_F_RXFCS;

4222 4223 4224 4225
#define FT_CAP(f) MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.f)
	if (FT_CAP(flow_modify_en) &&
	    FT_CAP(modify_root) &&
	    FT_CAP(identified_miss_table_mode) &&
4226 4227 4228 4229 4230 4231
	    FT_CAP(flow_table_modify)) {
		netdev->hw_features      |= NETIF_F_HW_TC;
#ifdef CONFIG_RFS_ACCEL
		netdev->hw_features	 |= NETIF_F_NTUPLE;
#endif
	}
4232

4233 4234 4235 4236 4237
	netdev->features         |= NETIF_F_HIGHDMA;

	netdev->priv_flags       |= IFF_UNICAST_FLT;

	mlx5e_set_netdev_dev_addr(netdev);
4238

4239
#if IS_ENABLED(CONFIG_NET_SWITCHDEV) && IS_ENABLED(CONFIG_MLX5_ESWITCH)
4240
	if (MLX5_VPORT_MANAGER(mdev))
4241 4242
		netdev->switchdev_ops = &mlx5e_switchdev_ops;
#endif
4243 4244

	mlx5e_ipsec_build_netdev(priv);
4245 4246
}

4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266
static void mlx5e_create_q_counter(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

	err = mlx5_core_alloc_q_counter(mdev, &priv->q_counter);
	if (err) {
		mlx5_core_warn(mdev, "alloc queue counter failed, %d\n", err);
		priv->q_counter = 0;
	}
}

static void mlx5e_destroy_q_counter(struct mlx5e_priv *priv)
{
	if (!priv->q_counter)
		return;

	mlx5_core_dealloc_q_counter(priv->mdev, priv->q_counter);
}

4267 4268
static void mlx5e_nic_init(struct mlx5_core_dev *mdev,
			   struct net_device *netdev,
4269 4270
			   const struct mlx5e_profile *profile,
			   void *ppriv)
4271 4272
{
	struct mlx5e_priv *priv = netdev_priv(netdev);
4273
	int err;
4274

4275
	mlx5e_build_nic_netdev_priv(mdev, netdev, profile, ppriv);
4276 4277 4278
	err = mlx5e_ipsec_init(priv);
	if (err)
		mlx5_core_err(mdev, "IPSec initialization failed, %d\n", err);
4279 4280 4281 4282 4283 4284
	mlx5e_build_nic_netdev(netdev);
	mlx5e_vxlan_init(priv);
}

static void mlx5e_nic_cleanup(struct mlx5e_priv *priv)
{
4285
	mlx5e_ipsec_cleanup(priv);
4286
	mlx5e_vxlan_cleanup(priv);
4287

4288 4289
	if (priv->channels.params.xdp_prog)
		bpf_prog_put(priv->channels.params.xdp_prog);
4290 4291 4292 4293 4294 4295 4296
}

static int mlx5e_init_nic_rx(struct mlx5e_priv *priv)
{
	struct mlx5_core_dev *mdev = priv->mdev;
	int err;

4297 4298
	err = mlx5e_create_indirect_rqt(priv);
	if (err)
4299 4300 4301
		return err;

	err = mlx5e_create_direct_rqts(priv);
4302
	if (err)
4303 4304 4305
		goto err_destroy_indirect_rqts;

	err = mlx5e_create_indirect_tirs(priv);
4306
	if (err)
4307 4308 4309
		goto err_destroy_direct_rqts;

	err = mlx5e_create_direct_tirs(priv);
4310
	if (err)
4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
		goto err_destroy_indirect_tirs;

	err = mlx5e_create_flow_steering(priv);
	if (err) {
		mlx5_core_warn(mdev, "create flow steering failed, %d\n", err);
		goto err_destroy_direct_tirs;
	}

	err = mlx5e_tc_init(priv);
	if (err)
		goto err_destroy_flow_steering;

	return 0;

err_destroy_flow_steering:
	mlx5e_destroy_flow_steering(priv);
err_destroy_direct_tirs:
	mlx5e_destroy_direct_tirs(priv);
err_destroy_indirect_tirs:
	mlx5e_destroy_indirect_tirs(priv);
err_destroy_direct_rqts:
4332
	mlx5e_destroy_direct_rqts(priv);
4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343
err_destroy_indirect_rqts:
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
	return err;
}

static void mlx5e_cleanup_nic_rx(struct mlx5e_priv *priv)
{
	mlx5e_tc_cleanup(priv);
	mlx5e_destroy_flow_steering(priv);
	mlx5e_destroy_direct_tirs(priv);
	mlx5e_destroy_indirect_tirs(priv);
4344
	mlx5e_destroy_direct_rqts(priv);
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358
	mlx5e_destroy_rqt(priv, &priv->indir_rqt);
}

static int mlx5e_init_nic_tx(struct mlx5e_priv *priv)
{
	int err;

	err = mlx5e_create_tises(priv);
	if (err) {
		mlx5_core_warn(priv->mdev, "create tises failed, %d\n", err);
		return err;
	}

#ifdef CONFIG_MLX5_CORE_EN_DCB
4359
	mlx5e_dcbnl_initialize(priv);
4360 4361 4362 4363 4364 4365 4366 4367
#endif
	return 0;
}

static void mlx5e_nic_enable(struct mlx5e_priv *priv)
{
	struct net_device *netdev = priv->netdev;
	struct mlx5_core_dev *mdev = priv->mdev;
4368 4369 4370 4371
	u16 max_mtu;

	mlx5e_init_l2_addr(priv);

4372 4373 4374 4375
	/* Marking the link as currently not needed by the Driver */
	if (!netif_running(netdev))
		mlx5_set_port_admin_status(mdev, MLX5_PORT_DOWN);

4376 4377 4378
	/* MTU range: 68 - hw-specific max */
	netdev->min_mtu = ETH_MIN_MTU;
	mlx5_query_port_max_mtu(priv->mdev, &max_mtu, 1);
4379
	netdev->max_mtu = MLX5E_HW2SW_MTU(priv, max_mtu);
4380
	mlx5e_set_dev_port_mtu(priv);
4381

4382 4383
	mlx5_lag_add(mdev, netdev);

4384
	mlx5e_enable_async_events(priv);
4385

4386
	if (MLX5_VPORT_MANAGER(priv->mdev))
4387
		mlx5e_register_vport_reps(priv);
4388

4389 4390
	if (netdev->reg_state != NETREG_REGISTERED)
		return;
4391 4392 4393
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4394 4395 4396 4397 4398 4399 4400 4401
	/* Device already registered: sync netdev system state */
	if (mlx5e_vxlan_allowed(mdev)) {
		rtnl_lock();
		udp_tunnel_get_rx_info(netdev);
		rtnl_unlock();
	}

	queue_work(priv->wq, &priv->set_rx_mode_work);
4402 4403 4404 4405 4406 4407

	rtnl_lock();
	if (netif_running(netdev))
		mlx5e_open(netdev);
	netif_device_attach(netdev);
	rtnl_unlock();
4408 4409 4410 4411
}

static void mlx5e_nic_disable(struct mlx5e_priv *priv)
{
4412 4413
	struct mlx5_core_dev *mdev = priv->mdev;

4414 4415 4416 4417 4418
#ifdef CONFIG_MLX5_CORE_EN_DCB
	if (priv->netdev->reg_state == NETREG_REGISTERED)
		mlx5e_dcbnl_delete_app(priv);
#endif

4419 4420 4421 4422 4423 4424
	rtnl_lock();
	if (netif_running(priv->netdev))
		mlx5e_close(priv->netdev);
	netif_device_detach(priv->netdev);
	rtnl_unlock();

4425
	queue_work(priv->wq, &priv->set_rx_mode_work);
4426

4427
	if (MLX5_VPORT_MANAGER(priv->mdev))
4428 4429
		mlx5e_unregister_vport_reps(priv);

4430
	mlx5e_disable_async_events(priv);
4431
	mlx5_lag_remove(mdev);
4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
}

static const struct mlx5e_profile mlx5e_nic_profile = {
	.init		   = mlx5e_nic_init,
	.cleanup	   = mlx5e_nic_cleanup,
	.init_rx	   = mlx5e_init_nic_rx,
	.cleanup_rx	   = mlx5e_cleanup_nic_rx,
	.init_tx	   = mlx5e_init_nic_tx,
	.cleanup_tx	   = mlx5e_cleanup_nic_tx,
	.enable		   = mlx5e_nic_enable,
	.disable	   = mlx5e_nic_disable,
4443
	.update_stats	   = mlx5e_update_ndo_stats,
4444
	.max_nch	   = mlx5e_get_max_num_channels,
4445
	.update_carrier	   = mlx5e_update_carrier,
4446 4447
	.rx_handlers.handle_rx_cqe       = mlx5e_handle_rx_cqe,
	.rx_handlers.handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
4448 4449 4450
	.max_tc		   = MLX5E_MAX_NUM_TC,
};

4451 4452
/* mlx5e generic netdev management API (move to en_common.c) */

4453 4454 4455
struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
				       const struct mlx5e_profile *profile,
				       void *ppriv)
4456
{
4457
	int nch = profile->max_nch(mdev);
4458 4459 4460
	struct net_device *netdev;
	struct mlx5e_priv *priv;

4461
	netdev = alloc_etherdev_mqs(sizeof(struct mlx5e_priv),
4462
				    nch * profile->max_tc,
4463
				    nch);
4464 4465 4466 4467 4468
	if (!netdev) {
		mlx5_core_err(mdev, "alloc_etherdev_mqs() failed\n");
		return NULL;
	}

4469 4470 4471 4472
#ifdef CONFIG_RFS_ACCEL
	netdev->rx_cpu_rmap = mdev->rmap;
#endif

4473
	profile->init(mdev, netdev, profile, ppriv);
4474 4475 4476 4477 4478

	netif_carrier_off(netdev);

	priv = netdev_priv(netdev);

4479 4480
	priv->wq = create_singlethread_workqueue("mlx5e");
	if (!priv->wq)
4481 4482 4483 4484 4485
		goto err_cleanup_nic;

	return netdev;

err_cleanup_nic:
4486 4487
	if (profile->cleanup)
		profile->cleanup(priv);
4488 4489 4490 4491 4492
	free_netdev(netdev);

	return NULL;
}

4493
int mlx5e_attach_netdev(struct mlx5e_priv *priv)
4494
{
4495
	struct mlx5_core_dev *mdev = priv->mdev;
4496 4497 4498 4499 4500
	const struct mlx5e_profile *profile;
	int err;

	profile = priv->profile;
	clear_bit(MLX5E_STATE_DESTROYING, &priv->state);
4501

4502 4503
	err = profile->init_tx(priv);
	if (err)
T
Tariq Toukan 已提交
4504
		goto out;
4505

4506
	err = mlx5e_open_drop_rq(mdev, &priv->drop_rq);
4507 4508
	if (err) {
		mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
4509
		goto err_cleanup_tx;
4510 4511
	}

4512 4513
	err = profile->init_rx(priv);
	if (err)
4514 4515
		goto err_close_drop_rq;

4516 4517
	mlx5e_create_q_counter(priv);

4518 4519
	if (profile->enable)
		profile->enable(priv);
4520

4521
	return 0;
4522 4523

err_close_drop_rq:
4524
	mlx5e_close_drop_rq(&priv->drop_rq);
4525

4526 4527
err_cleanup_tx:
	profile->cleanup_tx(priv);
4528

4529 4530
out:
	return err;
4531 4532
}

4533
void mlx5e_detach_netdev(struct mlx5e_priv *priv)
4534 4535 4536 4537 4538
{
	const struct mlx5e_profile *profile = priv->profile;

	set_bit(MLX5E_STATE_DESTROYING, &priv->state);

4539 4540 4541 4542
	if (profile->disable)
		profile->disable(priv);
	flush_workqueue(priv->wq);

4543 4544
	mlx5e_destroy_q_counter(priv);
	profile->cleanup_rx(priv);
4545
	mlx5e_close_drop_rq(&priv->drop_rq);
4546 4547 4548 4549
	profile->cleanup_tx(priv);
	cancel_delayed_work_sync(&priv->update_stats_work);
}

4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
void mlx5e_destroy_netdev(struct mlx5e_priv *priv)
{
	const struct mlx5e_profile *profile = priv->profile;
	struct net_device *netdev = priv->netdev;

	destroy_workqueue(priv->wq);
	if (profile->cleanup)
		profile->cleanup(priv);
	free_netdev(netdev);
}

4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576
/* mlx5e_attach and mlx5e_detach scope should be only creating/destroying
 * hardware contexts and to connect it to the current netdev.
 */
static int mlx5e_attach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;
	int err;

	if (netif_device_present(netdev))
		return 0;

	err = mlx5e_create_mdev_resources(mdev);
	if (err)
		return err;

4577
	err = mlx5e_attach_netdev(priv);
4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593
	if (err) {
		mlx5e_destroy_mdev_resources(mdev);
		return err;
	}

	return 0;
}

static void mlx5e_detach(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
	struct net_device *netdev = priv->netdev;

	if (!netif_device_present(netdev))
		return;

4594
	mlx5e_detach_netdev(priv);
4595 4596 4597
	mlx5e_destroy_mdev_resources(mdev);
}

4598 4599
static void *mlx5e_add(struct mlx5_core_dev *mdev)
{
4600 4601
	struct net_device *netdev;
	void *rpriv = NULL;
4602 4603
	void *priv;
	int err;
4604

4605 4606
	err = mlx5e_check_required_hca_cap(mdev);
	if (err)
4607 4608
		return NULL;

4609
#ifdef CONFIG_MLX5_ESWITCH
4610
	if (MLX5_VPORT_MANAGER(mdev)) {
4611
		rpriv = mlx5e_alloc_nic_rep_priv(mdev);
4612
		if (!rpriv) {
4613
			mlx5_core_warn(mdev, "Failed to alloc NIC rep priv data\n");
4614 4615 4616
			return NULL;
		}
	}
4617
#endif
4618

4619
	netdev = mlx5e_create_netdev(mdev, &mlx5e_nic_profile, rpriv);
4620 4621
	if (!netdev) {
		mlx5_core_err(mdev, "mlx5e_create_netdev failed\n");
4622
		goto err_free_rpriv;
4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636
	}

	priv = netdev_priv(netdev);

	err = mlx5e_attach(mdev, priv);
	if (err) {
		mlx5_core_err(mdev, "mlx5e_attach failed, %d\n", err);
		goto err_destroy_netdev;
	}

	err = register_netdev(netdev);
	if (err) {
		mlx5_core_err(mdev, "register_netdev failed, %d\n", err);
		goto err_detach;
4637
	}
4638

4639 4640 4641
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_init_app(priv);
#endif
4642 4643 4644 4645 4646
	return priv;

err_detach:
	mlx5e_detach(mdev, priv);
err_destroy_netdev:
4647
	mlx5e_destroy_netdev(priv);
4648
err_free_rpriv:
4649
	kfree(rpriv);
4650
	return NULL;
4651 4652 4653 4654 4655
}

static void mlx5e_remove(struct mlx5_core_dev *mdev, void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;
4656
	void *ppriv = priv->ppriv;
4657

4658 4659 4660
#ifdef CONFIG_MLX5_CORE_EN_DCB
	mlx5e_dcbnl_delete_app(priv);
#endif
4661
	unregister_netdev(priv->netdev);
4662
	mlx5e_detach(mdev, vpriv);
4663
	mlx5e_destroy_netdev(priv);
4664
	kfree(ppriv);
4665 4666
}

4667 4668 4669 4670 4671 4672 4673 4674
static void *mlx5e_get_netdev(void *vpriv)
{
	struct mlx5e_priv *priv = vpriv;

	return priv->netdev;
}

static struct mlx5_interface mlx5e_interface = {
4675 4676
	.add       = mlx5e_add,
	.remove    = mlx5e_remove,
4677 4678
	.attach    = mlx5e_attach,
	.detach    = mlx5e_detach,
4679 4680 4681 4682 4683 4684 4685
	.event     = mlx5e_async_event,
	.protocol  = MLX5_INTERFACE_PROTOCOL_ETH,
	.get_dev   = mlx5e_get_netdev,
};

void mlx5e_init(void)
{
4686
	mlx5e_ipsec_build_inverse_table();
4687
	mlx5e_build_ptys2ethtool_map();
4688 4689 4690 4691 4692 4693 4694
	mlx5_register_interface(&mlx5e_interface);
}

void mlx5e_cleanup(void)
{
	mlx5_unregister_interface(&mlx5e_interface);
}