i915_gem.c 126.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
46 47
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
48
				struct drm_i915_gem_pwrite *args,
49
				struct drm_file *file);
50

51 52 53 54 55 56
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

57 58 59 60
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
61 62
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
63
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
64

65 66 67 68 69 70
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

71 72 73 74 75 76 77 78
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

79 80 81 82 83 84 85 86
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
87
	obj->fence_dirty = false;
88 89 90
	obj->fence_reg = I915_FENCE_REG_NONE;
}

91 92 93 94
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
95
	spin_lock(&dev_priv->mm.object_stat_lock);
96 97
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
98
	spin_unlock(&dev_priv->mm.object_stat_lock);
99 100 101 102 103
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
104
	spin_lock(&dev_priv->mm.object_stat_lock);
105 106
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
107
	spin_unlock(&dev_priv->mm.object_stat_lock);
108 109
}

110
static int
111
i915_gem_wait_for_error(struct i915_gpu_error *error)
112 113 114
{
	int ret;

115 116
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
117
	if (EXIT_COND)
118 119
		return 0;

120 121 122 123 124
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
125 126 127
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
128 129 130 131
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
132
		return ret;
133
	}
134
#undef EXIT_COND
135

136
	return 0;
137 138
}

139
int i915_mutex_lock_interruptible(struct drm_device *dev)
140
{
141
	struct drm_i915_private *dev_priv = dev->dev_private;
142 143
	int ret;

144
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
145 146 147 148 149 150 151
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

152
	WARN_ON(i915_verify_lists(dev));
153 154
	return 0;
}
155

156
static inline bool
157
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
158
{
159
	return i915_gem_obj_bound_any(obj) && !obj->active;
160 161
}

J
Jesse Barnes 已提交
162 163
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
164
		    struct drm_file *file)
J
Jesse Barnes 已提交
165
{
166
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
167
	struct drm_i915_gem_init *args = data;
168

169 170 171
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

172 173 174
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
175

176 177 178 179
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
180
	mutex_lock(&dev->struct_mutex);
181 182
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
183
	dev_priv->gtt.mappable_end = args->gtt_end;
184 185
	mutex_unlock(&dev->struct_mutex);

186
	return 0;
187 188
}

189 190
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
191
			    struct drm_file *file)
192
{
193
	struct drm_i915_private *dev_priv = dev->dev_private;
194
	struct drm_i915_gem_get_aperture *args = data;
195 196
	struct drm_i915_gem_object *obj;
	size_t pinned;
197

198
	pinned = 0;
199
	mutex_lock(&dev->struct_mutex);
200
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
201
		if (i915_gem_obj_is_pinned(obj))
202
			pinned += i915_gem_obj_ggtt_size(obj);
203
	mutex_unlock(&dev->struct_mutex);
204

205
	args->aper_size = dev_priv->gtt.base.total;
206
	args->aper_available_size = args->aper_size - pinned;
207

208 209 210
	return 0;
}

211 212 213
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
214
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
215 216 217 218 219 220 221 222
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

223 224 225 226 227
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
228
{
229
	struct drm_i915_gem_object *obj;
230 231
	int ret;
	u32 handle;
232

233
	size = roundup(size, PAGE_SIZE);
234 235
	if (size == 0)
		return -EINVAL;
236 237

	/* Allocate the new object */
238
	obj = i915_gem_alloc_object(dev, size);
239 240 241
	if (obj == NULL)
		return -ENOMEM;

242
	ret = drm_gem_handle_create(file, &obj->base, &handle);
243
	/* drop reference from allocate - handle holds it now */
244 245 246
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
247

248
	*handle_p = handle;
249 250 251
	return 0;
}

252 253 254 255 256 257
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
258
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
259 260 261 262 263 264 265 266 267 268 269 270 271
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
272

273 274 275 276
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

303
static inline int
304 305
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

329 330 331
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
332
static int
333 334 335 336 337 338 339
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

340
	if (unlikely(page_do_bit17_swizzling))
341 342 343 344 345 346 347 348 349 350 351
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

352
	return ret ? -EFAULT : 0;
353 354
}

355 356 357 358
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
359
	if (unlikely(swizzled)) {
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

377 378 379 380 381 382 383 384 385 386 387 388
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
389 390 391
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
392 393 394 395 396 397 398 399 400 401 402

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

403
	return ret ? - EFAULT : 0;
404 405
}

406
static int
407 408 409 410
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
411
{
412
	char __user *user_data;
413
	ssize_t remain;
414
	loff_t offset;
415
	int shmem_page_offset, page_length, ret = 0;
416
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
417
	int prefaulted = 0;
418
	int needs_clflush = 0;
419
	struct sg_page_iter sg_iter;
420

V
Ville Syrjälä 已提交
421
	user_data = to_user_ptr(args->data_ptr);
422 423
	remain = args->size;

424
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
425

426 427 428 429 430
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
431
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
432 433 434
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
435
	}
436

437 438 439 440 441 442
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

443
	offset = args->offset;
444

445 446
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
447
		struct page *page = sg_page_iter_page(&sg_iter);
448 449 450 451

		if (remain <= 0)
			break;

452 453 454 455 456
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
457
		shmem_page_offset = offset_in_page(offset);
458 459 460 461
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

462 463 464
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

465 466 467 468 469
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
470 471 472

		mutex_unlock(&dev->struct_mutex);

473
		if (likely(!i915.prefault_disable) && !prefaulted) {
474
			ret = fault_in_multipages_writeable(user_data, remain);
475 476 477 478 479 480 481
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
482

483 484 485
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
486

487
		mutex_lock(&dev->struct_mutex);
488

489
next_page:
490 491
		mark_page_accessed(page);

492
		if (ret)
493 494
			goto out;

495
		remain -= page_length;
496
		user_data += page_length;
497 498 499
		offset += page_length;
	}

500
out:
501 502
	i915_gem_object_unpin_pages(obj);

503 504 505
	return ret;
}

506 507 508 509 510 511 512
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
513
		     struct drm_file *file)
514 515
{
	struct drm_i915_gem_pread *args = data;
516
	struct drm_i915_gem_object *obj;
517
	int ret = 0;
518

519 520 521 522
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
523
		       to_user_ptr(args->data_ptr),
524 525 526
		       args->size))
		return -EFAULT;

527
	ret = i915_mutex_lock_interruptible(dev);
528
	if (ret)
529
		return ret;
530

531
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
532
	if (&obj->base == NULL) {
533 534
		ret = -ENOENT;
		goto unlock;
535
	}
536

537
	/* Bounds check source.  */
538 539
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
540
		ret = -EINVAL;
541
		goto out;
C
Chris Wilson 已提交
542 543
	}

544 545 546 547 548 549 550 551
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
552 553
	trace_i915_gem_object_pread(obj, args->offset, args->size);

554
	ret = i915_gem_shmem_pread(dev, obj, args, file);
555

556
out:
557
	drm_gem_object_unreference(&obj->base);
558
unlock:
559
	mutex_unlock(&dev->struct_mutex);
560
	return ret;
561 562
}

563 564
/* This is the fast write path which cannot handle
 * page faults in the source data
565
 */
566 567 568 569 570 571

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
572
{
573 574
	void __iomem *vaddr_atomic;
	void *vaddr;
575
	unsigned long unwritten;
576

P
Peter Zijlstra 已提交
577
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
578 579 580
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
581
						      user_data, length);
P
Peter Zijlstra 已提交
582
	io_mapping_unmap_atomic(vaddr_atomic);
583
	return unwritten;
584 585
}

586 587 588 589
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
590
static int
591 592
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
593
			 struct drm_i915_gem_pwrite *args,
594
			 struct drm_file *file)
595
{
596
	drm_i915_private_t *dev_priv = dev->dev_private;
597
	ssize_t remain;
598
	loff_t offset, page_base;
599
	char __user *user_data;
D
Daniel Vetter 已提交
600 601
	int page_offset, page_length, ret;

602
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
D
Daniel Vetter 已提交
603 604 605 606 607 608 609 610 611 612
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
613

V
Ville Syrjälä 已提交
614
	user_data = to_user_ptr(args->data_ptr);
615 616
	remain = args->size;

617
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
618 619 620 621

	while (remain > 0) {
		/* Operation in this page
		 *
622 623 624
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
625
		 */
626 627
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
628 629 630 631 632
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
633 634
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
635
		 */
B
Ben Widawsky 已提交
636
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
637 638 639 640
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
641

642 643 644
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
645 646
	}

D
Daniel Vetter 已提交
647
out_unpin:
B
Ben Widawsky 已提交
648
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
649
out:
650
	return ret;
651 652
}

653 654 655 656
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
657
static int
658 659 660 661 662
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
663
{
664
	char *vaddr;
665
	int ret;
666

667
	if (unlikely(page_do_bit17_swizzling))
668
		return -EINVAL;
669

670 671 672 673 674 675 676 677 678 679 680
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
681

682
	return ret ? -EFAULT : 0;
683 684
}

685 686
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
687
static int
688 689 690 691 692
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
693
{
694 695
	char *vaddr;
	int ret;
696

697
	vaddr = kmap(page);
698
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
699 700 701
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
702 703
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
704 705
						user_data,
						page_length);
706 707 708 709 710
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
711 712 713
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
714
	kunmap(page);
715

716
	return ret ? -EFAULT : 0;
717 718 719
}

static int
720 721 722 723
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
724 725
{
	ssize_t remain;
726 727
	loff_t offset;
	char __user *user_data;
728
	int shmem_page_offset, page_length, ret = 0;
729
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
730
	int hit_slowpath = 0;
731 732
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
733
	struct sg_page_iter sg_iter;
734

V
Ville Syrjälä 已提交
735
	user_data = to_user_ptr(args->data_ptr);
736 737
	remain = args->size;

738
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
739

740 741 742 743 744
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
745
		needs_clflush_after = cpu_write_needs_clflush(obj);
746 747 748
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
749
	}
750 751 752 753 754
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
755

756 757 758 759 760 761
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

762
	offset = args->offset;
763
	obj->dirty = 1;
764

765 766
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
767
		struct page *page = sg_page_iter_page(&sg_iter);
768
		int partial_cacheline_write;
769

770 771 772
		if (remain <= 0)
			break;

773 774 775 776 777
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
778
		shmem_page_offset = offset_in_page(offset);
779 780 781 782 783

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

784 785 786 787 788 789 790
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

791 792 793
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

794 795 796 797 798 799
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
800 801 802

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
803 804 805 806
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
807

808
		mutex_lock(&dev->struct_mutex);
809

810
next_page:
811 812 813
		set_page_dirty(page);
		mark_page_accessed(page);

814
		if (ret)
815 816
			goto out;

817
		remain -= page_length;
818
		user_data += page_length;
819
		offset += page_length;
820 821
	}

822
out:
823 824
	i915_gem_object_unpin_pages(obj);

825
	if (hit_slowpath) {
826 827 828 829 830 831 832
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
833 834
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
835
		}
836
	}
837

838
	if (needs_clflush_after)
839
		i915_gem_chipset_flush(dev);
840

841
	return ret;
842 843 844 845 846 847 848 849 850
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
851
		      struct drm_file *file)
852 853
{
	struct drm_i915_gem_pwrite *args = data;
854
	struct drm_i915_gem_object *obj;
855 856 857 858 859 860
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
861
		       to_user_ptr(args->data_ptr),
862 863 864
		       args->size))
		return -EFAULT;

865
	if (likely(!i915.prefault_disable)) {
866 867 868 869 870
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
871

872
	ret = i915_mutex_lock_interruptible(dev);
873
	if (ret)
874
		return ret;
875

876
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
877
	if (&obj->base == NULL) {
878 879
		ret = -ENOENT;
		goto unlock;
880
	}
881

882
	/* Bounds check destination. */
883 884
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
885
		ret = -EINVAL;
886
		goto out;
C
Chris Wilson 已提交
887 888
	}

889 890 891 892 893 894 895 896
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
897 898
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
899
	ret = -EFAULT;
900 901 902 903 904 905
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
906
	if (obj->phys_obj) {
907
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
908 909 910
		goto out;
	}

911 912 913
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
914
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
915 916 917
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
918
	}
919

920
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
921
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
922

923
out:
924
	drm_gem_object_unreference(&obj->base);
925
unlock:
926
	mutex_unlock(&dev->struct_mutex);
927 928 929
	return ret;
}

930
int
931
i915_gem_check_wedge(struct i915_gpu_error *error,
932 933
		     bool interruptible)
{
934
	if (i915_reset_in_progress(error)) {
935 936 937 938 939
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

940 941
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
962
	if (seqno == ring->outstanding_lazy_seqno)
963
		ret = i915_add_request(ring, NULL);
964 965 966 967

	return ret;
}

968 969 970 971 972 973 974 975 976 977 978
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

979 980 981 982 983 984 985 986
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

987 988 989 990
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
991
 * @reset_counter: reset sequence associated with the given seqno
992 993 994
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
995 996 997 998 999 1000 1001
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1002 1003 1004 1005
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1006
			unsigned reset_counter,
1007 1008 1009
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1010
{
1011 1012
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1013 1014
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1015 1016
	struct timespec before, now;
	DEFINE_WAIT(wait);
1017
	unsigned long timeout_expire;
1018 1019
	int ret;

1020 1021
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1022 1023 1024
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1025
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1026

1027
	if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
1028 1029 1030 1031 1032 1033 1034
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1035
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1036 1037
		return -ENODEV;

1038 1039
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1040
	getrawmonotonic(&before);
1041 1042
	for (;;) {
		struct timer_list timer;
1043

1044 1045
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1046

1047 1048
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1049 1050 1051 1052 1053 1054 1055 1056
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1057

1058 1059 1060 1061
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1062

1063 1064 1065 1066 1067
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1068
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1069 1070 1071 1072 1073 1074
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1075 1076
			unsigned long expire;

1077
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1078
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1079 1080 1081
			mod_timer(&timer, expire);
		}

1082
		io_schedule();
1083 1084 1085 1086 1087 1088

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1089
	getrawmonotonic(&now);
1090
	trace_i915_gem_request_wait_end(ring, seqno);
1091

1092 1093
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1094 1095

	finish_wait(&ring->irq_queue, &wait);
1096 1097 1098 1099

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1100 1101
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1102 1103
	}

1104
	return ret;
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1122
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1123 1124 1125 1126 1127 1128 1129
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1130 1131
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1132
			    interruptible, NULL, NULL);
1133 1134
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1174
	return i915_gem_object_wait_rendering__tail(obj, ring);
1175 1176
}

1177 1178 1179 1180 1181
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1182
					    struct drm_i915_file_private *file_priv,
1183 1184 1185 1186 1187
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1188
	unsigned reset_counter;
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1199
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1200 1201 1202 1203 1204 1205 1206
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1207
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1208
	mutex_unlock(&dev->struct_mutex);
1209
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
1210
	mutex_lock(&dev->struct_mutex);
1211 1212
	if (ret)
		return ret;
1213

1214
	return i915_gem_object_wait_rendering__tail(obj, ring);
1215 1216
}

1217
/**
1218 1219
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1220 1221 1222
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1223
			  struct drm_file *file)
1224 1225
{
	struct drm_i915_gem_set_domain *args = data;
1226
	struct drm_i915_gem_object *obj;
1227 1228
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1229 1230
	int ret;

1231
	/* Only handle setting domains to types used by the CPU. */
1232
	if (write_domain & I915_GEM_GPU_DOMAINS)
1233 1234
		return -EINVAL;

1235
	if (read_domains & I915_GEM_GPU_DOMAINS)
1236 1237 1238 1239 1240 1241 1242 1243
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1244
	ret = i915_mutex_lock_interruptible(dev);
1245
	if (ret)
1246
		return ret;
1247

1248
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1249
	if (&obj->base == NULL) {
1250 1251
		ret = -ENOENT;
		goto unlock;
1252
	}
1253

1254 1255 1256 1257
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1258 1259 1260
	ret = i915_gem_object_wait_rendering__nonblocking(obj,
							  file->driver_priv,
							  !write_domain);
1261 1262 1263
	if (ret)
		goto unref;

1264 1265
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1266 1267 1268 1269 1270 1271 1272

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1273
	} else {
1274
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1275 1276
	}

1277
unref:
1278
	drm_gem_object_unreference(&obj->base);
1279
unlock:
1280 1281 1282 1283 1284 1285 1286 1287 1288
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1289
			 struct drm_file *file)
1290 1291
{
	struct drm_i915_gem_sw_finish *args = data;
1292
	struct drm_i915_gem_object *obj;
1293 1294
	int ret = 0;

1295
	ret = i915_mutex_lock_interruptible(dev);
1296
	if (ret)
1297
		return ret;
1298

1299
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1300
	if (&obj->base == NULL) {
1301 1302
		ret = -ENOENT;
		goto unlock;
1303 1304 1305
	}

	/* Pinned buffers may be scanout, so flush the cache */
1306 1307
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1308

1309
	drm_gem_object_unreference(&obj->base);
1310
unlock:
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1324
		    struct drm_file *file)
1325 1326 1327 1328 1329
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1330
	obj = drm_gem_object_lookup(dev, file, args->handle);
1331
	if (obj == NULL)
1332
		return -ENOENT;
1333

1334 1335 1336 1337 1338 1339 1340 1341
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1342
	addr = vm_mmap(obj->filp, 0, args->size,
1343 1344
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1345
	drm_gem_object_unreference_unlocked(obj);
1346 1347 1348 1349 1350 1351 1352 1353
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1372 1373
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1374
	drm_i915_private_t *dev_priv = dev->dev_private;
1375 1376 1377
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1378
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1379

1380 1381
	intel_runtime_pm_get(dev_priv);

1382 1383 1384 1385
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1386 1387 1388
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1389

C
Chris Wilson 已提交
1390 1391
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1392 1393 1394 1395 1396 1397 1398 1399 1400
	/* Try to flush the object off the GPU first without holding the lock.
	 * Upon reacquiring the lock, we will perform our sanity checks and then
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
	if (ret)
		goto unlock;

1401 1402 1403 1404 1405 1406
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1407
	/* Now bind it into the GTT if needed */
1408
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1409 1410
	if (ret)
		goto unlock;
1411

1412 1413 1414
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1415

1416
	ret = i915_gem_object_get_fence(obj);
1417
	if (ret)
1418
		goto unpin;
1419

1420 1421
	obj->fault_mappable = true;

1422 1423 1424
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1425 1426 1427

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1428
unpin:
B
Ben Widawsky 已提交
1429
	i915_gem_object_ggtt_unpin(obj);
1430
unlock:
1431
	mutex_unlock(&dev->struct_mutex);
1432
out:
1433
	switch (ret) {
1434
	case -EIO:
1435 1436 1437
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1438 1439 1440 1441
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1442
	case -EAGAIN:
D
Daniel Vetter 已提交
1443 1444 1445 1446
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1447
		 */
1448 1449
	case 0:
	case -ERESTARTSYS:
1450
	case -EINTR:
1451 1452 1453 1454 1455
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1456 1457
		ret = VM_FAULT_NOPAGE;
		break;
1458
	case -ENOMEM:
1459 1460
		ret = VM_FAULT_OOM;
		break;
1461
	case -ENOSPC:
1462
	case -EFAULT:
1463 1464
		ret = VM_FAULT_SIGBUS;
		break;
1465
	default:
1466
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1467 1468
		ret = VM_FAULT_SIGBUS;
		break;
1469
	}
1470 1471 1472

	intel_runtime_pm_put(dev_priv);
	return ret;
1473 1474
}

1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1491 1492 1493 1494
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1495
 * Preserve the reservation of the mmapping with the DRM core code, but
1496 1497 1498 1499 1500 1501 1502 1503 1504
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1505
void
1506
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1507
{
1508 1509
	if (!obj->fault_mappable)
		return;
1510

1511
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1512
	obj->fault_mappable = false;
1513 1514
}

1515
uint32_t
1516
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1517
{
1518
	uint32_t gtt_size;
1519 1520

	if (INTEL_INFO(dev)->gen >= 4 ||
1521 1522
	    tiling_mode == I915_TILING_NONE)
		return size;
1523 1524 1525

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1526
		gtt_size = 1024*1024;
1527
	else
1528
		gtt_size = 512*1024;
1529

1530 1531
	while (gtt_size < size)
		gtt_size <<= 1;
1532

1533
	return gtt_size;
1534 1535
}

1536 1537 1538 1539 1540
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1541
 * potential fence register mapping.
1542
 */
1543 1544 1545
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1546 1547 1548 1549 1550
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1551
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1552
	    tiling_mode == I915_TILING_NONE)
1553 1554
		return 4096;

1555 1556 1557 1558
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1559
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1560 1561
}

1562 1563 1564 1565 1566
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1567
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1568 1569
		return 0;

1570 1571
	dev_priv->mm.shrinker_no_lock_stealing = true;

1572 1573
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1574
		goto out;
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1586
		goto out;
1587 1588

	i915_gem_shrink_all(dev_priv);
1589 1590 1591 1592 1593
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1594 1595 1596 1597 1598 1599 1600
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1601
int
1602 1603 1604 1605
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1606
{
1607
	struct drm_i915_private *dev_priv = dev->dev_private;
1608
	struct drm_i915_gem_object *obj;
1609 1610
	int ret;

1611
	ret = i915_mutex_lock_interruptible(dev);
1612
	if (ret)
1613
		return ret;
1614

1615
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1616
	if (&obj->base == NULL) {
1617 1618 1619
		ret = -ENOENT;
		goto unlock;
	}
1620

B
Ben Widawsky 已提交
1621
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1622
		ret = -E2BIG;
1623
		goto out;
1624 1625
	}

1626
	if (obj->madv != I915_MADV_WILLNEED) {
1627
		DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1628
		ret = -EFAULT;
1629
		goto out;
1630 1631
	}

1632 1633 1634
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1635

1636
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1637

1638
out:
1639
	drm_gem_object_unreference(&obj->base);
1640
unlock:
1641
	mutex_unlock(&dev->struct_mutex);
1642
	return ret;
1643 1644
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1669 1670 1671
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1672 1673 1674
{
	struct inode *inode;

1675
	i915_gem_object_free_mmap_offset(obj);
1676

1677 1678
	if (obj->base.filp == NULL)
		return;
1679

D
Daniel Vetter 已提交
1680 1681 1682 1683 1684
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1685
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1686
	shmem_truncate_range(inode, 0, (loff_t)-1);
1687

D
Daniel Vetter 已提交
1688 1689
	obj->madv = __I915_MADV_PURGED;
}
1690

D
Daniel Vetter 已提交
1691 1692 1693 1694
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1695 1696
}

1697
static void
1698
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1699
{
1700 1701
	struct sg_page_iter sg_iter;
	int ret;
1702

1703
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1704

C
Chris Wilson 已提交
1705 1706 1707 1708 1709 1710
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1711
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1712 1713 1714
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1715
	if (i915_gem_object_needs_bit17_swizzle(obj))
1716 1717
		i915_gem_object_save_bit_17_swizzle(obj);

1718 1719
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1720

1721
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1722
		struct page *page = sg_page_iter_page(&sg_iter);
1723

1724
		if (obj->dirty)
1725
			set_page_dirty(page);
1726

1727
		if (obj->madv == I915_MADV_WILLNEED)
1728
			mark_page_accessed(page);
1729

1730
		page_cache_release(page);
1731
	}
1732
	obj->dirty = 0;
1733

1734 1735
	sg_free_table(obj->pages);
	kfree(obj->pages);
1736
}
C
Chris Wilson 已提交
1737

1738
int
1739 1740 1741 1742
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1743
	if (obj->pages == NULL)
1744 1745
		return 0;

1746 1747 1748
	if (obj->pages_pin_count)
		return -EBUSY;

1749
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1750

1751 1752 1753
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1754
	list_del(&obj->global_list);
1755

1756
	ops->put_pages(obj);
1757
	obj->pages = NULL;
1758

C
Chris Wilson 已提交
1759 1760 1761 1762 1763 1764
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1765
static unsigned long
1766 1767
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1768
{
1769
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1770
	struct drm_i915_gem_object *obj, *next;
1771
	unsigned long count = 0;
C
Chris Wilson 已提交
1772 1773 1774

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1775
				 global_list) {
1776
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1777
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1778 1779 1780 1781 1782 1783
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1784 1785 1786 1787 1788 1789 1790 1791
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1792
		struct i915_vma *vma, *v;
1793

1794 1795 1796 1797
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1798 1799 1800
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1823 1824 1825
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1826

1827
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1828
			count += obj->base.size >> PAGE_SHIFT;
1829 1830

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1831
	}
1832
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1833 1834 1835 1836

	return count;
}

1837
static unsigned long
1838 1839 1840 1841 1842
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1843
static unsigned long
C
Chris Wilson 已提交
1844 1845 1846
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1847
	long freed = 0;
C
Chris Wilson 已提交
1848 1849 1850

	i915_gem_evict_everything(dev_priv->dev);

1851
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1852
				 global_list) {
1853
		if (i915_gem_object_put_pages(obj) == 0)
1854 1855 1856
			freed += obj->base.size >> PAGE_SHIFT;
	}
	return freed;
D
Daniel Vetter 已提交
1857 1858
}

1859
static int
C
Chris Wilson 已提交
1860
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1861
{
C
Chris Wilson 已提交
1862
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1863 1864
	int page_count, i;
	struct address_space *mapping;
1865 1866
	struct sg_table *st;
	struct scatterlist *sg;
1867
	struct sg_page_iter sg_iter;
1868
	struct page *page;
1869
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1870
	gfp_t gfp;
1871

C
Chris Wilson 已提交
1872 1873 1874 1875 1876 1877 1878
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1879 1880 1881 1882
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1883
	page_count = obj->base.size / PAGE_SIZE;
1884 1885
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1886
		return -ENOMEM;
1887
	}
1888

1889 1890 1891 1892 1893
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1894
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1895
	gfp = mapping_gfp_mask(mapping);
1896
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1897
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1898 1899 1900
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1911
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1912 1913 1914 1915 1916 1917 1918
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1919
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1920 1921
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1922 1923 1924 1925 1926 1927 1928 1929
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1930 1931 1932 1933 1934 1935 1936 1937 1938
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1939 1940 1941

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1942
	}
1943 1944 1945 1946
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1947 1948
	obj->pages = st;

1949
	if (i915_gem_object_needs_bit17_swizzle(obj))
1950 1951 1952 1953 1954
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1955 1956
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1957
		page_cache_release(sg_page_iter_page(&sg_iter));
1958 1959
	sg_free_table(st);
	kfree(st);
1960
	return PTR_ERR(page);
1961 1962
}

1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1977
	if (obj->pages)
1978 1979
		return 0;

1980
	if (obj->madv != I915_MADV_WILLNEED) {
1981
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
1982
		return -EFAULT;
1983 1984
	}

1985 1986
	BUG_ON(obj->pages_pin_count);

1987 1988 1989 1990
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1991
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1992
	return 0;
1993 1994
}

B
Ben Widawsky 已提交
1995
static void
1996
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1997
			       struct intel_ring_buffer *ring)
1998
{
1999
	struct drm_device *dev = obj->base.dev;
2000
	struct drm_i915_private *dev_priv = dev->dev_private;
2001
	u32 seqno = intel_ring_get_seqno(ring);
2002

2003
	BUG_ON(ring == NULL);
2004 2005 2006 2007
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2008
	obj->ring = ring;
2009 2010

	/* Add a reference if we're newly entering the active list. */
2011 2012 2013
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2014
	}
2015

2016
	list_move_tail(&obj->ring_list, &ring->active_list);
2017

2018
	obj->last_read_seqno = seqno;
2019

2020
	if (obj->fenced_gpu_access) {
2021 2022
		obj->last_fenced_seqno = seqno;

2023 2024 2025 2026 2027 2028 2029 2030
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2031 2032 2033
	}
}

B
Ben Widawsky 已提交
2034 2035 2036 2037 2038 2039 2040
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2041 2042
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2043
{
B
Ben Widawsky 已提交
2044
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2045 2046
	struct i915_address_space *vm;
	struct i915_vma *vma;
2047

2048
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2049
	BUG_ON(!obj->active);
2050

2051 2052 2053 2054 2055
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2056

2057
	list_del_init(&obj->ring_list);
2058 2059
	obj->ring = NULL;

2060 2061 2062 2063 2064
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2065 2066 2067 2068 2069 2070
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2071
}
2072

2073
static int
2074
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2075
{
2076 2077 2078
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2079

2080
	/* Carefully retire all requests without writing to the rings */
2081
	for_each_ring(ring, dev_priv, i) {
2082 2083 2084
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2085 2086
	}
	i915_gem_retire_requests(dev);
2087 2088

	/* Finally reset hw state */
2089
	for_each_ring(ring, dev_priv, i) {
2090
		intel_ring_init_seqno(ring, seqno);
2091

2092 2093 2094
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2095

2096
	return 0;
2097 2098
}

2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2125 2126
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2127
{
2128 2129 2130 2131
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2132
		int ret = i915_gem_init_seqno(dev, 0);
2133 2134
		if (ret)
			return ret;
2135

2136 2137
		dev_priv->next_seqno = 1;
	}
2138

2139
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2140
	return 0;
2141 2142
}

2143 2144
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2145
		       struct drm_i915_gem_object *obj,
2146
		       u32 *out_seqno)
2147
{
C
Chris Wilson 已提交
2148
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2149
	struct drm_i915_gem_request *request;
2150
	u32 request_ring_position, request_start;
2151 2152
	int ret;

2153
	request_start = intel_ring_get_tail(ring);
2154 2155 2156 2157 2158 2159 2160
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2161 2162 2163
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2164

2165 2166
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2167
		return -ENOMEM;
2168

2169 2170 2171 2172 2173 2174 2175
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2176
	ret = ring->add_request(ring);
2177
	if (ret)
2178
		return ret;
2179

2180
	request->seqno = intel_ring_get_seqno(ring);
2181
	request->ring = ring;
2182
	request->head = request_start;
2183
	request->tail = request_ring_position;
2184 2185 2186 2187 2188 2189 2190

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2191
	request->batch_obj = obj;
2192

2193 2194 2195 2196
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2197 2198 2199
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2200
	request->emitted_jiffies = jiffies;
2201
	list_add_tail(&request->list, &ring->request_list);
2202
	request->file_priv = NULL;
2203

C
Chris Wilson 已提交
2204 2205 2206
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2207
		spin_lock(&file_priv->mm.lock);
2208
		request->file_priv = file_priv;
2209
		list_add_tail(&request->client_list,
2210
			      &file_priv->mm.request_list);
2211
		spin_unlock(&file_priv->mm.lock);
2212
	}
2213

2214
	trace_i915_gem_request_add(ring, request->seqno);
2215
	ring->outstanding_lazy_seqno = 0;
2216
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2217

2218
	if (!dev_priv->ums.mm_suspended) {
2219 2220
		i915_queue_hangcheck(ring->dev);

2221 2222 2223 2224 2225
		cancel_delayed_work_sync(&dev_priv->mm.idle_work);
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
		intel_mark_busy(dev_priv->dev);
B
Ben Gamari 已提交
2226
	}
2227

2228
	if (out_seqno)
2229
		*out_seqno = request->seqno;
2230
	return 0;
2231 2232
}

2233 2234
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2235
{
2236
	struct drm_i915_file_private *file_priv = request->file_priv;
2237

2238 2239
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2240

2241
	spin_lock(&file_priv->mm.lock);
2242 2243
	list_del(&request->client_list);
	request->file_priv = NULL;
2244
	spin_unlock(&file_priv->mm.lock);
2245 2246
}

2247
static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2248
				   const struct i915_hw_context *ctx)
2249
{
2250
	unsigned long elapsed;
2251

2252 2253 2254
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;

	if (ctx->hang_stats.banned)
2255 2256 2257
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2258
		if (!i915_gem_context_is_default(ctx)) {
2259
			DRM_DEBUG("context hanging too fast, banning!\n");
2260 2261 2262 2263
			return true;
		} else if (dev_priv->gpu_error.stop_rings == 0) {
			DRM_ERROR("gpu hanging too fast, banning!\n");
			return true;
2264
		}
2265 2266 2267 2268 2269
	}

	return false;
}

2270 2271
static void i915_set_reset_status(struct drm_i915_private *dev_priv,
				  struct i915_hw_context *ctx,
2272
				  const bool guilty)
2273
{
2274 2275 2276 2277
	struct i915_ctx_hang_stats *hs;

	if (WARN_ON(!ctx))
		return;
2278

2279 2280 2281
	hs = &ctx->hang_stats;

	if (guilty) {
2282
		hs->banned = i915_context_is_banned(dev_priv, ctx);
2283 2284 2285 2286
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2287 2288 2289
	}
}

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2301 2302
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring)
2303
{
2304
	struct drm_i915_gem_request *request;
2305 2306 2307
	u32 completed_seqno;

	completed_seqno = ring->get_seqno(ring, false);
2308 2309 2310 2311

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2312

2313
		return request;
2314
	}
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324

	return NULL;
}

static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
				       struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_request *request;
	bool ring_hung;

2325
	request = i915_gem_find_active_request(ring);
2326 2327 2328 2329 2330 2331

	if (request == NULL)
		return;

	ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;

2332
	i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2333 2334

	list_for_each_entry_continue(request, &ring->request_list, list)
2335
		i915_set_reset_status(dev_priv, request->ctx, false);
2336
}
2337

2338 2339 2340
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
					struct intel_ring_buffer *ring)
{
2341
	while (!list_empty(&ring->active_list)) {
2342
		struct drm_i915_gem_object *obj;
2343

2344 2345 2346
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2347

2348
		i915_gem_object_move_to_inactive(obj);
2349
	}
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2367 2368
}

2369
void i915_gem_restore_fences(struct drm_device *dev)
2370 2371 2372 2373
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2374
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2375
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2376

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2387 2388 2389
	}
}

2390
void i915_gem_reset(struct drm_device *dev)
2391
{
2392
	struct drm_i915_private *dev_priv = dev->dev_private;
2393
	struct intel_ring_buffer *ring;
2394
	int i;
2395

2396 2397 2398 2399 2400 2401 2402 2403
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2404
	for_each_ring(ring, dev_priv, i)
2405
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2406

2407 2408
	i915_gem_cleanup_ringbuffer(dev);

2409 2410
	i915_gem_context_reset(dev);

2411
	i915_gem_restore_fences(dev);
2412 2413 2414 2415 2416
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2417
void
C
Chris Wilson 已提交
2418
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2419 2420 2421
{
	uint32_t seqno;

C
Chris Wilson 已提交
2422
	if (list_empty(&ring->request_list))
2423 2424
		return;

C
Chris Wilson 已提交
2425
	WARN_ON(i915_verify_lists(ring->dev));
2426

2427
	seqno = ring->get_seqno(ring, true);
2428

2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2447
	while (!list_empty(&ring->request_list)) {
2448 2449
		struct drm_i915_gem_request *request;

2450
		request = list_first_entry(&ring->request_list,
2451 2452 2453
					   struct drm_i915_gem_request,
					   list);

2454
		if (!i915_seqno_passed(seqno, request->seqno))
2455 2456
			break;

C
Chris Wilson 已提交
2457
		trace_i915_gem_request_retire(ring, request->seqno);
2458 2459 2460 2461 2462 2463
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2464

2465
		i915_gem_free_request(request);
2466
	}
2467

C
Chris Wilson 已提交
2468 2469
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2470
		ring->irq_put(ring);
C
Chris Wilson 已提交
2471
		ring->trace_irq_seqno = 0;
2472
	}
2473

C
Chris Wilson 已提交
2474
	WARN_ON(i915_verify_lists(ring->dev));
2475 2476
}

2477
bool
2478 2479 2480
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2481
	struct intel_ring_buffer *ring;
2482
	bool idle = true;
2483
	int i;
2484

2485
	for_each_ring(ring, dev_priv, i) {
2486
		i915_gem_retire_requests_ring(ring);
2487 2488 2489 2490 2491 2492 2493 2494 2495
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2496 2497
}

2498
static void
2499 2500
i915_gem_retire_work_handler(struct work_struct *work)
{
2501 2502 2503
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2504
	bool idle;
2505

2506
	/* Come back later if the device is busy... */
2507 2508 2509 2510
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2511
	}
2512
	if (!idle)
2513 2514
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2515
}
2516

2517 2518 2519 2520 2521 2522 2523
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2524 2525
}

2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2537
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2538 2539 2540 2541 2542 2543 2544 2545 2546
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2572
	drm_i915_private_t *dev_priv = dev->dev_private;
2573 2574 2575
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2576
	struct timespec timeout_stack, *timeout = NULL;
2577
	unsigned reset_counter;
2578 2579 2580
	u32 seqno = 0;
	int ret = 0;

2581 2582 2583 2584
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2596 2597
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2598 2599 2600 2601
	if (ret)
		goto out;

	if (obj->active) {
2602
		seqno = obj->last_read_seqno;
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2618
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2619 2620
	mutex_unlock(&dev->struct_mutex);

2621
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2622
	if (timeout)
2623
		args->timeout_ns = timespec_to_ns(timeout);
2624 2625 2626 2627 2628 2629 2630 2631
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2655
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2656
		return i915_gem_object_wait_rendering(obj, false);
2657 2658 2659

	idx = intel_ring_sync_index(from, to);

2660
	seqno = obj->last_read_seqno;
2661 2662 2663
	if (seqno <= from->sync_seqno[idx])
		return 0;

2664 2665 2666
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2667

2668
	trace_i915_gem_ring_sync_to(from, to, seqno);
2669
	ret = to->sync_to(to, from, seqno);
2670
	if (!ret)
2671 2672 2673 2674 2675
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2676

2677
	return ret;
2678 2679
}

2680 2681 2682 2683 2684 2685 2686
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2687 2688 2689
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2690 2691 2692
	/* Wait for any direct GTT access to complete */
	mb();

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2704
int i915_vma_unbind(struct i915_vma *vma)
2705
{
2706
	struct drm_i915_gem_object *obj = vma->obj;
2707
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2708
	int ret;
2709

2710
	if (list_empty(&vma->vma_link))
2711 2712
		return 0;

2713 2714 2715 2716
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);
		return 0;
	}
2717

B
Ben Widawsky 已提交
2718
	if (vma->pin_count)
2719
		return -EBUSY;
2720

2721 2722
	BUG_ON(obj->pages == NULL);

2723
	ret = i915_gem_object_finish_gpu(obj);
2724
	if (ret)
2725 2726 2727 2728 2729 2730
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2731
	i915_gem_object_finish_gtt(obj);
2732

2733
	/* release the fence reg _after_ flushing */
2734
	ret = i915_gem_object_put_fence(obj);
2735
	if (ret)
2736
		return ret;
2737

2738
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2739

2740 2741
	vma->unbind_vma(vma);

2742
	i915_gem_gtt_finish_object(obj);
2743

2744
	list_del_init(&vma->mm_list);
2745
	/* Avoid an unnecessary call to unbind on rebind. */
2746 2747
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2748

B
Ben Widawsky 已提交
2749 2750 2751 2752
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2753
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2754 2755
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2756

2757 2758 2759 2760 2761 2762
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2763
	return 0;
2764 2765
}

2766
int i915_gpu_idle(struct drm_device *dev)
2767 2768
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2769
	struct intel_ring_buffer *ring;
2770
	int ret, i;
2771 2772

	/* Flush everything onto the inactive list. */
2773
	for_each_ring(ring, dev_priv, i) {
2774
		ret = i915_switch_context(ring, NULL, ring->default_context);
2775 2776 2777
		if (ret)
			return ret;

2778
		ret = intel_ring_idle(ring);
2779 2780 2781
		if (ret)
			return ret;
	}
2782

2783
	return 0;
2784 2785
}

2786 2787
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2788 2789
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2790 2791
	int fence_reg;
	int fence_pitch_shift;
2792

2793 2794 2795 2796 2797 2798 2799 2800
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2815
	if (obj) {
2816
		u32 size = i915_gem_obj_ggtt_size(obj);
2817
		uint64_t val;
2818

2819
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2820
				 0xfffff000) << 32;
2821
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2822
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2823 2824 2825
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2826

2827 2828 2829 2830 2831 2832 2833 2834 2835
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2836 2837
}

2838 2839
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2840 2841
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2842
	u32 val;
2843

2844
	if (obj) {
2845
		u32 size = i915_gem_obj_ggtt_size(obj);
2846 2847
		int pitch_val;
		int tile_width;
2848

2849
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2850
		     (size & -size) != size ||
2851 2852 2853
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2854

2855 2856 2857 2858 2859 2860 2861 2862 2863
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2864
		val = i915_gem_obj_ggtt_offset(obj);
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2880 2881
}

2882 2883
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2884 2885 2886 2887
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2888
	if (obj) {
2889
		u32 size = i915_gem_obj_ggtt_size(obj);
2890
		uint32_t pitch_val;
2891

2892
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2893
		     (size & -size) != size ||
2894 2895 2896
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2897

2898 2899
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2900

2901
		val = i915_gem_obj_ggtt_offset(obj);
2902 2903 2904 2905 2906 2907 2908
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2909

2910 2911 2912 2913
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2914 2915 2916 2917 2918
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2919 2920 2921
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2922 2923 2924 2925 2926 2927 2928 2929
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2930 2931 2932 2933
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2934
	switch (INTEL_INFO(dev)->gen) {
2935
	case 8:
2936
	case 7:
2937
	case 6:
2938 2939 2940 2941
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2942
	default: BUG();
2943
	}
2944 2945 2946 2947 2948 2949

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2950 2951
}

2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2962
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2963 2964 2965
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2966 2967

	if (enable) {
2968
		obj->fence_reg = reg;
2969 2970 2971 2972 2973 2974 2975
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2976
	obj->fence_dirty = false;
2977 2978
}

2979
static int
2980
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2981
{
2982
	if (obj->last_fenced_seqno) {
2983
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2984 2985
		if (ret)
			return ret;
2986 2987 2988 2989

		obj->last_fenced_seqno = 0;
	}

2990
	obj->fenced_gpu_access = false;
2991 2992 2993 2994 2995 2996
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2997
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2998
	struct drm_i915_fence_reg *fence;
2999 3000
	int ret;

3001
	ret = i915_gem_object_wait_fence(obj);
3002 3003 3004
	if (ret)
		return ret;

3005 3006
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3007

3008 3009
	fence = &dev_priv->fence_regs[obj->fence_reg];

3010
	i915_gem_object_fence_lost(obj);
3011
	i915_gem_object_update_fence(obj, fence, false);
3012 3013 3014 3015 3016

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3017
i915_find_fence_reg(struct drm_device *dev)
3018 3019
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3020
	struct drm_i915_fence_reg *reg, *avail;
3021
	int i;
3022 3023

	/* First try to find a free reg */
3024
	avail = NULL;
3025 3026 3027
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3028
			return reg;
3029

3030
		if (!reg->pin_count)
3031
			avail = reg;
3032 3033
	}

3034
	if (avail == NULL)
3035
		goto deadlock;
3036 3037

	/* None available, try to steal one or wait for a user to finish */
3038
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3039
		if (reg->pin_count)
3040 3041
			continue;

C
Chris Wilson 已提交
3042
		return reg;
3043 3044
	}

3045 3046 3047 3048 3049 3050
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3051 3052
}

3053
/**
3054
 * i915_gem_object_get_fence - set up fencing for an object
3055 3056 3057 3058 3059 3060 3061 3062 3063
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3064 3065
 *
 * For an untiled surface, this removes any existing fence.
3066
 */
3067
int
3068
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3069
{
3070
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3071
	struct drm_i915_private *dev_priv = dev->dev_private;
3072
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3073
	struct drm_i915_fence_reg *reg;
3074
	int ret;
3075

3076 3077 3078
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3079
	if (obj->fence_dirty) {
3080
		ret = i915_gem_object_wait_fence(obj);
3081 3082 3083
		if (ret)
			return ret;
	}
3084

3085
	/* Just update our place in the LRU if our fence is getting reused. */
3086 3087
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3088
		if (!obj->fence_dirty) {
3089 3090 3091 3092 3093 3094
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3095 3096
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3097

3098 3099 3100
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3101
			ret = i915_gem_object_wait_fence(old);
3102 3103 3104
			if (ret)
				return ret;

3105
			i915_gem_object_fence_lost(old);
3106
		}
3107
	} else
3108 3109
		return 0;

3110 3111
	i915_gem_object_update_fence(obj, reg, enable);

3112
	return 0;
3113 3114
}

3115 3116 3117 3118 3119 3120 3121 3122
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3123
	 * crossing memory domains and dying.
3124 3125 3126 3127
	 */
	if (HAS_LLC(dev))
		return true;

3128
	if (!drm_mm_node_allocated(gtt_space))
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3152
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3153 3154 3155 3156 3157 3158 3159 3160
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3161 3162
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3173 3174
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3185 3186 3187
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
3188
static struct i915_vma *
3189 3190 3191
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
3192
			   unsigned flags)
3193
{
3194
	struct drm_device *dev = obj->base.dev;
3195
	drm_i915_private_t *dev_priv = dev->dev_private;
3196
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3197
	size_t gtt_max =
3198
		flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3199
	struct i915_vma *vma;
3200
	int ret;
3201

3202 3203 3204 3205 3206
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3207
						     obj->tiling_mode, true);
3208
	unfenced_alignment =
3209
		i915_gem_get_gtt_alignment(dev,
3210 3211
					   obj->base.size,
					   obj->tiling_mode, false);
3212

3213
	if (alignment == 0)
3214
		alignment = flags & PIN_MAPPABLE ? fence_alignment :
3215
						unfenced_alignment;
3216
	if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3217
		DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
3218
		return ERR_PTR(-EINVAL);
3219 3220
	}

3221
	size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3222

3223 3224 3225
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3226
	if (obj->base.size > gtt_max) {
3227
		DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3228
			  obj->base.size,
3229
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3230
			  gtt_max);
3231
		return ERR_PTR(-E2BIG);
3232 3233
	}

3234
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3235
	if (ret)
3236
		return ERR_PTR(ret);
C
Chris Wilson 已提交
3237

3238 3239
	i915_gem_object_pin_pages(obj);

3240
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3241
	if (IS_ERR(vma))
3242
		goto err_unpin;
B
Ben Widawsky 已提交
3243

3244
search_free:
3245
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3246
						  size, alignment,
3247 3248
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3249
	if (ret) {
3250
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3251
					       obj->cache_level, flags);
3252 3253
		if (ret == 0)
			goto search_free;
3254

3255
		goto err_free_vma;
3256
	}
B
Ben Widawsky 已提交
3257
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3258
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3259
		ret = -EINVAL;
3260
		goto err_remove_node;
3261 3262
	}

3263
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3264
	if (ret)
3265
		goto err_remove_node;
3266

3267
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3268
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3269

3270 3271
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3272

3273 3274
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3275

3276 3277
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3278

3279
		obj->map_and_fenceable = mappable && fenceable;
3280
	}
3281

3282
	WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3283

3284
	trace_i915_vma_bind(vma, flags);
3285 3286 3287
	vma->bind_vma(vma, obj->cache_level,
		      flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);

3288
	i915_gem_verify_gtt(dev);
3289
	return vma;
B
Ben Widawsky 已提交
3290

3291
err_remove_node:
3292
	drm_mm_remove_node(&vma->node);
3293
err_free_vma:
B
Ben Widawsky 已提交
3294
	i915_gem_vma_destroy(vma);
3295
	vma = ERR_PTR(ret);
3296
err_unpin:
B
Ben Widawsky 已提交
3297
	i915_gem_object_unpin_pages(obj);
3298
	return vma;
3299 3300
}

3301
bool
3302 3303
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3304 3305 3306 3307 3308
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3309
	if (obj->pages == NULL)
3310
		return false;
3311

3312 3313 3314 3315 3316
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3317
		return false;
3318

3319 3320 3321 3322 3323 3324 3325 3326
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3327
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3328
		return false;
3329

C
Chris Wilson 已提交
3330
	trace_i915_gem_object_clflush(obj);
3331
	drm_clflush_sg(obj->pages);
3332 3333

	return true;
3334 3335 3336 3337
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3338
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3339
{
C
Chris Wilson 已提交
3340 3341
	uint32_t old_write_domain;

3342
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3343 3344
		return;

3345
	/* No actual flushing is required for the GTT write domain.  Writes
3346 3347
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3348 3349 3350 3351
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3352
	 */
3353 3354
	wmb();

3355 3356
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3357 3358

	trace_i915_gem_object_change_domain(obj,
3359
					    obj->base.read_domains,
C
Chris Wilson 已提交
3360
					    old_write_domain);
3361 3362 3363 3364
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3365 3366
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3367
{
C
Chris Wilson 已提交
3368
	uint32_t old_write_domain;
3369

3370
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3371 3372
		return;

3373 3374 3375
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3376 3377
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3378 3379

	trace_i915_gem_object_change_domain(obj,
3380
					    obj->base.read_domains,
C
Chris Wilson 已提交
3381
					    old_write_domain);
3382 3383
}

3384 3385 3386 3387 3388 3389
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3390
int
3391
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3392
{
3393
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3394
	uint32_t old_write_domain, old_read_domains;
3395
	int ret;
3396

3397
	/* Not valid to be called on unbound objects. */
3398
	if (!i915_gem_obj_bound_any(obj))
3399 3400
		return -EINVAL;

3401 3402 3403
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3404
	ret = i915_gem_object_wait_rendering(obj, !write);
3405 3406 3407
	if (ret)
		return ret;

3408
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3409

3410 3411 3412 3413 3414 3415 3416
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3417 3418
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3419

3420 3421 3422
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3423 3424
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3425
	if (write) {
3426 3427 3428
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3429 3430
	}

C
Chris Wilson 已提交
3431 3432 3433 3434
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3435
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3436
	if (i915_gem_object_is_inactive(obj)) {
3437
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3438 3439 3440 3441 3442
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3443

3444 3445 3446
	return 0;
}

3447 3448 3449
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3450
	struct drm_device *dev = obj->base.dev;
3451
	struct i915_vma *vma;
3452 3453 3454 3455 3456
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3457
	if (i915_gem_obj_is_pinned(obj)) {
3458 3459 3460 3461
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3462 3463
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3464
			ret = i915_vma_unbind(vma);
3465 3466 3467 3468 3469
			if (ret)
				return ret;

			break;
		}
3470 3471
	}

3472
	if (i915_gem_obj_bound_any(obj)) {
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3483
		if (INTEL_INFO(dev)->gen < 6) {
3484 3485 3486 3487 3488
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3489
		list_for_each_entry(vma, &obj->vma_list, vma_link)
3490 3491 3492
			if (drm_mm_node_allocated(&vma->node))
				vma->bind_vma(vma, cache_level,
					      obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
3493 3494
	}

3495 3496 3497 3498 3499
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3521
	i915_gem_verify_gtt(dev);
3522 3523 3524
	return 0;
}

B
Ben Widawsky 已提交
3525 3526
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3527
{
B
Ben Widawsky 已提交
3528
	struct drm_i915_gem_caching *args = data;
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3542 3543 3544 3545 3546 3547
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3548 3549 3550 3551
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3552 3553 3554 3555
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3556 3557 3558 3559 3560 3561 3562

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3563 3564
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3565
{
B
Ben Widawsky 已提交
3566
	struct drm_i915_gem_caching *args = data;
3567 3568 3569 3570
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3571 3572
	switch (args->caching) {
	case I915_CACHING_NONE:
3573 3574
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3575
	case I915_CACHING_CACHED:
3576 3577
		level = I915_CACHE_LLC;
		break;
3578 3579 3580
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3581 3582 3583 3584
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3585 3586 3587 3588
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
B
Ben Widawsky 已提交
3616
	return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
3617 3618
}

3619
/*
3620 3621 3622
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3623 3624
 */
int
3625 3626
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3627
				     struct intel_ring_buffer *pipelined)
3628
{
3629
	u32 old_read_domains, old_write_domain;
3630 3631
	int ret;

3632
	if (pipelined != obj->ring) {
3633 3634
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3635 3636 3637
			return ret;
	}

3638 3639 3640 3641 3642
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3643 3644 3645 3646 3647 3648 3649 3650 3651
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3652 3653
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3654
	if (ret)
3655
		goto err_unpin_display;
3656

3657 3658 3659 3660
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3661
	ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
3662
	if (ret)
3663
		goto err_unpin_display;
3664

3665
	i915_gem_object_flush_cpu_write_domain(obj, true);
3666

3667
	old_write_domain = obj->base.write_domain;
3668
	old_read_domains = obj->base.read_domains;
3669 3670 3671 3672

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3673
	obj->base.write_domain = 0;
3674
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3675 3676 3677

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3678
					    old_write_domain);
3679 3680

	return 0;
3681 3682 3683 3684 3685 3686 3687 3688 3689

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3690
	i915_gem_object_ggtt_unpin(obj);
3691
	obj->pin_display = is_pin_display(obj);
3692 3693
}

3694
int
3695
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3696
{
3697 3698
	int ret;

3699
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3700 3701
		return 0;

3702
	ret = i915_gem_object_wait_rendering(obj, false);
3703 3704 3705
	if (ret)
		return ret;

3706 3707
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3708
	return 0;
3709 3710
}

3711 3712 3713 3714 3715 3716
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3717
int
3718
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3719
{
C
Chris Wilson 已提交
3720
	uint32_t old_write_domain, old_read_domains;
3721 3722
	int ret;

3723 3724 3725
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3726
	ret = i915_gem_object_wait_rendering(obj, !write);
3727 3728 3729
	if (ret)
		return ret;

3730
	i915_gem_object_flush_gtt_write_domain(obj);
3731

3732 3733
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3734

3735
	/* Flush the CPU cache if it's still invalid. */
3736
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3737
		i915_gem_clflush_object(obj, false);
3738

3739
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3740 3741 3742 3743 3744
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3745
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3746 3747 3748 3749 3750

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3751 3752
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3753
	}
3754

C
Chris Wilson 已提交
3755 3756 3757 3758
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3759 3760 3761
	return 0;
}

3762 3763 3764
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3765 3766 3767 3768
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3769 3770 3771
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3772
static int
3773
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3774
{
3775 3776
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3777
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3778 3779
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3780
	unsigned reset_counter;
3781 3782
	u32 seqno = 0;
	int ret;
3783

3784 3785 3786 3787 3788 3789 3790
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3791

3792
	spin_lock(&file_priv->mm.lock);
3793
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3794 3795
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3796

3797 3798
		ring = request->ring;
		seqno = request->seqno;
3799
	}
3800
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3801
	spin_unlock(&file_priv->mm.lock);
3802

3803 3804
	if (seqno == 0)
		return 0;
3805

3806
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3807 3808
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3809 3810 3811 3812

	return ret;
}

3813
int
3814
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3815
		    struct i915_address_space *vm,
3816
		    uint32_t alignment,
3817
		    unsigned flags)
3818
{
3819
	struct i915_vma *vma;
3820 3821
	int ret;

3822
	if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
3823
		return -EINVAL;
3824 3825 3826

	vma = i915_gem_obj_to_vma(obj, vm);
	if (vma) {
B
Ben Widawsky 已提交
3827 3828 3829
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

3830 3831
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3832
		    (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
B
Ben Widawsky 已提交
3833
			WARN(vma->pin_count,
3834
			     "bo is already pinned with incorrect alignment:"
3835
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3836
			     " obj->map_and_fenceable=%d\n",
3837
			     i915_gem_obj_offset(obj, vm), alignment,
3838
			     flags & PIN_MAPPABLE,
3839
			     obj->map_and_fenceable);
3840
			ret = i915_vma_unbind(vma);
3841 3842
			if (ret)
				return ret;
3843 3844

			vma = NULL;
3845 3846 3847
		}
	}

3848
	if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
3849 3850 3851
		vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
		if (IS_ERR(vma))
			return PTR_ERR(vma);
3852
	}
J
Jesse Barnes 已提交
3853

3854 3855
	if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
3856

3857
	vma->pin_count++;
3858 3859
	if (flags & PIN_MAPPABLE)
		obj->pin_mappable |= true;
3860 3861 3862 3863 3864

	return 0;
}

void
B
Ben Widawsky 已提交
3865
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3866
{
B
Ben Widawsky 已提交
3867
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
3868

B
Ben Widawsky 已提交
3869 3870 3871 3872 3873
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
3874
		obj->pin_mappable = false;
3875 3876 3877 3878
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3879
		   struct drm_file *file)
3880 3881
{
	struct drm_i915_gem_pin *args = data;
3882
	struct drm_i915_gem_object *obj;
3883 3884
	int ret;

3885 3886 3887
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

3888 3889 3890
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3891

3892
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3893
	if (&obj->base == NULL) {
3894 3895
		ret = -ENOENT;
		goto unlock;
3896 3897
	}

3898
	if (obj->madv != I915_MADV_WILLNEED) {
3899
		DRM_DEBUG("Attempting to pin a purgeable buffer\n");
3900
		ret = -EFAULT;
3901
		goto out;
3902 3903
	}

3904
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
3905
		DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
3906
			  args->handle);
3907 3908
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3909 3910
	}

3911 3912 3913 3914 3915
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3916
	if (obj->user_pin_count == 0) {
3917
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
3918 3919
		if (ret)
			goto out;
3920 3921
	}

3922 3923 3924
	obj->user_pin_count++;
	obj->pin_filp = file;

3925
	args->offset = i915_gem_obj_ggtt_offset(obj);
3926
out:
3927
	drm_gem_object_unreference(&obj->base);
3928
unlock:
3929
	mutex_unlock(&dev->struct_mutex);
3930
	return ret;
3931 3932 3933 3934
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3935
		     struct drm_file *file)
3936 3937
{
	struct drm_i915_gem_pin *args = data;
3938
	struct drm_i915_gem_object *obj;
3939
	int ret;
3940

3941 3942 3943
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3944

3945
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3946
	if (&obj->base == NULL) {
3947 3948
		ret = -ENOENT;
		goto unlock;
3949
	}
3950

3951
	if (obj->pin_filp != file) {
3952
		DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
3953
			  args->handle);
3954 3955
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3956
	}
3957 3958 3959
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
3960
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
3961
	}
3962

3963
out:
3964
	drm_gem_object_unreference(&obj->base);
3965
unlock:
3966
	mutex_unlock(&dev->struct_mutex);
3967
	return ret;
3968 3969 3970 3971
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3972
		    struct drm_file *file)
3973 3974
{
	struct drm_i915_gem_busy *args = data;
3975
	struct drm_i915_gem_object *obj;
3976 3977
	int ret;

3978
	ret = i915_mutex_lock_interruptible(dev);
3979
	if (ret)
3980
		return ret;
3981

3982
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3983
	if (&obj->base == NULL) {
3984 3985
		ret = -ENOENT;
		goto unlock;
3986
	}
3987

3988 3989 3990 3991
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3992
	 */
3993
	ret = i915_gem_object_flush_active(obj);
3994

3995
	args->busy = obj->active;
3996 3997 3998 3999
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4000

4001
	drm_gem_object_unreference(&obj->base);
4002
unlock:
4003
	mutex_unlock(&dev->struct_mutex);
4004
	return ret;
4005 4006 4007 4008 4009 4010
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4011
	return i915_gem_ring_throttle(dev, file_priv);
4012 4013
}

4014 4015 4016 4017 4018
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4019
	struct drm_i915_gem_object *obj;
4020
	int ret;
4021 4022 4023 4024 4025 4026 4027 4028 4029

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4030 4031 4032 4033
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4034
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4035
	if (&obj->base == NULL) {
4036 4037
		ret = -ENOENT;
		goto unlock;
4038 4039
	}

B
Ben Widawsky 已提交
4040
	if (i915_gem_obj_is_pinned(obj)) {
4041 4042
		ret = -EINVAL;
		goto out;
4043 4044
	}

4045 4046
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4047

C
Chris Wilson 已提交
4048 4049
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4050 4051
		i915_gem_object_truncate(obj);

4052
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4053

4054
out:
4055
	drm_gem_object_unreference(&obj->base);
4056
unlock:
4057
	mutex_unlock(&dev->struct_mutex);
4058
	return ret;
4059 4060
}

4061 4062
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4063
{
4064
	INIT_LIST_HEAD(&obj->global_list);
4065
	INIT_LIST_HEAD(&obj->ring_list);
4066
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4067
	INIT_LIST_HEAD(&obj->vma_list);
4068

4069 4070
	obj->ops = ops;

4071 4072 4073 4074 4075 4076 4077 4078
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4079 4080 4081 4082 4083
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4084 4085
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4086
{
4087
	struct drm_i915_gem_object *obj;
4088
	struct address_space *mapping;
D
Daniel Vetter 已提交
4089
	gfp_t mask;
4090

4091
	obj = i915_gem_object_alloc(dev);
4092 4093
	if (obj == NULL)
		return NULL;
4094

4095
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4096
		i915_gem_object_free(obj);
4097 4098
		return NULL;
	}
4099

4100 4101 4102 4103 4104 4105 4106
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4107
	mapping = file_inode(obj->base.filp)->i_mapping;
4108
	mapping_set_gfp_mask(mapping, mask);
4109

4110
	i915_gem_object_init(obj, &i915_gem_object_ops);
4111

4112 4113
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4114

4115 4116
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4132 4133
	trace_i915_gem_object_create(obj);

4134
	return obj;
4135 4136
}

4137
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4138
{
4139
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4140
	struct drm_device *dev = obj->base.dev;
4141
	drm_i915_private_t *dev_priv = dev->dev_private;
4142
	struct i915_vma *vma, *next;
4143

4144 4145
	intel_runtime_pm_get(dev_priv);

4146 4147
	trace_i915_gem_object_destroy(obj);

4148 4149 4150
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

4151
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4152 4153 4154 4155
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4156 4157
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4158

4159 4160
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4161

4162
			WARN_ON(i915_vma_unbind(vma));
4163

4164 4165
			dev_priv->mm.interruptible = was_interruptible;
		}
4166 4167
	}

B
Ben Widawsky 已提交
4168 4169 4170 4171 4172
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4173 4174
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4175
	i915_gem_object_put_pages(obj);
4176
	i915_gem_object_free_mmap_offset(obj);
4177
	i915_gem_object_release_stolen(obj);
4178

4179 4180
	BUG_ON(obj->pages);

4181 4182
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4183

4184 4185
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4186

4187
	kfree(obj->bit_17);
4188
	i915_gem_object_free(obj);
4189 4190

	intel_runtime_pm_put(dev_priv);
4191 4192
}

4193
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4194
				     struct i915_address_space *vm)
4195 4196 4197 4198 4199 4200 4201 4202 4203
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4204 4205 4206
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4207 4208 4209 4210 4211

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4212
	list_del(&vma->vma_link);
4213

B
Ben Widawsky 已提交
4214 4215 4216
	kfree(vma);
}

4217
int
4218
i915_gem_suspend(struct drm_device *dev)
4219 4220
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4221
	int ret = 0;
4222

4223
	mutex_lock(&dev->struct_mutex);
4224
	if (dev_priv->ums.mm_suspended)
4225
		goto err;
4226

4227
	ret = i915_gpu_idle(dev);
4228
	if (ret)
4229
		goto err;
4230

4231
	i915_gem_retire_requests(dev);
4232

4233
	/* Under UMS, be paranoid and evict. */
4234
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4235
		i915_gem_evict_everything(dev);
4236 4237

	i915_kernel_lost_context(dev);
4238
	i915_gem_cleanup_ringbuffer(dev);
4239

4240 4241 4242 4243 4244 4245 4246 4247 4248
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4249
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4250
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4251

4252
	return 0;
4253 4254 4255 4256

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4257 4258
}

4259
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4260
{
4261
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4262
	drm_i915_private_t *dev_priv = dev->dev_private;
4263 4264
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4265
	int i, ret;
B
Ben Widawsky 已提交
4266

4267
	if (!HAS_L3_DPF(dev) || !remap_info)
4268
		return 0;
B
Ben Widawsky 已提交
4269

4270 4271 4272
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4273

4274 4275 4276 4277 4278
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4279
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4280 4281 4282
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4283 4284
	}

4285
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4286

4287
	return ret;
B
Ben Widawsky 已提交
4288 4289
}

4290 4291 4292 4293
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4294
	if (INTEL_INFO(dev)->gen < 5 ||
4295 4296 4297 4298 4299 4300
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4301 4302 4303
	if (IS_GEN5(dev))
		return;

4304 4305
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4306
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4307
	else if (IS_GEN7(dev))
4308
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4309 4310
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4311 4312
	else
		BUG();
4313
}
D
Daniel Vetter 已提交
4314

4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4331
static int i915_gem_init_rings(struct drm_device *dev)
4332
{
4333
	struct drm_i915_private *dev_priv = dev->dev_private;
4334
	int ret;
4335

4336
	ret = intel_init_render_ring_buffer(dev);
4337
	if (ret)
4338
		return ret;
4339 4340

	if (HAS_BSD(dev)) {
4341
		ret = intel_init_bsd_ring_buffer(dev);
4342 4343
		if (ret)
			goto cleanup_render_ring;
4344
	}
4345

4346
	if (intel_enable_blt(dev)) {
4347 4348 4349 4350 4351
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4352 4353 4354 4355 4356 4357 4358
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4359
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4360
	if (ret)
B
Ben Widawsky 已提交
4361
		goto cleanup_vebox_ring;
4362 4363 4364

	return 0;

B
Ben Widawsky 已提交
4365 4366
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4381
	int ret, i;
4382 4383 4384 4385

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4386
	if (dev_priv->ellc_size)
4387
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4388

4389 4390 4391
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4392

4393
	if (HAS_PCH_NOP(dev)) {
4394 4395 4396 4397 4398 4399 4400 4401 4402
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4403 4404
	}

4405 4406 4407
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4408 4409 4410
	if (ret)
		return ret;

4411 4412 4413
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4414
	/*
4415 4416 4417 4418 4419
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4420
	 */
4421
	ret = i915_gem_context_enable(dev_priv);
4422
	if (ret) {
4423 4424
		DRM_ERROR("Context enable failed %d\n", ret);
		goto err_out;
4425
	}
D
Daniel Vetter 已提交
4426

4427
	return 0;
4428 4429 4430 4431

err_out:
	i915_gem_cleanup_ringbuffer(dev);
	return ret;
4432 4433
}

4434 4435 4436 4437 4438 4439
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4440 4441 4442 4443 4444 4445 4446 4447

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4448
	i915_gem_init_global_gtt(dev);
4449

4450
	ret = i915_gem_context_init(dev);
4451 4452
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4453
		return ret;
4454
	}
4455

4456 4457 4458
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
4459
		WARN_ON(dev_priv->mm.aliasing_ppgtt);
4460
		i915_gem_context_fini(dev);
4461
		drm_mm_takedown(&dev_priv->gtt.base.mm);
4462 4463 4464
		return ret;
	}

4465 4466 4467
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4468 4469 4470
	return 0;
}

4471 4472 4473 4474
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4475
	struct intel_ring_buffer *ring;
4476
	int i;
4477

4478 4479
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4480 4481
}

4482 4483 4484 4485
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4486
	struct drm_i915_private *dev_priv = dev->dev_private;
4487
	int ret;
4488

J
Jesse Barnes 已提交
4489 4490 4491
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4492
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4493
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4494
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4495 4496 4497
	}

	mutex_lock(&dev->struct_mutex);
4498
	dev_priv->ums.mm_suspended = 0;
4499

4500
	ret = i915_gem_init_hw(dev);
4501 4502
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4503
		return ret;
4504
	}
4505

4506
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4507
	mutex_unlock(&dev->struct_mutex);
4508

4509 4510 4511
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4512

4513
	return 0;
4514 4515 4516 4517

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4518
	dev_priv->ums.mm_suspended = 1;
4519 4520 4521
	mutex_unlock(&dev->struct_mutex);

	return ret;
4522 4523 4524 4525 4526 4527
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4528 4529 4530
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4531
	drm_irq_uninstall(dev);
4532

4533
	return i915_gem_suspend(dev);
4534 4535 4536 4537 4538 4539 4540
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4541 4542 4543
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4544
	ret = i915_gem_suspend(dev);
4545 4546
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4547 4548
}

4549 4550 4551 4552 4553 4554 4555
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4556 4557
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4558
{
4559 4560
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4561 4562 4563 4564
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4565
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4566 4567
}

4568 4569 4570 4571
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4572 4573 4574 4575 4576 4577 4578
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4579

B
Ben Widawsky 已提交
4580 4581 4582
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4583
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4584 4585
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4586
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4587 4588
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4589
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4590
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4591 4592
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4593 4594
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4595
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4596

4597 4598
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4599 4600
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4601 4602
	}

4603 4604
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4605
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4606 4607
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4608

4609 4610 4611
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4612 4613 4614 4615
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4616
	/* Initialize fence registers to zero */
4617 4618
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4619

4620
	i915_gem_detect_bit_6_swizzle(dev);
4621
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4622

4623 4624
	dev_priv->mm.interruptible = true;

4625 4626
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4627 4628
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4629
}
4630 4631 4632 4633 4634

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4635 4636
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4637 4638 4639 4640 4641 4642 4643 4644
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4645
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4646 4647 4648 4649 4650
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4651
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4664
	kfree(phys_obj);
4665 4666 4667
	return ret;
}

4668
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4693
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4694 4695 4696 4697
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4698
				 struct drm_i915_gem_object *obj)
4699
{
A
Al Viro 已提交
4700
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4701
	char *vaddr;
4702 4703 4704
	int i;
	int page_count;

4705
	if (!obj->phys_obj)
4706
		return;
4707
	vaddr = obj->phys_obj->handle->vaddr;
4708

4709
	page_count = obj->base.size / PAGE_SIZE;
4710
	for (i = 0; i < page_count; i++) {
4711
		struct page *page = shmem_read_mapping_page(mapping, i);
4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4723
	}
4724
	i915_gem_chipset_flush(dev);
4725

4726 4727
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4728 4729 4730 4731
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4732
			    struct drm_i915_gem_object *obj,
4733 4734
			    int id,
			    int align)
4735
{
A
Al Viro 已提交
4736
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4737 4738 4739 4740 4741 4742 4743 4744
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4745 4746
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4747 4748 4749 4750 4751 4752 4753
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4754
						obj->base.size, align);
4755
		if (ret) {
4756 4757
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4758
			return ret;
4759 4760 4761 4762
		}
	}

	/* bind to the object */
4763 4764
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4765

4766
	page_count = obj->base.size / PAGE_SIZE;
4767 4768

	for (i = 0; i < page_count; i++) {
4769 4770 4771
		struct page *page;
		char *dst, *src;

4772
		page = shmem_read_mapping_page(mapping, i);
4773 4774
		if (IS_ERR(page))
			return PTR_ERR(page);
4775

4776
		src = kmap_atomic(page);
4777
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4778
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4779
		kunmap_atomic(src);
4780

4781 4782 4783
		mark_page_accessed(page);
		page_cache_release(page);
	}
4784

4785 4786 4787 4788
	return 0;
}

static int
4789 4790
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4791 4792 4793
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4794
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4795
	char __user *user_data = to_user_ptr(args->data_ptr);
4796

4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4810

4811
	i915_gem_chipset_flush(dev);
4812 4813
	return 0;
}
4814

4815
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4816
{
4817
	struct drm_i915_file_private *file_priv = file->driver_priv;
4818

4819 4820
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4821 4822 4823 4824
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4825
	spin_lock(&file_priv->mm.lock);
4826 4827 4828 4829 4830 4831 4832 4833 4834
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4835
	spin_unlock(&file_priv->mm.lock);
4836
}
4837

4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4850
	int ret;
4851 4852 4853 4854 4855 4856 4857 4858 4859

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;
4860
	file_priv->file = file;
4861 4862 4863 4864 4865 4866

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4867 4868 4869
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4870

4871
	return ret;
4872 4873
}

4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4887 4888
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4889
{
4890 4891 4892 4893 4894
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4895
	struct drm_i915_gem_object *obj;
4896
	bool unlock = true;
4897
	unsigned long count;
4898

4899 4900
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4901
			return 0;
4902

4903
		if (dev_priv->mm.shrinker_no_lock_stealing)
4904
			return 0;
4905

4906 4907
		unlock = false;
	}
4908

4909
	count = 0;
4910
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4911
		if (obj->pages_pin_count == 0)
4912
			count += obj->base.size >> PAGE_SHIFT;
4913 4914 4915 4916 4917

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

B
Ben Widawsky 已提交
4918
		if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
4919
			count += obj->base.size >> PAGE_SHIFT;
4920
	}
4921

4922 4923
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4924

4925
	return count;
4926
}
4927 4928 4929 4930 4931 4932 4933 4934

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

4935 4936
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4954
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4955 4956 4957 4958 4959 4960 4961
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
4962
	struct i915_vma *vma;
4963

4964 4965
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

4977 4978
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5003
			return SHRINK_STOP;
5004 5005

		if (dev_priv->mm.shrinker_no_lock_stealing)
5006
			return SHRINK_STOP;
5007 5008 5009 5010

		unlock = false;
	}

5011 5012 5013 5014 5015 5016
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5017 5018 5019 5020
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5021

5022 5023
	return freed;
}
5024 5025 5026 5027 5028 5029 5030 5031 5032

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5033
	if (vma->vm != obj_to_ggtt(obj))
5034 5035 5036 5037
		return NULL;

	return vma;
}