i915_gem.c 107.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40 41
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
42 43 44
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
						    bool map_and_fenceable);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89 90
static int
i915_gem_wait_for_error(struct drm_device *dev)
91 92 93 94 95 96 97 98 99
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

100 101 102 103 104 105 106 107 108 109
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
110
		return ret;
111
	}
112

113 114 115 116 117 118 119 120 121 122 123
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
124 125
}

126
int i915_mutex_lock_interruptible(struct drm_device *dev)
127 128 129
{
	int ret;

130
	ret = i915_gem_wait_for_error(dev);
131 132 133 134 135 136 137
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

138
	WARN_ON(i915_verify_lists(dev));
139 140
	return 0;
}
141

142
static inline bool
143
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144
{
C
Chris Wilson 已提交
145
	return obj->gtt_space && !obj->active;
146 147
}

J
Jesse Barnes 已提交
148 149
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
150
		    struct drm_file *file)
J
Jesse Barnes 已提交
151 152
{
	struct drm_i915_gem_init *args = data;
153

154 155 156
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

157 158 159
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
160

161 162 163 164
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
165
	mutex_lock(&dev->struct_mutex);
166 167
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
168 169
	mutex_unlock(&dev->struct_mutex);

170
	return 0;
171 172
}

173 174
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
175
			    struct drm_file *file)
176
{
177
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct drm_i915_gem_get_aperture *args = data;
179 180
	struct drm_i915_gem_object *obj;
	size_t pinned;
181

182
	pinned = 0;
183
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
184
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
185 186
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
187
	mutex_unlock(&dev->struct_mutex);
188

189
	args->aper_size = dev_priv->mm.gtt_total;
190
	args->aper_available_size = args->aper_size - pinned;
191

192 193 194
	return 0;
}

195 196 197 198 199
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
200
{
201
	struct drm_i915_gem_object *obj;
202 203
	int ret;
	u32 handle;
204

205
	size = roundup(size, PAGE_SIZE);
206 207
	if (size == 0)
		return -EINVAL;
208 209

	/* Allocate the new object */
210
	obj = i915_gem_alloc_object(dev, size);
211 212 213
	if (obj == NULL)
		return -ENOMEM;

214
	ret = drm_gem_handle_create(file, &obj->base, &handle);
215
	if (ret) {
216 217
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
218
		kfree(obj);
219
		return ret;
220
	}
221

222
	/* drop reference from allocate - handle holds it now */
223
	drm_gem_object_unreference(&obj->base);
224 225
	trace_i915_gem_object_create(obj);

226
	*handle_p = handle;
227 228 229
	return 0;
}

230 231 232 233 234 235
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
236
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
257

258 259 260 261
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

262
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
263
{
264
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
265 266

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
267
		obj->tiling_mode != I915_TILING_NONE;
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

296
static inline int
297 298
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

322 323 324
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
325
static int
326 327 328 329 330 331 332
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

333
	if (unlikely(page_do_bit17_swizzling))
334 335 336 337 338 339 340 341 342 343 344 345 346 347
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

	return ret;
}

348 349 350 351
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
352
	if (unlikely(swizzled)) {
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

370 371 372 373 374 375 376 377 378 379 380 381
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
382 383 384
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
385 386 387 388 389 390 391 392 393 394 395 396 397 398

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

	return ret;
}

399
static int
400 401 402 403
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
404
{
405
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
406
	char __user *user_data;
407
	ssize_t remain;
408
	loff_t offset;
409
	int shmem_page_offset, page_length, ret = 0;
410
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
411
	int hit_slowpath = 0;
412
	int prefaulted = 0;
413
	int needs_clflush = 0;
414
	int release_page;
415

416
	user_data = (char __user *) (uintptr_t) args->data_ptr;
417 418
	remain = args->size;

419
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
420

421 422 423 424 425 426 427
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
428 429 430 431 432
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
433
	}
434

435
	offset = args->offset;
436 437

	while (remain > 0) {
438 439
		struct page *page;

440 441 442 443 444
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
445
		shmem_page_offset = offset_in_page(offset);
446 447 448 449
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

450 451 452 453 454 455 456 457 458 459
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
460
		}
461

462 463 464
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

465 466 467 468 469
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
470 471

		hit_slowpath = 1;
472
		page_cache_get(page);
473 474
		mutex_unlock(&dev->struct_mutex);

475
		if (!prefaulted) {
476
			ret = fault_in_multipages_writeable(user_data, remain);
477 478 479 480 481 482 483
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
484

485 486 487
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
488

489
		mutex_lock(&dev->struct_mutex);
490
		page_cache_release(page);
491
next_page:
492
		mark_page_accessed(page);
493 494
		if (release_page)
			page_cache_release(page);
495

496 497 498 499 500
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508 509 510 511
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
	}
512 513 514 515

	return ret;
}

516 517 518 519 520 521 522
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
523
		     struct drm_file *file)
524 525
{
	struct drm_i915_gem_pread *args = data;
526
	struct drm_i915_gem_object *obj;
527
	int ret = 0;
528

529 530 531 532 533 534 535 536
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

537
	ret = i915_mutex_lock_interruptible(dev);
538
	if (ret)
539
		return ret;
540

541
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
542
	if (&obj->base == NULL) {
543 544
		ret = -ENOENT;
		goto unlock;
545
	}
546

547
	/* Bounds check source.  */
548 549
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
550
		ret = -EINVAL;
551
		goto out;
C
Chris Wilson 已提交
552 553
	}

554 555 556 557 558 559 560 561
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
562 563
	trace_i915_gem_object_pread(obj, args->offset, args->size);

564
	ret = i915_gem_shmem_pread(dev, obj, args, file);
565

566
out:
567
	drm_gem_object_unreference(&obj->base);
568
unlock:
569
	mutex_unlock(&dev->struct_mutex);
570
	return ret;
571 572
}

573 574
/* This is the fast write path which cannot handle
 * page faults in the source data
575
 */
576 577 578 579 580 581

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
582
{
583 584
	void __iomem *vaddr_atomic;
	void *vaddr;
585
	unsigned long unwritten;
586

P
Peter Zijlstra 已提交
587
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
588 589 590
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
591
						      user_data, length);
P
Peter Zijlstra 已提交
592
	io_mapping_unmap_atomic(vaddr_atomic);
593
	return unwritten;
594 595
}

596 597 598 599
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
600
static int
601 602
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
603
			 struct drm_i915_gem_pwrite *args,
604
			 struct drm_file *file)
605
{
606
	drm_i915_private_t *dev_priv = dev->dev_private;
607
	ssize_t remain;
608
	loff_t offset, page_base;
609
	char __user *user_data;
D
Daniel Vetter 已提交
610 611 612 613 614 615 616 617 618 619 620 621 622
	int page_offset, page_length, ret;

	ret = i915_gem_object_pin(obj, 0, true);
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
623 624 625 626

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

627
	offset = obj->gtt_offset + args->offset;
628 629 630 631

	while (remain > 0) {
		/* Operation in this page
		 *
632 633 634
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
635
		 */
636 637
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
638 639 640 641 642
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
643 644
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
645
		 */
646
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
647 648 649 650
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
651

652 653 654
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
655 656
	}

D
Daniel Vetter 已提交
657 658 659
out_unpin:
	i915_gem_object_unpin(obj);
out:
660
	return ret;
661 662
}

663 664 665 666
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
667
static int
668 669 670 671 672
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
673
{
674
	char *vaddr;
675
	int ret;
676

677
	if (unlikely(page_do_bit17_swizzling))
678
		return -EINVAL;
679

680 681 682 683 684 685 686 687 688 689 690
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
691 692 693 694

	return ret;
}

695 696
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
697
static int
698 699 700 701 702
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
703
{
704 705
	char *vaddr;
	int ret;
706

707
	vaddr = kmap(page);
708
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
709 710 711
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
712 713
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
714 715
						user_data,
						page_length);
716 717 718 719 720
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
721 722 723
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
724
	kunmap(page);
725

726
	return ret;
727 728 729
}

static int
730 731 732 733
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
734
{
735
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
736
	ssize_t remain;
737 738
	loff_t offset;
	char __user *user_data;
739
	int shmem_page_offset, page_length, ret = 0;
740
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
741
	int hit_slowpath = 0;
742 743
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
744
	int release_page;
745

746
	user_data = (char __user *) (uintptr_t) args->data_ptr;
747 748
	remain = args->size;

749
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
750

751 752 753 754 755 756 757
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
758 759 760 761 762
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
763 764 765 766 767 768 769
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

770
	offset = args->offset;
771
	obj->dirty = 1;
772

773
	while (remain > 0) {
774
		struct page *page;
775
		int partial_cacheline_write;
776

777 778 779 780 781
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
782
		shmem_page_offset = offset_in_page(offset);
783 784 785 786 787

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

788 789 790 791 792 793 794
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

795 796 797 798 799 800 801 802 803 804
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
805 806
		}

807 808 809
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

810 811 812 813 814 815
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
816 817

		hit_slowpath = 1;
818
		page_cache_get(page);
819 820
		mutex_unlock(&dev->struct_mutex);

821 822 823 824
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
825

826
		mutex_lock(&dev->struct_mutex);
827
		page_cache_release(page);
828
next_page:
829 830
		set_page_dirty(page);
		mark_page_accessed(page);
831 832
		if (release_page)
			page_cache_release(page);
833

834 835 836 837 838
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

839
		remain -= page_length;
840
		user_data += page_length;
841
		offset += page_length;
842 843
	}

844
out:
845 846 847 848 849 850 851 852 853 854
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
		/* and flush dirty cachelines in case the object isn't in the cpu write
		 * domain anymore. */
		if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
			i915_gem_clflush_object(obj);
			intel_gtt_chipset_flush();
		}
855
	}
856

857 858 859
	if (needs_clflush_after)
		intel_gtt_chipset_flush();

860
	return ret;
861 862 863 864 865 866 867 868 869
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
870
		      struct drm_file *file)
871 872
{
	struct drm_i915_gem_pwrite *args = data;
873
	struct drm_i915_gem_object *obj;
874 875 876 877 878 879 880 881 882 883
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

884 885
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
886 887
	if (ret)
		return -EFAULT;
888

889
	ret = i915_mutex_lock_interruptible(dev);
890
	if (ret)
891
		return ret;
892

893
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
894
	if (&obj->base == NULL) {
895 896
		ret = -ENOENT;
		goto unlock;
897
	}
898

899
	/* Bounds check destination. */
900 901
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
902
		ret = -EINVAL;
903
		goto out;
C
Chris Wilson 已提交
904 905
	}

906 907 908 909 910 911 912 913
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
914 915
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
916
	ret = -EFAULT;
917 918 919 920 921 922
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
923
	if (obj->phys_obj) {
924
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
925 926 927 928
		goto out;
	}

	if (obj->gtt_space &&
929
	    obj->cache_level == I915_CACHE_NONE &&
930
	    obj->tiling_mode == I915_TILING_NONE &&
931
	    obj->map_and_fenceable &&
932
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
933
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
934 935 936
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
937
	}
938

939
	if (ret == -EFAULT)
D
Daniel Vetter 已提交
940
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
941

942
out:
943
	drm_gem_object_unreference(&obj->base);
944
unlock:
945
	mutex_unlock(&dev->struct_mutex);
946 947 948 949
	return ret;
}

/**
950 951
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
952 953 954
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
955
			  struct drm_file *file)
956 957
{
	struct drm_i915_gem_set_domain *args = data;
958
	struct drm_i915_gem_object *obj;
959 960
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
961 962
	int ret;

963
	/* Only handle setting domains to types used by the CPU. */
964
	if (write_domain & I915_GEM_GPU_DOMAINS)
965 966
		return -EINVAL;

967
	if (read_domains & I915_GEM_GPU_DOMAINS)
968 969 970 971 972 973 974 975
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

976
	ret = i915_mutex_lock_interruptible(dev);
977
	if (ret)
978
		return ret;
979

980
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
981
	if (&obj->base == NULL) {
982 983
		ret = -ENOENT;
		goto unlock;
984
	}
985

986 987
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
988 989 990 991 992 993 994

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
995
	} else {
996
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
997 998
	}

999
	drm_gem_object_unreference(&obj->base);
1000
unlock:
1001 1002 1003 1004 1005 1006 1007 1008 1009
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1010
			 struct drm_file *file)
1011 1012
{
	struct drm_i915_gem_sw_finish *args = data;
1013
	struct drm_i915_gem_object *obj;
1014 1015
	int ret = 0;

1016
	ret = i915_mutex_lock_interruptible(dev);
1017
	if (ret)
1018
		return ret;
1019

1020
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1021
	if (&obj->base == NULL) {
1022 1023
		ret = -ENOENT;
		goto unlock;
1024 1025 1026
	}

	/* Pinned buffers may be scanout, so flush the cache */
1027
	if (obj->pin_count)
1028 1029
		i915_gem_object_flush_cpu_write_domain(obj);

1030
	drm_gem_object_unreference(&obj->base);
1031
unlock:
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1045
		    struct drm_file *file)
1046 1047 1048 1049 1050
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1051
	obj = drm_gem_object_lookup(dev, file, args->handle);
1052
	if (obj == NULL)
1053
		return -ENOENT;
1054

1055 1056 1057 1058 1059 1060 1061 1062
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1063
	addr = vm_mmap(obj->filp, 0, args->size,
1064 1065
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1066
	drm_gem_object_unreference_unlocked(obj);
1067 1068 1069 1070 1071 1072 1073 1074
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1093 1094
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1095
	drm_i915_private_t *dev_priv = dev->dev_private;
1096 1097 1098
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1099
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1100 1101 1102 1103 1104

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1105 1106 1107
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1108

C
Chris Wilson 已提交
1109 1110
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1111
	/* Now bind it into the GTT if needed */
1112 1113 1114 1115
	if (!obj->map_and_fenceable) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			goto unlock;
1116
	}
1117
	if (!obj->gtt_space) {
1118
		ret = i915_gem_object_bind_to_gtt(obj, 0, true);
1119 1120
		if (ret)
			goto unlock;
1121

1122 1123 1124 1125
		ret = i915_gem_object_set_to_gtt_domain(obj, write);
		if (ret)
			goto unlock;
	}
1126

1127 1128 1129
	if (!obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

1130
	ret = i915_gem_object_get_fence(obj);
1131 1132
	if (ret)
		goto unlock;
1133

1134 1135
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1136

1137 1138
	obj->fault_mappable = true;

1139
	pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1140 1141 1142 1143
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1144
unlock:
1145
	mutex_unlock(&dev->struct_mutex);
1146
out:
1147
	switch (ret) {
1148
	case -EIO:
1149 1150 1151 1152 1153
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
		if (!atomic_read(&dev_priv->mm.wedged))
			return VM_FAULT_SIGBUS;
1154
	case -EAGAIN:
1155 1156 1157 1158 1159 1160 1161
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1162
		set_need_resched();
1163 1164
	case 0:
	case -ERESTARTSYS:
1165
	case -EINTR:
1166
		return VM_FAULT_NOPAGE;
1167 1168 1169
	case -ENOMEM:
		return VM_FAULT_OOM;
	default:
1170
		return VM_FAULT_SIGBUS;
1171 1172 1173
	}
}

1174 1175 1176 1177
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1178
 * Preserve the reservation of the mmapping with the DRM core code, but
1179 1180 1181 1182 1183 1184 1185 1186 1187
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1188
void
1189
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1190
{
1191 1192
	if (!obj->fault_mappable)
		return;
1193

1194 1195 1196 1197
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1198

1199
	obj->fault_mappable = false;
1200 1201
}

1202
static uint32_t
1203
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1204
{
1205
	uint32_t gtt_size;
1206 1207

	if (INTEL_INFO(dev)->gen >= 4 ||
1208 1209
	    tiling_mode == I915_TILING_NONE)
		return size;
1210 1211 1212

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1213
		gtt_size = 1024*1024;
1214
	else
1215
		gtt_size = 512*1024;
1216

1217 1218
	while (gtt_size < size)
		gtt_size <<= 1;
1219

1220
	return gtt_size;
1221 1222
}

1223 1224 1225 1226 1227
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1228
 * potential fence register mapping.
1229 1230
 */
static uint32_t
1231 1232 1233
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1234 1235 1236 1237 1238
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1239
	if (INTEL_INFO(dev)->gen >= 4 ||
1240
	    tiling_mode == I915_TILING_NONE)
1241 1242
		return 4096;

1243 1244 1245 1246
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1247
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1248 1249
}

1250 1251 1252
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1253 1254 1255
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1256 1257 1258 1259
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1260
uint32_t
1261 1262 1263
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1264 1265 1266 1267 1268
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1269
	    tiling_mode == I915_TILING_NONE)
1270 1271
		return 4096;

1272 1273 1274
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1275
	 */
1276
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1277 1278
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	i915_gem_shrink_all(dev_priv);
	return drm_gem_create_mmap_offset(&obj->base);
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1315
int
1316 1317 1318 1319
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1320
{
1321
	struct drm_i915_private *dev_priv = dev->dev_private;
1322
	struct drm_i915_gem_object *obj;
1323 1324
	int ret;

1325
	ret = i915_mutex_lock_interruptible(dev);
1326
	if (ret)
1327
		return ret;
1328

1329
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1330
	if (&obj->base == NULL) {
1331 1332 1333
		ret = -ENOENT;
		goto unlock;
	}
1334

1335
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1336
		ret = -E2BIG;
1337
		goto out;
1338 1339
	}

1340
	if (obj->madv != I915_MADV_WILLNEED) {
1341
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1342 1343
		ret = -EINVAL;
		goto out;
1344 1345
	}

1346 1347 1348
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1349

1350
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1351

1352
out:
1353
	drm_gem_object_unreference(&obj->base);
1354
unlock:
1355
	mutex_unlock(&dev->struct_mutex);
1356
	return ret;
1357 1358
}

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
{
	struct inode *inode;

	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
	inode = obj->base.filp->f_path.dentry->d_inode;
	shmem_truncate_range(inode, 0, (loff_t)-1);

1397
	i915_gem_object_free_mmap_offset(obj);
D
Daniel Vetter 已提交
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407

	obj->madv = __I915_MADV_PURGED;
}

static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
}

C
Chris Wilson 已提交
1408
static int
D
Daniel Vetter 已提交
1409 1410 1411
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
{
	int page_count = obj->base.size / PAGE_SIZE;
C
Chris Wilson 已提交
1412
	int ret, i;
D
Daniel Vetter 已提交
1413

1414 1415
	BUG_ON(obj->gtt_space);

C
Chris Wilson 已提交
1416 1417
	if (obj->pages == NULL)
		return 0;
D
Daniel Vetter 已提交
1418

C
Chris Wilson 已提交
1419
	BUG_ON(obj->gtt_space);
D
Daniel Vetter 已提交
1420 1421
	BUG_ON(obj->madv == __I915_MADV_PURGED);

C
Chris Wilson 已提交
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

D
Daniel Vetter 已提交
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
	if (i915_gem_object_needs_bit17_swizzle(obj))
		i915_gem_object_save_bit_17_swizzle(obj);

	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;

	for (i = 0; i < page_count; i++) {
		if (obj->dirty)
			set_page_dirty(obj->pages[i]);

		if (obj->madv == I915_MADV_WILLNEED)
			mark_page_accessed(obj->pages[i]);

		page_cache_release(obj->pages[i]);
	}
	obj->dirty = 0;

	drm_free_large(obj->pages);
	obj->pages = NULL;
C
Chris Wilson 已提交
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

	list_del(&obj->gtt_list);

	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_put_pages_gtt(obj) == 0) {
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
		    i915_gem_object_put_pages_gtt(obj) == 0) {
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
		i915_gem_object_put_pages_gtt(obj);
D
Daniel Vetter 已提交
1501 1502
}

1503
int
C
Chris Wilson 已提交
1504
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1505
{
C
Chris Wilson 已提交
1506
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1507 1508 1509
	int page_count, i;
	struct address_space *mapping;
	struct page *page;
C
Chris Wilson 已提交
1510
	gfp_t gfp;
1511

1512 1513 1514
	if (obj->pages || obj->sg_table)
		return 0;

C
Chris Wilson 已提交
1515 1516 1517 1518 1519 1520 1521
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1522 1523 1524
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
1525 1526 1527
	page_count = obj->base.size / PAGE_SIZE;
	obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
	if (obj->pages == NULL)
1528 1529
		return -ENOMEM;

C
Chris Wilson 已提交
1530 1531 1532 1533 1534
	/* Fail silently without starting the shrinker */
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1535
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1557

1558
		obj->pages[i] = page;
1559 1560
	}

1561
	if (i915_gem_object_needs_bit17_swizzle(obj))
1562 1563
		i915_gem_object_do_bit_17_swizzle(obj);

C
Chris Wilson 已提交
1564
	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1565 1566 1567 1568
	return 0;

err_pages:
	while (i--)
1569
		page_cache_release(obj->pages[i]);
1570

1571 1572
	drm_free_large(obj->pages);
	obj->pages = NULL;
1573 1574 1575
	return PTR_ERR(page);
}

1576
void
1577
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1578 1579
			       struct intel_ring_buffer *ring,
			       u32 seqno)
1580
{
1581
	struct drm_device *dev = obj->base.dev;
1582
	struct drm_i915_private *dev_priv = dev->dev_private;
1583

1584
	BUG_ON(ring == NULL);
1585
	obj->ring = ring;
1586 1587

	/* Add a reference if we're newly entering the active list. */
1588 1589 1590
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1591
	}
1592

1593
	/* Move from whatever list we were on to the tail of execution. */
1594 1595
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1596

1597
	obj->last_read_seqno = seqno;
1598

1599
	if (obj->fenced_gpu_access) {
1600 1601
		obj->last_fenced_seqno = seqno;

1602 1603 1604 1605 1606 1607 1608 1609
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1610 1611 1612 1613 1614 1615 1616 1617 1618
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1619
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1620
	BUG_ON(!obj->active);
1621

1622 1623 1624 1625 1626
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);

	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

1627
	list_del_init(&obj->ring_list);
1628 1629
	obj->ring = NULL;

1630 1631 1632 1633 1634
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1635 1636 1637 1638 1639 1640
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1641
}
1642

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
static u32
i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

u32
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request == 0)
		ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);

	return ring->outstanding_lazy_request;
}

1665
int
C
Chris Wilson 已提交
1666
i915_add_request(struct intel_ring_buffer *ring,
1667
		 struct drm_file *file,
C
Chris Wilson 已提交
1668
		 struct drm_i915_gem_request *request)
1669
{
C
Chris Wilson 已提交
1670
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1671
	uint32_t seqno;
1672
	u32 request_ring_position;
1673
	int was_empty;
1674 1675
	int ret;

1676 1677 1678 1679 1680 1681 1682
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
1683 1684 1685
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
1686

1687 1688 1689 1690 1691 1692
	if (request == NULL) {
		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;
	}

1693
	seqno = i915_gem_next_request_seqno(ring);
1694

1695 1696 1697 1698 1699 1700 1701
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

1702
	ret = ring->add_request(ring, &seqno);
1703 1704 1705 1706
	if (ret) {
		kfree(request);
		return ret;
	}
1707

C
Chris Wilson 已提交
1708
	trace_i915_gem_request_add(ring, seqno);
1709 1710

	request->seqno = seqno;
1711
	request->ring = ring;
1712
	request->tail = request_ring_position;
1713
	request->emitted_jiffies = jiffies;
1714 1715
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
1716
	request->file_priv = NULL;
1717

C
Chris Wilson 已提交
1718 1719 1720
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

1721
		spin_lock(&file_priv->mm.lock);
1722
		request->file_priv = file_priv;
1723
		list_add_tail(&request->client_list,
1724
			      &file_priv->mm.request_list);
1725
		spin_unlock(&file_priv->mm.lock);
1726
	}
1727

1728
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
1729

B
Ben Gamari 已提交
1730
	if (!dev_priv->mm.suspended) {
1731 1732 1733 1734 1735
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
				  jiffies +
				  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
		}
1736
		if (was_empty) {
1737 1738
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
1739 1740
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
1741
	}
1742

1743
	return 0;
1744 1745
}

1746 1747
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1748
{
1749
	struct drm_i915_file_private *file_priv = request->file_priv;
1750

1751 1752
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1753

1754
	spin_lock(&file_priv->mm.lock);
1755 1756 1757 1758
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
1759
	spin_unlock(&file_priv->mm.lock);
1760 1761
}

1762 1763
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1764
{
1765 1766
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1767

1768 1769 1770
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1771

1772
		list_del(&request->list);
1773
		i915_gem_request_remove_from_client(request);
1774 1775
		kfree(request);
	}
1776

1777
	while (!list_empty(&ring->active_list)) {
1778
		struct drm_i915_gem_object *obj;
1779

1780 1781 1782
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
1783

1784
		i915_gem_object_move_to_inactive(obj);
1785 1786 1787
	}
}

1788 1789 1790 1791 1792
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

1793
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
1794
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
1795

1796
		i915_gem_write_fence(dev, i, NULL);
1797

1798 1799
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
1800

1801 1802 1803
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
1804
	}
1805 1806

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
1807 1808
}

1809
void i915_gem_reset(struct drm_device *dev)
1810
{
1811
	struct drm_i915_private *dev_priv = dev->dev_private;
1812
	struct drm_i915_gem_object *obj;
1813
	struct intel_ring_buffer *ring;
1814
	int i;
1815

1816 1817
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
1818 1819 1820 1821

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1822
	list_for_each_entry(obj,
1823
			    &dev_priv->mm.inactive_list,
1824
			    mm_list)
1825
	{
1826
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1827
	}
1828

C
Chris Wilson 已提交
1829

1830
	/* The fence registers are invalidated so clear them out */
1831
	i915_gem_reset_fences(dev);
1832 1833 1834 1835 1836
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1837
void
C
Chris Wilson 已提交
1838
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
1839 1840
{
	uint32_t seqno;
1841
	int i;
1842

C
Chris Wilson 已提交
1843
	if (list_empty(&ring->request_list))
1844 1845
		return;

C
Chris Wilson 已提交
1846
	WARN_ON(i915_verify_lists(ring->dev));
1847

1848
	seqno = ring->get_seqno(ring, true);
1849

1850
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
1851 1852 1853
		if (seqno >= ring->sync_seqno[i])
			ring->sync_seqno[i] = 0;

1854
	while (!list_empty(&ring->request_list)) {
1855 1856
		struct drm_i915_gem_request *request;

1857
		request = list_first_entry(&ring->request_list,
1858 1859 1860
					   struct drm_i915_gem_request,
					   list);

1861
		if (!i915_seqno_passed(seqno, request->seqno))
1862 1863
			break;

C
Chris Wilson 已提交
1864
		trace_i915_gem_request_retire(ring, request->seqno);
1865 1866 1867 1868 1869 1870
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
1871 1872

		list_del(&request->list);
1873
		i915_gem_request_remove_from_client(request);
1874 1875
		kfree(request);
	}
1876

1877 1878 1879 1880
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
1881
		struct drm_i915_gem_object *obj;
1882

1883
		obj = list_first_entry(&ring->active_list,
1884 1885
				      struct drm_i915_gem_object,
				      ring_list);
1886

1887
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
1888
			break;
1889

1890
		i915_gem_object_move_to_inactive(obj);
1891
	}
1892

C
Chris Wilson 已提交
1893 1894
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1895
		ring->irq_put(ring);
C
Chris Wilson 已提交
1896
		ring->trace_irq_seqno = 0;
1897
	}
1898

C
Chris Wilson 已提交
1899
	WARN_ON(i915_verify_lists(ring->dev));
1900 1901
}

1902 1903 1904 1905
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1906
	struct intel_ring_buffer *ring;
1907
	int i;
1908

1909 1910
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
1911 1912
}

1913
static void
1914 1915 1916 1917
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
1918
	struct intel_ring_buffer *ring;
1919 1920
	bool idle;
	int i;
1921 1922 1923 1924 1925

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1926 1927 1928 1929 1930 1931
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1932
	i915_gem_retire_requests(dev);
1933

1934 1935 1936 1937
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
	 */
	idle = true;
1938
	for_each_ring(ring, dev_priv, i) {
1939 1940
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
1941 1942 1943 1944 1945

		idle &= list_empty(&ring->request_list);
	}

	if (!dev_priv->mm.suspended && !idle)
1946
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1947 1948
	if (idle)
		intel_mark_idle(dev);
1949

1950 1951 1952
	mutex_unlock(&dev->struct_mutex);
}

1953 1954 1955
int
i915_gem_check_wedge(struct drm_i915_private *dev_priv,
		     bool interruptible)
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
{
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
1989
	int ret;
1990 1991 1992

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

1993 1994 1995
	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);
1996 1997 1998 1999

	return ret;
}

2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
2010
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
2011
			bool interruptible, struct timespec *timeout)
2012 2013
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2014 2015 2016 2017
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
2018
	int ret;
2019

2020
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
2021 2022 2023
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);
2024 2025 2026 2027 2028 2029 2030 2031

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

2032 2033 2034
	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

2035 2036 2037
	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

2038
#define EXIT_COND \
2039
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
2040
	atomic_read(&dev_priv->mm.wedged))
2041 2042 2043 2044 2045 2046 2047 2048
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);
2049

2050 2051 2052
		ret = i915_gem_check_wedge(dev_priv, interruptible);
		if (ret)
			end = ret;
2053 2054 2055
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);
2056 2057 2058 2059 2060

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

2061 2062 2063 2064 2065 2066
	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
2067
	case -EIO:
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
2079 2080
}

C
Chris Wilson 已提交
2081 2082 2083 2084
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
2085
int
2086
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
2087
{
C
Chris Wilson 已提交
2088
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2089 2090 2091 2092
	int ret = 0;

	BUG_ON(seqno == 0);

2093
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
2094 2095
	if (ret)
		return ret;
2096

2097 2098 2099
	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;
2100

2101
	ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
2102 2103 2104 2105 2106 2107 2108 2109

	return ret;
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
2110 2111 2112
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
2113
{
2114
	u32 seqno;
2115 2116 2117 2118 2119
	int ret;

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	if (readonly)
		seqno = obj->last_write_seqno;
	else
		seqno = obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(obj->ring, seqno);
	if (ret)
		return ret;

	/* Manually manage the write flush as we may have not yet retired
	 * the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
2138 2139
	}

2140
	i915_gem_retire_requests_ring(obj->ring);
2141 2142 2143
	return 0;
}

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2155
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2156 2157
		if (ret)
			return ret;
2158

2159 2160 2161 2162 2163 2164
		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2193
	struct timespec timeout_stack, *timeout = NULL;
2194 2195 2196
	u32 seqno = 0;
	int ret = 0;

2197 2198 2199 2200
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2212 2213
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2214 2215 2216 2217
	if (ret)
		goto out;

	if (obj->active) {
2218
		seqno = obj->last_read_seqno;
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2236 2237 2238 2239 2240
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2241 2242 2243 2244 2245 2246 2247 2248
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2272
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2273
		return i915_gem_object_wait_rendering(obj, false);
2274 2275 2276

	idx = intel_ring_sync_index(from, to);

2277
	seqno = obj->last_read_seqno;
2278 2279 2280
	if (seqno <= from->sync_seqno[idx])
		return 0;

2281 2282 2283
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2284

2285
	ret = to->sync_to(to, from, seqno);
2286 2287
	if (!ret)
		from->sync_seqno[idx] = seqno;
2288

2289
	return ret;
2290 2291
}

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2302 2303 2304
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2316 2317 2318
/**
 * Unbinds an object from the GTT aperture.
 */
2319
int
2320
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2321
{
2322
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2323 2324
	int ret = 0;

2325
	if (obj->gtt_space == NULL)
2326 2327
		return 0;

2328 2329
	if (obj->pin_count)
		return -EBUSY;
2330

2331 2332
	BUG_ON(obj->pages == NULL);

2333
	ret = i915_gem_object_finish_gpu(obj);
2334
	if (ret)
2335 2336 2337 2338 2339 2340
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2341
	i915_gem_object_finish_gtt(obj);
2342

2343
	/* release the fence reg _after_ flushing */
2344
	ret = i915_gem_object_put_fence(obj);
2345
	if (ret)
2346
		return ret;
2347

C
Chris Wilson 已提交
2348 2349
	trace_i915_gem_object_unbind(obj);

2350 2351
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2352 2353 2354 2355
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2356
	i915_gem_gtt_finish_object(obj);
2357

C
Chris Wilson 已提交
2358 2359
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2360
	/* Avoid an unnecessary call to unbind on rebind. */
2361
	obj->map_and_fenceable = true;
2362

2363 2364 2365
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2366

C
Chris Wilson 已提交
2367
	return 0;
2368 2369
}

2370
static int i915_ring_idle(struct intel_ring_buffer *ring)
2371
{
2372
	if (list_empty(&ring->active_list))
2373 2374
		return 0;

2375
	return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
2376 2377
}

2378
int i915_gpu_idle(struct drm_device *dev)
2379 2380
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2381
	struct intel_ring_buffer *ring;
2382
	int ret, i;
2383 2384

	/* Flush everything onto the inactive list. */
2385 2386
	for_each_ring(ring, dev_priv, i) {
		ret = i915_ring_idle(ring);
2387 2388
		if (ret)
			return ret;
2389

2390 2391 2392
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;
2393
	}
2394

2395
	return 0;
2396 2397
}

2398 2399
static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
					struct drm_i915_gem_object *obj)
2400 2401 2402 2403
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2404 2405
	if (obj) {
		u32 size = obj->gtt_space->size;
2406

2407 2408 2409 2410 2411
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= (uint64_t)((obj->stride / 128) - 1) <<
			SANDYBRIDGE_FENCE_PITCH_SHIFT;
2412

2413 2414 2415 2416 2417
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2418

2419 2420
	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
2421 2422
}

2423 2424
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2425 2426 2427 2428
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2429 2430
	if (obj) {
		u32 size = obj->gtt_space->size;
2431

2432 2433 2434 2435 2436 2437 2438 2439 2440
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2441

2442 2443
	I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_965_0 + reg * 8);
2444 2445
}

2446 2447
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2448 2449
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2450
	u32 val;
2451

2452 2453 2454 2455
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2456

2457 2458 2459 2460 2461
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2462

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2488 2489
}

2490 2491
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2492 2493 2494 2495
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2496 2497 2498
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2499

2500 2501 2502 2503 2504
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2505

2506 2507
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2508

2509 2510 2511 2512 2513 2514 2515 2516
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2517

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
	default: break;
	}
2534 2535
}

2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2562
static int
C
Chris Wilson 已提交
2563
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2564
{
2565
	if (obj->last_fenced_seqno) {
2566
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2567 2568
		if (ret)
			return ret;
2569 2570 2571 2572

		obj->last_fenced_seqno = 0;
	}

2573 2574 2575 2576 2577 2578
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2579
	obj->fenced_gpu_access = false;
2580 2581 2582 2583 2584 2585
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2586
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2587 2588
	int ret;

C
Chris Wilson 已提交
2589
	ret = i915_gem_object_flush_fence(obj);
2590 2591 2592
	if (ret)
		return ret;

2593 2594
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2595

2596 2597 2598 2599
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2600 2601 2602 2603 2604

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2605
i915_find_fence_reg(struct drm_device *dev)
2606 2607
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2608
	struct drm_i915_fence_reg *reg, *avail;
2609
	int i;
2610 2611

	/* First try to find a free reg */
2612
	avail = NULL;
2613 2614 2615
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2616
			return reg;
2617

2618
		if (!reg->pin_count)
2619
			avail = reg;
2620 2621
	}

2622 2623
	if (avail == NULL)
		return NULL;
2624 2625

	/* None available, try to steal one or wait for a user to finish */
2626
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2627
		if (reg->pin_count)
2628 2629
			continue;

C
Chris Wilson 已提交
2630
		return reg;
2631 2632
	}

C
Chris Wilson 已提交
2633
	return NULL;
2634 2635
}

2636
/**
2637
 * i915_gem_object_get_fence - set up fencing for an object
2638 2639 2640 2641 2642 2643 2644 2645 2646
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2647 2648
 *
 * For an untiled surface, this removes any existing fence.
2649
 */
2650
int
2651
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2652
{
2653
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2654
	struct drm_i915_private *dev_priv = dev->dev_private;
2655
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2656
	struct drm_i915_fence_reg *reg;
2657
	int ret;
2658

2659 2660 2661
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2662
	if (obj->fence_dirty) {
2663 2664 2665 2666
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2667

2668
	/* Just update our place in the LRU if our fence is getting reused. */
2669 2670
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2671
		if (!obj->fence_dirty) {
2672 2673 2674 2675 2676 2677 2678 2679
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2680

2681 2682 2683 2684
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2685 2686 2687
			if (ret)
				return ret;

2688
			i915_gem_object_fence_lost(old);
2689
		}
2690
	} else
2691 2692
		return 0;

2693
	i915_gem_object_update_fence(obj, reg, enable);
2694
	obj->fence_dirty = false;
2695

2696
	return 0;
2697 2698
}

2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
	 * crossing memory domains and dieing.
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2769 2770 2771 2772
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2773
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2774
			    unsigned alignment,
2775
			    bool map_and_fenceable)
2776
{
2777
	struct drm_device *dev = obj->base.dev;
2778 2779
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2780
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2781
	bool mappable, fenceable;
2782
	int ret;
2783

2784
	if (obj->madv != I915_MADV_WILLNEED) {
2785 2786 2787 2788
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2799

2800
	if (alignment == 0)
2801 2802
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2803
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2804 2805 2806 2807
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2808
	size = map_and_fenceable ? fence_size : obj->base.size;
2809

2810 2811 2812
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2813
	if (obj->base.size >
2814
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2815 2816 2817 2818
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

C
Chris Wilson 已提交
2819 2820 2821 2822
	ret = i915_gem_object_get_pages_gtt(obj);
	if (ret)
		return ret;

2823
 search_free:
2824
	if (map_and_fenceable)
2825
		free_space =
2826 2827 2828 2829
			drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
							  size, alignment, obj->cache_level,
							  0, dev_priv->mm.gtt_mappable_end,
							  false);
2830
	else
2831 2832 2833
		free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
						      size, alignment, obj->cache_level,
						      false);
2834 2835

	if (free_space != NULL) {
2836
		if (map_and_fenceable)
2837
			obj->gtt_space =
2838
				drm_mm_get_block_range_generic(free_space,
2839
							       size, alignment, obj->cache_level,
2840
							       0, dev_priv->mm.gtt_mappable_end,
2841
							       false);
2842
		else
2843
			obj->gtt_space =
2844 2845 2846
				drm_mm_get_block_generic(free_space,
							 size, alignment, obj->cache_level,
							 false);
2847
	}
2848
	if (obj->gtt_space == NULL) {
2849
		ret = i915_gem_evict_something(dev, size, alignment,
2850
					       obj->cache_level,
2851
					       map_and_fenceable);
2852
		if (ret)
2853
			return ret;
2854

2855 2856
		goto search_free;
	}
2857 2858 2859 2860 2861 2862 2863
	if (WARN_ON(!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level))) {
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
		return -EINVAL;
	}
2864 2865


2866
	ret = i915_gem_gtt_prepare_object(obj);
2867
	if (ret) {
2868 2869
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
C
Chris Wilson 已提交
2870
		return ret;
2871 2872
	}

2873 2874
	if (!dev_priv->mm.aliasing_ppgtt)
		i915_gem_gtt_bind_object(obj, obj->cache_level);
2875

C
Chris Wilson 已提交
2876
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2877
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2878

2879
	obj->gtt_offset = obj->gtt_space->start;
C
Chris Wilson 已提交
2880

2881
	fenceable =
2882
		obj->gtt_space->size == fence_size &&
2883
		(obj->gtt_space->start & (fence_alignment - 1)) == 0;
2884

2885
	mappable =
2886
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2887

2888
	obj->map_and_fenceable = mappable && fenceable;
2889

C
Chris Wilson 已提交
2890
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2891
	i915_gem_verify_gtt(dev);
2892 2893 2894 2895
	return 0;
}

void
2896
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2897 2898 2899 2900 2901
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2902
	if (obj->pages == NULL)
2903 2904
		return;

2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
2916
	trace_i915_gem_object_clflush(obj);
2917

2918
	drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
2919 2920
}

2921 2922
/** Flushes the GTT write domain for the object if it's dirty. */
static void
2923
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
2924
{
C
Chris Wilson 已提交
2925 2926
	uint32_t old_write_domain;

2927
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
2928 2929
		return;

2930
	/* No actual flushing is required for the GTT write domain.  Writes
2931 2932
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
2933 2934 2935 2936
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
2937
	 */
2938 2939
	wmb();

2940 2941
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2942 2943

	trace_i915_gem_object_change_domain(obj,
2944
					    obj->base.read_domains,
C
Chris Wilson 已提交
2945
					    old_write_domain);
2946 2947 2948 2949
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
2950
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
2951
{
C
Chris Wilson 已提交
2952
	uint32_t old_write_domain;
2953

2954
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
2955 2956 2957
		return;

	i915_gem_clflush_object(obj);
2958
	intel_gtt_chipset_flush();
2959 2960
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2961 2962

	trace_i915_gem_object_change_domain(obj,
2963
					    obj->base.read_domains,
C
Chris Wilson 已提交
2964
					    old_write_domain);
2965 2966
}

2967 2968 2969 2970 2971 2972
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2973
int
2974
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2975
{
2976
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
2977
	uint32_t old_write_domain, old_read_domains;
2978
	int ret;
2979

2980
	/* Not valid to be called on unbound objects. */
2981
	if (obj->gtt_space == NULL)
2982 2983
		return -EINVAL;

2984 2985 2986
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

2987 2988 2989
	ret = i915_gem_object_wait_rendering(obj, !write);
	if (ret)
		return ret;
2990

2991
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2992

2993 2994
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
2995

2996 2997 2998
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
2999 3000
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3001
	if (write) {
3002 3003 3004
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3005 3006
	}

C
Chris Wilson 已提交
3007 3008 3009 3010
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3011 3012 3013 3014
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3015 3016 3017
	return 0;
}

3018 3019 3020
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3021 3022
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3033 3034 3035 3036 3037 3038
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3050
		if (INTEL_INFO(dev)->gen < 6) {
3051 3052 3053 3054 3055
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3056 3057
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3058 3059 3060
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3061 3062

		obj->gtt_space->color = cache_level;
3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3089
	i915_gem_verify_gtt(dev);
3090 3091 3092
	return 0;
}

3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file)
{
	struct drm_i915_gem_cacheing *args = data;
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	args->cacheing = obj->cache_level != I915_CACHE_NONE;

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file)
{
	struct drm_i915_gem_cacheing *args = data;
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	switch (args->cacheing) {
	case I915_CACHEING_NONE:
		level = I915_CACHE_NONE;
		break;
	case I915_CACHEING_CACHED:
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3155
/*
3156 3157 3158
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3159 3160
 */
int
3161 3162
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3163
				     struct intel_ring_buffer *pipelined)
3164
{
3165
	u32 old_read_domains, old_write_domain;
3166 3167
	int ret;

3168
	if (pipelined != obj->ring) {
3169 3170
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3171 3172 3173
			return ret;
	}

3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3187 3188 3189 3190 3191 3192 3193 3194
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
	ret = i915_gem_object_pin(obj, alignment, true);
	if (ret)
		return ret;

3195 3196
	i915_gem_object_flush_cpu_write_domain(obj);

3197
	old_write_domain = obj->base.write_domain;
3198
	old_read_domains = obj->base.read_domains;
3199 3200 3201 3202

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3203
	obj->base.write_domain = 0;
3204
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3205 3206 3207

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3208
					    old_write_domain);
3209 3210 3211 3212

	return 0;
}

3213
int
3214
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3215
{
3216 3217
	int ret;

3218
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3219 3220
		return 0;

3221
	ret = i915_gem_object_wait_rendering(obj, false);
3222 3223 3224
	if (ret)
		return ret;

3225 3226
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3227
	return 0;
3228 3229
}

3230 3231 3232 3233 3234 3235
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3236
int
3237
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3238
{
C
Chris Wilson 已提交
3239
	uint32_t old_write_domain, old_read_domains;
3240 3241
	int ret;

3242 3243 3244
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3245 3246 3247
	ret = i915_gem_object_wait_rendering(obj, !write);
	if (ret)
		return ret;
3248

3249
	i915_gem_object_flush_gtt_write_domain(obj);
3250

3251 3252
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3253

3254
	/* Flush the CPU cache if it's still invalid. */
3255
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3256 3257
		i915_gem_clflush_object(obj);

3258
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3259 3260 3261 3262 3263
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3264
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3265 3266 3267 3268 3269

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3270 3271
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3272
	}
3273

C
Chris Wilson 已提交
3274 3275 3276 3277
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3278 3279 3280
	return 0;
}

3281 3282 3283
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3284 3285 3286 3287
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3288 3289 3290
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3291
static int
3292
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3293
{
3294 3295
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3296
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3297 3298 3299 3300
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3301

3302 3303 3304
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3305
	spin_lock(&file_priv->mm.lock);
3306
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3307 3308
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3309

3310 3311
		ring = request->ring;
		seqno = request->seqno;
3312
	}
3313
	spin_unlock(&file_priv->mm.lock);
3314

3315 3316
	if (seqno == 0)
		return 0;
3317

3318
	ret = __wait_seqno(ring, seqno, true, NULL);
3319 3320
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3321 3322 3323 3324

	return ret;
}

3325
int
3326 3327
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3328
		    bool map_and_fenceable)
3329 3330 3331
{
	int ret;

3332
	BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3333

3334 3335 3336 3337
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3338
			     "bo is already pinned with incorrect alignment:"
3339 3340
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3341
			     obj->gtt_offset, alignment,
3342
			     map_and_fenceable,
3343
			     obj->map_and_fenceable);
3344 3345 3346 3347 3348 3349
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3350
	if (obj->gtt_space == NULL) {
3351
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3352
						  map_and_fenceable);
3353
		if (ret)
3354
			return ret;
3355
	}
J
Jesse Barnes 已提交
3356

3357 3358 3359
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3360
	obj->pin_count++;
3361
	obj->pin_mappable |= map_and_fenceable;
3362 3363 3364 3365 3366

	return 0;
}

void
3367
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3368
{
3369 3370
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3371

3372
	if (--obj->pin_count == 0)
3373
		obj->pin_mappable = false;
3374 3375 3376 3377
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3378
		   struct drm_file *file)
3379 3380
{
	struct drm_i915_gem_pin *args = data;
3381
	struct drm_i915_gem_object *obj;
3382 3383
	int ret;

3384 3385 3386
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3387

3388
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3389
	if (&obj->base == NULL) {
3390 3391
		ret = -ENOENT;
		goto unlock;
3392 3393
	}

3394
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3395
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3396 3397
		ret = -EINVAL;
		goto out;
3398 3399
	}

3400
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3401 3402
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3403 3404
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3405 3406
	}

3407 3408 3409
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3410
		ret = i915_gem_object_pin(obj, args->alignment, true);
3411 3412
		if (ret)
			goto out;
3413 3414 3415 3416 3417
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3418
	i915_gem_object_flush_cpu_write_domain(obj);
3419
	args->offset = obj->gtt_offset;
3420
out:
3421
	drm_gem_object_unreference(&obj->base);
3422
unlock:
3423
	mutex_unlock(&dev->struct_mutex);
3424
	return ret;
3425 3426 3427 3428
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3429
		     struct drm_file *file)
3430 3431
{
	struct drm_i915_gem_pin *args = data;
3432
	struct drm_i915_gem_object *obj;
3433
	int ret;
3434

3435 3436 3437
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3438

3439
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3440
	if (&obj->base == NULL) {
3441 3442
		ret = -ENOENT;
		goto unlock;
3443
	}
3444

3445
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3446 3447
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3448 3449
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3450
	}
3451 3452 3453
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3454 3455
		i915_gem_object_unpin(obj);
	}
3456

3457
out:
3458
	drm_gem_object_unreference(&obj->base);
3459
unlock:
3460
	mutex_unlock(&dev->struct_mutex);
3461
	return ret;
3462 3463 3464 3465
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3466
		    struct drm_file *file)
3467 3468
{
	struct drm_i915_gem_busy *args = data;
3469
	struct drm_i915_gem_object *obj;
3470 3471
	int ret;

3472
	ret = i915_mutex_lock_interruptible(dev);
3473
	if (ret)
3474
		return ret;
3475

3476
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3477
	if (&obj->base == NULL) {
3478 3479
		ret = -ENOENT;
		goto unlock;
3480
	}
3481

3482 3483 3484 3485
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3486
	 */
3487
	ret = i915_gem_object_flush_active(obj);
3488

3489
	args->busy = obj->active;
3490 3491 3492 3493
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3494

3495
	drm_gem_object_unreference(&obj->base);
3496
unlock:
3497
	mutex_unlock(&dev->struct_mutex);
3498
	return ret;
3499 3500 3501 3502 3503 3504
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3505
	return i915_gem_ring_throttle(dev, file_priv);
3506 3507
}

3508 3509 3510 3511 3512
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3513
	struct drm_i915_gem_object *obj;
3514
	int ret;
3515 3516 3517 3518 3519 3520 3521 3522 3523

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3524 3525 3526 3527
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3528
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3529
	if (&obj->base == NULL) {
3530 3531
		ret = -ENOENT;
		goto unlock;
3532 3533
	}

3534
	if (obj->pin_count) {
3535 3536
		ret = -EINVAL;
		goto out;
3537 3538
	}

3539 3540
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3541

C
Chris Wilson 已提交
3542 3543
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3544 3545
		i915_gem_object_truncate(obj);

3546
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3547

3548
out:
3549
	drm_gem_object_unreference(&obj->base);
3550
unlock:
3551
	mutex_unlock(&dev->struct_mutex);
3552
	return ret;
3553 3554
}

3555 3556
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3557
{
3558
	struct drm_i915_private *dev_priv = dev->dev_private;
3559
	struct drm_i915_gem_object *obj;
3560
	struct address_space *mapping;
3561
	u32 mask;
3562

3563 3564 3565
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3566

3567 3568 3569 3570
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3571

3572 3573 3574 3575 3576 3577 3578
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3579
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3580
	mapping_set_gfp_mask(mapping, mask);
3581

3582 3583
	i915_gem_info_add_obj(dev_priv, size);

3584 3585
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3586

3587 3588
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3604
	obj->base.driver_private = NULL;
3605
	obj->fence_reg = I915_FENCE_REG_NONE;
3606
	INIT_LIST_HEAD(&obj->mm_list);
D
Daniel Vetter 已提交
3607
	INIT_LIST_HEAD(&obj->gtt_list);
3608
	INIT_LIST_HEAD(&obj->ring_list);
3609
	INIT_LIST_HEAD(&obj->exec_list);
3610
	obj->madv = I915_MADV_WILLNEED;
3611 3612
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;
3613

3614
	return obj;
3615 3616 3617 3618 3619
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3620

3621 3622 3623
	return 0;
}

3624
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3625
{
3626
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3627
	struct drm_device *dev = obj->base.dev;
3628
	drm_i915_private_t *dev_priv = dev->dev_private;
3629

3630 3631
	trace_i915_gem_object_destroy(obj);

3632 3633 3634
	if (gem_obj->import_attach)
		drm_prime_gem_destroy(gem_obj, obj->sg_table);

3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

C
Chris Wilson 已提交
3650
	i915_gem_object_put_pages_gtt(obj);
3651
	i915_gem_object_free_mmap_offset(obj);
3652

3653 3654
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3655

3656 3657
	kfree(obj->bit_17);
	kfree(obj);
3658 3659
}

3660 3661 3662 3663 3664
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3665

3666
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3667

3668
	if (dev_priv->mm.suspended) {
3669 3670
		mutex_unlock(&dev->struct_mutex);
		return 0;
3671 3672
	}

3673
	ret = i915_gpu_idle(dev);
3674 3675
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3676
		return ret;
3677
	}
3678
	i915_gem_retire_requests(dev);
3679

3680
	/* Under UMS, be paranoid and evict. */
3681
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3682
		i915_gem_evict_everything(dev);
3683

3684 3685
	i915_gem_reset_fences(dev);

3686 3687 3688 3689 3690
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3691
	del_timer_sync(&dev_priv->hangcheck_timer);
3692 3693

	i915_kernel_lost_context(dev);
3694
	i915_gem_cleanup_ringbuffer(dev);
3695

3696 3697
	mutex_unlock(&dev->struct_mutex);

3698 3699 3700
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3701 3702 3703
	return 0;
}

B
Ben Widawsky 已提交
3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

	if (!dev_priv->mm.l3_remap_info)
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
		if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
		if (remap && !dev_priv->mm.l3_remap_info[i/4])
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3736 3737 3738 3739
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3740
	if (INTEL_INFO(dev)->gen < 5 ||
3741 3742 3743 3744 3745 3746
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3747 3748 3749
	if (IS_GEN5(dev))
		return;

3750 3751
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3752
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3753
	else
3754
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3755
}
D
Daniel Vetter 已提交
3756 3757 3758 3759 3760 3761

void i915_gem_init_ppgtt(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t pd_offset;
	struct intel_ring_buffer *ring;
3762 3763 3764
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	uint32_t __iomem *pd_addr;
	uint32_t pd_entry;
D
Daniel Vetter 已提交
3765 3766 3767 3768 3769
	int i;

	if (!dev_priv->mm.aliasing_ppgtt)
		return;

3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787

	pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		if (dev_priv->mm.gtt->needs_dmar)
			pt_addr = ppgtt->pt_dma_addr[i];
		else
			pt_addr = page_to_phys(ppgtt->pt_pages[i]);

		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);

	pd_offset = ppgtt->pd_offset;
D
Daniel Vetter 已提交
3788 3789 3790 3791
	pd_offset /= 64; /* in cachelines, */
	pd_offset <<= 16;

	if (INTEL_INFO(dev)->gen == 6) {
3792 3793 3794 3795
		uint32_t ecochk, gab_ctl, ecobits;

		ecobits = I915_READ(GAC_ECO_BITS); 
		I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
3796 3797 3798 3799 3800

		gab_ctl = I915_READ(GAB_CTL);
		I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

		ecochk = I915_READ(GAM_ECOCHK);
D
Daniel Vetter 已提交
3801 3802
		I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
				       ECOCHK_PPGTT_CACHE64B);
3803
		I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
D
Daniel Vetter 已提交
3804 3805 3806 3807 3808
	} else if (INTEL_INFO(dev)->gen >= 7) {
		I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
		/* GFX_MODE is per-ring on gen7+ */
	}

3809
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
3810 3811
		if (INTEL_INFO(dev)->gen >= 7)
			I915_WRITE(RING_MODE_GEN7(ring),
3812
				   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
D
Daniel Vetter 已提交
3813 3814 3815 3816 3817 3818

		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
	}
}

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3835
int
3836
i915_gem_init_hw(struct drm_device *dev)
3837 3838 3839
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3840

D
Daniel Vetter 已提交
3841 3842 3843
	if (!intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
3844 3845
	i915_gem_l3_remap(dev);

3846 3847
	i915_gem_init_swizzling(dev);

3848
	ret = intel_init_render_ring_buffer(dev);
3849
	if (ret)
3850
		return ret;
3851 3852

	if (HAS_BSD(dev)) {
3853
		ret = intel_init_bsd_ring_buffer(dev);
3854 3855
		if (ret)
			goto cleanup_render_ring;
3856
	}
3857

3858
	if (intel_enable_blt(dev)) {
3859 3860 3861 3862 3863
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3864 3865
	dev_priv->next_seqno = 1;

3866 3867 3868 3869 3870
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3871 3872
	i915_gem_init_ppgtt(dev);

3873 3874
	return 0;

3875
cleanup_bsd_ring:
3876
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3877
cleanup_render_ring:
3878
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3879 3880 3881
	return ret;
}

3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940
static bool
intel_enable_ppgtt(struct drm_device *dev)
{
	if (i915_enable_ppgtt >= 0)
		return i915_enable_ppgtt;

#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;
	int ret;

	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

	mutex_lock(&dev->struct_mutex);
	if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
		/* PPGTT pdes are stolen from global gtt ptes, so shrink the
		 * aperture accordingly when using aliasing ppgtt. */
		gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;

		i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);

		ret = i915_gem_init_aliasing_ppgtt(dev);
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	} else {
		/* Let GEM Manage all of the aperture.
		 *
		 * However, leave one page at the end still bound to the scratch
		 * page.  There are a number of places where the hardware
		 * apparently prefetches past the end of the object, and we've
		 * seen multiple hangs with the GPU head pointer stuck in a
		 * batchbuffer bound at the last page of the aperture.  One page
		 * should be enough to keep any prefetching inside of the
		 * aperture.
		 */
		i915_gem_init_global_gtt(dev, 0, mappable_size,
					 gtt_size);
	}

	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

3941 3942 3943
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
3944 3945 3946
	return 0;
}

3947 3948 3949 3950
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3951
	struct intel_ring_buffer *ring;
3952
	int i;
3953

3954 3955
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
3956 3957
}

3958 3959 3960 3961 3962
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3963
	int ret;
3964

J
Jesse Barnes 已提交
3965 3966 3967
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3968
	if (atomic_read(&dev_priv->mm.wedged)) {
3969
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3970
		atomic_set(&dev_priv->mm.wedged, 0);
3971 3972 3973
	}

	mutex_lock(&dev->struct_mutex);
3974 3975
	dev_priv->mm.suspended = 0;

3976
	ret = i915_gem_init_hw(dev);
3977 3978
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3979
		return ret;
3980
	}
3981

3982
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3983 3984
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
	mutex_unlock(&dev->struct_mutex);
3985

3986 3987 3988
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
3989

3990
	return 0;
3991 3992 3993 3994 3995 3996 3997 3998

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
3999 4000 4001 4002 4003 4004
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4005 4006 4007
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4008
	drm_irq_uninstall(dev);
4009
	return i915_gem_idle(dev);
4010 4011 4012 4013 4014 4015 4016
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4017 4018 4019
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4020 4021 4022
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4023 4024
}

4025 4026 4027 4028 4029 4030 4031
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4032 4033 4034
void
i915_gem_load(struct drm_device *dev)
{
4035
	int i;
4036 4037
	drm_i915_private_t *dev_priv = dev->dev_private;

4038
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4039
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4040 4041
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4042
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4043 4044
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4045
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4046
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4047 4048
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4049
	init_completion(&dev_priv->error_completion);
4050

4051 4052
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4053 4054
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4055 4056
	}

4057 4058
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4059
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4060 4061
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4062

4063
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4064 4065 4066 4067
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4068
	/* Initialize fence registers to zero */
4069
	i915_gem_reset_fences(dev);
4070

4071
	i915_gem_detect_bit_6_swizzle(dev);
4072
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4073

4074 4075
	dev_priv->mm.interruptible = true;

4076 4077 4078
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4079
}
4080 4081 4082 4083 4084

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4085 4086
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4087 4088 4089 4090 4091 4092 4093 4094
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4095
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4096 4097 4098 4099 4100
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4101
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4114
	kfree(phys_obj);
4115 4116 4117
	return ret;
}

4118
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4143
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4144 4145 4146 4147
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4148
				 struct drm_i915_gem_object *obj)
4149
{
4150
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4151
	char *vaddr;
4152 4153 4154
	int i;
	int page_count;

4155
	if (!obj->phys_obj)
4156
		return;
4157
	vaddr = obj->phys_obj->handle->vaddr;
4158

4159
	page_count = obj->base.size / PAGE_SIZE;
4160
	for (i = 0; i < page_count; i++) {
4161
		struct page *page = shmem_read_mapping_page(mapping, i);
4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4173
	}
4174
	intel_gtt_chipset_flush();
4175

4176 4177
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4178 4179 4180 4181
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4182
			    struct drm_i915_gem_object *obj,
4183 4184
			    int id,
			    int align)
4185
{
4186
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4187 4188 4189 4190 4191 4192 4193 4194
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4195 4196
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4197 4198 4199 4200 4201 4202 4203
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4204
						obj->base.size, align);
4205
		if (ret) {
4206 4207
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4208
			return ret;
4209 4210 4211 4212
		}
	}

	/* bind to the object */
4213 4214
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4215

4216
	page_count = obj->base.size / PAGE_SIZE;
4217 4218

	for (i = 0; i < page_count; i++) {
4219 4220 4221
		struct page *page;
		char *dst, *src;

4222
		page = shmem_read_mapping_page(mapping, i);
4223 4224
		if (IS_ERR(page))
			return PTR_ERR(page);
4225

4226
		src = kmap_atomic(page);
4227
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4228
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4229
		kunmap_atomic(src);
4230

4231 4232 4233
		mark_page_accessed(page);
		page_cache_release(page);
	}
4234

4235 4236 4237 4238
	return 0;
}

static int
4239 4240
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4241 4242 4243
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4244
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4245
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4246

4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4260

4261
	intel_gtt_chipset_flush();
4262 4263
	return 0;
}
4264

4265
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4266
{
4267
	struct drm_i915_file_private *file_priv = file->driver_priv;
4268 4269 4270 4271 4272

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4273
	spin_lock(&file_priv->mm.lock);
4274 4275 4276 4277 4278 4279 4280 4281 4282
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4283
	spin_unlock(&file_priv->mm.lock);
4284
}
4285 4286

static int
4287
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4288
{
4289 4290 4291 4292 4293
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4294
	struct drm_i915_gem_object *obj;
4295
	int nr_to_scan = sc->nr_to_scan;
4296 4297 4298
	int cnt;

	if (!mutex_trylock(&dev->struct_mutex))
4299
		return 0;
4300

C
Chris Wilson 已提交
4301 4302 4303 4304
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4305 4306
	}

4307
	cnt = 0;
C
Chris Wilson 已提交
4308 4309 4310 4311 4312
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
		cnt += obj->base.size >> PAGE_SHIFT;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
		if (obj->pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4313 4314

	mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4315
	return cnt;
4316
}