i915_gem.c 121.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40 41
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
42 43 44 45 46 47
static __must_check int
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
48 49
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
50
				struct drm_i915_gem_pwrite *args,
51
				struct drm_file *file);
52

53 54 55 56 57 58
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

59
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
60
				    struct shrink_control *sc);
C
Chris Wilson 已提交
61 62
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
63
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
64

65 66 67 68 69 70
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

71 72 73 74 75 76 77 78
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

79 80 81 82 83 84 85 86
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
87
	obj->fence_dirty = false;
88 89 90
	obj->fence_reg = I915_FENCE_REG_NONE;
}

91 92 93 94
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
95
	spin_lock(&dev_priv->mm.object_stat_lock);
96 97
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
98
	spin_unlock(&dev_priv->mm.object_stat_lock);
99 100 101 102 103
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
104
	spin_lock(&dev_priv->mm.object_stat_lock);
105 106
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
107
	spin_unlock(&dev_priv->mm.object_stat_lock);
108 109
}

110
static int
111
i915_gem_wait_for_error(struct i915_gpu_error *error)
112 113 114
{
	int ret;

115 116
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
117
	if (EXIT_COND)
118 119
		return 0;

120 121 122 123 124
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
125 126 127
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
128 129 130 131
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
132
		return ret;
133
	}
134
#undef EXIT_COND
135

136
	return 0;
137 138
}

139
int i915_mutex_lock_interruptible(struct drm_device *dev)
140
{
141
	struct drm_i915_private *dev_priv = dev->dev_private;
142 143
	int ret;

144
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
145 146 147 148 149 150 151
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

152
	WARN_ON(i915_verify_lists(dev));
153 154
	return 0;
}
155

156
static inline bool
157
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
158
{
159
	return i915_gem_obj_bound_any(obj) && !obj->active;
160 161
}

J
Jesse Barnes 已提交
162 163
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
164
		    struct drm_file *file)
J
Jesse Barnes 已提交
165
{
166
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
167
	struct drm_i915_gem_init *args = data;
168

169 170 171
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

172 173 174
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
175

176 177 178 179
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
180
	mutex_lock(&dev->struct_mutex);
181 182
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
183
	dev_priv->gtt.mappable_end = args->gtt_end;
184 185
	mutex_unlock(&dev->struct_mutex);

186
	return 0;
187 188
}

189 190
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
191
			    struct drm_file *file)
192
{
193
	struct drm_i915_private *dev_priv = dev->dev_private;
194
	struct drm_i915_gem_get_aperture *args = data;
195 196
	struct drm_i915_gem_object *obj;
	size_t pinned;
197

198
	pinned = 0;
199
	mutex_lock(&dev->struct_mutex);
200
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
201
		if (obj->pin_count)
202
			pinned += i915_gem_obj_ggtt_size(obj);
203
	mutex_unlock(&dev->struct_mutex);
204

205
	args->aper_size = dev_priv->gtt.base.total;
206
	args->aper_available_size = args->aper_size - pinned;
207

208 209 210
	return 0;
}

211 212 213 214 215 216 217 218 219 220 221 222
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

223 224 225 226 227
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
228
{
229
	struct drm_i915_gem_object *obj;
230 231
	int ret;
	u32 handle;
232

233
	size = roundup(size, PAGE_SIZE);
234 235
	if (size == 0)
		return -EINVAL;
236 237

	/* Allocate the new object */
238
	obj = i915_gem_alloc_object(dev, size);
239 240 241
	if (obj == NULL)
		return -ENOMEM;

242
	ret = drm_gem_handle_create(file, &obj->base, &handle);
243
	/* drop reference from allocate - handle holds it now */
244 245 246
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
247

248
	*handle_p = handle;
249 250 251
	return 0;
}

252 253 254 255 256 257
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
258
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
279

280 281 282 283
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

310
static inline int
311 312
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

336 337 338
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
339
static int
340 341 342 343 344 345 346
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

347
	if (unlikely(page_do_bit17_swizzling))
348 349 350 351 352 353 354 355 356 357 358
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

359
	return ret ? -EFAULT : 0;
360 361
}

362 363 364 365
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
366
	if (unlikely(swizzled)) {
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

384 385 386 387 388 389 390 391 392 393 394 395
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
396 397 398
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
399 400 401 402 403 404 405 406 407 408 409

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

410
	return ret ? - EFAULT : 0;
411 412
}

413
static int
414 415 416 417
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
418
{
419
	char __user *user_data;
420
	ssize_t remain;
421
	loff_t offset;
422
	int shmem_page_offset, page_length, ret = 0;
423
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
424
	int prefaulted = 0;
425
	int needs_clflush = 0;
426
	struct sg_page_iter sg_iter;
427

V
Ville Syrjälä 已提交
428
	user_data = to_user_ptr(args->data_ptr);
429 430
	remain = args->size;

431
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
432

433 434 435 436 437
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
438
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
439
		if (i915_gem_obj_bound_any(obj)) {
C
Chris Wilson 已提交
440 441 442 443
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
444
	}
445

446 447 448 449 450 451
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

452
	offset = args->offset;
453

454 455
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
456
		struct page *page = sg_page_iter_page(&sg_iter);
457 458 459 460

		if (remain <= 0)
			break;

461 462 463 464 465
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
466
		shmem_page_offset = offset_in_page(offset);
467 468 469 470
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

471 472 473
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

474 475 476 477 478
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
479 480 481

		mutex_unlock(&dev->struct_mutex);

482
		if (likely(!i915_prefault_disable) && !prefaulted) {
483
			ret = fault_in_multipages_writeable(user_data, remain);
484 485 486 487 488 489 490
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
491

492 493 494
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
495

496
		mutex_lock(&dev->struct_mutex);
497

498
next_page:
499 500
		mark_page_accessed(page);

501
		if (ret)
502 503
			goto out;

504
		remain -= page_length;
505
		user_data += page_length;
506 507 508
		offset += page_length;
	}

509
out:
510 511
	i915_gem_object_unpin_pages(obj);

512 513 514
	return ret;
}

515 516 517 518 519 520 521
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
522
		     struct drm_file *file)
523 524
{
	struct drm_i915_gem_pread *args = data;
525
	struct drm_i915_gem_object *obj;
526
	int ret = 0;
527

528 529 530 531
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
532
		       to_user_ptr(args->data_ptr),
533 534 535
		       args->size))
		return -EFAULT;

536
	ret = i915_mutex_lock_interruptible(dev);
537
	if (ret)
538
		return ret;
539

540
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
541
	if (&obj->base == NULL) {
542 543
		ret = -ENOENT;
		goto unlock;
544
	}
545

546
	/* Bounds check source.  */
547 548
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
549
		ret = -EINVAL;
550
		goto out;
C
Chris Wilson 已提交
551 552
	}

553 554 555 556 557 558 559 560
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
561 562
	trace_i915_gem_object_pread(obj, args->offset, args->size);

563
	ret = i915_gem_shmem_pread(dev, obj, args, file);
564

565
out:
566
	drm_gem_object_unreference(&obj->base);
567
unlock:
568
	mutex_unlock(&dev->struct_mutex);
569
	return ret;
570 571
}

572 573
/* This is the fast write path which cannot handle
 * page faults in the source data
574
 */
575 576 577 578 579 580

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
581
{
582 583
	void __iomem *vaddr_atomic;
	void *vaddr;
584
	unsigned long unwritten;
585

P
Peter Zijlstra 已提交
586
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
587 588 589
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
590
						      user_data, length);
P
Peter Zijlstra 已提交
591
	io_mapping_unmap_atomic(vaddr_atomic);
592
	return unwritten;
593 594
}

595 596 597 598
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
599
static int
600 601
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
602
			 struct drm_i915_gem_pwrite *args,
603
			 struct drm_file *file)
604
{
605
	drm_i915_private_t *dev_priv = dev->dev_private;
606
	ssize_t remain;
607
	loff_t offset, page_base;
608
	char __user *user_data;
D
Daniel Vetter 已提交
609 610
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
611
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
612 613 614 615 616 617 618 619 620 621
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
622

V
Ville Syrjälä 已提交
623
	user_data = to_user_ptr(args->data_ptr);
624 625
	remain = args->size;

626
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
627 628 629 630

	while (remain > 0) {
		/* Operation in this page
		 *
631 632 633
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
634
		 */
635 636
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
637 638 639 640 641
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
642 643
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
644
		 */
B
Ben Widawsky 已提交
645
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
646 647 648 649
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
650

651 652 653
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
654 655
	}

D
Daniel Vetter 已提交
656 657 658
out_unpin:
	i915_gem_object_unpin(obj);
out:
659
	return ret;
660 661
}

662 663 664 665
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
666
static int
667 668 669 670 671
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
672
{
673
	char *vaddr;
674
	int ret;
675

676
	if (unlikely(page_do_bit17_swizzling))
677
		return -EINVAL;
678

679 680 681 682 683 684 685 686 687 688 689
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
690

691
	return ret ? -EFAULT : 0;
692 693
}

694 695
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
696
static int
697 698 699 700 701
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
702
{
703 704
	char *vaddr;
	int ret;
705

706
	vaddr = kmap(page);
707
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
708 709 710
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
711 712
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
713 714
						user_data,
						page_length);
715 716 717 718 719
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
720 721 722
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
723
	kunmap(page);
724

725
	return ret ? -EFAULT : 0;
726 727 728
}

static int
729 730 731 732
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
733 734
{
	ssize_t remain;
735 736
	loff_t offset;
	char __user *user_data;
737
	int shmem_page_offset, page_length, ret = 0;
738
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
739
	int hit_slowpath = 0;
740 741
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
742
	struct sg_page_iter sg_iter;
743

V
Ville Syrjälä 已提交
744
	user_data = to_user_ptr(args->data_ptr);
745 746
	remain = args->size;

747
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
748

749 750 751 752 753
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
754
		needs_clflush_after = cpu_write_needs_clflush(obj);
755
		if (i915_gem_obj_bound_any(obj)) {
C
Chris Wilson 已提交
756 757 758 759
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
760
	}
761 762 763 764 765
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
766

767 768 769 770 771 772
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

773
	offset = args->offset;
774
	obj->dirty = 1;
775

776 777
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
778
		struct page *page = sg_page_iter_page(&sg_iter);
779
		int partial_cacheline_write;
780

781 782 783
		if (remain <= 0)
			break;

784 785 786 787 788
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
789
		shmem_page_offset = offset_in_page(offset);
790 791 792 793 794

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

795 796 797 798 799 800 801
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

802 803 804
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

805 806 807 808 809 810
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
811 812 813

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
814 815 816 817
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
818

819
		mutex_lock(&dev->struct_mutex);
820

821
next_page:
822 823 824
		set_page_dirty(page);
		mark_page_accessed(page);

825
		if (ret)
826 827
			goto out;

828
		remain -= page_length;
829
		user_data += page_length;
830
		offset += page_length;
831 832
	}

833
out:
834 835
	i915_gem_object_unpin_pages(obj);

836
	if (hit_slowpath) {
837 838 839 840 841 842 843
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
844 845
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
846
		}
847
	}
848

849
	if (needs_clflush_after)
850
		i915_gem_chipset_flush(dev);
851

852
	return ret;
853 854 855 856 857 858 859 860 861
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
862
		      struct drm_file *file)
863 864
{
	struct drm_i915_gem_pwrite *args = data;
865
	struct drm_i915_gem_object *obj;
866 867 868 869 870 871
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
872
		       to_user_ptr(args->data_ptr),
873 874 875
		       args->size))
		return -EFAULT;

876 877 878 879 880 881
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
882

883
	ret = i915_mutex_lock_interruptible(dev);
884
	if (ret)
885
		return ret;
886

887
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
888
	if (&obj->base == NULL) {
889 890
		ret = -ENOENT;
		goto unlock;
891
	}
892

893
	/* Bounds check destination. */
894 895
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
896
		ret = -EINVAL;
897
		goto out;
C
Chris Wilson 已提交
898 899
	}

900 901 902 903 904 905 906 907
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
908 909
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
910
	ret = -EFAULT;
911 912 913 914 915 916
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
917
	if (obj->phys_obj) {
918
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
919 920 921
		goto out;
	}

922 923 924
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
925
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
926 927 928
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
929
	}
930

931
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
932
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
933

934
out:
935
	drm_gem_object_unreference(&obj->base);
936
unlock:
937
	mutex_unlock(&dev->struct_mutex);
938 939 940
	return ret;
}

941
int
942
i915_gem_check_wedge(struct i915_gpu_error *error,
943 944
		     bool interruptible)
{
945
	if (i915_reset_in_progress(error)) {
946 947 948 949 950
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

951 952
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
974
		ret = i915_add_request(ring, NULL);
975 976 977 978 979 980 981 982

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
983
 * @reset_counter: reset sequence associated with the given seqno
984 985 986
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
987 988 989 990 991 992 993
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
994 995 996 997
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
998
			unsigned reset_counter,
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

1018
	timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
1019 1020 1021 1022 1023 1024 1025 1026 1027

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1028 1029
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1030 1031 1032 1033 1034 1035 1036 1037 1038
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1039 1040 1041 1042 1043 1044 1045
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1046
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1060 1061
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1092
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1093 1094 1095 1096 1097 1098 1099
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1100 1101 1102
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1103 1104
}

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1144
	return i915_gem_object_wait_rendering__tail(obj, ring);
1145 1146
}

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1157
	unsigned reset_counter;
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1168
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1169 1170 1171 1172 1173 1174 1175
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1176
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1177
	mutex_unlock(&dev->struct_mutex);
1178
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1179
	mutex_lock(&dev->struct_mutex);
1180 1181
	if (ret)
		return ret;
1182

1183
	return i915_gem_object_wait_rendering__tail(obj, ring);
1184 1185
}

1186
/**
1187 1188
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1189 1190 1191
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1192
			  struct drm_file *file)
1193 1194
{
	struct drm_i915_gem_set_domain *args = data;
1195
	struct drm_i915_gem_object *obj;
1196 1197
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1198 1199
	int ret;

1200
	/* Only handle setting domains to types used by the CPU. */
1201
	if (write_domain & I915_GEM_GPU_DOMAINS)
1202 1203
		return -EINVAL;

1204
	if (read_domains & I915_GEM_GPU_DOMAINS)
1205 1206 1207 1208 1209 1210 1211 1212
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1213
	ret = i915_mutex_lock_interruptible(dev);
1214
	if (ret)
1215
		return ret;
1216

1217
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1218
	if (&obj->base == NULL) {
1219 1220
		ret = -ENOENT;
		goto unlock;
1221
	}
1222

1223 1224 1225 1226 1227 1228 1229 1230
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1231 1232
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1233 1234 1235 1236 1237 1238 1239

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1240
	} else {
1241
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1242 1243
	}

1244
unref:
1245
	drm_gem_object_unreference(&obj->base);
1246
unlock:
1247 1248 1249 1250 1251 1252 1253 1254 1255
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1256
			 struct drm_file *file)
1257 1258
{
	struct drm_i915_gem_sw_finish *args = data;
1259
	struct drm_i915_gem_object *obj;
1260 1261
	int ret = 0;

1262
	ret = i915_mutex_lock_interruptible(dev);
1263
	if (ret)
1264
		return ret;
1265

1266
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1267
	if (&obj->base == NULL) {
1268 1269
		ret = -ENOENT;
		goto unlock;
1270 1271 1272
	}

	/* Pinned buffers may be scanout, so flush the cache */
1273 1274
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1275

1276
	drm_gem_object_unreference(&obj->base);
1277
unlock:
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1291
		    struct drm_file *file)
1292 1293 1294 1295 1296
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1297
	obj = drm_gem_object_lookup(dev, file, args->handle);
1298
	if (obj == NULL)
1299
		return -ENOENT;
1300

1301 1302 1303 1304 1305 1306 1307 1308
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1309
	addr = vm_mmap(obj->filp, 0, args->size,
1310 1311
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1312
	drm_gem_object_unreference_unlocked(obj);
1313 1314 1315 1316 1317 1318 1319 1320
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1339 1340
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1341
	drm_i915_private_t *dev_priv = dev->dev_private;
1342 1343 1344
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1345
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1346 1347 1348 1349 1350

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1351 1352 1353
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1354

C
Chris Wilson 已提交
1355 1356
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1357 1358 1359 1360 1361 1362
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1363
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1364
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1365 1366
	if (ret)
		goto unlock;
1367

1368 1369 1370
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1371

1372
	ret = i915_gem_object_get_fence(obj);
1373
	if (ret)
1374
		goto unpin;
1375

1376 1377
	obj->fault_mappable = true;

1378 1379 1380
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1381 1382 1383

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1384 1385
unpin:
	i915_gem_object_unpin(obj);
1386
unlock:
1387
	mutex_unlock(&dev->struct_mutex);
1388
out:
1389
	switch (ret) {
1390
	case -EIO:
1391 1392 1393
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1394
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1395
			return VM_FAULT_SIGBUS;
1396
	case -EAGAIN:
1397 1398 1399 1400 1401 1402 1403
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1404
		set_need_resched();
1405 1406
	case 0:
	case -ERESTARTSYS:
1407
	case -EINTR:
1408 1409 1410 1411 1412
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1413
		return VM_FAULT_NOPAGE;
1414 1415
	case -ENOMEM:
		return VM_FAULT_OOM;
1416 1417
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1418
	default:
1419
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1420
		return VM_FAULT_SIGBUS;
1421 1422 1423
	}
}

1424 1425 1426 1427
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1428
 * Preserve the reservation of the mmapping with the DRM core code, but
1429 1430 1431 1432 1433 1434 1435 1436 1437
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1438
void
1439
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1440
{
1441 1442
	if (!obj->fault_mappable)
		return;
1443

1444 1445 1446 1447
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1448

1449
	obj->fault_mappable = false;
1450 1451
}

1452
uint32_t
1453
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1454
{
1455
	uint32_t gtt_size;
1456 1457

	if (INTEL_INFO(dev)->gen >= 4 ||
1458 1459
	    tiling_mode == I915_TILING_NONE)
		return size;
1460 1461 1462

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1463
		gtt_size = 1024*1024;
1464
	else
1465
		gtt_size = 512*1024;
1466

1467 1468
	while (gtt_size < size)
		gtt_size <<= 1;
1469

1470
	return gtt_size;
1471 1472
}

1473 1474 1475 1476 1477
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1478
 * potential fence register mapping.
1479
 */
1480 1481 1482
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1483 1484 1485 1486 1487
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1488
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1489
	    tiling_mode == I915_TILING_NONE)
1490 1491
		return 4096;

1492 1493 1494 1495
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1496
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1497 1498
}

1499 1500 1501 1502 1503 1504 1505 1506
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

1507 1508
	dev_priv->mm.shrinker_no_lock_stealing = true;

1509 1510
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1511
		goto out;
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1523
		goto out;
1524 1525

	i915_gem_shrink_all(dev_priv);
1526 1527 1528 1529 1530
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1541
int
1542 1543 1544 1545
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1546
{
1547
	struct drm_i915_private *dev_priv = dev->dev_private;
1548
	struct drm_i915_gem_object *obj;
1549 1550
	int ret;

1551
	ret = i915_mutex_lock_interruptible(dev);
1552
	if (ret)
1553
		return ret;
1554

1555
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1556
	if (&obj->base == NULL) {
1557 1558 1559
		ret = -ENOENT;
		goto unlock;
	}
1560

B
Ben Widawsky 已提交
1561
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1562
		ret = -E2BIG;
1563
		goto out;
1564 1565
	}

1566
	if (obj->madv != I915_MADV_WILLNEED) {
1567
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1568 1569
		ret = -EINVAL;
		goto out;
1570 1571
	}

1572 1573 1574
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1575

1576
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1577

1578
out:
1579
	drm_gem_object_unreference(&obj->base);
1580
unlock:
1581
	mutex_unlock(&dev->struct_mutex);
1582
	return ret;
1583 1584
}

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1609 1610 1611
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1612 1613 1614
{
	struct inode *inode;

1615
	i915_gem_object_free_mmap_offset(obj);
1616

1617 1618
	if (obj->base.filp == NULL)
		return;
1619

D
Daniel Vetter 已提交
1620 1621 1622 1623 1624
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1625
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1626
	shmem_truncate_range(inode, 0, (loff_t)-1);
1627

D
Daniel Vetter 已提交
1628 1629
	obj->madv = __I915_MADV_PURGED;
}
1630

D
Daniel Vetter 已提交
1631 1632 1633 1634
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1635 1636
}

1637
static void
1638
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1639
{
1640 1641
	struct sg_page_iter sg_iter;
	int ret;
1642

1643
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1644

C
Chris Wilson 已提交
1645 1646 1647 1648 1649 1650
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1651
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1652 1653 1654
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1655
	if (i915_gem_object_needs_bit17_swizzle(obj))
1656 1657
		i915_gem_object_save_bit_17_swizzle(obj);

1658 1659
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1660

1661
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1662
		struct page *page = sg_page_iter_page(&sg_iter);
1663

1664
		if (obj->dirty)
1665
			set_page_dirty(page);
1666

1667
		if (obj->madv == I915_MADV_WILLNEED)
1668
			mark_page_accessed(page);
1669

1670
		page_cache_release(page);
1671
	}
1672
	obj->dirty = 0;
1673

1674 1675
	sg_free_table(obj->pages);
	kfree(obj->pages);
1676
}
C
Chris Wilson 已提交
1677

1678
int
1679 1680 1681 1682
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1683
	if (obj->pages == NULL)
1684 1685
		return 0;

1686 1687 1688
	if (obj->pages_pin_count)
		return -EBUSY;

1689
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1690

1691 1692 1693
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1694
	list_del(&obj->global_list);
1695

1696
	ops->put_pages(obj);
1697
	obj->pages = NULL;
1698

C
Chris Wilson 已提交
1699 1700 1701 1702 1703 1704 1705
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1706 1707
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1708 1709 1710 1711 1712 1713
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1714
				 global_list) {
1715
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1716
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1717 1718 1719 1720 1721 1722
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1723 1724 1725
	list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
				 global_list) {
		struct i915_vma *vma, *v;
1726 1727 1728 1729

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1730 1731 1732
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1733 1734

		if (!i915_gem_object_put_pages(obj)) {
C
Chris Wilson 已提交
1735 1736 1737 1738 1739 1740 1741 1742 1743
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

1744 1745 1746 1747 1748 1749
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

C
Chris Wilson 已提交
1750 1751 1752 1753 1754 1755 1756
static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

1757 1758
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
				 global_list)
1759
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1760 1761
}

1762
static int
C
Chris Wilson 已提交
1763
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1764
{
C
Chris Wilson 已提交
1765
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1766 1767
	int page_count, i;
	struct address_space *mapping;
1768 1769
	struct sg_table *st;
	struct scatterlist *sg;
1770
	struct sg_page_iter sg_iter;
1771
	struct page *page;
1772
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1773
	gfp_t gfp;
1774

C
Chris Wilson 已提交
1775 1776 1777 1778 1779 1780 1781
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1782 1783 1784 1785
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1786
	page_count = obj->base.size / PAGE_SIZE;
1787 1788 1789
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1790
		return -ENOMEM;
1791
	}
1792

1793 1794 1795 1796 1797
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1798
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1799
	gfp = mapping_gfp_mask(mapping);
1800
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1801
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1802 1803 1804
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1815
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1816 1817 1818 1819 1820 1821 1822
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1823
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1824 1825
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1826 1827 1828 1829 1830 1831 1832 1833
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1834 1835 1836 1837 1838 1839 1840 1841 1842
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1843
	}
1844 1845 1846 1847
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1848 1849
	obj->pages = st;

1850
	if (i915_gem_object_needs_bit17_swizzle(obj))
1851 1852 1853 1854 1855
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1856 1857
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1858
		page_cache_release(sg_page_iter_page(&sg_iter));
1859 1860
	sg_free_table(st);
	kfree(st);
1861
	return PTR_ERR(page);
1862 1863
}

1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1878
	if (obj->pages)
1879 1880
		return 0;

1881 1882 1883 1884 1885
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1886 1887
	BUG_ON(obj->pages_pin_count);

1888 1889 1890 1891
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1892
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1893
	return 0;
1894 1895
}

1896
void
1897
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1898
			       struct intel_ring_buffer *ring)
1899
{
1900
	struct drm_device *dev = obj->base.dev;
1901
	struct drm_i915_private *dev_priv = dev->dev_private;
1902
	u32 seqno = intel_ring_get_seqno(ring);
1903

1904
	BUG_ON(ring == NULL);
1905 1906 1907 1908
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1909
	obj->ring = ring;
1910 1911

	/* Add a reference if we're newly entering the active list. */
1912 1913 1914
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1915
	}
1916

1917
	list_move_tail(&obj->ring_list, &ring->active_list);
1918

1919
	obj->last_read_seqno = seqno;
1920

1921
	if (obj->fenced_gpu_access) {
1922 1923
		obj->last_fenced_seqno = seqno;

1924 1925 1926 1927 1928 1929 1930 1931
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1932 1933 1934 1935 1936
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1937
{
B
Ben Widawsky 已提交
1938 1939 1940
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
	struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1941

1942
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1943
	BUG_ON(!obj->active);
1944

B
Ben Widawsky 已提交
1945
	list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
1946

1947
	list_del_init(&obj->ring_list);
1948 1949
	obj->ring = NULL;

1950 1951 1952 1953 1954
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1955 1956 1957 1958 1959 1960
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1961
}
1962

1963
static int
1964
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1965
{
1966 1967 1968
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1969

1970
	/* Carefully retire all requests without writing to the rings */
1971
	for_each_ring(ring, dev_priv, i) {
1972 1973 1974
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1975 1976
	}
	i915_gem_retire_requests(dev);
1977 1978

	/* Finally reset hw state */
1979
	for_each_ring(ring, dev_priv, i) {
1980
		intel_ring_init_seqno(ring, seqno);
1981

1982 1983 1984
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1985

1986
	return 0;
1987 1988
}

1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2015 2016
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2017
{
2018 2019 2020 2021
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2022
		int ret = i915_gem_init_seqno(dev, 0);
2023 2024
		if (ret)
			return ret;
2025

2026 2027
		dev_priv->next_seqno = 1;
	}
2028

2029
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2030
	return 0;
2031 2032
}

2033 2034
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2035
		       struct drm_i915_gem_object *obj,
2036
		       u32 *out_seqno)
2037
{
C
Chris Wilson 已提交
2038
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2039
	struct drm_i915_gem_request *request;
2040
	u32 request_ring_position, request_start;
2041
	int was_empty;
2042 2043
	int ret;

2044
	request_start = intel_ring_get_tail(ring);
2045 2046 2047 2048 2049 2050 2051
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2052 2053 2054
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2055

2056 2057 2058
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2059

2060

2061 2062 2063 2064 2065 2066 2067
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2068
	ret = ring->add_request(ring);
2069 2070 2071 2072
	if (ret) {
		kfree(request);
		return ret;
	}
2073

2074
	request->seqno = intel_ring_get_seqno(ring);
2075
	request->ring = ring;
2076
	request->head = request_start;
2077
	request->tail = request_ring_position;
2078
	request->ctx = ring->last_context;
2079 2080 2081 2082 2083 2084 2085 2086
	request->batch_obj = obj;

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2087 2088 2089 2090

	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2091
	request->emitted_jiffies = jiffies;
2092 2093
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2094
	request->file_priv = NULL;
2095

C
Chris Wilson 已提交
2096 2097 2098
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2099
		spin_lock(&file_priv->mm.lock);
2100
		request->file_priv = file_priv;
2101
		list_add_tail(&request->client_list,
2102
			      &file_priv->mm.request_list);
2103
		spin_unlock(&file_priv->mm.lock);
2104
	}
2105

2106
	trace_i915_gem_request_add(ring, request->seqno);
2107
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2108

2109
	if (!dev_priv->ums.mm_suspended) {
2110 2111
		i915_queue_hangcheck(ring->dev);

2112
		if (was_empty) {
2113
			queue_delayed_work(dev_priv->wq,
2114 2115
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2116 2117
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2118
	}
2119

2120
	if (out_seqno)
2121
		*out_seqno = request->seqno;
2122
	return 0;
2123 2124
}

2125 2126
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2127
{
2128
	struct drm_i915_file_private *file_priv = request->file_priv;
2129

2130 2131
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2132

2133
	spin_lock(&file_priv->mm.lock);
2134 2135 2136 2137
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2138
	spin_unlock(&file_priv->mm.lock);
2139 2140
}

2141 2142
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2143
{
2144 2145
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2179 2180 2181 2182 2183 2184 2185 2186
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2187 2188
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2208
	unsigned long offset = 0;
2209 2210 2211 2212

	/* Innocent until proven guilty */
	guilty = false;

2213 2214 2215 2216
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2217
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2218
	    i915_request_guilty(request, acthd, &inside)) {
2219
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2220 2221
			  ring->name,
			  inside ? "inside" : "flushing",
2222
			  offset,
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
		if (guilty)
			hs->batch_active++;
		else
			hs->batch_pending++;
	}
}

2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2256 2257
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2258
{
2259 2260 2261 2262 2263 2264
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2265 2266
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2267

2268 2269 2270
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2271

2272 2273 2274
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2275
		i915_gem_free_request(request);
2276
	}
2277

2278
	while (!list_empty(&ring->active_list)) {
2279
		struct drm_i915_gem_object *obj;
2280

2281 2282 2283
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2284

2285
		i915_gem_object_move_to_inactive(obj);
2286 2287 2288
	}
}

2289
void i915_gem_restore_fences(struct drm_device *dev)
2290 2291 2292 2293
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2294
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2295
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2296

2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2307 2308 2309
	}
}

2310
void i915_gem_reset(struct drm_device *dev)
2311
{
2312
	struct drm_i915_private *dev_priv = dev->dev_private;
2313
	struct intel_ring_buffer *ring;
2314
	int i;
2315

2316 2317
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2318

2319
	i915_gem_restore_fences(dev);
2320 2321 2322 2323 2324
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2325
void
C
Chris Wilson 已提交
2326
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2327 2328 2329
{
	uint32_t seqno;

C
Chris Wilson 已提交
2330
	if (list_empty(&ring->request_list))
2331 2332
		return;

C
Chris Wilson 已提交
2333
	WARN_ON(i915_verify_lists(ring->dev));
2334

2335
	seqno = ring->get_seqno(ring, true);
2336

2337
	while (!list_empty(&ring->request_list)) {
2338 2339
		struct drm_i915_gem_request *request;

2340
		request = list_first_entry(&ring->request_list,
2341 2342 2343
					   struct drm_i915_gem_request,
					   list);

2344
		if (!i915_seqno_passed(seqno, request->seqno))
2345 2346
			break;

C
Chris Wilson 已提交
2347
		trace_i915_gem_request_retire(ring, request->seqno);
2348 2349 2350 2351 2352 2353
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2354

2355
		i915_gem_free_request(request);
2356
	}
2357

2358 2359 2360 2361
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2362
		struct drm_i915_gem_object *obj;
2363

2364
		obj = list_first_entry(&ring->active_list,
2365 2366
				      struct drm_i915_gem_object,
				      ring_list);
2367

2368
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2369
			break;
2370

2371
		i915_gem_object_move_to_inactive(obj);
2372
	}
2373

C
Chris Wilson 已提交
2374 2375
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2376
		ring->irq_put(ring);
C
Chris Wilson 已提交
2377
		ring->trace_irq_seqno = 0;
2378
	}
2379

C
Chris Wilson 已提交
2380
	WARN_ON(i915_verify_lists(ring->dev));
2381 2382
}

2383 2384 2385 2386
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2387
	struct intel_ring_buffer *ring;
2388
	int i;
2389

2390 2391
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2392 2393
}

2394
static void
2395 2396 2397 2398
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2399
	struct intel_ring_buffer *ring;
2400 2401
	bool idle;
	int i;
2402 2403 2404 2405 2406

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2407 2408
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2409 2410
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2411 2412
		return;
	}
2413

2414
	i915_gem_retire_requests(dev);
2415

2416 2417
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2418
	 */
2419
	idle = true;
2420
	for_each_ring(ring, dev_priv, i) {
2421
		if (ring->gpu_caches_dirty)
2422
			i915_add_request(ring, NULL);
2423 2424

		idle &= list_empty(&ring->request_list);
2425 2426
	}

2427
	if (!dev_priv->ums.mm_suspended && !idle)
2428 2429
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2430 2431
	if (idle)
		intel_mark_idle(dev);
2432

2433 2434 2435
	mutex_unlock(&dev->struct_mutex);
}

2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2447
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2448 2449 2450 2451 2452 2453 2454 2455 2456
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2482
	drm_i915_private_t *dev_priv = dev->dev_private;
2483 2484 2485
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2486
	struct timespec timeout_stack, *timeout = NULL;
2487
	unsigned reset_counter;
2488 2489 2490
	u32 seqno = 0;
	int ret = 0;

2491 2492 2493 2494
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2506 2507
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2508 2509 2510 2511
	if (ret)
		goto out;

	if (obj->active) {
2512
		seqno = obj->last_read_seqno;
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2528
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2529 2530
	mutex_unlock(&dev->struct_mutex);

2531
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2532
	if (timeout)
2533
		args->timeout_ns = timespec_to_ns(timeout);
2534 2535 2536 2537 2538 2539 2540 2541
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2565
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2566
		return i915_gem_object_wait_rendering(obj, false);
2567 2568 2569

	idx = intel_ring_sync_index(from, to);

2570
	seqno = obj->last_read_seqno;
2571 2572 2573
	if (seqno <= from->sync_seqno[idx])
		return 0;

2574 2575 2576
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2577

2578
	ret = to->sync_to(to, from, seqno);
2579
	if (!ret)
2580 2581 2582 2583 2584
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2585

2586
	return ret;
2587 2588
}

2589 2590 2591 2592 2593 2594 2595
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2596 2597 2598
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2599 2600 2601
	/* Wait for any direct GTT access to complete */
	mb();

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2613
int i915_vma_unbind(struct i915_vma *vma)
2614
{
2615
	struct drm_i915_gem_object *obj = vma->obj;
2616
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2617
	int ret;
2618

2619
	if (list_empty(&vma->vma_link))
2620 2621
		return 0;

2622 2623
	if (obj->pin_count)
		return -EBUSY;
2624

2625 2626
	BUG_ON(obj->pages == NULL);

2627
	ret = i915_gem_object_finish_gpu(obj);
2628
	if (ret)
2629 2630 2631 2632 2633 2634
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2635
	i915_gem_object_finish_gtt(obj);
2636

2637
	/* release the fence reg _after_ flushing */
2638
	ret = i915_gem_object_put_fence(obj);
2639
	if (ret)
2640
		return ret;
2641

2642
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2643

2644 2645
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2646 2647 2648 2649
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2650
	i915_gem_gtt_finish_object(obj);
B
Ben Widawsky 已提交
2651
	i915_gem_object_unpin_pages(obj);
2652

B
Ben Widawsky 已提交
2653
	list_del(&vma->mm_list);
2654
	/* Avoid an unnecessary call to unbind on rebind. */
2655 2656
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2657

B
Ben Widawsky 已提交
2658 2659 2660 2661 2662 2663 2664 2665 2666
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
	 * no more VMAs exist.
	 * NB: Until we have real VMAs there will only ever be one */
	WARN_ON(!list_empty(&obj->vma_list));
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2667

2668
	return 0;
2669 2670
}

2671 2672 2673 2674 2675 2676 2677 2678 2679
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2680
	if (!i915_gem_obj_ggtt_bound(obj))
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2691
int i915_gpu_idle(struct drm_device *dev)
2692 2693
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2694
	struct intel_ring_buffer *ring;
2695
	int ret, i;
2696 2697

	/* Flush everything onto the inactive list. */
2698
	for_each_ring(ring, dev_priv, i) {
2699 2700 2701 2702
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2703
		ret = intel_ring_idle(ring);
2704 2705 2706
		if (ret)
			return ret;
	}
2707

2708
	return 0;
2709 2710
}

2711 2712
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2713 2714
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2715 2716
	int fence_reg;
	int fence_pitch_shift;
2717

2718 2719 2720 2721 2722 2723 2724 2725
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2740
	if (obj) {
2741
		u32 size = i915_gem_obj_ggtt_size(obj);
2742
		uint64_t val;
2743

2744
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2745
				 0xfffff000) << 32;
2746
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2747
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2748 2749 2750
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2751

2752 2753 2754 2755 2756 2757 2758 2759 2760
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2761 2762
}

2763 2764
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2765 2766
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2767
	u32 val;
2768

2769
	if (obj) {
2770
		u32 size = i915_gem_obj_ggtt_size(obj);
2771 2772
		int pitch_val;
		int tile_width;
2773

2774
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2775
		     (size & -size) != size ||
2776 2777 2778
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2779

2780 2781 2782 2783 2784 2785 2786 2787 2788
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2789
		val = i915_gem_obj_ggtt_offset(obj);
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2805 2806
}

2807 2808
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2809 2810 2811 2812
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2813
	if (obj) {
2814
		u32 size = i915_gem_obj_ggtt_size(obj);
2815
		uint32_t pitch_val;
2816

2817
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2818
		     (size & -size) != size ||
2819 2820 2821
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2822

2823 2824
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2825

2826
		val = i915_gem_obj_ggtt_offset(obj);
2827 2828 2829 2830 2831 2832 2833
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2834

2835 2836 2837 2838
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2839 2840 2841 2842 2843
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2844 2845 2846
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2847 2848 2849 2850 2851 2852 2853 2854
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2855 2856 2857 2858
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2859 2860
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2861
	case 6:
2862 2863 2864 2865
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2866
	default: BUG();
2867
	}
2868 2869 2870 2871 2872 2873

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2874 2875
}

2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2886
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2887 2888 2889
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2890 2891

	if (enable) {
2892
		obj->fence_reg = reg;
2893 2894 2895 2896 2897 2898 2899
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2900
	obj->fence_dirty = false;
2901 2902
}

2903
static int
2904
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2905
{
2906
	if (obj->last_fenced_seqno) {
2907
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2908 2909
		if (ret)
			return ret;
2910 2911 2912 2913

		obj->last_fenced_seqno = 0;
	}

2914
	obj->fenced_gpu_access = false;
2915 2916 2917 2918 2919 2920
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2921
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2922
	struct drm_i915_fence_reg *fence;
2923 2924
	int ret;

2925
	ret = i915_gem_object_wait_fence(obj);
2926 2927 2928
	if (ret)
		return ret;

2929 2930
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2931

2932 2933
	fence = &dev_priv->fence_regs[obj->fence_reg];

2934
	i915_gem_object_fence_lost(obj);
2935
	i915_gem_object_update_fence(obj, fence, false);
2936 2937 2938 2939 2940

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2941
i915_find_fence_reg(struct drm_device *dev)
2942 2943
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2944
	struct drm_i915_fence_reg *reg, *avail;
2945
	int i;
2946 2947

	/* First try to find a free reg */
2948
	avail = NULL;
2949 2950 2951
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2952
			return reg;
2953

2954
		if (!reg->pin_count)
2955
			avail = reg;
2956 2957
	}

2958 2959
	if (avail == NULL)
		return NULL;
2960 2961

	/* None available, try to steal one or wait for a user to finish */
2962
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2963
		if (reg->pin_count)
2964 2965
			continue;

C
Chris Wilson 已提交
2966
		return reg;
2967 2968
	}

C
Chris Wilson 已提交
2969
	return NULL;
2970 2971
}

2972
/**
2973
 * i915_gem_object_get_fence - set up fencing for an object
2974 2975 2976 2977 2978 2979 2980 2981 2982
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2983 2984
 *
 * For an untiled surface, this removes any existing fence.
2985
 */
2986
int
2987
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2988
{
2989
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2990
	struct drm_i915_private *dev_priv = dev->dev_private;
2991
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2992
	struct drm_i915_fence_reg *reg;
2993
	int ret;
2994

2995 2996 2997
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2998
	if (obj->fence_dirty) {
2999
		ret = i915_gem_object_wait_fence(obj);
3000 3001 3002
		if (ret)
			return ret;
	}
3003

3004
	/* Just update our place in the LRU if our fence is getting reused. */
3005 3006
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3007
		if (!obj->fence_dirty) {
3008 3009 3010 3011 3012 3013 3014 3015
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3016

3017 3018 3019
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3020
			ret = i915_gem_object_wait_fence(old);
3021 3022 3023
			if (ret)
				return ret;

3024
			i915_gem_object_fence_lost(old);
3025
		}
3026
	} else
3027 3028
		return 0;

3029 3030
	i915_gem_object_update_fence(obj, reg, enable);

3031
	return 0;
3032 3033
}

3034 3035 3036 3037 3038 3039 3040 3041
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3042
	 * crossing memory domains and dying.
3043 3044 3045 3046
	 */
	if (HAS_LLC(dev))
		return true;

3047
	if (!drm_mm_node_allocated(gtt_space))
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3071
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3072 3073 3074 3075 3076 3077 3078 3079
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3080 3081
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3092 3093
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3104 3105 3106 3107
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3108 3109 3110 3111 3112
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3113
{
3114
	struct drm_device *dev = obj->base.dev;
3115
	drm_i915_private_t *dev_priv = dev->dev_private;
3116
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3117
	bool mappable, fenceable;
3118 3119
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3120
	struct i915_vma *vma;
3121
	int ret;
3122

B
Ben Widawsky 已提交
3123 3124 3125
	if (WARN_ON(!list_empty(&obj->vma_list)))
		return -EBUSY;

3126 3127 3128 3129 3130
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3131
						     obj->tiling_mode, true);
3132
	unfenced_alignment =
3133
		i915_gem_get_gtt_alignment(dev,
3134
						    obj->base.size,
3135
						    obj->tiling_mode, false);
3136

3137
	if (alignment == 0)
3138 3139
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3140
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3141 3142 3143 3144
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3145
	size = map_and_fenceable ? fence_size : obj->base.size;
3146

3147 3148 3149
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3150
	if (obj->base.size > gtt_max) {
3151
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3152 3153
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3154
			  gtt_max);
3155 3156 3157
		return -E2BIG;
	}

3158
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3159 3160 3161
	if (ret)
		return ret;

3162 3163
	i915_gem_object_pin_pages(obj);

3164 3165 3166 3167 3168
	/* FIXME: For now we only ever use 1 VMA per object */
	BUG_ON(!i915_is_ggtt(vm));
	WARN_ON(!list_empty(&obj->vma_list));

	vma = i915_gem_vma_create(obj, vm);
3169
	if (IS_ERR(vma)) {
3170 3171
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3172 3173
	}

3174
search_free:
3175
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3176 3177
						  size, alignment,
						  obj->cache_level, 0, gtt_max);
3178
	if (ret) {
3179
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3180
					       obj->cache_level,
3181 3182
					       map_and_fenceable,
					       nonblocking);
3183 3184
		if (ret == 0)
			goto search_free;
3185

3186
		goto err_free_vma;
3187
	}
B
Ben Widawsky 已提交
3188
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3189
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3190
		ret = -EINVAL;
3191
		goto err_remove_node;
3192 3193
	}

3194
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3195
	if (ret)
3196
		goto err_remove_node;
3197

3198
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3199
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3200

3201
	fenceable =
3202
		i915_is_ggtt(vm) &&
3203 3204
		i915_gem_obj_ggtt_size(obj) == fence_size &&
		(i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
3205

3206 3207 3208
	mappable =
		i915_is_ggtt(vm) &&
		vma->node.start + obj->base.size <= dev_priv->gtt.mappable_end;
3209

3210 3211 3212
	/* Map and fenceable only changes if the VM is the global GGTT */
	if (i915_is_ggtt(vm))
		obj->map_and_fenceable = mappable && fenceable;
3213

3214 3215
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);

3216
	trace_i915_vma_bind(vma, map_and_fenceable);
3217
	i915_gem_verify_gtt(dev);
3218
	return 0;
B
Ben Widawsky 已提交
3219

3220
err_remove_node:
3221
	drm_mm_remove_node(&vma->node);
3222
err_free_vma:
B
Ben Widawsky 已提交
3223
	i915_gem_vma_destroy(vma);
3224
err_unpin:
B
Ben Widawsky 已提交
3225 3226
	i915_gem_object_unpin_pages(obj);
	return ret;
3227 3228
}

3229
bool
3230 3231
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3232 3233 3234 3235 3236
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3237
	if (obj->pages == NULL)
3238
		return false;
3239

3240 3241 3242 3243 3244
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3245
		return false;
3246

3247 3248 3249 3250 3251 3252 3253 3254
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3255
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3256
		return false;
3257

C
Chris Wilson 已提交
3258
	trace_i915_gem_object_clflush(obj);
3259
	drm_clflush_sg(obj->pages);
3260 3261

	return true;
3262 3263 3264 3265
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3266
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3267
{
C
Chris Wilson 已提交
3268 3269
	uint32_t old_write_domain;

3270
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3271 3272
		return;

3273
	/* No actual flushing is required for the GTT write domain.  Writes
3274 3275
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3276 3277 3278 3279
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3280
	 */
3281 3282
	wmb();

3283 3284
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3285 3286

	trace_i915_gem_object_change_domain(obj,
3287
					    obj->base.read_domains,
C
Chris Wilson 已提交
3288
					    old_write_domain);
3289 3290 3291 3292
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3293 3294
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3295
{
C
Chris Wilson 已提交
3296
	uint32_t old_write_domain;
3297

3298
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3299 3300
		return;

3301 3302 3303
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3304 3305
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3306 3307

	trace_i915_gem_object_change_domain(obj,
3308
					    obj->base.read_domains,
C
Chris Wilson 已提交
3309
					    old_write_domain);
3310 3311
}

3312 3313 3314 3315 3316 3317
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3318
int
3319
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3320
{
3321
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3322
	uint32_t old_write_domain, old_read_domains;
3323
	int ret;
3324

3325
	/* Not valid to be called on unbound objects. */
3326
	if (!i915_gem_obj_bound_any(obj))
3327 3328
		return -EINVAL;

3329 3330 3331
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3332
	ret = i915_gem_object_wait_rendering(obj, !write);
3333 3334 3335
	if (ret)
		return ret;

3336
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3337

3338 3339 3340 3341 3342 3343 3344
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3345 3346
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3347

3348 3349 3350
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3351 3352
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3353
	if (write) {
3354 3355 3356
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3357 3358
	}

C
Chris Wilson 已提交
3359 3360 3361 3362
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3363
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3364 3365 3366 3367 3368 3369 3370 3371
	if (i915_gem_object_is_inactive(obj)) {
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3372

3373 3374 3375
	return 0;
}

3376 3377 3378
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3379 3380
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3381
	struct i915_vma *vma;
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3392 3393
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3394
			ret = i915_vma_unbind(vma);
3395 3396 3397 3398 3399
			if (ret)
				return ret;

			break;
		}
3400 3401
	}

3402
	if (i915_gem_obj_bound_any(obj)) {
3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3413
		if (INTEL_INFO(dev)->gen < 6) {
3414 3415 3416 3417 3418
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3419 3420
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3421 3422 3423
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3424 3425
	}

3426 3427 3428 3429 3430
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3453
	i915_gem_verify_gtt(dev);
3454 3455 3456
	return 0;
}

B
Ben Widawsky 已提交
3457 3458
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3459
{
B
Ben Widawsky 已提交
3460
	struct drm_i915_gem_caching *args = data;
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3474
	args->caching = obj->cache_level != I915_CACHE_NONE;
3475 3476 3477 3478 3479 3480 3481

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3482 3483
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3484
{
B
Ben Widawsky 已提交
3485
	struct drm_i915_gem_caching *args = data;
3486 3487 3488 3489
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3490 3491
	switch (args->caching) {
	case I915_CACHING_NONE:
3492 3493
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3494
	case I915_CACHING_CACHED:
3495 3496 3497 3498 3499 3500
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3501 3502 3503 3504
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
	return obj->pin_count - !!obj->user_pin_count;
}

3535
/*
3536 3537 3538
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3539 3540
 */
int
3541 3542
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3543
				     struct intel_ring_buffer *pipelined)
3544
{
3545
	u32 old_read_domains, old_write_domain;
3546 3547
	int ret;

3548
	if (pipelined != obj->ring) {
3549 3550
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3551 3552 3553
			return ret;
	}

3554 3555 3556 3557 3558
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
3570
		goto err_unpin_display;
3571

3572 3573 3574 3575
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3576
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3577
	if (ret)
3578
		goto err_unpin_display;
3579

3580
	i915_gem_object_flush_cpu_write_domain(obj, true);
3581

3582
	old_write_domain = obj->base.write_domain;
3583
	old_read_domains = obj->base.read_domains;
3584 3585 3586 3587

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3588
	obj->base.write_domain = 0;
3589
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3590 3591 3592

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3593
					    old_write_domain);
3594 3595

	return 0;
3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin(obj);
	obj->pin_display = is_pin_display(obj);
3607 3608
}

3609
int
3610
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3611
{
3612 3613
	int ret;

3614
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3615 3616
		return 0;

3617
	ret = i915_gem_object_wait_rendering(obj, false);
3618 3619 3620
	if (ret)
		return ret;

3621 3622
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3623
	return 0;
3624 3625
}

3626 3627 3628 3629 3630 3631
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3632
int
3633
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3634
{
C
Chris Wilson 已提交
3635
	uint32_t old_write_domain, old_read_domains;
3636 3637
	int ret;

3638 3639 3640
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3641
	ret = i915_gem_object_wait_rendering(obj, !write);
3642 3643 3644
	if (ret)
		return ret;

3645
	i915_gem_object_flush_gtt_write_domain(obj);
3646

3647 3648
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3649

3650
	/* Flush the CPU cache if it's still invalid. */
3651
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3652
		i915_gem_clflush_object(obj, false);
3653

3654
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3655 3656 3657 3658 3659
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3660
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3661 3662 3663 3664 3665

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3666 3667
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3668
	}
3669

C
Chris Wilson 已提交
3670 3671 3672 3673
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3674 3675 3676
	return 0;
}

3677 3678 3679
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3680 3681 3682 3683
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3684 3685 3686
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3687
static int
3688
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3689
{
3690 3691
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3692
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3693 3694
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3695
	unsigned reset_counter;
3696 3697
	u32 seqno = 0;
	int ret;
3698

3699 3700 3701 3702 3703 3704 3705
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3706

3707
	spin_lock(&file_priv->mm.lock);
3708
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3709 3710
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3711

3712 3713
		ring = request->ring;
		seqno = request->seqno;
3714
	}
3715
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3716
	spin_unlock(&file_priv->mm.lock);
3717

3718 3719
	if (seqno == 0)
		return 0;
3720

3721
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3722 3723
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3724 3725 3726 3727

	return ret;
}

3728
int
3729
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3730
		    struct i915_address_space *vm,
3731
		    uint32_t alignment,
3732 3733
		    bool map_and_fenceable,
		    bool nonblocking)
3734
{
3735
	struct i915_vma *vma;
3736 3737
	int ret;

3738 3739
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3740

3741 3742 3743 3744 3745 3746 3747
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3748 3749
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3750
			     "bo is already pinned with incorrect alignment:"
3751
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3752
			     " obj->map_and_fenceable=%d\n",
3753
			     i915_gem_obj_offset(obj, vm), alignment,
3754
			     map_and_fenceable,
3755
			     obj->map_and_fenceable);
3756
			ret = i915_vma_unbind(vma);
3757 3758 3759 3760 3761
			if (ret)
				return ret;
		}
	}

3762
	if (!i915_gem_obj_bound(obj, vm)) {
3763 3764
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3765 3766 3767
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3768
		if (ret)
3769
			return ret;
3770 3771 3772

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3773
	}
J
Jesse Barnes 已提交
3774

3775 3776 3777
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3778
	obj->pin_count++;
3779
	obj->pin_mappable |= map_and_fenceable;
3780 3781 3782 3783 3784

	return 0;
}

void
3785
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3786
{
3787
	BUG_ON(obj->pin_count == 0);
3788
	BUG_ON(!i915_gem_obj_bound_any(obj));
3789

3790
	if (--obj->pin_count == 0)
3791
		obj->pin_mappable = false;
3792 3793 3794 3795
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3796
		   struct drm_file *file)
3797 3798
{
	struct drm_i915_gem_pin *args = data;
3799
	struct drm_i915_gem_object *obj;
3800 3801
	int ret;

3802 3803 3804
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3805

3806
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3807
	if (&obj->base == NULL) {
3808 3809
		ret = -ENOENT;
		goto unlock;
3810 3811
	}

3812
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3813
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3814 3815
		ret = -EINVAL;
		goto out;
3816 3817
	}

3818
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3819 3820
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3821 3822
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3823 3824
	}

3825
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3826
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3827 3828
		if (ret)
			goto out;
3829 3830
	}

3831 3832 3833
	obj->user_pin_count++;
	obj->pin_filp = file;

3834
	args->offset = i915_gem_obj_ggtt_offset(obj);
3835
out:
3836
	drm_gem_object_unreference(&obj->base);
3837
unlock:
3838
	mutex_unlock(&dev->struct_mutex);
3839
	return ret;
3840 3841 3842 3843
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3844
		     struct drm_file *file)
3845 3846
{
	struct drm_i915_gem_pin *args = data;
3847
	struct drm_i915_gem_object *obj;
3848
	int ret;
3849

3850 3851 3852
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3853

3854
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3855
	if (&obj->base == NULL) {
3856 3857
		ret = -ENOENT;
		goto unlock;
3858
	}
3859

3860
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3861 3862
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3863 3864
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3865
	}
3866 3867 3868
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3869 3870
		i915_gem_object_unpin(obj);
	}
3871

3872
out:
3873
	drm_gem_object_unreference(&obj->base);
3874
unlock:
3875
	mutex_unlock(&dev->struct_mutex);
3876
	return ret;
3877 3878 3879 3880
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3881
		    struct drm_file *file)
3882 3883
{
	struct drm_i915_gem_busy *args = data;
3884
	struct drm_i915_gem_object *obj;
3885 3886
	int ret;

3887
	ret = i915_mutex_lock_interruptible(dev);
3888
	if (ret)
3889
		return ret;
3890

3891
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3892
	if (&obj->base == NULL) {
3893 3894
		ret = -ENOENT;
		goto unlock;
3895
	}
3896

3897 3898 3899 3900
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3901
	 */
3902
	ret = i915_gem_object_flush_active(obj);
3903

3904
	args->busy = obj->active;
3905 3906 3907 3908
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3909

3910
	drm_gem_object_unreference(&obj->base);
3911
unlock:
3912
	mutex_unlock(&dev->struct_mutex);
3913
	return ret;
3914 3915 3916 3917 3918 3919
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3920
	return i915_gem_ring_throttle(dev, file_priv);
3921 3922
}

3923 3924 3925 3926 3927
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3928
	struct drm_i915_gem_object *obj;
3929
	int ret;
3930 3931 3932 3933 3934 3935 3936 3937 3938

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3939 3940 3941 3942
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3943
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3944
	if (&obj->base == NULL) {
3945 3946
		ret = -ENOENT;
		goto unlock;
3947 3948
	}

3949
	if (obj->pin_count) {
3950 3951
		ret = -EINVAL;
		goto out;
3952 3953
	}

3954 3955
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3956

C
Chris Wilson 已提交
3957 3958
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3959 3960
		i915_gem_object_truncate(obj);

3961
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3962

3963
out:
3964
	drm_gem_object_unreference(&obj->base);
3965
unlock:
3966
	mutex_unlock(&dev->struct_mutex);
3967
	return ret;
3968 3969
}

3970 3971
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3972
{
3973
	INIT_LIST_HEAD(&obj->global_list);
3974 3975
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);
B
Ben Widawsky 已提交
3976
	INIT_LIST_HEAD(&obj->vma_list);
3977

3978 3979
	obj->ops = ops;

3980 3981 3982 3983 3984 3985 3986 3987
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3988 3989 3990 3991 3992
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3993 3994
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3995
{
3996
	struct drm_i915_gem_object *obj;
3997
	struct address_space *mapping;
D
Daniel Vetter 已提交
3998
	gfp_t mask;
3999

4000
	obj = i915_gem_object_alloc(dev);
4001 4002
	if (obj == NULL)
		return NULL;
4003

4004
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4005
		i915_gem_object_free(obj);
4006 4007
		return NULL;
	}
4008

4009 4010 4011 4012 4013 4014 4015
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4016
	mapping = file_inode(obj->base.filp)->i_mapping;
4017
	mapping_set_gfp_mask(mapping, mask);
4018

4019
	i915_gem_object_init(obj, &i915_gem_object_ops);
4020

4021 4022
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4023

4024 4025
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4041 4042
	trace_i915_gem_object_create(obj);

4043
	return obj;
4044 4045 4046 4047 4048
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4049

4050 4051 4052
	return 0;
}

4053
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4054
{
4055
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4056
	struct drm_device *dev = obj->base.dev;
4057
	drm_i915_private_t *dev_priv = dev->dev_private;
4058
	struct i915_vma *vma, *next;
4059

4060 4061
	trace_i915_gem_object_destroy(obj);

4062 4063 4064 4065
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4066 4067 4068 4069 4070 4071 4072
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4073

4074 4075
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4076

4077
			WARN_ON(i915_vma_unbind(vma));
4078

4079 4080
			dev_priv->mm.interruptible = was_interruptible;
		}
4081 4082
	}

B
Ben Widawsky 已提交
4083 4084 4085 4086 4087
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4088 4089
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4090
	i915_gem_object_put_pages(obj);
4091
	i915_gem_object_free_mmap_offset(obj);
4092
	i915_gem_object_release_stolen(obj);
4093

4094 4095
	BUG_ON(obj->pages);

4096 4097
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4098

4099 4100
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4101

4102
	kfree(obj->bit_17);
4103
	i915_gem_object_free(obj);
4104 4105
}

B
Ben Widawsky 已提交
4106 4107 4108 4109 4110 4111 4112 4113
struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4114
	INIT_LIST_HEAD(&vma->mm_list);
B
Ben Widawsky 已提交
4115 4116 4117
	vma->vm = vm;
	vma->obj = obj;

4118 4119 4120 4121 4122 4123
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4124 4125 4126 4127 4128 4129
	return vma;
}

void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4130
	list_del(&vma->vma_link);
B
Ben Widawsky 已提交
4131 4132 4133
	kfree(vma);
}

4134 4135 4136 4137 4138
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4139

4140
	if (dev_priv->ums.mm_suspended) {
4141 4142
		mutex_unlock(&dev->struct_mutex);
		return 0;
4143 4144
	}

4145
	ret = i915_gpu_idle(dev);
4146 4147
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4148
		return ret;
4149
	}
4150
	i915_gem_retire_requests(dev);
4151

4152
	/* Under UMS, be paranoid and evict. */
4153
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4154
		i915_gem_evict_everything(dev);
4155

4156
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4157 4158

	i915_kernel_lost_context(dev);
4159
	i915_gem_cleanup_ringbuffer(dev);
4160 4161 4162 4163

	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4164 4165 4166
	return 0;
}

B
Ben Widawsky 已提交
4167 4168 4169 4170 4171 4172
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

4173
	if (!HAS_L3_GPU_CACHE(dev))
B
Ben Widawsky 已提交
4174 4175
		return;

4176
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
4177 4178 4179 4180 4181 4182 4183 4184
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
4185
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4186 4187
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
4188
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4189
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
4190
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
4191 4192 4193 4194 4195 4196 4197 4198
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

4199 4200 4201 4202
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4203
	if (INTEL_INFO(dev)->gen < 5 ||
4204 4205 4206 4207 4208 4209
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4210 4211 4212
	if (IS_GEN5(dev))
		return;

4213 4214
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4215
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4216
	else if (IS_GEN7(dev))
4217
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4218 4219
	else
		BUG();
4220
}
D
Daniel Vetter 已提交
4221

4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4238
static int i915_gem_init_rings(struct drm_device *dev)
4239
{
4240
	struct drm_i915_private *dev_priv = dev->dev_private;
4241
	int ret;
4242

4243
	ret = intel_init_render_ring_buffer(dev);
4244
	if (ret)
4245
		return ret;
4246 4247

	if (HAS_BSD(dev)) {
4248
		ret = intel_init_bsd_ring_buffer(dev);
4249 4250
		if (ret)
			goto cleanup_render_ring;
4251
	}
4252

4253
	if (intel_enable_blt(dev)) {
4254 4255 4256 4257 4258
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4259 4260 4261 4262 4263 4264 4265
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4266
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4267
	if (ret)
B
Ben Widawsky 已提交
4268
		goto cleanup_vebox_ring;
4269 4270 4271

	return 0;

B
Ben Widawsky 已提交
4272 4273
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4293
	if (dev_priv->ellc_size)
4294
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4295

4296 4297 4298 4299 4300 4301
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4302 4303 4304 4305 4306
	i915_gem_l3_remap(dev);

	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4307 4308 4309
	if (ret)
		return ret;

4310 4311 4312 4313 4314
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
4315 4316 4317 4318 4319 4320 4321
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4322

4323
	return 0;
4324 4325
}

4326 4327 4328 4329 4330 4331
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4332 4333 4334 4335 4336 4337 4338 4339

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4340
	i915_gem_init_global_gtt(dev);
4341

4342 4343 4344 4345 4346 4347 4348
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4349 4350 4351
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4352 4353 4354
	return 0;
}

4355 4356 4357 4358
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4359
	struct intel_ring_buffer *ring;
4360
	int i;
4361

4362 4363
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4364 4365
}

4366 4367 4368 4369
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4370
	struct drm_i915_private *dev_priv = dev->dev_private;
4371
	int ret;
4372

J
Jesse Barnes 已提交
4373 4374 4375
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4376
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4377
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4378
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4379 4380 4381
	}

	mutex_lock(&dev->struct_mutex);
4382
	dev_priv->ums.mm_suspended = 0;
4383

4384
	ret = i915_gem_init_hw(dev);
4385 4386
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4387
		return ret;
4388
	}
4389

4390
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4391
	mutex_unlock(&dev->struct_mutex);
4392

4393 4394 4395
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4396

4397
	return 0;
4398 4399 4400 4401

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4402
	dev_priv->ums.mm_suspended = 1;
4403 4404 4405
	mutex_unlock(&dev->struct_mutex);

	return ret;
4406 4407 4408 4409 4410 4411
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4412 4413 4414
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4415 4416 4417
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4418
	drm_irq_uninstall(dev);
4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431

	mutex_lock(&dev->struct_mutex);
	ret =  i915_gem_idle(dev);

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	if (ret != 0)
		dev_priv->ums.mm_suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4432 4433 4434 4435 4436 4437 4438
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4439 4440 4441
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4442
	mutex_lock(&dev->struct_mutex);
4443 4444 4445
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4446
	mutex_unlock(&dev->struct_mutex);
4447 4448
}

4449 4450 4451 4452 4453 4454 4455
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4466 4467 4468 4469
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4470 4471 4472 4473 4474 4475 4476
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4477

B
Ben Widawsky 已提交
4478 4479 4480
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

C
Chris Wilson 已提交
4481 4482
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4483
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4484 4485
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4486
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4487
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4488 4489
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4490
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4491

4492 4493
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4494 4495
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4496 4497
	}

4498 4499
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4500
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4501 4502
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4503

4504 4505 4506
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4507 4508 4509 4510
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4511
	/* Initialize fence registers to zero */
4512 4513
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4514

4515
	i915_gem_detect_bit_6_swizzle(dev);
4516
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4517

4518 4519
	dev_priv->mm.interruptible = true;

4520 4521 4522
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4523
}
4524 4525 4526 4527 4528

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4529 4530
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4531 4532 4533 4534 4535 4536 4537 4538
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4539
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4540 4541 4542 4543 4544
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4545
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4558
	kfree(phys_obj);
4559 4560 4561
	return ret;
}

4562
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4587
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4588 4589 4590 4591
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4592
				 struct drm_i915_gem_object *obj)
4593
{
A
Al Viro 已提交
4594
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4595
	char *vaddr;
4596 4597 4598
	int i;
	int page_count;

4599
	if (!obj->phys_obj)
4600
		return;
4601
	vaddr = obj->phys_obj->handle->vaddr;
4602

4603
	page_count = obj->base.size / PAGE_SIZE;
4604
	for (i = 0; i < page_count; i++) {
4605
		struct page *page = shmem_read_mapping_page(mapping, i);
4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4617
	}
4618
	i915_gem_chipset_flush(dev);
4619

4620 4621
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4622 4623 4624 4625
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4626
			    struct drm_i915_gem_object *obj,
4627 4628
			    int id,
			    int align)
4629
{
A
Al Viro 已提交
4630
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4631 4632 4633 4634 4635 4636 4637 4638
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4639 4640
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4641 4642 4643 4644 4645 4646 4647
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4648
						obj->base.size, align);
4649
		if (ret) {
4650 4651
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4652
			return ret;
4653 4654 4655 4656
		}
	}

	/* bind to the object */
4657 4658
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4659

4660
	page_count = obj->base.size / PAGE_SIZE;
4661 4662

	for (i = 0; i < page_count; i++) {
4663 4664 4665
		struct page *page;
		char *dst, *src;

4666
		page = shmem_read_mapping_page(mapping, i);
4667 4668
		if (IS_ERR(page))
			return PTR_ERR(page);
4669

4670
		src = kmap_atomic(page);
4671
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4672
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4673
		kunmap_atomic(src);
4674

4675 4676 4677
		mark_page_accessed(page);
		page_cache_release(page);
	}
4678

4679 4680 4681 4682
	return 0;
}

static int
4683 4684
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4685 4686 4687
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4688
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4689
	char __user *user_data = to_user_ptr(args->data_ptr);
4690

4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4704

4705
	i915_gem_chipset_flush(dev);
4706 4707
	return 0;
}
4708

4709
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4710
{
4711
	struct drm_i915_file_private *file_priv = file->driver_priv;
4712 4713 4714 4715 4716

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4717
	spin_lock(&file_priv->mm.lock);
4718 4719 4720 4721 4722 4723 4724 4725 4726
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4727
	spin_unlock(&file_priv->mm.lock);
4728
}
4729

4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4743
static int
4744
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4745
{
4746 4747 4748 4749 4750
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4751
	struct drm_i915_gem_object *obj;
4752
	int nr_to_scan = sc->nr_to_scan;
4753
	bool unlock = true;
4754 4755
	int cnt;

4756 4757 4758 4759
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4760 4761 4762
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4763 4764
		unlock = false;
	}
4765

C
Chris Wilson 已提交
4766 4767
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4768 4769 4770
		if (nr_to_scan > 0)
			nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
C
Chris Wilson 已提交
4771 4772
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4773 4774
	}

4775
	cnt = 0;
4776
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4777 4778
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4779 4780 4781 4782 4783

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4784
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4785
			cnt += obj->base.size >> PAGE_SHIFT;
4786
	}
4787

4788 4789
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4790
	return cnt;
4791
}
4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4818
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_address_space *vm;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link)
		if (i915_gem_obj_bound(o, vm))
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}