i915_gem.c 107.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
43 44
						    bool map_and_fenceable,
						    bool nonblocking);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89 90
static int
i915_gem_wait_for_error(struct drm_device *dev)
91 92 93 94 95 96 97 98 99
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

100 101 102 103 104 105 106 107 108 109
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
110
		return ret;
111
	}
112

113 114 115 116 117 118 119 120 121 122 123
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
124 125
}

126
int i915_mutex_lock_interruptible(struct drm_device *dev)
127 128 129
{
	int ret;

130
	ret = i915_gem_wait_for_error(dev);
131 132 133 134 135 136 137
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

138
	WARN_ON(i915_verify_lists(dev));
139 140
	return 0;
}
141

142
static inline bool
143
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144
{
C
Chris Wilson 已提交
145
	return obj->gtt_space && !obj->active;
146 147
}

J
Jesse Barnes 已提交
148 149
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
150
		    struct drm_file *file)
J
Jesse Barnes 已提交
151 152
{
	struct drm_i915_gem_init *args = data;
153

154 155 156
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

157 158 159
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
160

161 162 163 164
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
165
	mutex_lock(&dev->struct_mutex);
166 167
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
168 169
	mutex_unlock(&dev->struct_mutex);

170
	return 0;
171 172
}

173 174
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
175
			    struct drm_file *file)
176
{
177
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct drm_i915_gem_get_aperture *args = data;
179 180
	struct drm_i915_gem_object *obj;
	size_t pinned;
181

182
	pinned = 0;
183
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
184
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
185 186
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
187
	mutex_unlock(&dev->struct_mutex);
188

189
	args->aper_size = dev_priv->mm.gtt_total;
190
	args->aper_available_size = args->aper_size - pinned;
191

192 193 194
	return 0;
}

195 196 197 198 199 200 201 202 203 204 205 206
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

207 208 209 210 211
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
212
{
213
	struct drm_i915_gem_object *obj;
214 215
	int ret;
	u32 handle;
216

217
	size = roundup(size, PAGE_SIZE);
218 219
	if (size == 0)
		return -EINVAL;
220 221

	/* Allocate the new object */
222
	obj = i915_gem_alloc_object(dev, size);
223 224 225
	if (obj == NULL)
		return -ENOMEM;

226
	ret = drm_gem_handle_create(file, &obj->base, &handle);
227
	if (ret) {
228 229
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
230
		i915_gem_object_free(obj);
231
		return ret;
232
	}
233

234
	/* drop reference from allocate - handle holds it now */
235
	drm_gem_object_unreference(&obj->base);
236 237
	trace_i915_gem_object_create(obj);

238
	*handle_p = handle;
239 240 241
	return 0;
}

242 243 244 245 246 247
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
248
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
269

270 271 272 273
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

300
static inline int
301 302
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

326 327 328
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
329
static int
330 331 332 333 334 335 336
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

337
	if (unlikely(page_do_bit17_swizzling))
338 339 340 341 342 343 344 345 346 347 348
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

349
	return ret ? -EFAULT : 0;
350 351
}

352 353 354 355
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
356
	if (unlikely(swizzled)) {
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

374 375 376 377 378 379 380 381 382 383 384 385
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
386 387 388
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
389 390 391 392 393 394 395 396 397 398 399

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

400
	return ret ? - EFAULT : 0;
401 402
}

403
static int
404 405 406 407
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
408
{
409
	char __user *user_data;
410
	ssize_t remain;
411
	loff_t offset;
412
	int shmem_page_offset, page_length, ret = 0;
413
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
414
	int prefaulted = 0;
415
	int needs_clflush = 0;
416 417
	struct scatterlist *sg;
	int i;
418

419
	user_data = (char __user *) (uintptr_t) args->data_ptr;
420 421
	remain = args->size;

422
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
423

424 425 426 427 428 429 430
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
431 432 433 434 435
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
436
	}
437

438 439 440 441 442 443
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

444
	offset = args->offset;
445

446
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
447 448
		struct page *page;

449 450 451 452 453 454
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

455 456 457 458 459
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
460
		shmem_page_offset = offset_in_page(offset);
461 462 463 464
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

465
		page = sg_page(sg);
466 467 468
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

469 470 471 472 473
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
474 475 476

		mutex_unlock(&dev->struct_mutex);

477
		if (!prefaulted) {
478
			ret = fault_in_multipages_writeable(user_data, remain);
479 480 481 482 483 484 485
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
486

487 488 489
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
490

491
		mutex_lock(&dev->struct_mutex);
492

493
next_page:
494 495
		mark_page_accessed(page);

496
		if (ret)
497 498
			goto out;

499
		remain -= page_length;
500
		user_data += page_length;
501 502 503
		offset += page_length;
	}

504
out:
505 506
	i915_gem_object_unpin_pages(obj);

507 508 509
	return ret;
}

510 511 512 513 514 515 516
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
517
		     struct drm_file *file)
518 519
{
	struct drm_i915_gem_pread *args = data;
520
	struct drm_i915_gem_object *obj;
521
	int ret = 0;
522

523 524 525 526 527 528 529 530
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

531
	ret = i915_mutex_lock_interruptible(dev);
532
	if (ret)
533
		return ret;
534

535
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
536
	if (&obj->base == NULL) {
537 538
		ret = -ENOENT;
		goto unlock;
539
	}
540

541
	/* Bounds check source.  */
542 543
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
544
		ret = -EINVAL;
545
		goto out;
C
Chris Wilson 已提交
546 547
	}

548 549 550 551 552 553 554 555
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
556 557
	trace_i915_gem_object_pread(obj, args->offset, args->size);

558
	ret = i915_gem_shmem_pread(dev, obj, args, file);
559

560
out:
561
	drm_gem_object_unreference(&obj->base);
562
unlock:
563
	mutex_unlock(&dev->struct_mutex);
564
	return ret;
565 566
}

567 568
/* This is the fast write path which cannot handle
 * page faults in the source data
569
 */
570 571 572 573 574 575

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
576
{
577 578
	void __iomem *vaddr_atomic;
	void *vaddr;
579
	unsigned long unwritten;
580

P
Peter Zijlstra 已提交
581
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
582 583 584
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
585
						      user_data, length);
P
Peter Zijlstra 已提交
586
	io_mapping_unmap_atomic(vaddr_atomic);
587
	return unwritten;
588 589
}

590 591 592 593
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
594
static int
595 596
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
597
			 struct drm_i915_gem_pwrite *args,
598
			 struct drm_file *file)
599
{
600
	drm_i915_private_t *dev_priv = dev->dev_private;
601
	ssize_t remain;
602
	loff_t offset, page_base;
603
	char __user *user_data;
D
Daniel Vetter 已提交
604 605
	int page_offset, page_length, ret;

606
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
607 608 609 610 611 612 613 614 615 616
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
617 618 619 620

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

621
	offset = obj->gtt_offset + args->offset;
622 623 624 625

	while (remain > 0) {
		/* Operation in this page
		 *
626 627 628
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
629
		 */
630 631
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
632 633 634 635 636
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
637 638
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
639
		 */
640
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
641 642 643 644
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
645

646 647 648
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
649 650
	}

D
Daniel Vetter 已提交
651 652 653
out_unpin:
	i915_gem_object_unpin(obj);
out:
654
	return ret;
655 656
}

657 658 659 660
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
661
static int
662 663 664 665 666
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
667
{
668
	char *vaddr;
669
	int ret;
670

671
	if (unlikely(page_do_bit17_swizzling))
672
		return -EINVAL;
673

674 675 676 677 678 679 680 681 682 683 684
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
685

686
	return ret ? -EFAULT : 0;
687 688
}

689 690
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
691
static int
692 693 694 695 696
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
697
{
698 699
	char *vaddr;
	int ret;
700

701
	vaddr = kmap(page);
702
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
703 704 705
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
706 707
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
708 709
						user_data,
						page_length);
710 711 712 713 714
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
715 716 717
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
718
	kunmap(page);
719

720
	return ret ? -EFAULT : 0;
721 722 723
}

static int
724 725 726 727
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
728 729
{
	ssize_t remain;
730 731
	loff_t offset;
	char __user *user_data;
732
	int shmem_page_offset, page_length, ret = 0;
733
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
734
	int hit_slowpath = 0;
735 736
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
737 738
	int i;
	struct scatterlist *sg;
739

740
	user_data = (char __user *) (uintptr_t) args->data_ptr;
741 742
	remain = args->size;

743
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
744

745 746 747 748 749 750 751
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
752 753 754 755 756
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
757 758 759 760 761 762 763
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

764 765 766 767 768 769
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

770
	offset = args->offset;
771
	obj->dirty = 1;
772

773
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
774
		struct page *page;
775
		int partial_cacheline_write;
776

777 778 779 780 781 782
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

783 784 785 786 787
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
788
		shmem_page_offset = offset_in_page(offset);
789 790 791 792 793

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

794 795 796 797 798 799 800
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

801
		page = sg_page(sg);
802 803 804
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

805 806 807 808 809 810
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
811 812 813

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
814 815 816 817
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
818

819
		mutex_lock(&dev->struct_mutex);
820

821
next_page:
822 823 824
		set_page_dirty(page);
		mark_page_accessed(page);

825
		if (ret)
826 827
			goto out;

828
		remain -= page_length;
829
		user_data += page_length;
830
		offset += page_length;
831 832
	}

833
out:
834 835
	i915_gem_object_unpin_pages(obj);

836
	if (hit_slowpath) {
837 838 839 840 841 842 843
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
844
			i915_gem_clflush_object(obj);
845
			i915_gem_chipset_flush(dev);
846
		}
847
	}
848

849
	if (needs_clflush_after)
850
		i915_gem_chipset_flush(dev);
851

852
	return ret;
853 854 855 856 857 858 859 860 861
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
862
		      struct drm_file *file)
863 864
{
	struct drm_i915_gem_pwrite *args = data;
865
	struct drm_i915_gem_object *obj;
866 867 868 869 870 871 872 873 874 875
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

876 877
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
878 879
	if (ret)
		return -EFAULT;
880

881
	ret = i915_mutex_lock_interruptible(dev);
882
	if (ret)
883
		return ret;
884

885
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
886
	if (&obj->base == NULL) {
887 888
		ret = -ENOENT;
		goto unlock;
889
	}
890

891
	/* Bounds check destination. */
892 893
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
894
		ret = -EINVAL;
895
		goto out;
C
Chris Wilson 已提交
896 897
	}

898 899 900 901 902 903 904 905
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
906 907
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
908
	ret = -EFAULT;
909 910 911 912 913 914
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
915
	if (obj->phys_obj) {
916
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
917 918 919
		goto out;
	}

920
	if (obj->cache_level == I915_CACHE_NONE &&
921
	    obj->tiling_mode == I915_TILING_NONE &&
922
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
923
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
924 925 926
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
927
	}
928

929
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
930
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
931

932
out:
933
	drm_gem_object_unreference(&obj->base);
934
unlock:
935
	mutex_unlock(&dev->struct_mutex);
936 937 938
	return ret;
}

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
int
i915_gem_check_wedge(struct drm_i915_private *dev_priv,
		     bool interruptible)
{
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
	atomic_read(&dev_priv->mm.wedged))
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

		ret = i915_gem_check_wedge(dev_priv, interruptible);
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

	ret = i915_gem_check_wedge(dev_priv, interruptible);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	return __wait_seqno(ring, seqno, interruptible, NULL);
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return 0;
}

1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_gem_check_wedge(dev_priv, true);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	mutex_unlock(&dev->struct_mutex);
	ret = __wait_seqno(ring, seqno, true, NULL);
	mutex_lock(&dev->struct_mutex);

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return ret;
}

1173
/**
1174 1175
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1176 1177 1178
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1179
			  struct drm_file *file)
1180 1181
{
	struct drm_i915_gem_set_domain *args = data;
1182
	struct drm_i915_gem_object *obj;
1183 1184
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1185 1186
	int ret;

1187
	/* Only handle setting domains to types used by the CPU. */
1188
	if (write_domain & I915_GEM_GPU_DOMAINS)
1189 1190
		return -EINVAL;

1191
	if (read_domains & I915_GEM_GPU_DOMAINS)
1192 1193 1194 1195 1196 1197 1198 1199
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1200
	ret = i915_mutex_lock_interruptible(dev);
1201
	if (ret)
1202
		return ret;
1203

1204
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1205
	if (&obj->base == NULL) {
1206 1207
		ret = -ENOENT;
		goto unlock;
1208
	}
1209

1210 1211 1212 1213 1214 1215 1216 1217
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1218 1219
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1220 1221 1222 1223 1224 1225 1226

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1227
	} else {
1228
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1229 1230
	}

1231
unref:
1232
	drm_gem_object_unreference(&obj->base);
1233
unlock:
1234 1235 1236 1237 1238 1239 1240 1241 1242
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1243
			 struct drm_file *file)
1244 1245
{
	struct drm_i915_gem_sw_finish *args = data;
1246
	struct drm_i915_gem_object *obj;
1247 1248
	int ret = 0;

1249
	ret = i915_mutex_lock_interruptible(dev);
1250
	if (ret)
1251
		return ret;
1252

1253
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1254
	if (&obj->base == NULL) {
1255 1256
		ret = -ENOENT;
		goto unlock;
1257 1258 1259
	}

	/* Pinned buffers may be scanout, so flush the cache */
1260
	if (obj->pin_count)
1261 1262
		i915_gem_object_flush_cpu_write_domain(obj);

1263
	drm_gem_object_unreference(&obj->base);
1264
unlock:
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1278
		    struct drm_file *file)
1279 1280 1281 1282 1283
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1284
	obj = drm_gem_object_lookup(dev, file, args->handle);
1285
	if (obj == NULL)
1286
		return -ENOENT;
1287

1288 1289 1290 1291 1292 1293 1294 1295
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1296
	addr = vm_mmap(obj->filp, 0, args->size,
1297 1298
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1299
	drm_gem_object_unreference_unlocked(obj);
1300 1301 1302 1303 1304 1305 1306 1307
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1326 1327
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1328
	drm_i915_private_t *dev_priv = dev->dev_private;
1329 1330 1331
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1332
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1333 1334 1335 1336 1337

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1338 1339 1340
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1341

C
Chris Wilson 已提交
1342 1343
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1344 1345 1346 1347 1348 1349
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1350
	/* Now bind it into the GTT if needed */
1351 1352 1353
	ret = i915_gem_object_pin(obj, 0, true, false);
	if (ret)
		goto unlock;
1354

1355 1356 1357
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1358

1359
	ret = i915_gem_object_get_fence(obj);
1360
	if (ret)
1361
		goto unpin;
1362

1363 1364
	obj->fault_mappable = true;

1365
	pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1366 1367 1368 1369
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1370 1371
unpin:
	i915_gem_object_unpin(obj);
1372
unlock:
1373
	mutex_unlock(&dev->struct_mutex);
1374
out:
1375
	switch (ret) {
1376
	case -EIO:
1377 1378 1379 1380 1381
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
		if (!atomic_read(&dev_priv->mm.wedged))
			return VM_FAULT_SIGBUS;
1382
	case -EAGAIN:
1383 1384 1385 1386 1387 1388 1389
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1390
		set_need_resched();
1391 1392
	case 0:
	case -ERESTARTSYS:
1393
	case -EINTR:
1394 1395 1396 1397 1398
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1399
		return VM_FAULT_NOPAGE;
1400 1401
	case -ENOMEM:
		return VM_FAULT_OOM;
1402 1403
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1404
	default:
1405
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1406
		return VM_FAULT_SIGBUS;
1407 1408 1409
	}
}

1410 1411 1412 1413
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1414
 * Preserve the reservation of the mmapping with the DRM core code, but
1415 1416 1417 1418 1419 1420 1421 1422 1423
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1424
void
1425
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1426
{
1427 1428
	if (!obj->fault_mappable)
		return;
1429

1430 1431 1432 1433
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1434

1435
	obj->fault_mappable = false;
1436 1437
}

1438
uint32_t
1439
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1440
{
1441
	uint32_t gtt_size;
1442 1443

	if (INTEL_INFO(dev)->gen >= 4 ||
1444 1445
	    tiling_mode == I915_TILING_NONE)
		return size;
1446 1447 1448

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1449
		gtt_size = 1024*1024;
1450
	else
1451
		gtt_size = 512*1024;
1452

1453 1454
	while (gtt_size < size)
		gtt_size <<= 1;
1455

1456
	return gtt_size;
1457 1458
}

1459 1460 1461 1462 1463
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1464
 * potential fence register mapping.
1465
 */
1466 1467 1468
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1469 1470 1471 1472 1473
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1474
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1475
	    tiling_mode == I915_TILING_NONE)
1476 1477
		return 4096;

1478 1479 1480 1481
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1482
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1483 1484
}

1485 1486 1487 1488 1489 1490 1491 1492
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

1493 1494
	dev_priv->mm.shrinker_no_lock_stealing = true;

1495 1496
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1497
		goto out;
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1509
		goto out;
1510 1511

	i915_gem_shrink_all(dev_priv);
1512 1513 1514 1515 1516
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1527
int
1528 1529 1530 1531
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1532
{
1533
	struct drm_i915_private *dev_priv = dev->dev_private;
1534
	struct drm_i915_gem_object *obj;
1535 1536
	int ret;

1537
	ret = i915_mutex_lock_interruptible(dev);
1538
	if (ret)
1539
		return ret;
1540

1541
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1542
	if (&obj->base == NULL) {
1543 1544 1545
		ret = -ENOENT;
		goto unlock;
	}
1546

1547
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1548
		ret = -E2BIG;
1549
		goto out;
1550 1551
	}

1552
	if (obj->madv != I915_MADV_WILLNEED) {
1553
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1554 1555
		ret = -EINVAL;
		goto out;
1556 1557
	}

1558 1559 1560
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1561

1562
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1563

1564
out:
1565
	drm_gem_object_unreference(&obj->base);
1566
unlock:
1567
	mutex_unlock(&dev->struct_mutex);
1568
	return ret;
1569 1570
}

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1595 1596 1597
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1598 1599 1600
{
	struct inode *inode;

1601
	i915_gem_object_free_mmap_offset(obj);
1602

1603 1604
	if (obj->base.filp == NULL)
		return;
1605

D
Daniel Vetter 已提交
1606 1607 1608 1609 1610
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1611
	inode = obj->base.filp->f_path.dentry->d_inode;
D
Daniel Vetter 已提交
1612
	shmem_truncate_range(inode, 0, (loff_t)-1);
1613

D
Daniel Vetter 已提交
1614 1615
	obj->madv = __I915_MADV_PURGED;
}
1616

D
Daniel Vetter 已提交
1617 1618 1619 1620
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1621 1622
}

1623
static void
1624
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1625
{
1626
	int page_count = obj->base.size / PAGE_SIZE;
1627
	struct scatterlist *sg;
C
Chris Wilson 已提交
1628
	int ret, i;
1629

1630
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1631

C
Chris Wilson 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1642
	if (i915_gem_object_needs_bit17_swizzle(obj))
1643 1644
		i915_gem_object_save_bit_17_swizzle(obj);

1645 1646
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1647

1648 1649 1650
	for_each_sg(obj->pages->sgl, sg, page_count, i) {
		struct page *page = sg_page(sg);

1651
		if (obj->dirty)
1652
			set_page_dirty(page);
1653

1654
		if (obj->madv == I915_MADV_WILLNEED)
1655
			mark_page_accessed(page);
1656

1657
		page_cache_release(page);
1658
	}
1659
	obj->dirty = 0;
1660

1661 1662
	sg_free_table(obj->pages);
	kfree(obj->pages);
1663
}
C
Chris Wilson 已提交
1664

1665 1666 1667 1668 1669
static int
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1670
	if (obj->pages == NULL)
1671 1672 1673
		return 0;

	BUG_ON(obj->gtt_space);
C
Chris Wilson 已提交
1674

1675 1676 1677
	if (obj->pages_pin_count)
		return -EBUSY;

1678 1679 1680 1681 1682
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
	list_del(&obj->gtt_list);

1683
	ops->put_pages(obj);
1684
	obj->pages = NULL;
1685

C
Chris Wilson 已提交
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
1702
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
1714
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1732
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1733 1734
}

1735
static int
C
Chris Wilson 已提交
1736
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1737
{
C
Chris Wilson 已提交
1738
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1739 1740
	int page_count, i;
	struct address_space *mapping;
1741 1742
	struct sg_table *st;
	struct scatterlist *sg;
1743
	struct page *page;
C
Chris Wilson 已提交
1744
	gfp_t gfp;
1745

C
Chris Wilson 已提交
1746 1747 1748 1749 1750 1751 1752
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1753 1754 1755 1756
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1757
	page_count = obj->base.size / PAGE_SIZE;
1758 1759 1760
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1761
		return -ENOMEM;
1762
	}
1763

1764 1765 1766 1767 1768
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
C
Chris Wilson 已提交
1769 1770
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
1771
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1772
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1773
	for_each_sg(st->sgl, sg, page_count, i) {
C
Chris Wilson 已提交
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1784
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1785 1786 1787 1788 1789 1790 1791
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1792
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1793 1794
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1795

1796
		sg_set_page(sg, page, PAGE_SIZE, 0);
1797 1798
	}

1799 1800
	obj->pages = st;

1801
	if (i915_gem_object_needs_bit17_swizzle(obj))
1802 1803 1804 1805 1806
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1807 1808 1809 1810
	for_each_sg(st->sgl, sg, i, page_count)
		page_cache_release(sg_page(sg));
	sg_free_table(st);
	kfree(st);
1811
	return PTR_ERR(page);
1812 1813
}

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1828
	if (obj->pages)
1829 1830
		return 0;

1831 1832
	BUG_ON(obj->pages_pin_count);

1833 1834 1835 1836 1837 1838
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
	return 0;
1839 1840
}

1841
void
1842
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1843
			       struct intel_ring_buffer *ring)
1844
{
1845
	struct drm_device *dev = obj->base.dev;
1846
	struct drm_i915_private *dev_priv = dev->dev_private;
1847
	u32 seqno = intel_ring_get_seqno(ring);
1848

1849
	BUG_ON(ring == NULL);
1850
	obj->ring = ring;
1851 1852

	/* Add a reference if we're newly entering the active list. */
1853 1854 1855
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1856
	}
1857

1858
	/* Move from whatever list we were on to the tail of execution. */
1859 1860
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1861

1862
	obj->last_read_seqno = seqno;
1863

1864
	if (obj->fenced_gpu_access) {
1865 1866
		obj->last_fenced_seqno = seqno;

1867 1868 1869 1870 1871 1872 1873 1874
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1875 1876 1877 1878 1879
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1880
{
1881
	struct drm_device *dev = obj->base.dev;
1882
	struct drm_i915_private *dev_priv = dev->dev_private;
1883

1884
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1885
	BUG_ON(!obj->active);
1886

1887 1888
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);
1889

1890
	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1891

1892
	list_del_init(&obj->ring_list);
1893 1894
	obj->ring = NULL;

1895 1896 1897 1898 1899
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1900 1901 1902 1903 1904 1905
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1906
}
1907

1908
static int
1909
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1910
{
1911 1912 1913
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1914

1915
	/* Carefully retire all requests without writing to the rings */
1916
	for_each_ring(ring, dev_priv, i) {
1917 1918 1919
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1920 1921
	}
	i915_gem_retire_requests(dev);
1922 1923

	/* Finally reset hw state */
1924
	for_each_ring(ring, dev_priv, i) {
1925
		intel_ring_init_seqno(ring, seqno);
1926

1927 1928 1929
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1930

1931
	return 0;
1932 1933
}

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

1960 1961
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
1962
{
1963 1964 1965 1966
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
1967
		int ret = i915_gem_init_seqno(dev, 0);
1968 1969
		if (ret)
			return ret;
1970

1971 1972
		dev_priv->next_seqno = 1;
	}
1973

1974
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
1975
	return 0;
1976 1977
}

1978
int
C
Chris Wilson 已提交
1979
i915_add_request(struct intel_ring_buffer *ring,
1980
		 struct drm_file *file,
1981
		 u32 *out_seqno)
1982
{
C
Chris Wilson 已提交
1983
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1984
	struct drm_i915_gem_request *request;
1985
	u32 request_ring_position;
1986
	int was_empty;
1987 1988
	int ret;

1989 1990 1991 1992 1993 1994 1995
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
1996 1997 1998
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
1999

2000 2001 2002
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2003

2004

2005 2006 2007 2008 2009 2010 2011
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2012
	ret = ring->add_request(ring);
2013 2014 2015 2016
	if (ret) {
		kfree(request);
		return ret;
	}
2017

2018
	request->seqno = intel_ring_get_seqno(ring);
2019
	request->ring = ring;
2020
	request->tail = request_ring_position;
2021
	request->emitted_jiffies = jiffies;
2022 2023
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2024
	request->file_priv = NULL;
2025

C
Chris Wilson 已提交
2026 2027 2028
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2029
		spin_lock(&file_priv->mm.lock);
2030
		request->file_priv = file_priv;
2031
		list_add_tail(&request->client_list,
2032
			      &file_priv->mm.request_list);
2033
		spin_unlock(&file_priv->mm.lock);
2034
	}
2035

2036
	trace_i915_gem_request_add(ring, request->seqno);
2037
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2038

B
Ben Gamari 已提交
2039
	if (!dev_priv->mm.suspended) {
2040 2041
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
2042
				  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2043
		}
2044
		if (was_empty) {
2045
			queue_delayed_work(dev_priv->wq,
2046 2047
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2048 2049
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2050
	}
2051

2052
	if (out_seqno)
2053
		*out_seqno = request->seqno;
2054
	return 0;
2055 2056
}

2057 2058
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2059
{
2060
	struct drm_i915_file_private *file_priv = request->file_priv;
2061

2062 2063
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2064

2065
	spin_lock(&file_priv->mm.lock);
2066 2067 2068 2069
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2070
	spin_unlock(&file_priv->mm.lock);
2071 2072
}

2073 2074
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2075
{
2076 2077
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2078

2079 2080 2081
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2082

2083
		list_del(&request->list);
2084
		i915_gem_request_remove_from_client(request);
2085 2086
		kfree(request);
	}
2087

2088
	while (!list_empty(&ring->active_list)) {
2089
		struct drm_i915_gem_object *obj;
2090

2091 2092 2093
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2094

2095
		i915_gem_object_move_to_inactive(obj);
2096 2097 2098
	}
}

2099 2100 2101 2102 2103
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2104
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2105
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2106

2107
		i915_gem_write_fence(dev, i, NULL);
2108

2109 2110
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
2111

2112 2113 2114
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
2115
	}
2116 2117

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2118 2119
}

2120
void i915_gem_reset(struct drm_device *dev)
2121
{
2122
	struct drm_i915_private *dev_priv = dev->dev_private;
2123
	struct drm_i915_gem_object *obj;
2124
	struct intel_ring_buffer *ring;
2125
	int i;
2126

2127 2128
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2129 2130 2131 2132

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
2133
	list_for_each_entry(obj,
2134
			    &dev_priv->mm.inactive_list,
2135
			    mm_list)
2136
	{
2137
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2138
	}
2139 2140

	/* The fence registers are invalidated so clear them out */
2141
	i915_gem_reset_fences(dev);
2142 2143 2144 2145 2146
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2147
void
C
Chris Wilson 已提交
2148
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2149 2150 2151
{
	uint32_t seqno;

C
Chris Wilson 已提交
2152
	if (list_empty(&ring->request_list))
2153 2154
		return;

C
Chris Wilson 已提交
2155
	WARN_ON(i915_verify_lists(ring->dev));
2156

2157
	seqno = ring->get_seqno(ring, true);
2158

2159
	while (!list_empty(&ring->request_list)) {
2160 2161
		struct drm_i915_gem_request *request;

2162
		request = list_first_entry(&ring->request_list,
2163 2164 2165
					   struct drm_i915_gem_request,
					   list);

2166
		if (!i915_seqno_passed(seqno, request->seqno))
2167 2168
			break;

C
Chris Wilson 已提交
2169
		trace_i915_gem_request_retire(ring, request->seqno);
2170 2171 2172 2173 2174 2175
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2176 2177

		list_del(&request->list);
2178
		i915_gem_request_remove_from_client(request);
2179 2180
		kfree(request);
	}
2181

2182 2183 2184 2185
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2186
		struct drm_i915_gem_object *obj;
2187

2188
		obj = list_first_entry(&ring->active_list,
2189 2190
				      struct drm_i915_gem_object,
				      ring_list);
2191

2192
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2193
			break;
2194

2195
		i915_gem_object_move_to_inactive(obj);
2196
	}
2197

C
Chris Wilson 已提交
2198 2199
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2200
		ring->irq_put(ring);
C
Chris Wilson 已提交
2201
		ring->trace_irq_seqno = 0;
2202
	}
2203

C
Chris Wilson 已提交
2204
	WARN_ON(i915_verify_lists(ring->dev));
2205 2206
}

2207 2208 2209 2210
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2211
	struct intel_ring_buffer *ring;
2212
	int i;
2213

2214 2215
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2216 2217
}

2218
static void
2219 2220 2221 2222
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2223
	struct intel_ring_buffer *ring;
2224 2225
	bool idle;
	int i;
2226 2227 2228 2229 2230

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2231 2232
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2233 2234
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2235 2236
		return;
	}
2237

2238
	i915_gem_retire_requests(dev);
2239

2240 2241
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2242
	 */
2243
	idle = true;
2244
	for_each_ring(ring, dev_priv, i) {
2245 2246
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
2247 2248

		idle &= list_empty(&ring->request_list);
2249 2250
	}

2251
	if (!dev_priv->mm.suspended && !idle)
2252 2253
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2254 2255
	if (idle)
		intel_mark_idle(dev);
2256

2257 2258 2259
	mutex_unlock(&dev->struct_mutex);
}

2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2271
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2272 2273 2274 2275 2276 2277 2278 2279 2280
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2309
	struct timespec timeout_stack, *timeout = NULL;
2310 2311 2312
	u32 seqno = 0;
	int ret = 0;

2313 2314 2315 2316
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2328 2329
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2330 2331 2332 2333
	if (ret)
		goto out;

	if (obj->active) {
2334
		seqno = obj->last_read_seqno;
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2352 2353 2354 2355 2356
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2357 2358 2359 2360 2361 2362 2363 2364
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2388
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2389
		return i915_gem_object_wait_rendering(obj, false);
2390 2391 2392

	idx = intel_ring_sync_index(from, to);

2393
	seqno = obj->last_read_seqno;
2394 2395 2396
	if (seqno <= from->sync_seqno[idx])
		return 0;

2397 2398 2399
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2400

2401
	ret = to->sync_to(to, from, seqno);
2402
	if (!ret)
2403 2404 2405 2406 2407
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2408

2409
	return ret;
2410 2411
}

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2422 2423 2424
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2436 2437 2438
/**
 * Unbinds an object from the GTT aperture.
 */
2439
int
2440
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2441
{
2442
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2443 2444
	int ret = 0;

2445
	if (obj->gtt_space == NULL)
2446 2447
		return 0;

2448 2449
	if (obj->pin_count)
		return -EBUSY;
2450

2451 2452
	BUG_ON(obj->pages == NULL);

2453
	ret = i915_gem_object_finish_gpu(obj);
2454
	if (ret)
2455 2456 2457 2458 2459 2460
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2461
	i915_gem_object_finish_gtt(obj);
2462

2463
	/* release the fence reg _after_ flushing */
2464
	ret = i915_gem_object_put_fence(obj);
2465
	if (ret)
2466
		return ret;
2467

C
Chris Wilson 已提交
2468 2469
	trace_i915_gem_object_unbind(obj);

2470 2471
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2472 2473 2474 2475
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2476
	i915_gem_gtt_finish_object(obj);
2477

C
Chris Wilson 已提交
2478 2479
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2480
	/* Avoid an unnecessary call to unbind on rebind. */
2481
	obj->map_and_fenceable = true;
2482

2483 2484 2485
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2486

2487
	return 0;
2488 2489
}

2490
int i915_gpu_idle(struct drm_device *dev)
2491 2492
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2493
	struct intel_ring_buffer *ring;
2494
	int ret, i;
2495 2496

	/* Flush everything onto the inactive list. */
2497
	for_each_ring(ring, dev_priv, i) {
2498 2499 2500 2501
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2502
		ret = intel_ring_idle(ring);
2503 2504 2505
		if (ret)
			return ret;
	}
2506

2507
	return 0;
2508 2509
}

2510 2511
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2512 2513
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2514 2515
	int fence_reg;
	int fence_pitch_shift;
2516 2517
	uint64_t val;

2518 2519 2520 2521 2522 2523 2524 2525
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2526 2527
	if (obj) {
		u32 size = obj->gtt_space->size;
2528

2529 2530 2531
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
2532
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2533 2534 2535 2536 2537
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2538

2539 2540 2541
	fence_reg += reg * 8;
	I915_WRITE64(fence_reg, val);
	POSTING_READ(fence_reg);
2542 2543
}

2544 2545
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2546 2547
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2548
	u32 val;
2549

2550 2551 2552 2553
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2554

2555 2556 2557 2558 2559
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2560

2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2586 2587
}

2588 2589
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2590 2591 2592 2593
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2594 2595 2596
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2597

2598 2599 2600 2601 2602
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2603

2604 2605
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2606

2607 2608 2609 2610 2611 2612 2613 2614
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2615

2616 2617 2618 2619 2620 2621 2622 2623 2624
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2625
	case 6:
2626 2627 2628 2629
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2630
	default: BUG();
2631
	}
2632 2633
}

2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2660
static int
C
Chris Wilson 已提交
2661
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2662
{
2663
	if (obj->last_fenced_seqno) {
2664
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2665 2666
		if (ret)
			return ret;
2667 2668 2669 2670

		obj->last_fenced_seqno = 0;
	}

2671 2672 2673 2674 2675 2676
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2677
	obj->fenced_gpu_access = false;
2678 2679 2680 2681 2682 2683
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2684
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2685 2686
	int ret;

C
Chris Wilson 已提交
2687
	ret = i915_gem_object_flush_fence(obj);
2688 2689 2690
	if (ret)
		return ret;

2691 2692
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2693

2694 2695 2696 2697
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2698 2699 2700 2701 2702

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2703
i915_find_fence_reg(struct drm_device *dev)
2704 2705
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2706
	struct drm_i915_fence_reg *reg, *avail;
2707
	int i;
2708 2709

	/* First try to find a free reg */
2710
	avail = NULL;
2711 2712 2713
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2714
			return reg;
2715

2716
		if (!reg->pin_count)
2717
			avail = reg;
2718 2719
	}

2720 2721
	if (avail == NULL)
		return NULL;
2722 2723

	/* None available, try to steal one or wait for a user to finish */
2724
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2725
		if (reg->pin_count)
2726 2727
			continue;

C
Chris Wilson 已提交
2728
		return reg;
2729 2730
	}

C
Chris Wilson 已提交
2731
	return NULL;
2732 2733
}

2734
/**
2735
 * i915_gem_object_get_fence - set up fencing for an object
2736 2737 2738 2739 2740 2741 2742 2743 2744
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2745 2746
 *
 * For an untiled surface, this removes any existing fence.
2747
 */
2748
int
2749
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2750
{
2751
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2752
	struct drm_i915_private *dev_priv = dev->dev_private;
2753
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2754
	struct drm_i915_fence_reg *reg;
2755
	int ret;
2756

2757 2758 2759
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2760
	if (obj->fence_dirty) {
2761 2762 2763 2764
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2765

2766
	/* Just update our place in the LRU if our fence is getting reused. */
2767 2768
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2769
		if (!obj->fence_dirty) {
2770 2771 2772 2773 2774 2775 2776 2777
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2778

2779 2780 2781 2782
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2783 2784 2785
			if (ret)
				return ret;

2786
			i915_gem_object_fence_lost(old);
2787
		}
2788
	} else
2789 2790
		return 0;

2791
	i915_gem_object_update_fence(obj, reg, enable);
2792
	obj->fence_dirty = false;
2793

2794
	return 0;
2795 2796
}

2797 2798 2799 2800 2801 2802 2803 2804
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
2805
	 * crossing memory domains and dying.
2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2867 2868 2869 2870
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2871
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2872
			    unsigned alignment,
2873 2874
			    bool map_and_fenceable,
			    bool nonblocking)
2875
{
2876
	struct drm_device *dev = obj->base.dev;
2877
	drm_i915_private_t *dev_priv = dev->dev_private;
2878
	struct drm_mm_node *node;
2879
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2880
	bool mappable, fenceable;
2881
	int ret;
2882

2883
	if (obj->madv != I915_MADV_WILLNEED) {
2884 2885 2886 2887
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2888 2889 2890 2891 2892
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
2893
						     obj->tiling_mode, true);
2894
	unfenced_alignment =
2895
		i915_gem_get_gtt_alignment(dev,
2896
						    obj->base.size,
2897
						    obj->tiling_mode, false);
2898

2899
	if (alignment == 0)
2900 2901
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2902
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2903 2904 2905 2906
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2907
	size = map_and_fenceable ? fence_size : obj->base.size;
2908

2909 2910 2911
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2912
	if (obj->base.size >
2913
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2914 2915 2916 2917
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2918
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
2919 2920 2921
	if (ret)
		return ret;

2922 2923
	i915_gem_object_pin_pages(obj);

2924 2925 2926 2927 2928 2929
	node = kzalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		i915_gem_object_unpin_pages(obj);
		return -ENOMEM;
	}

2930
 search_free:
2931
	if (map_and_fenceable)
2932 2933 2934
		ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
							  size, alignment, obj->cache_level,
							  0, dev_priv->mm.gtt_mappable_end);
2935
	else
2936 2937 2938
		ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
						 size, alignment, obj->cache_level);
	if (ret) {
2939
		ret = i915_gem_evict_something(dev, size, alignment,
2940
					       obj->cache_level,
2941 2942
					       map_and_fenceable,
					       nonblocking);
2943 2944
		if (ret == 0)
			goto search_free;
2945

2946 2947 2948
		i915_gem_object_unpin_pages(obj);
		kfree(node);
		return ret;
2949
	}
2950
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2951
		i915_gem_object_unpin_pages(obj);
2952
		drm_mm_put_block(node);
2953
		return -EINVAL;
2954 2955
	}

2956
	ret = i915_gem_gtt_prepare_object(obj);
2957
	if (ret) {
2958
		i915_gem_object_unpin_pages(obj);
2959
		drm_mm_put_block(node);
C
Chris Wilson 已提交
2960
		return ret;
2961 2962
	}

C
Chris Wilson 已提交
2963
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2964
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2965

2966 2967
	obj->gtt_space = node;
	obj->gtt_offset = node->start;
C
Chris Wilson 已提交
2968

2969
	fenceable =
2970 2971
		node->size == fence_size &&
		(node->start & (fence_alignment - 1)) == 0;
2972

2973
	mappable =
2974
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2975

2976
	obj->map_and_fenceable = mappable && fenceable;
2977

2978
	i915_gem_object_unpin_pages(obj);
C
Chris Wilson 已提交
2979
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2980
	i915_gem_verify_gtt(dev);
2981 2982 2983 2984
	return 0;
}

void
2985
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2986 2987 2988 2989 2990
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2991
	if (obj->pages == NULL)
2992 2993
		return;

2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3005
	trace_i915_gem_object_clflush(obj);
3006

3007
	drm_clflush_sg(obj->pages);
3008 3009 3010 3011
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3012
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3013
{
C
Chris Wilson 已提交
3014 3015
	uint32_t old_write_domain;

3016
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3017 3018
		return;

3019
	/* No actual flushing is required for the GTT write domain.  Writes
3020 3021
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3022 3023 3024 3025
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3026
	 */
3027 3028
	wmb();

3029 3030
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3031 3032

	trace_i915_gem_object_change_domain(obj,
3033
					    obj->base.read_domains,
C
Chris Wilson 已提交
3034
					    old_write_domain);
3035 3036 3037 3038
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3039
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3040
{
C
Chris Wilson 已提交
3041
	uint32_t old_write_domain;
3042

3043
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3044 3045 3046
		return;

	i915_gem_clflush_object(obj);
3047
	i915_gem_chipset_flush(obj->base.dev);
3048 3049
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3050 3051

	trace_i915_gem_object_change_domain(obj,
3052
					    obj->base.read_domains,
C
Chris Wilson 已提交
3053
					    old_write_domain);
3054 3055
}

3056 3057 3058 3059 3060 3061
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3062
int
3063
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3064
{
3065
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3066
	uint32_t old_write_domain, old_read_domains;
3067
	int ret;
3068

3069
	/* Not valid to be called on unbound objects. */
3070
	if (obj->gtt_space == NULL)
3071 3072
		return -EINVAL;

3073 3074 3075
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3076
	ret = i915_gem_object_wait_rendering(obj, !write);
3077 3078 3079
	if (ret)
		return ret;

3080
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3081

3082 3083
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3084

3085 3086 3087
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3088 3089
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3090
	if (write) {
3091 3092 3093
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3094 3095
	}

C
Chris Wilson 已提交
3096 3097 3098 3099
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3100 3101 3102 3103
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3104 3105 3106
	return 0;
}

3107 3108 3109
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3110 3111
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3122 3123 3124 3125 3126 3127
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3139
		if (INTEL_INFO(dev)->gen < 6) {
3140 3141 3142 3143 3144
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3145 3146
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3147 3148 3149
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3150 3151

		obj->gtt_space->color = cache_level;
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3178
	i915_gem_verify_gtt(dev);
3179 3180 3181
	return 0;
}

B
Ben Widawsky 已提交
3182 3183
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3184
{
B
Ben Widawsky 已提交
3185
	struct drm_i915_gem_caching *args = data;
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3199
	args->caching = obj->cache_level != I915_CACHE_NONE;
3200 3201 3202 3203 3204 3205 3206

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3207 3208
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3209
{
B
Ben Widawsky 已提交
3210
	struct drm_i915_gem_caching *args = data;
3211 3212 3213 3214
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3215 3216
	switch (args->caching) {
	case I915_CACHING_NONE:
3217 3218
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3219
	case I915_CACHING_CACHED:
3220 3221 3222 3223 3224 3225
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3226 3227 3228 3229
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3244
/*
3245 3246 3247
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3248 3249
 */
int
3250 3251
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3252
				     struct intel_ring_buffer *pipelined)
3253
{
3254
	u32 old_read_domains, old_write_domain;
3255 3256
	int ret;

3257
	if (pipelined != obj->ring) {
3258 3259
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3260 3261 3262
			return ret;
	}

3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3276 3277 3278 3279
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3280
	ret = i915_gem_object_pin(obj, alignment, true, false);
3281 3282 3283
	if (ret)
		return ret;

3284 3285
	i915_gem_object_flush_cpu_write_domain(obj);

3286
	old_write_domain = obj->base.write_domain;
3287
	old_read_domains = obj->base.read_domains;
3288 3289 3290 3291

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3292
	obj->base.write_domain = 0;
3293
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3294 3295 3296

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3297
					    old_write_domain);
3298 3299 3300 3301

	return 0;
}

3302
int
3303
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3304
{
3305 3306
	int ret;

3307
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3308 3309
		return 0;

3310
	ret = i915_gem_object_wait_rendering(obj, false);
3311 3312 3313
	if (ret)
		return ret;

3314 3315
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3316
	return 0;
3317 3318
}

3319 3320 3321 3322 3323 3324
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3325
int
3326
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3327
{
C
Chris Wilson 已提交
3328
	uint32_t old_write_domain, old_read_domains;
3329 3330
	int ret;

3331 3332 3333
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3334
	ret = i915_gem_object_wait_rendering(obj, !write);
3335 3336 3337
	if (ret)
		return ret;

3338
	i915_gem_object_flush_gtt_write_domain(obj);
3339

3340 3341
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3342

3343
	/* Flush the CPU cache if it's still invalid. */
3344
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3345 3346
		i915_gem_clflush_object(obj);

3347
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3348 3349 3350 3351 3352
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3353
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3354 3355 3356 3357 3358

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3359 3360
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3361
	}
3362

C
Chris Wilson 已提交
3363 3364 3365 3366
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3367 3368 3369
	return 0;
}

3370 3371 3372
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3373 3374 3375 3376
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3377 3378 3379
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3380
static int
3381
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3382
{
3383 3384
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3385
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3386 3387 3388 3389
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3390

3391 3392 3393
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3394
	spin_lock(&file_priv->mm.lock);
3395
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3396 3397
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3398

3399 3400
		ring = request->ring;
		seqno = request->seqno;
3401
	}
3402
	spin_unlock(&file_priv->mm.lock);
3403

3404 3405
	if (seqno == 0)
		return 0;
3406

3407
	ret = __wait_seqno(ring, seqno, true, NULL);
3408 3409
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3410 3411 3412 3413

	return ret;
}

3414
int
3415 3416
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3417 3418
		    bool map_and_fenceable,
		    bool nonblocking)
3419 3420 3421
{
	int ret;

3422 3423
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3424

3425 3426 3427 3428
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3429
			     "bo is already pinned with incorrect alignment:"
3430 3431
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3432
			     obj->gtt_offset, alignment,
3433
			     map_and_fenceable,
3434
			     obj->map_and_fenceable);
3435 3436 3437 3438 3439 3440
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3441
	if (obj->gtt_space == NULL) {
3442 3443
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3444
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3445 3446
						  map_and_fenceable,
						  nonblocking);
3447
		if (ret)
3448
			return ret;
3449 3450 3451

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3452
	}
J
Jesse Barnes 已提交
3453

3454 3455 3456
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3457
	obj->pin_count++;
3458
	obj->pin_mappable |= map_and_fenceable;
3459 3460 3461 3462 3463

	return 0;
}

void
3464
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3465
{
3466 3467
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3468

3469
	if (--obj->pin_count == 0)
3470
		obj->pin_mappable = false;
3471 3472 3473 3474
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3475
		   struct drm_file *file)
3476 3477
{
	struct drm_i915_gem_pin *args = data;
3478
	struct drm_i915_gem_object *obj;
3479 3480
	int ret;

3481 3482 3483
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3484

3485
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3486
	if (&obj->base == NULL) {
3487 3488
		ret = -ENOENT;
		goto unlock;
3489 3490
	}

3491
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3492
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3493 3494
		ret = -EINVAL;
		goto out;
3495 3496
	}

3497
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3498 3499
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3500 3501
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3502 3503
	}

3504 3505 3506
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3507
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3508 3509
		if (ret)
			goto out;
3510 3511 3512 3513 3514
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3515
	i915_gem_object_flush_cpu_write_domain(obj);
3516
	args->offset = obj->gtt_offset;
3517
out:
3518
	drm_gem_object_unreference(&obj->base);
3519
unlock:
3520
	mutex_unlock(&dev->struct_mutex);
3521
	return ret;
3522 3523 3524 3525
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3526
		     struct drm_file *file)
3527 3528
{
	struct drm_i915_gem_pin *args = data;
3529
	struct drm_i915_gem_object *obj;
3530
	int ret;
3531

3532 3533 3534
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3535

3536
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3537
	if (&obj->base == NULL) {
3538 3539
		ret = -ENOENT;
		goto unlock;
3540
	}
3541

3542
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3543 3544
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3545 3546
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3547
	}
3548 3549 3550
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3551 3552
		i915_gem_object_unpin(obj);
	}
3553

3554
out:
3555
	drm_gem_object_unreference(&obj->base);
3556
unlock:
3557
	mutex_unlock(&dev->struct_mutex);
3558
	return ret;
3559 3560 3561 3562
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3563
		    struct drm_file *file)
3564 3565
{
	struct drm_i915_gem_busy *args = data;
3566
	struct drm_i915_gem_object *obj;
3567 3568
	int ret;

3569
	ret = i915_mutex_lock_interruptible(dev);
3570
	if (ret)
3571
		return ret;
3572

3573
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3574
	if (&obj->base == NULL) {
3575 3576
		ret = -ENOENT;
		goto unlock;
3577
	}
3578

3579 3580 3581 3582
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3583
	 */
3584
	ret = i915_gem_object_flush_active(obj);
3585

3586
	args->busy = obj->active;
3587 3588 3589 3590
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3591

3592
	drm_gem_object_unreference(&obj->base);
3593
unlock:
3594
	mutex_unlock(&dev->struct_mutex);
3595
	return ret;
3596 3597 3598 3599 3600 3601
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3602
	return i915_gem_ring_throttle(dev, file_priv);
3603 3604
}

3605 3606 3607 3608 3609
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3610
	struct drm_i915_gem_object *obj;
3611
	int ret;
3612 3613 3614 3615 3616 3617 3618 3619 3620

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3621 3622 3623 3624
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3625
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3626
	if (&obj->base == NULL) {
3627 3628
		ret = -ENOENT;
		goto unlock;
3629 3630
	}

3631
	if (obj->pin_count) {
3632 3633
		ret = -EINVAL;
		goto out;
3634 3635
	}

3636 3637
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3638

C
Chris Wilson 已提交
3639 3640
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3641 3642
		i915_gem_object_truncate(obj);

3643
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3644

3645
out:
3646
	drm_gem_object_unreference(&obj->base);
3647
unlock:
3648
	mutex_unlock(&dev->struct_mutex);
3649
	return ret;
3650 3651
}

3652 3653
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3654 3655 3656 3657 3658 3659
{
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

3660 3661
	obj->ops = ops;

3662 3663 3664 3665 3666 3667 3668 3669
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3670 3671 3672 3673 3674
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3675 3676
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3677
{
3678
	struct drm_i915_gem_object *obj;
3679
	struct address_space *mapping;
D
Daniel Vetter 已提交
3680
	gfp_t mask;
3681

3682
	obj = i915_gem_object_alloc(dev);
3683 3684
	if (obj == NULL)
		return NULL;
3685

3686
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3687
		i915_gem_object_free(obj);
3688 3689
		return NULL;
	}
3690

3691 3692 3693 3694 3695 3696 3697
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3698
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3699
	mapping_set_gfp_mask(mapping, mask);
3700

3701
	i915_gem_object_init(obj, &i915_gem_object_ops);
3702

3703 3704
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3705

3706 3707
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3723
	return obj;
3724 3725 3726 3727 3728
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3729

3730 3731 3732
	return 0;
}

3733
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3734
{
3735
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3736
	struct drm_device *dev = obj->base.dev;
3737
	drm_i915_private_t *dev_priv = dev->dev_private;
3738

3739 3740
	trace_i915_gem_object_destroy(obj);

3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

3756
	obj->pages_pin_count = 0;
3757
	i915_gem_object_put_pages(obj);
3758
	i915_gem_object_free_mmap_offset(obj);
3759
	i915_gem_object_release_stolen(obj);
3760

3761 3762
	BUG_ON(obj->pages);

3763 3764
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
3765

3766 3767
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3768

3769
	kfree(obj->bit_17);
3770
	i915_gem_object_free(obj);
3771 3772
}

3773 3774 3775 3776 3777
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3778

3779
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3780

3781
	if (dev_priv->mm.suspended) {
3782 3783
		mutex_unlock(&dev->struct_mutex);
		return 0;
3784 3785
	}

3786
	ret = i915_gpu_idle(dev);
3787 3788
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3789
		return ret;
3790
	}
3791
	i915_gem_retire_requests(dev);
3792

3793
	/* Under UMS, be paranoid and evict. */
3794
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3795
		i915_gem_evict_everything(dev);
3796

3797 3798
	i915_gem_reset_fences(dev);

3799 3800 3801 3802 3803
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3804
	del_timer_sync(&dev_priv->hangcheck_timer);
3805 3806

	i915_kernel_lost_context(dev);
3807
	i915_gem_cleanup_ringbuffer(dev);
3808

3809 3810
	mutex_unlock(&dev->struct_mutex);

3811 3812 3813
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3814 3815 3816
	return 0;
}

B
Ben Widawsky 已提交
3817 3818 3819 3820 3821 3822 3823 3824 3825
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

3826
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
3827 3828 3829 3830 3831 3832 3833 3834
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3835
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3836 3837
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
3838
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3839
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
3840
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
3841 3842 3843 3844 3845 3846 3847 3848
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3849 3850 3851 3852
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3853
	if (INTEL_INFO(dev)->gen < 5 ||
3854 3855 3856 3857 3858 3859
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3860 3861 3862
	if (IS_GEN5(dev))
		return;

3863 3864
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3865
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3866
	else if (IS_GEN7(dev))
3867
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3868 3869
	else
		BUG();
3870
}
D
Daniel Vetter 已提交
3871

3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3888
int
3889
i915_gem_init_hw(struct drm_device *dev)
3890 3891 3892
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3893

3894
	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
D
Daniel Vetter 已提交
3895 3896
		return -EIO;

R
Rodrigo Vivi 已提交
3897 3898 3899
	if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
		I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);

B
Ben Widawsky 已提交
3900 3901
	i915_gem_l3_remap(dev);

3902 3903
	i915_gem_init_swizzling(dev);

3904 3905
	dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;

3906
	ret = intel_init_render_ring_buffer(dev);
3907
	if (ret)
3908
		return ret;
3909 3910

	if (HAS_BSD(dev)) {
3911
		ret = intel_init_bsd_ring_buffer(dev);
3912 3913
		if (ret)
			goto cleanup_render_ring;
3914
	}
3915

3916
	if (intel_enable_blt(dev)) {
3917 3918 3919 3920 3921
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3922 3923 3924 3925 3926
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3927 3928
	i915_gem_init_ppgtt(dev);

3929 3930
	return 0;

3931
cleanup_bsd_ring:
3932
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3933
cleanup_render_ring:
3934
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3935 3936 3937
	return ret;
}

3938 3939 3940 3941 3942 3943
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
3944
	i915_gem_init_global_gtt(dev);
3945 3946 3947 3948 3949 3950 3951
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

3952 3953 3954
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
3955 3956 3957
	return 0;
}

3958 3959 3960 3961
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3962
	struct intel_ring_buffer *ring;
3963
	int i;
3964

3965 3966
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
3967 3968
}

3969 3970 3971 3972 3973
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3974
	int ret;
3975

J
Jesse Barnes 已提交
3976 3977 3978
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3979
	if (atomic_read(&dev_priv->mm.wedged)) {
3980
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3981
		atomic_set(&dev_priv->mm.wedged, 0);
3982 3983 3984
	}

	mutex_lock(&dev->struct_mutex);
3985 3986
	dev_priv->mm.suspended = 0;

3987
	ret = i915_gem_init_hw(dev);
3988 3989
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3990
		return ret;
3991
	}
3992

3993
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3994
	mutex_unlock(&dev->struct_mutex);
3995

3996 3997 3998
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
3999

4000
	return 0;
4001 4002 4003 4004 4005 4006 4007 4008

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4009 4010 4011 4012 4013 4014
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4015 4016 4017
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4018
	drm_irq_uninstall(dev);
4019
	return i915_gem_idle(dev);
4020 4021 4022 4023 4024 4025 4026
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4027 4028 4029
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4030 4031 4032
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4033 4034
}

4035 4036 4037 4038 4039 4040 4041
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4042 4043 4044 4045
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4046 4047 4048 4049 4050 4051 4052
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4053

4054
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4055
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4056 4057
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4058
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4059 4060
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4061
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4062
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4063 4064
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4065
	init_completion(&dev_priv->error_completion);
4066

4067 4068
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4069 4070
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4071 4072
	}

4073 4074
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4075
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4076 4077
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4078

4079
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4080 4081 4082 4083
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4084
	/* Initialize fence registers to zero */
4085
	i915_gem_reset_fences(dev);
4086

4087
	i915_gem_detect_bit_6_swizzle(dev);
4088
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4089

4090 4091
	dev_priv->mm.interruptible = true;

4092 4093 4094
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4095
}
4096 4097 4098 4099 4100

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4101 4102
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4103 4104 4105 4106 4107 4108 4109 4110
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4111
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4112 4113 4114 4115 4116
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4117
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4130
	kfree(phys_obj);
4131 4132 4133
	return ret;
}

4134
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4159
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4160 4161 4162 4163
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4164
				 struct drm_i915_gem_object *obj)
4165
{
4166
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4167
	char *vaddr;
4168 4169 4170
	int i;
	int page_count;

4171
	if (!obj->phys_obj)
4172
		return;
4173
	vaddr = obj->phys_obj->handle->vaddr;
4174

4175
	page_count = obj->base.size / PAGE_SIZE;
4176
	for (i = 0; i < page_count; i++) {
4177
		struct page *page = shmem_read_mapping_page(mapping, i);
4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4189
	}
4190
	i915_gem_chipset_flush(dev);
4191

4192 4193
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4194 4195 4196 4197
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4198
			    struct drm_i915_gem_object *obj,
4199 4200
			    int id,
			    int align)
4201
{
4202
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4203 4204 4205 4206 4207 4208 4209 4210
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4211 4212
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4213 4214 4215 4216 4217 4218 4219
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4220
						obj->base.size, align);
4221
		if (ret) {
4222 4223
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4224
			return ret;
4225 4226 4227 4228
		}
	}

	/* bind to the object */
4229 4230
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4231

4232
	page_count = obj->base.size / PAGE_SIZE;
4233 4234

	for (i = 0; i < page_count; i++) {
4235 4236 4237
		struct page *page;
		char *dst, *src;

4238
		page = shmem_read_mapping_page(mapping, i);
4239 4240
		if (IS_ERR(page))
			return PTR_ERR(page);
4241

4242
		src = kmap_atomic(page);
4243
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4244
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4245
		kunmap_atomic(src);
4246

4247 4248 4249
		mark_page_accessed(page);
		page_cache_release(page);
	}
4250

4251 4252 4253 4254
	return 0;
}

static int
4255 4256
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4257 4258 4259
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4260
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4261
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4262

4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4276

4277
	i915_gem_chipset_flush(dev);
4278 4279
	return 0;
}
4280

4281
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4282
{
4283
	struct drm_i915_file_private *file_priv = file->driver_priv;
4284 4285 4286 4287 4288

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4289
	spin_lock(&file_priv->mm.lock);
4290 4291 4292 4293 4294 4295 4296 4297 4298
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4299
	spin_unlock(&file_priv->mm.lock);
4300
}
4301

4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4315
static int
4316
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4317
{
4318 4319 4320 4321 4322
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4323
	struct drm_i915_gem_object *obj;
4324
	int nr_to_scan = sc->nr_to_scan;
4325
	bool unlock = true;
4326 4327
	int cnt;

4328 4329 4330 4331
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4332 4333 4334
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4335 4336
		unlock = false;
	}
4337

C
Chris Wilson 已提交
4338 4339 4340 4341
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4342 4343
	}

4344
	cnt = 0;
C
Chris Wilson 已提交
4345
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4346 4347
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
C
Chris Wilson 已提交
4348
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4349
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4350
			cnt += obj->base.size >> PAGE_SHIFT;
4351

4352 4353
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4354
	return cnt;
4355
}