i915_gem.c 109.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
43 44
						    bool map_and_fenceable,
						    bool nonblocking);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89
static int
90
i915_gem_wait_for_error(struct i915_gpu_error *error)
91 92 93
{
	int ret;

94 95
#define EXIT_COND (!i915_reset_in_progress(error))
	if (EXIT_COND)
96 97
		return 0;

98 99 100 101
	/* GPU is already declared terminally dead, give up. */
	if (i915_terminally_wedged(error))
		return -EIO;

102 103 104 105 106
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
107 108 109
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
110 111 112 113
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
114
		return ret;
115
	}
116
#undef EXIT_COND
117

118
	return 0;
119 120
}

121
int i915_mutex_lock_interruptible(struct drm_device *dev)
122
{
123
	struct drm_i915_private *dev_priv = dev->dev_private;
124 125
	int ret;

126
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
127 128 129 130 131 132 133
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

134
	WARN_ON(i915_verify_lists(dev));
135 136
	return 0;
}
137

138
static inline bool
139
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
140
{
C
Chris Wilson 已提交
141
	return obj->gtt_space && !obj->active;
142 143
}

J
Jesse Barnes 已提交
144 145
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
146
		    struct drm_file *file)
J
Jesse Barnes 已提交
147
{
148
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
149
	struct drm_i915_gem_init *args = data;
150

151 152 153
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

154 155 156
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
157

158 159 160 161
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
162
	mutex_lock(&dev->struct_mutex);
163 164
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
165
	dev_priv->gtt.mappable_end = args->gtt_end;
166 167
	mutex_unlock(&dev->struct_mutex);

168
	return 0;
169 170
}

171 172
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
173
			    struct drm_file *file)
174
{
175
	struct drm_i915_private *dev_priv = dev->dev_private;
176
	struct drm_i915_gem_get_aperture *args = data;
177 178
	struct drm_i915_gem_object *obj;
	size_t pinned;
179

180
	pinned = 0;
181
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
182
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
183 184
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
185
	mutex_unlock(&dev->struct_mutex);
186

B
Ben Widawsky 已提交
187
	args->aper_size = dev_priv->gtt.total;
188
	args->aper_available_size = args->aper_size - pinned;
189

190 191 192
	return 0;
}

193 194 195 196 197 198 199 200 201 202 203 204
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

205 206 207 208 209
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
210
{
211
	struct drm_i915_gem_object *obj;
212 213
	int ret;
	u32 handle;
214

215
	size = roundup(size, PAGE_SIZE);
216 217
	if (size == 0)
		return -EINVAL;
218 219

	/* Allocate the new object */
220
	obj = i915_gem_alloc_object(dev, size);
221 222 223
	if (obj == NULL)
		return -ENOMEM;

224
	ret = drm_gem_handle_create(file, &obj->base, &handle);
225
	if (ret) {
226 227
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
228
		i915_gem_object_free(obj);
229
		return ret;
230
	}
231

232
	/* drop reference from allocate - handle holds it now */
233
	drm_gem_object_unreference(&obj->base);
234 235
	trace_i915_gem_object_create(obj);

236
	*handle_p = handle;
237 238 239
	return 0;
}

240 241 242 243 244 245
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
246
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
267

268 269 270 271
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

298
static inline int
299 300
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

324 325 326
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
327
static int
328 329 330 331 332 333 334
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

335
	if (unlikely(page_do_bit17_swizzling))
336 337 338 339 340 341 342 343 344 345 346
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

347
	return ret ? -EFAULT : 0;
348 349
}

350 351 352 353
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
354
	if (unlikely(swizzled)) {
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

372 373 374 375 376 377 378 379 380 381 382 383
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
384 385 386
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
387 388 389 390 391 392 393 394 395 396 397

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

398
	return ret ? - EFAULT : 0;
399 400
}

401
static int
402 403 404 405
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
406
{
407
	char __user *user_data;
408
	ssize_t remain;
409
	loff_t offset;
410
	int shmem_page_offset, page_length, ret = 0;
411
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
412
	int prefaulted = 0;
413
	int needs_clflush = 0;
414 415
	struct scatterlist *sg;
	int i;
416

417
	user_data = (char __user *) (uintptr_t) args->data_ptr;
418 419
	remain = args->size;

420
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
421

422 423 424 425 426 427 428
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
429 430 431 432 433
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
434
	}
435

436 437 438 439 440 441
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

442
	offset = args->offset;
443

444
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
445 446
		struct page *page;

447 448 449 450 451 452
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

453 454 455 456 457
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
458
		shmem_page_offset = offset_in_page(offset);
459 460 461 462
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

463
		page = sg_page(sg);
464 465 466
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

467 468 469 470 471
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
472 473 474

		mutex_unlock(&dev->struct_mutex);

475
		if (!prefaulted) {
476
			ret = fault_in_multipages_writeable(user_data, remain);
477 478 479 480 481 482 483
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
484

485 486 487
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
488

489
		mutex_lock(&dev->struct_mutex);
490

491
next_page:
492 493
		mark_page_accessed(page);

494
		if (ret)
495 496
			goto out;

497
		remain -= page_length;
498
		user_data += page_length;
499 500 501
		offset += page_length;
	}

502
out:
503 504
	i915_gem_object_unpin_pages(obj);

505 506 507
	return ret;
}

508 509 510 511 512 513 514
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
515
		     struct drm_file *file)
516 517
{
	struct drm_i915_gem_pread *args = data;
518
	struct drm_i915_gem_object *obj;
519
	int ret = 0;
520

521 522 523 524 525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

529
	ret = i915_mutex_lock_interruptible(dev);
530
	if (ret)
531
		return ret;
532

533
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
534
	if (&obj->base == NULL) {
535 536
		ret = -ENOENT;
		goto unlock;
537
	}
538

539
	/* Bounds check source.  */
540 541
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
542
		ret = -EINVAL;
543
		goto out;
C
Chris Wilson 已提交
544 545
	}

546 547 548 549 550 551 552 553
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
554 555
	trace_i915_gem_object_pread(obj, args->offset, args->size);

556
	ret = i915_gem_shmem_pread(dev, obj, args, file);
557

558
out:
559
	drm_gem_object_unreference(&obj->base);
560
unlock:
561
	mutex_unlock(&dev->struct_mutex);
562
	return ret;
563 564
}

565 566
/* This is the fast write path which cannot handle
 * page faults in the source data
567
 */
568 569 570 571 572 573

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
574
{
575 576
	void __iomem *vaddr_atomic;
	void *vaddr;
577
	unsigned long unwritten;
578

P
Peter Zijlstra 已提交
579
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
580 581 582
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
583
						      user_data, length);
P
Peter Zijlstra 已提交
584
	io_mapping_unmap_atomic(vaddr_atomic);
585
	return unwritten;
586 587
}

588 589 590 591
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
592
static int
593 594
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
595
			 struct drm_i915_gem_pwrite *args,
596
			 struct drm_file *file)
597
{
598
	drm_i915_private_t *dev_priv = dev->dev_private;
599
	ssize_t remain;
600
	loff_t offset, page_base;
601
	char __user *user_data;
D
Daniel Vetter 已提交
602 603
	int page_offset, page_length, ret;

604
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
605 606 607 608 609 610 611 612 613 614
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
615 616 617 618

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

619
	offset = obj->gtt_offset + args->offset;
620 621 622 623

	while (remain > 0) {
		/* Operation in this page
		 *
624 625 626
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
627
		 */
628 629
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
630 631 632 633 634
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
635 636
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
637
		 */
B
Ben Widawsky 已提交
638
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
639 640 641 642
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
643

644 645 646
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
647 648
	}

D
Daniel Vetter 已提交
649 650 651
out_unpin:
	i915_gem_object_unpin(obj);
out:
652
	return ret;
653 654
}

655 656 657 658
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
659
static int
660 661 662 663 664
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
665
{
666
	char *vaddr;
667
	int ret;
668

669
	if (unlikely(page_do_bit17_swizzling))
670
		return -EINVAL;
671

672 673 674 675 676 677 678 679 680 681 682
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
683

684
	return ret ? -EFAULT : 0;
685 686
}

687 688
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
689
static int
690 691 692 693 694
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
695
{
696 697
	char *vaddr;
	int ret;
698

699
	vaddr = kmap(page);
700
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
701 702 703
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
704 705
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
706 707
						user_data,
						page_length);
708 709 710 711 712
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
713 714 715
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
716
	kunmap(page);
717

718
	return ret ? -EFAULT : 0;
719 720 721
}

static int
722 723 724 725
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
726 727
{
	ssize_t remain;
728 729
	loff_t offset;
	char __user *user_data;
730
	int shmem_page_offset, page_length, ret = 0;
731
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
732
	int hit_slowpath = 0;
733 734
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
735 736
	int i;
	struct scatterlist *sg;
737

738
	user_data = (char __user *) (uintptr_t) args->data_ptr;
739 740
	remain = args->size;

741
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
742

743 744 745 746 747 748 749
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
750 751 752 753 754
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
755 756 757 758 759 760 761
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
772
		struct page *page;
773
		int partial_cacheline_write;
774

775 776 777 778 779 780
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

781 782 783 784 785
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
786
		shmem_page_offset = offset_in_page(offset);
787 788 789 790 791

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

792 793 794 795 796 797 798
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

799
		page = sg_page(sg);
800 801 802
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

803 804 805 806 807 808
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
809 810 811

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
812 813 814 815
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
816

817
		mutex_lock(&dev->struct_mutex);
818

819
next_page:
820 821 822
		set_page_dirty(page);
		mark_page_accessed(page);

823
		if (ret)
824 825
			goto out;

826
		remain -= page_length;
827
		user_data += page_length;
828
		offset += page_length;
829 830
	}

831
out:
832 833
	i915_gem_object_unpin_pages(obj);

834
	if (hit_slowpath) {
835 836 837 838 839 840 841
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
842
			i915_gem_clflush_object(obj);
843
			i915_gem_chipset_flush(dev);
844
		}
845
	}
846

847
	if (needs_clflush_after)
848
		i915_gem_chipset_flush(dev);
849

850
	return ret;
851 852 853 854 855 856 857 858 859
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
860
		      struct drm_file *file)
861 862
{
	struct drm_i915_gem_pwrite *args = data;
863
	struct drm_i915_gem_object *obj;
864 865 866 867 868 869 870 871 872 873
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

874 875
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
876 877
	if (ret)
		return -EFAULT;
878

879
	ret = i915_mutex_lock_interruptible(dev);
880
	if (ret)
881
		return ret;
882

883
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
884
	if (&obj->base == NULL) {
885 886
		ret = -ENOENT;
		goto unlock;
887
	}
888

889
	/* Bounds check destination. */
890 891
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
892
		ret = -EINVAL;
893
		goto out;
C
Chris Wilson 已提交
894 895
	}

896 897 898 899 900 901 902 903
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
904 905
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
906
	ret = -EFAULT;
907 908 909 910 911 912
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
913
	if (obj->phys_obj) {
914
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
915 916 917
		goto out;
	}

918
	if (obj->cache_level == I915_CACHE_NONE &&
919
	    obj->tiling_mode == I915_TILING_NONE &&
920
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
921
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
922 923 924
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
925
	}
926

927
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
928
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
929

930
out:
931
	drm_gem_object_unreference(&obj->base);
932
unlock:
933
	mutex_unlock(&dev->struct_mutex);
934 935 936
	return ret;
}

937
int
938
i915_gem_check_wedge(struct i915_gpu_error *error,
939 940
		     bool interruptible)
{
941
	if (i915_reset_in_progress(error)) {
942 943 944 945 946
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

947 948
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
979
 * @reset_counter: reset sequence associated with the given seqno
980 981 982
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
983 984 985 986 987 988 989
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
990 991 992 993
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
994
			unsigned reset_counter,
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1024 1025
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1026 1027 1028 1029 1030 1031 1032 1033 1034
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1035 1036 1037 1038 1039 1040 1041
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1042
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1088
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1089 1090 1091 1092 1093 1094 1095
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1096 1097 1098
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return 0;
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1145
	unsigned reset_counter;
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1156
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1157 1158 1159 1160 1161 1162 1163
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1164
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1165
	mutex_unlock(&dev->struct_mutex);
1166
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	mutex_lock(&dev->struct_mutex);

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return ret;
}

1183
/**
1184 1185
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1186 1187 1188
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1189
			  struct drm_file *file)
1190 1191
{
	struct drm_i915_gem_set_domain *args = data;
1192
	struct drm_i915_gem_object *obj;
1193 1194
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1195 1196
	int ret;

1197
	/* Only handle setting domains to types used by the CPU. */
1198
	if (write_domain & I915_GEM_GPU_DOMAINS)
1199 1200
		return -EINVAL;

1201
	if (read_domains & I915_GEM_GPU_DOMAINS)
1202 1203 1204 1205 1206 1207 1208 1209
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1210
	ret = i915_mutex_lock_interruptible(dev);
1211
	if (ret)
1212
		return ret;
1213

1214
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1215
	if (&obj->base == NULL) {
1216 1217
		ret = -ENOENT;
		goto unlock;
1218
	}
1219

1220 1221 1222 1223 1224 1225 1226 1227
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1228 1229
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1230 1231 1232 1233 1234 1235 1236

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1237
	} else {
1238
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1239 1240
	}

1241
unref:
1242
	drm_gem_object_unreference(&obj->base);
1243
unlock:
1244 1245 1246 1247 1248 1249 1250 1251 1252
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1253
			 struct drm_file *file)
1254 1255
{
	struct drm_i915_gem_sw_finish *args = data;
1256
	struct drm_i915_gem_object *obj;
1257 1258
	int ret = 0;

1259
	ret = i915_mutex_lock_interruptible(dev);
1260
	if (ret)
1261
		return ret;
1262

1263
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1264
	if (&obj->base == NULL) {
1265 1266
		ret = -ENOENT;
		goto unlock;
1267 1268 1269
	}

	/* Pinned buffers may be scanout, so flush the cache */
1270
	if (obj->pin_count)
1271 1272
		i915_gem_object_flush_cpu_write_domain(obj);

1273
	drm_gem_object_unreference(&obj->base);
1274
unlock:
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1288
		    struct drm_file *file)
1289 1290 1291 1292 1293
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1294
	obj = drm_gem_object_lookup(dev, file, args->handle);
1295
	if (obj == NULL)
1296
		return -ENOENT;
1297

1298 1299 1300 1301 1302 1303 1304 1305
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1306
	addr = vm_mmap(obj->filp, 0, args->size,
1307 1308
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1309
	drm_gem_object_unreference_unlocked(obj);
1310 1311 1312 1313 1314 1315 1316 1317
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1336 1337
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1338
	drm_i915_private_t *dev_priv = dev->dev_private;
1339 1340 1341
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1342
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1343 1344 1345 1346 1347

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1348 1349 1350
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1351

C
Chris Wilson 已提交
1352 1353
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1354 1355 1356 1357 1358 1359
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1360
	/* Now bind it into the GTT if needed */
1361 1362 1363
	ret = i915_gem_object_pin(obj, 0, true, false);
	if (ret)
		goto unlock;
1364

1365 1366 1367
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1368

1369
	ret = i915_gem_object_get_fence(obj);
1370
	if (ret)
1371
		goto unpin;
1372

1373 1374
	obj->fault_mappable = true;

B
Ben Widawsky 已提交
1375
	pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
1376 1377 1378 1379
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1380 1381
unpin:
	i915_gem_object_unpin(obj);
1382
unlock:
1383
	mutex_unlock(&dev->struct_mutex);
1384
out:
1385
	switch (ret) {
1386
	case -EIO:
1387 1388 1389
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1390
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1391
			return VM_FAULT_SIGBUS;
1392
	case -EAGAIN:
1393 1394 1395 1396 1397 1398 1399
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1400
		set_need_resched();
1401 1402
	case 0:
	case -ERESTARTSYS:
1403
	case -EINTR:
1404 1405 1406 1407 1408
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1409
		return VM_FAULT_NOPAGE;
1410 1411
	case -ENOMEM:
		return VM_FAULT_OOM;
1412 1413
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1414
	default:
1415
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1416
		return VM_FAULT_SIGBUS;
1417 1418 1419
	}
}

1420 1421 1422 1423
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1424
 * Preserve the reservation of the mmapping with the DRM core code, but
1425 1426 1427 1428 1429 1430 1431 1432 1433
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1434
void
1435
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1436
{
1437 1438
	if (!obj->fault_mappable)
		return;
1439

1440 1441 1442 1443
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1444

1445
	obj->fault_mappable = false;
1446 1447
}

1448
uint32_t
1449
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1450
{
1451
	uint32_t gtt_size;
1452 1453

	if (INTEL_INFO(dev)->gen >= 4 ||
1454 1455
	    tiling_mode == I915_TILING_NONE)
		return size;
1456 1457 1458

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1459
		gtt_size = 1024*1024;
1460
	else
1461
		gtt_size = 512*1024;
1462

1463 1464
	while (gtt_size < size)
		gtt_size <<= 1;
1465

1466
	return gtt_size;
1467 1468
}

1469 1470 1471 1472 1473
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1474
 * potential fence register mapping.
1475
 */
1476 1477 1478
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1479 1480 1481 1482 1483
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1484
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1485
	    tiling_mode == I915_TILING_NONE)
1486 1487
		return 4096;

1488 1489 1490 1491
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1492
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1493 1494
}

1495 1496 1497 1498 1499 1500 1501 1502
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

1503 1504
	dev_priv->mm.shrinker_no_lock_stealing = true;

1505 1506
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1507
		goto out;
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1519
		goto out;
1520 1521

	i915_gem_shrink_all(dev_priv);
1522 1523 1524 1525 1526
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1537
int
1538 1539 1540 1541
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1542
{
1543
	struct drm_i915_private *dev_priv = dev->dev_private;
1544
	struct drm_i915_gem_object *obj;
1545 1546
	int ret;

1547
	ret = i915_mutex_lock_interruptible(dev);
1548
	if (ret)
1549
		return ret;
1550

1551
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1552
	if (&obj->base == NULL) {
1553 1554 1555
		ret = -ENOENT;
		goto unlock;
	}
1556

B
Ben Widawsky 已提交
1557
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1558
		ret = -E2BIG;
1559
		goto out;
1560 1561
	}

1562
	if (obj->madv != I915_MADV_WILLNEED) {
1563
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1564 1565
		ret = -EINVAL;
		goto out;
1566 1567
	}

1568 1569 1570
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1571

1572
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1573

1574
out:
1575
	drm_gem_object_unreference(&obj->base);
1576
unlock:
1577
	mutex_unlock(&dev->struct_mutex);
1578
	return ret;
1579 1580
}

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1605 1606 1607
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1608 1609 1610
{
	struct inode *inode;

1611
	i915_gem_object_free_mmap_offset(obj);
1612

1613 1614
	if (obj->base.filp == NULL)
		return;
1615

D
Daniel Vetter 已提交
1616 1617 1618 1619 1620
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1621
	inode = obj->base.filp->f_path.dentry->d_inode;
D
Daniel Vetter 已提交
1622
	shmem_truncate_range(inode, 0, (loff_t)-1);
1623

D
Daniel Vetter 已提交
1624 1625
	obj->madv = __I915_MADV_PURGED;
}
1626

D
Daniel Vetter 已提交
1627 1628 1629 1630
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1631 1632
}

1633
static void
1634
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1635
{
1636
	int page_count = obj->base.size / PAGE_SIZE;
1637
	struct scatterlist *sg;
C
Chris Wilson 已提交
1638
	int ret, i;
1639

1640
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1641

C
Chris Wilson 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1652
	if (i915_gem_object_needs_bit17_swizzle(obj))
1653 1654
		i915_gem_object_save_bit_17_swizzle(obj);

1655 1656
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1657

1658 1659 1660
	for_each_sg(obj->pages->sgl, sg, page_count, i) {
		struct page *page = sg_page(sg);

1661
		if (obj->dirty)
1662
			set_page_dirty(page);
1663

1664
		if (obj->madv == I915_MADV_WILLNEED)
1665
			mark_page_accessed(page);
1666

1667
		page_cache_release(page);
1668
	}
1669
	obj->dirty = 0;
1670

1671 1672
	sg_free_table(obj->pages);
	kfree(obj->pages);
1673
}
C
Chris Wilson 已提交
1674

1675
int
1676 1677 1678 1679
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1680
	if (obj->pages == NULL)
1681 1682 1683
		return 0;

	BUG_ON(obj->gtt_space);
C
Chris Wilson 已提交
1684

1685 1686 1687
	if (obj->pages_pin_count)
		return -EBUSY;

1688 1689 1690 1691 1692
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
	list_del(&obj->gtt_list);

1693
	ops->put_pages(obj);
1694
	obj->pages = NULL;
1695

C
Chris Wilson 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
1712
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
1724
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1742
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1743 1744
}

1745
static int
C
Chris Wilson 已提交
1746
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1747
{
C
Chris Wilson 已提交
1748
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1749 1750
	int page_count, i;
	struct address_space *mapping;
1751 1752
	struct sg_table *st;
	struct scatterlist *sg;
1753
	struct page *page;
C
Chris Wilson 已提交
1754
	gfp_t gfp;
1755

C
Chris Wilson 已提交
1756 1757 1758 1759 1760 1761 1762
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1763 1764 1765 1766
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1767
	page_count = obj->base.size / PAGE_SIZE;
1768 1769 1770
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1771
		return -ENOMEM;
1772
	}
1773

1774 1775 1776 1777 1778
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
C
Chris Wilson 已提交
1779 1780
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
1781
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1782
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1783
	for_each_sg(st->sgl, sg, page_count, i) {
C
Chris Wilson 已提交
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1794
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1795 1796 1797 1798 1799 1800 1801
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1802
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1803 1804
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1805

1806
		sg_set_page(sg, page, PAGE_SIZE, 0);
1807 1808
	}

1809 1810
	obj->pages = st;

1811
	if (i915_gem_object_needs_bit17_swizzle(obj))
1812 1813 1814 1815 1816
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1817 1818 1819 1820
	for_each_sg(st->sgl, sg, i, page_count)
		page_cache_release(sg_page(sg));
	sg_free_table(st);
	kfree(st);
1821
	return PTR_ERR(page);
1822 1823
}

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1838
	if (obj->pages)
1839 1840
		return 0;

1841 1842 1843 1844 1845
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1846 1847
	BUG_ON(obj->pages_pin_count);

1848 1849 1850 1851 1852 1853
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
	return 0;
1854 1855
}

1856
void
1857
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1858
			       struct intel_ring_buffer *ring)
1859
{
1860
	struct drm_device *dev = obj->base.dev;
1861
	struct drm_i915_private *dev_priv = dev->dev_private;
1862
	u32 seqno = intel_ring_get_seqno(ring);
1863

1864
	BUG_ON(ring == NULL);
1865
	obj->ring = ring;
1866 1867

	/* Add a reference if we're newly entering the active list. */
1868 1869 1870
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1871
	}
1872

1873
	/* Move from whatever list we were on to the tail of execution. */
1874 1875
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1876

1877
	obj->last_read_seqno = seqno;
1878

1879
	if (obj->fenced_gpu_access) {
1880 1881
		obj->last_fenced_seqno = seqno;

1882 1883 1884 1885 1886 1887 1888 1889
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1890 1891 1892 1893 1894
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1895
{
1896
	struct drm_device *dev = obj->base.dev;
1897
	struct drm_i915_private *dev_priv = dev->dev_private;
1898

1899
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1900
	BUG_ON(!obj->active);
1901

1902 1903
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);
1904

1905
	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1906

1907
	list_del_init(&obj->ring_list);
1908 1909
	obj->ring = NULL;

1910 1911 1912 1913 1914
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1915 1916 1917 1918 1919 1920
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1921
}
1922

1923
static int
1924
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1925
{
1926 1927 1928
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1929

1930
	/* Carefully retire all requests without writing to the rings */
1931
	for_each_ring(ring, dev_priv, i) {
1932 1933 1934
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1935 1936
	}
	i915_gem_retire_requests(dev);
1937 1938

	/* Finally reset hw state */
1939
	for_each_ring(ring, dev_priv, i) {
1940
		intel_ring_init_seqno(ring, seqno);
1941

1942 1943 1944
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1945

1946
	return 0;
1947 1948
}

1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

1975 1976
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
1977
{
1978 1979 1980 1981
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
1982
		int ret = i915_gem_init_seqno(dev, 0);
1983 1984
		if (ret)
			return ret;
1985

1986 1987
		dev_priv->next_seqno = 1;
	}
1988

1989
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
1990
	return 0;
1991 1992
}

1993
int
C
Chris Wilson 已提交
1994
i915_add_request(struct intel_ring_buffer *ring,
1995
		 struct drm_file *file,
1996
		 u32 *out_seqno)
1997
{
C
Chris Wilson 已提交
1998
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1999
	struct drm_i915_gem_request *request;
2000
	u32 request_ring_position;
2001
	int was_empty;
2002 2003
	int ret;

2004 2005 2006 2007 2008 2009 2010
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2011 2012 2013
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2014

2015 2016 2017
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2018

2019

2020 2021 2022 2023 2024 2025 2026
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2027
	ret = ring->add_request(ring);
2028 2029 2030 2031
	if (ret) {
		kfree(request);
		return ret;
	}
2032

2033
	request->seqno = intel_ring_get_seqno(ring);
2034
	request->ring = ring;
2035
	request->tail = request_ring_position;
2036
	request->emitted_jiffies = jiffies;
2037 2038
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2039
	request->file_priv = NULL;
2040

C
Chris Wilson 已提交
2041 2042 2043
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2044
		spin_lock(&file_priv->mm.lock);
2045
		request->file_priv = file_priv;
2046
		list_add_tail(&request->client_list,
2047
			      &file_priv->mm.request_list);
2048
		spin_unlock(&file_priv->mm.lock);
2049
	}
2050

2051
	trace_i915_gem_request_add(ring, request->seqno);
2052
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2053

B
Ben Gamari 已提交
2054
	if (!dev_priv->mm.suspended) {
2055
		if (i915_enable_hangcheck) {
2056
			mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2057
				  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2058
		}
2059
		if (was_empty) {
2060
			queue_delayed_work(dev_priv->wq,
2061 2062
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2063 2064
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2065
	}
2066

2067
	if (out_seqno)
2068
		*out_seqno = request->seqno;
2069
	return 0;
2070 2071
}

2072 2073
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2074
{
2075
	struct drm_i915_file_private *file_priv = request->file_priv;
2076

2077 2078
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2079

2080
	spin_lock(&file_priv->mm.lock);
2081 2082 2083 2084
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2085
	spin_unlock(&file_priv->mm.lock);
2086 2087
}

2088 2089
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2090
{
2091 2092
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2093

2094 2095 2096
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2097

2098
		list_del(&request->list);
2099
		i915_gem_request_remove_from_client(request);
2100 2101
		kfree(request);
	}
2102

2103
	while (!list_empty(&ring->active_list)) {
2104
		struct drm_i915_gem_object *obj;
2105

2106 2107 2108
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2109

2110
		i915_gem_object_move_to_inactive(obj);
2111 2112 2113
	}
}

2114 2115 2116 2117 2118
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2119
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2120
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2121

2122
		i915_gem_write_fence(dev, i, NULL);
2123

2124 2125
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
2126

2127 2128 2129
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
2130
	}
2131 2132

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2133 2134
}

2135
void i915_gem_reset(struct drm_device *dev)
2136
{
2137
	struct drm_i915_private *dev_priv = dev->dev_private;
2138
	struct drm_i915_gem_object *obj;
2139
	struct intel_ring_buffer *ring;
2140
	int i;
2141

2142 2143
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2144 2145 2146 2147

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
2148
	list_for_each_entry(obj,
2149
			    &dev_priv->mm.inactive_list,
2150
			    mm_list)
2151
	{
2152
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2153
	}
2154 2155

	/* The fence registers are invalidated so clear them out */
2156
	i915_gem_reset_fences(dev);
2157 2158 2159 2160 2161
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2162
void
C
Chris Wilson 已提交
2163
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2164 2165 2166
{
	uint32_t seqno;

C
Chris Wilson 已提交
2167
	if (list_empty(&ring->request_list))
2168 2169
		return;

C
Chris Wilson 已提交
2170
	WARN_ON(i915_verify_lists(ring->dev));
2171

2172
	seqno = ring->get_seqno(ring, true);
2173

2174
	while (!list_empty(&ring->request_list)) {
2175 2176
		struct drm_i915_gem_request *request;

2177
		request = list_first_entry(&ring->request_list,
2178 2179 2180
					   struct drm_i915_gem_request,
					   list);

2181
		if (!i915_seqno_passed(seqno, request->seqno))
2182 2183
			break;

C
Chris Wilson 已提交
2184
		trace_i915_gem_request_retire(ring, request->seqno);
2185 2186 2187 2188 2189 2190
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2191 2192

		list_del(&request->list);
2193
		i915_gem_request_remove_from_client(request);
2194 2195
		kfree(request);
	}
2196

2197 2198 2199 2200
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2201
		struct drm_i915_gem_object *obj;
2202

2203
		obj = list_first_entry(&ring->active_list,
2204 2205
				      struct drm_i915_gem_object,
				      ring_list);
2206

2207
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2208
			break;
2209

2210
		i915_gem_object_move_to_inactive(obj);
2211
	}
2212

C
Chris Wilson 已提交
2213 2214
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2215
		ring->irq_put(ring);
C
Chris Wilson 已提交
2216
		ring->trace_irq_seqno = 0;
2217
	}
2218

C
Chris Wilson 已提交
2219
	WARN_ON(i915_verify_lists(ring->dev));
2220 2221
}

2222 2223 2224 2225
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2226
	struct intel_ring_buffer *ring;
2227
	int i;
2228

2229 2230
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2231 2232
}

2233
static void
2234 2235 2236 2237
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2238
	struct intel_ring_buffer *ring;
2239 2240
	bool idle;
	int i;
2241 2242 2243 2244 2245

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2246 2247
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2248 2249
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2250 2251
		return;
	}
2252

2253
	i915_gem_retire_requests(dev);
2254

2255 2256
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2257
	 */
2258
	idle = true;
2259
	for_each_ring(ring, dev_priv, i) {
2260 2261
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
2262 2263

		idle &= list_empty(&ring->request_list);
2264 2265
	}

2266
	if (!dev_priv->mm.suspended && !idle)
2267 2268
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2269 2270
	if (idle)
		intel_mark_idle(dev);
2271

2272 2273 2274
	mutex_unlock(&dev->struct_mutex);
}

2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2286
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2287 2288 2289 2290 2291 2292 2293 2294 2295
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2321
	drm_i915_private_t *dev_priv = dev->dev_private;
2322 2323 2324
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2325
	struct timespec timeout_stack, *timeout = NULL;
2326
	unsigned reset_counter;
2327 2328 2329
	u32 seqno = 0;
	int ret = 0;

2330 2331 2332 2333
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2345 2346
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2347 2348 2349 2350
	if (ret)
		goto out;

	if (obj->active) {
2351
		seqno = obj->last_read_seqno;
2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2367
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2368 2369
	mutex_unlock(&dev->struct_mutex);

2370
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2371 2372 2373 2374
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2375 2376 2377 2378 2379 2380 2381 2382
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2406
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2407
		return i915_gem_object_wait_rendering(obj, false);
2408 2409 2410

	idx = intel_ring_sync_index(from, to);

2411
	seqno = obj->last_read_seqno;
2412 2413 2414
	if (seqno <= from->sync_seqno[idx])
		return 0;

2415 2416 2417
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2418

2419
	ret = to->sync_to(to, from, seqno);
2420
	if (!ret)
2421 2422 2423 2424 2425
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2426

2427
	return ret;
2428 2429
}

2430 2431 2432 2433 2434 2435 2436
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2437 2438 2439
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2440 2441 2442
	/* Wait for any direct GTT access to complete */
	mb();

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2454 2455 2456
/**
 * Unbinds an object from the GTT aperture.
 */
2457
int
2458
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2459
{
2460
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2461
	int ret;
2462

2463
	if (obj->gtt_space == NULL)
2464 2465
		return 0;

2466 2467
	if (obj->pin_count)
		return -EBUSY;
2468

2469 2470
	BUG_ON(obj->pages == NULL);

2471
	ret = i915_gem_object_finish_gpu(obj);
2472
	if (ret)
2473 2474 2475 2476 2477 2478
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2479
	i915_gem_object_finish_gtt(obj);
2480

2481
	/* release the fence reg _after_ flushing */
2482
	ret = i915_gem_object_put_fence(obj);
2483
	if (ret)
2484
		return ret;
2485

C
Chris Wilson 已提交
2486 2487
	trace_i915_gem_object_unbind(obj);

2488 2489
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2490 2491 2492 2493
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2494
	i915_gem_gtt_finish_object(obj);
2495

C
Chris Wilson 已提交
2496 2497
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2498
	/* Avoid an unnecessary call to unbind on rebind. */
2499
	obj->map_and_fenceable = true;
2500

2501 2502 2503
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2504

2505
	return 0;
2506 2507
}

2508
int i915_gpu_idle(struct drm_device *dev)
2509 2510
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2511
	struct intel_ring_buffer *ring;
2512
	int ret, i;
2513 2514

	/* Flush everything onto the inactive list. */
2515
	for_each_ring(ring, dev_priv, i) {
2516 2517 2518 2519
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2520
		ret = intel_ring_idle(ring);
2521 2522 2523
		if (ret)
			return ret;
	}
2524

2525
	return 0;
2526 2527
}

2528 2529
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2530 2531
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2532 2533
	int fence_reg;
	int fence_pitch_shift;
2534 2535
	uint64_t val;

2536 2537 2538 2539 2540 2541 2542 2543
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2544 2545
	if (obj) {
		u32 size = obj->gtt_space->size;
2546

2547 2548 2549
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
2550
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2551 2552 2553 2554 2555
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2556

2557 2558 2559
	fence_reg += reg * 8;
	I915_WRITE64(fence_reg, val);
	POSTING_READ(fence_reg);
2560 2561
}

2562 2563
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2564 2565
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2566
	u32 val;
2567

2568 2569 2570 2571
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2572

2573 2574 2575 2576 2577
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2578

2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2604 2605
}

2606 2607
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2608 2609 2610 2611
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2612 2613 2614
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2615

2616 2617 2618 2619 2620
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2621

2622 2623
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2624

2625 2626 2627 2628 2629 2630 2631 2632
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2633

2634 2635 2636 2637
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2638 2639 2640 2641 2642
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2643 2644 2645
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2646 2647 2648 2649 2650 2651 2652 2653
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2654 2655
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2656
	case 6:
2657 2658 2659 2660
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2661
	default: BUG();
2662
	}
2663 2664 2665 2666 2667 2668

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2669 2670
}

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2697
static int
2698
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2699
{
2700
	if (obj->last_fenced_seqno) {
2701
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2702 2703
		if (ret)
			return ret;
2704 2705 2706 2707

		obj->last_fenced_seqno = 0;
	}

2708
	obj->fenced_gpu_access = false;
2709 2710 2711 2712 2713 2714
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2715
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2716 2717
	int ret;

2718
	ret = i915_gem_object_wait_fence(obj);
2719 2720 2721
	if (ret)
		return ret;

2722 2723
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2724

2725 2726 2727 2728
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2729 2730 2731 2732 2733

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2734
i915_find_fence_reg(struct drm_device *dev)
2735 2736
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2737
	struct drm_i915_fence_reg *reg, *avail;
2738
	int i;
2739 2740

	/* First try to find a free reg */
2741
	avail = NULL;
2742 2743 2744
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2745
			return reg;
2746

2747
		if (!reg->pin_count)
2748
			avail = reg;
2749 2750
	}

2751 2752
	if (avail == NULL)
		return NULL;
2753 2754

	/* None available, try to steal one or wait for a user to finish */
2755
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2756
		if (reg->pin_count)
2757 2758
			continue;

C
Chris Wilson 已提交
2759
		return reg;
2760 2761
	}

C
Chris Wilson 已提交
2762
	return NULL;
2763 2764
}

2765
/**
2766
 * i915_gem_object_get_fence - set up fencing for an object
2767 2768 2769 2770 2771 2772 2773 2774 2775
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2776 2777
 *
 * For an untiled surface, this removes any existing fence.
2778
 */
2779
int
2780
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2781
{
2782
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2783
	struct drm_i915_private *dev_priv = dev->dev_private;
2784
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2785
	struct drm_i915_fence_reg *reg;
2786
	int ret;
2787

2788 2789 2790
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2791
	if (obj->fence_dirty) {
2792
		ret = i915_gem_object_wait_fence(obj);
2793 2794 2795
		if (ret)
			return ret;
	}
2796

2797
	/* Just update our place in the LRU if our fence is getting reused. */
2798 2799
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2800
		if (!obj->fence_dirty) {
2801 2802 2803 2804 2805 2806 2807 2808
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2809

2810 2811 2812
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

2813
			ret = i915_gem_object_wait_fence(old);
2814 2815 2816
			if (ret)
				return ret;

2817
			i915_gem_object_fence_lost(old);
2818
		}
2819
	} else
2820 2821
		return 0;

2822
	i915_gem_object_update_fence(obj, reg, enable);
2823
	obj->fence_dirty = false;
2824

2825
	return 0;
2826 2827
}

2828 2829 2830 2831 2832 2833 2834 2835
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
2836
	 * crossing memory domains and dying.
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2898 2899 2900 2901
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2902
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2903
			    unsigned alignment,
2904 2905
			    bool map_and_fenceable,
			    bool nonblocking)
2906
{
2907
	struct drm_device *dev = obj->base.dev;
2908
	drm_i915_private_t *dev_priv = dev->dev_private;
2909
	struct drm_mm_node *node;
2910
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2911
	bool mappable, fenceable;
2912
	int ret;
2913

2914 2915 2916 2917 2918
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
2919
						     obj->tiling_mode, true);
2920
	unfenced_alignment =
2921
		i915_gem_get_gtt_alignment(dev,
2922
						    obj->base.size,
2923
						    obj->tiling_mode, false);
2924

2925
	if (alignment == 0)
2926 2927
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2928
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2929 2930 2931 2932
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2933
	size = map_and_fenceable ? fence_size : obj->base.size;
2934

2935 2936 2937
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2938
	if (obj->base.size >
B
Ben Widawsky 已提交
2939
	    (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
2940 2941 2942 2943
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2944
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
2945 2946 2947
	if (ret)
		return ret;

2948 2949
	i915_gem_object_pin_pages(obj);

2950 2951 2952 2953 2954 2955
	node = kzalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		i915_gem_object_unpin_pages(obj);
		return -ENOMEM;
	}

2956
 search_free:
2957
	if (map_and_fenceable)
2958 2959
		ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
							  size, alignment, obj->cache_level,
B
Ben Widawsky 已提交
2960
							  0, dev_priv->gtt.mappable_end);
2961
	else
2962 2963 2964
		ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
						 size, alignment, obj->cache_level);
	if (ret) {
2965
		ret = i915_gem_evict_something(dev, size, alignment,
2966
					       obj->cache_level,
2967 2968
					       map_and_fenceable,
					       nonblocking);
2969 2970
		if (ret == 0)
			goto search_free;
2971

2972 2973 2974
		i915_gem_object_unpin_pages(obj);
		kfree(node);
		return ret;
2975
	}
2976
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2977
		i915_gem_object_unpin_pages(obj);
2978
		drm_mm_put_block(node);
2979
		return -EINVAL;
2980 2981
	}

2982
	ret = i915_gem_gtt_prepare_object(obj);
2983
	if (ret) {
2984
		i915_gem_object_unpin_pages(obj);
2985
		drm_mm_put_block(node);
C
Chris Wilson 已提交
2986
		return ret;
2987 2988
	}

C
Chris Wilson 已提交
2989
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2990
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2991

2992 2993
	obj->gtt_space = node;
	obj->gtt_offset = node->start;
C
Chris Wilson 已提交
2994

2995
	fenceable =
2996 2997
		node->size == fence_size &&
		(node->start & (fence_alignment - 1)) == 0;
2998

2999
	mappable =
B
Ben Widawsky 已提交
3000
		obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
3001

3002
	obj->map_and_fenceable = mappable && fenceable;
3003

3004
	i915_gem_object_unpin_pages(obj);
C
Chris Wilson 已提交
3005
	trace_i915_gem_object_bind(obj, map_and_fenceable);
3006
	i915_gem_verify_gtt(dev);
3007 3008 3009 3010
	return 0;
}

void
3011
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
3012 3013 3014 3015 3016
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3017
	if (obj->pages == NULL)
3018 3019
		return;

3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3031
	trace_i915_gem_object_clflush(obj);
3032

3033
	drm_clflush_sg(obj->pages);
3034 3035 3036 3037
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3038
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3039
{
C
Chris Wilson 已提交
3040 3041
	uint32_t old_write_domain;

3042
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3043 3044
		return;

3045
	/* No actual flushing is required for the GTT write domain.  Writes
3046 3047
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3048 3049 3050 3051
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3052
	 */
3053 3054
	wmb();

3055 3056
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3057 3058

	trace_i915_gem_object_change_domain(obj,
3059
					    obj->base.read_domains,
C
Chris Wilson 已提交
3060
					    old_write_domain);
3061 3062 3063 3064
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3065
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3066
{
C
Chris Wilson 已提交
3067
	uint32_t old_write_domain;
3068

3069
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3070 3071 3072
		return;

	i915_gem_clflush_object(obj);
3073
	i915_gem_chipset_flush(obj->base.dev);
3074 3075
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3076 3077

	trace_i915_gem_object_change_domain(obj,
3078
					    obj->base.read_domains,
C
Chris Wilson 已提交
3079
					    old_write_domain);
3080 3081
}

3082 3083 3084 3085 3086 3087
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3088
int
3089
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3090
{
3091
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3092
	uint32_t old_write_domain, old_read_domains;
3093
	int ret;
3094

3095
	/* Not valid to be called on unbound objects. */
3096
	if (obj->gtt_space == NULL)
3097 3098
		return -EINVAL;

3099 3100 3101
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3102
	ret = i915_gem_object_wait_rendering(obj, !write);
3103 3104 3105
	if (ret)
		return ret;

3106
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3107

3108 3109 3110 3111 3112 3113 3114
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3115 3116
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3117

3118 3119 3120
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3121 3122
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3123
	if (write) {
3124 3125 3126
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3127 3128
	}

C
Chris Wilson 已提交
3129 3130 3131 3132
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3133 3134 3135 3136
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3137 3138 3139
	return 0;
}

3140 3141 3142
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3143 3144
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3155 3156 3157 3158 3159 3160
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3172
		if (INTEL_INFO(dev)->gen < 6) {
3173 3174 3175 3176 3177
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3178 3179
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3180 3181 3182
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3183 3184

		obj->gtt_space->color = cache_level;
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3211
	i915_gem_verify_gtt(dev);
3212 3213 3214
	return 0;
}

B
Ben Widawsky 已提交
3215 3216
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3217
{
B
Ben Widawsky 已提交
3218
	struct drm_i915_gem_caching *args = data;
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3232
	args->caching = obj->cache_level != I915_CACHE_NONE;
3233 3234 3235 3236 3237 3238 3239

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3240 3241
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3242
{
B
Ben Widawsky 已提交
3243
	struct drm_i915_gem_caching *args = data;
3244 3245 3246 3247
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3248 3249
	switch (args->caching) {
	case I915_CACHING_NONE:
3250 3251
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3252
	case I915_CACHING_CACHED:
3253 3254 3255 3256 3257 3258
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3259 3260 3261 3262
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3277
/*
3278 3279 3280
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3281 3282
 */
int
3283 3284
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3285
				     struct intel_ring_buffer *pipelined)
3286
{
3287
	u32 old_read_domains, old_write_domain;
3288 3289
	int ret;

3290
	if (pipelined != obj->ring) {
3291 3292
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3293 3294 3295
			return ret;
	}

3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3309 3310 3311 3312
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3313
	ret = i915_gem_object_pin(obj, alignment, true, false);
3314 3315 3316
	if (ret)
		return ret;

3317 3318
	i915_gem_object_flush_cpu_write_domain(obj);

3319
	old_write_domain = obj->base.write_domain;
3320
	old_read_domains = obj->base.read_domains;
3321 3322 3323 3324

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3325
	obj->base.write_domain = 0;
3326
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3327 3328 3329

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3330
					    old_write_domain);
3331 3332 3333 3334

	return 0;
}

3335
int
3336
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3337
{
3338 3339
	int ret;

3340
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3341 3342
		return 0;

3343
	ret = i915_gem_object_wait_rendering(obj, false);
3344 3345 3346
	if (ret)
		return ret;

3347 3348
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3349
	return 0;
3350 3351
}

3352 3353 3354 3355 3356 3357
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3358
int
3359
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3360
{
C
Chris Wilson 已提交
3361
	uint32_t old_write_domain, old_read_domains;
3362 3363
	int ret;

3364 3365 3366
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3367
	ret = i915_gem_object_wait_rendering(obj, !write);
3368 3369 3370
	if (ret)
		return ret;

3371
	i915_gem_object_flush_gtt_write_domain(obj);
3372

3373 3374
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3375

3376
	/* Flush the CPU cache if it's still invalid. */
3377
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3378 3379
		i915_gem_clflush_object(obj);

3380
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3381 3382 3383 3384 3385
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3386
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3387 3388 3389 3390 3391

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3392 3393
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3394
	}
3395

C
Chris Wilson 已提交
3396 3397 3398 3399
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3400 3401 3402
	return 0;
}

3403 3404 3405
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3406 3407 3408 3409
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3410 3411 3412
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3413
static int
3414
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3415
{
3416 3417
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3418
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3419 3420
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3421
	unsigned reset_counter;
3422 3423
	u32 seqno = 0;
	int ret;
3424

3425 3426 3427 3428 3429 3430 3431
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3432

3433
	spin_lock(&file_priv->mm.lock);
3434
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3435 3436
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3437

3438 3439
		ring = request->ring;
		seqno = request->seqno;
3440
	}
3441
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3442
	spin_unlock(&file_priv->mm.lock);
3443

3444 3445
	if (seqno == 0)
		return 0;
3446

3447
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3448 3449
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3450 3451 3452 3453

	return ret;
}

3454
int
3455 3456
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3457 3458
		    bool map_and_fenceable,
		    bool nonblocking)
3459 3460 3461
{
	int ret;

3462 3463
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3464

3465 3466 3467 3468
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3469
			     "bo is already pinned with incorrect alignment:"
3470 3471
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3472
			     obj->gtt_offset, alignment,
3473
			     map_and_fenceable,
3474
			     obj->map_and_fenceable);
3475 3476 3477 3478 3479 3480
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3481
	if (obj->gtt_space == NULL) {
3482 3483
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3484
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3485 3486
						  map_and_fenceable,
						  nonblocking);
3487
		if (ret)
3488
			return ret;
3489 3490 3491

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3492
	}
J
Jesse Barnes 已提交
3493

3494 3495 3496
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3497
	obj->pin_count++;
3498
	obj->pin_mappable |= map_and_fenceable;
3499 3500 3501 3502 3503

	return 0;
}

void
3504
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3505
{
3506 3507
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3508

3509
	if (--obj->pin_count == 0)
3510
		obj->pin_mappable = false;
3511 3512 3513 3514
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3515
		   struct drm_file *file)
3516 3517
{
	struct drm_i915_gem_pin *args = data;
3518
	struct drm_i915_gem_object *obj;
3519 3520
	int ret;

3521 3522 3523
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3524

3525
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3526
	if (&obj->base == NULL) {
3527 3528
		ret = -ENOENT;
		goto unlock;
3529 3530
	}

3531
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3532
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3533 3534
		ret = -EINVAL;
		goto out;
3535 3536
	}

3537
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3538 3539
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3540 3541
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3542 3543
	}

3544 3545 3546
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3547
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3548 3549
		if (ret)
			goto out;
3550 3551 3552 3553 3554
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3555
	i915_gem_object_flush_cpu_write_domain(obj);
3556
	args->offset = obj->gtt_offset;
3557
out:
3558
	drm_gem_object_unreference(&obj->base);
3559
unlock:
3560
	mutex_unlock(&dev->struct_mutex);
3561
	return ret;
3562 3563 3564 3565
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3566
		     struct drm_file *file)
3567 3568
{
	struct drm_i915_gem_pin *args = data;
3569
	struct drm_i915_gem_object *obj;
3570
	int ret;
3571

3572 3573 3574
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3575

3576
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3577
	if (&obj->base == NULL) {
3578 3579
		ret = -ENOENT;
		goto unlock;
3580
	}
3581

3582
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3583 3584
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3585 3586
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3587
	}
3588 3589 3590
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3591 3592
		i915_gem_object_unpin(obj);
	}
3593

3594
out:
3595
	drm_gem_object_unreference(&obj->base);
3596
unlock:
3597
	mutex_unlock(&dev->struct_mutex);
3598
	return ret;
3599 3600 3601 3602
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3603
		    struct drm_file *file)
3604 3605
{
	struct drm_i915_gem_busy *args = data;
3606
	struct drm_i915_gem_object *obj;
3607 3608
	int ret;

3609
	ret = i915_mutex_lock_interruptible(dev);
3610
	if (ret)
3611
		return ret;
3612

3613
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3614
	if (&obj->base == NULL) {
3615 3616
		ret = -ENOENT;
		goto unlock;
3617
	}
3618

3619 3620 3621 3622
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3623
	 */
3624
	ret = i915_gem_object_flush_active(obj);
3625

3626
	args->busy = obj->active;
3627 3628 3629 3630
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3631

3632
	drm_gem_object_unreference(&obj->base);
3633
unlock:
3634
	mutex_unlock(&dev->struct_mutex);
3635
	return ret;
3636 3637 3638 3639 3640 3641
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3642
	return i915_gem_ring_throttle(dev, file_priv);
3643 3644
}

3645 3646 3647 3648 3649
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3650
	struct drm_i915_gem_object *obj;
3651
	int ret;
3652 3653 3654 3655 3656 3657 3658 3659 3660

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3661 3662 3663 3664
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3665
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3666
	if (&obj->base == NULL) {
3667 3668
		ret = -ENOENT;
		goto unlock;
3669 3670
	}

3671
	if (obj->pin_count) {
3672 3673
		ret = -EINVAL;
		goto out;
3674 3675
	}

3676 3677
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3678

C
Chris Wilson 已提交
3679 3680
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3681 3682
		i915_gem_object_truncate(obj);

3683
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3684

3685
out:
3686
	drm_gem_object_unreference(&obj->base);
3687
unlock:
3688
	mutex_unlock(&dev->struct_mutex);
3689
	return ret;
3690 3691
}

3692 3693
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3694 3695 3696 3697 3698 3699
{
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

3700 3701
	obj->ops = ops;

3702 3703 3704 3705 3706 3707 3708 3709
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3710 3711 3712 3713 3714
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3715 3716
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3717
{
3718
	struct drm_i915_gem_object *obj;
3719
	struct address_space *mapping;
D
Daniel Vetter 已提交
3720
	gfp_t mask;
3721

3722
	obj = i915_gem_object_alloc(dev);
3723 3724
	if (obj == NULL)
		return NULL;
3725

3726
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3727
		i915_gem_object_free(obj);
3728 3729
		return NULL;
	}
3730

3731 3732 3733 3734 3735 3736 3737
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3738
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3739
	mapping_set_gfp_mask(mapping, mask);
3740

3741
	i915_gem_object_init(obj, &i915_gem_object_ops);
3742

3743 3744
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3745

3746 3747
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3763
	return obj;
3764 3765 3766 3767 3768
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3769

3770 3771 3772
	return 0;
}

3773
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3774
{
3775
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3776
	struct drm_device *dev = obj->base.dev;
3777
	drm_i915_private_t *dev_priv = dev->dev_private;
3778

3779 3780
	trace_i915_gem_object_destroy(obj);

3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

3796
	obj->pages_pin_count = 0;
3797
	i915_gem_object_put_pages(obj);
3798
	i915_gem_object_free_mmap_offset(obj);
3799
	i915_gem_object_release_stolen(obj);
3800

3801 3802
	BUG_ON(obj->pages);

3803 3804
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
3805

3806 3807
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3808

3809
	kfree(obj->bit_17);
3810
	i915_gem_object_free(obj);
3811 3812
}

3813 3814 3815 3816 3817
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3818

3819
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3820

3821
	if (dev_priv->mm.suspended) {
3822 3823
		mutex_unlock(&dev->struct_mutex);
		return 0;
3824 3825
	}

3826
	ret = i915_gpu_idle(dev);
3827 3828
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3829
		return ret;
3830
	}
3831
	i915_gem_retire_requests(dev);
3832

3833
	/* Under UMS, be paranoid and evict. */
3834
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3835
		i915_gem_evict_everything(dev);
3836

3837 3838
	i915_gem_reset_fences(dev);

3839 3840 3841 3842 3843
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3844
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
3845 3846

	i915_kernel_lost_context(dev);
3847
	i915_gem_cleanup_ringbuffer(dev);
3848

3849 3850
	mutex_unlock(&dev->struct_mutex);

3851 3852 3853
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3854 3855 3856
	return 0;
}

B
Ben Widawsky 已提交
3857 3858 3859 3860 3861 3862 3863 3864 3865
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

3866
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
3867 3868 3869 3870 3871 3872 3873 3874
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3875
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3876 3877
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
3878
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3879
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
3880
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
3881 3882 3883 3884 3885 3886 3887 3888
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3889 3890 3891 3892
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3893
	if (INTEL_INFO(dev)->gen < 5 ||
3894 3895 3896 3897 3898 3899
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3900 3901 3902
	if (IS_GEN5(dev))
		return;

3903 3904
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3905
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3906
	else if (IS_GEN7(dev))
3907
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3908 3909
	else
		BUG();
3910
}
D
Daniel Vetter 已提交
3911

3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3928
int
3929
i915_gem_init_hw(struct drm_device *dev)
3930 3931 3932
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3933

3934
	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
D
Daniel Vetter 已提交
3935 3936
		return -EIO;

R
Rodrigo Vivi 已提交
3937 3938 3939
	if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
		I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);

B
Ben Widawsky 已提交
3940 3941
	i915_gem_l3_remap(dev);

3942 3943
	i915_gem_init_swizzling(dev);

3944 3945
	dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;

3946
	ret = intel_init_render_ring_buffer(dev);
3947
	if (ret)
3948
		return ret;
3949 3950

	if (HAS_BSD(dev)) {
3951
		ret = intel_init_bsd_ring_buffer(dev);
3952 3953
		if (ret)
			goto cleanup_render_ring;
3954
	}
3955

3956
	if (intel_enable_blt(dev)) {
3957 3958 3959 3960 3961
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3962 3963 3964 3965 3966
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3967 3968
	i915_gem_init_ppgtt(dev);

3969 3970
	return 0;

3971
cleanup_bsd_ring:
3972
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3973
cleanup_render_ring:
3974
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3975 3976 3977
	return ret;
}

3978 3979 3980 3981 3982 3983
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
3984
	i915_gem_init_global_gtt(dev);
3985 3986 3987 3988 3989 3990 3991
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

3992 3993 3994
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
3995 3996 3997
	return 0;
}

3998 3999 4000 4001
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4002
	struct intel_ring_buffer *ring;
4003
	int i;
4004

4005 4006
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4007 4008
}

4009 4010 4011 4012 4013
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4014
	int ret;
4015

J
Jesse Barnes 已提交
4016 4017 4018
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4019
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4020
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4021
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4022 4023 4024
	}

	mutex_lock(&dev->struct_mutex);
4025 4026
	dev_priv->mm.suspended = 0;

4027
	ret = i915_gem_init_hw(dev);
4028 4029
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4030
		return ret;
4031
	}
4032

4033
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
4034
	mutex_unlock(&dev->struct_mutex);
4035

4036 4037 4038
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4039

4040
	return 0;
4041 4042 4043 4044 4045 4046 4047 4048

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4049 4050 4051 4052 4053 4054
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4055 4056 4057
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4058
	drm_irq_uninstall(dev);
4059
	return i915_gem_idle(dev);
4060 4061 4062 4063 4064 4065 4066
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4067 4068 4069
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4070 4071 4072
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4073 4074
}

4075 4076 4077 4078 4079 4080 4081
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4082 4083 4084 4085
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4086 4087 4088 4089 4090 4091 4092
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4093

4094
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4095
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4096 4097
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4098
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4099 4100
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4101
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4102
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4103 4104
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4105
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4106

4107 4108
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4109 4110
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4111 4112
	}

4113 4114
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4115
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4116 4117
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4118

4119
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4120 4121 4122 4123
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4124
	/* Initialize fence registers to zero */
4125
	i915_gem_reset_fences(dev);
4126

4127
	i915_gem_detect_bit_6_swizzle(dev);
4128
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4129

4130 4131
	dev_priv->mm.interruptible = true;

4132 4133 4134
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4135
}
4136 4137 4138 4139 4140

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4141 4142
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4143 4144 4145 4146 4147 4148 4149 4150
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4151
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4152 4153 4154 4155 4156
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4157
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4170
	kfree(phys_obj);
4171 4172 4173
	return ret;
}

4174
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4199
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4200 4201 4202 4203
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4204
				 struct drm_i915_gem_object *obj)
4205
{
4206
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4207
	char *vaddr;
4208 4209 4210
	int i;
	int page_count;

4211
	if (!obj->phys_obj)
4212
		return;
4213
	vaddr = obj->phys_obj->handle->vaddr;
4214

4215
	page_count = obj->base.size / PAGE_SIZE;
4216
	for (i = 0; i < page_count; i++) {
4217
		struct page *page = shmem_read_mapping_page(mapping, i);
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4229
	}
4230
	i915_gem_chipset_flush(dev);
4231

4232 4233
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4234 4235 4236 4237
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4238
			    struct drm_i915_gem_object *obj,
4239 4240
			    int id,
			    int align)
4241
{
4242
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4243 4244 4245 4246 4247 4248 4249 4250
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4251 4252
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4253 4254 4255 4256 4257 4258 4259
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4260
						obj->base.size, align);
4261
		if (ret) {
4262 4263
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4264
			return ret;
4265 4266 4267 4268
		}
	}

	/* bind to the object */
4269 4270
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4271

4272
	page_count = obj->base.size / PAGE_SIZE;
4273 4274

	for (i = 0; i < page_count; i++) {
4275 4276 4277
		struct page *page;
		char *dst, *src;

4278
		page = shmem_read_mapping_page(mapping, i);
4279 4280
		if (IS_ERR(page))
			return PTR_ERR(page);
4281

4282
		src = kmap_atomic(page);
4283
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4284
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4285
		kunmap_atomic(src);
4286

4287 4288 4289
		mark_page_accessed(page);
		page_cache_release(page);
	}
4290

4291 4292 4293 4294
	return 0;
}

static int
4295 4296
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4297 4298 4299
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4300
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4301
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4302

4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4316

4317
	i915_gem_chipset_flush(dev);
4318 4319
	return 0;
}
4320

4321
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4322
{
4323
	struct drm_i915_file_private *file_priv = file->driver_priv;
4324 4325 4326 4327 4328

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4329
	spin_lock(&file_priv->mm.lock);
4330 4331 4332 4333 4334 4335 4336 4337 4338
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4339
	spin_unlock(&file_priv->mm.lock);
4340
}
4341

4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4355
static int
4356
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4357
{
4358 4359 4360 4361 4362
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4363
	struct drm_i915_gem_object *obj;
4364
	int nr_to_scan = sc->nr_to_scan;
4365
	bool unlock = true;
4366 4367
	int cnt;

4368 4369 4370 4371
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4372 4373 4374
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4375 4376
		unlock = false;
	}
4377

C
Chris Wilson 已提交
4378 4379 4380 4381
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4382 4383
	}

4384
	cnt = 0;
C
Chris Wilson 已提交
4385
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4386 4387
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
C
Chris Wilson 已提交
4388
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4389
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4390
			cnt += obj->base.size >> PAGE_SHIFT;
4391

4392 4393
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4394
	return cnt;
4395
}