i915_gem.c 109.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
43 44
						    bool map_and_fenceable,
						    bool nonblocking);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89 90
static int
i915_gem_wait_for_error(struct drm_device *dev)
91 92 93 94 95 96 97 98 99
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

100 101 102 103 104 105 106 107 108 109
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
110
		return ret;
111
	}
112

113 114 115 116 117 118 119 120 121 122 123
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
124 125
}

126
int i915_mutex_lock_interruptible(struct drm_device *dev)
127 128 129
{
	int ret;

130
	ret = i915_gem_wait_for_error(dev);
131 132 133 134 135 136 137
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

138
	WARN_ON(i915_verify_lists(dev));
139 140
	return 0;
}
141

142
static inline bool
143
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144
{
C
Chris Wilson 已提交
145
	return obj->gtt_space && !obj->active;
146 147
}

J
Jesse Barnes 已提交
148 149
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
150
		    struct drm_file *file)
J
Jesse Barnes 已提交
151 152
{
	struct drm_i915_gem_init *args = data;
153

154 155 156
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

157 158 159
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
160

161 162 163 164
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
165
	mutex_lock(&dev->struct_mutex);
166 167
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
168 169
	mutex_unlock(&dev->struct_mutex);

170
	return 0;
171 172
}

173 174
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
175
			    struct drm_file *file)
176
{
177
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct drm_i915_gem_get_aperture *args = data;
179 180
	struct drm_i915_gem_object *obj;
	size_t pinned;
181

182
	pinned = 0;
183
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
184
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
185 186
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
187
	mutex_unlock(&dev->struct_mutex);
188

189
	args->aper_size = dev_priv->mm.gtt_total;
190
	args->aper_available_size = args->aper_size - pinned;
191

192 193 194
	return 0;
}

195 196 197 198 199
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
200
{
201
	struct drm_i915_gem_object *obj;
202 203
	int ret;
	u32 handle;
204

205
	size = roundup(size, PAGE_SIZE);
206 207
	if (size == 0)
		return -EINVAL;
208 209

	/* Allocate the new object */
210
	obj = i915_gem_alloc_object(dev, size);
211 212 213
	if (obj == NULL)
		return -ENOMEM;

214
	ret = drm_gem_handle_create(file, &obj->base, &handle);
215
	if (ret) {
216 217
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
218
		kfree(obj);
219
		return ret;
220
	}
221

222
	/* drop reference from allocate - handle holds it now */
223
	drm_gem_object_unreference(&obj->base);
224 225
	trace_i915_gem_object_create(obj);

226
	*handle_p = handle;
227 228 229
	return 0;
}

230 231 232 233 234 235
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
236
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
257

258 259 260 261
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

262
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
263
{
264
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
265 266

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
267
		obj->tiling_mode != I915_TILING_NONE;
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

296
static inline int
297 298
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

322 323 324
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
325
static int
326 327 328 329 330 331 332
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

333
	if (unlikely(page_do_bit17_swizzling))
334 335 336 337 338 339 340 341 342 343 344
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

345
	return ret ? -EFAULT : 0;
346 347
}

348 349 350 351
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
352
	if (unlikely(swizzled)) {
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

370 371 372 373 374 375 376 377 378 379 380 381
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
382 383 384
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
385 386 387 388 389 390 391 392 393 394 395

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

396
	return ret ? - EFAULT : 0;
397 398
}

399
static int
400 401 402 403
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
404
{
405
	char __user *user_data;
406
	ssize_t remain;
407
	loff_t offset;
408
	int shmem_page_offset, page_length, ret = 0;
409
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
410
	int prefaulted = 0;
411
	int needs_clflush = 0;
412 413
	struct scatterlist *sg;
	int i;
414

415
	user_data = (char __user *) (uintptr_t) args->data_ptr;
416 417
	remain = args->size;

418
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
419

420 421 422 423 424 425 426
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
427 428 429 430 431
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
432
	}
433

434 435 436 437 438 439
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

440
	offset = args->offset;
441

442
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
443 444
		struct page *page;

445 446 447 448 449 450
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

451 452 453 454 455
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
456
		shmem_page_offset = offset_in_page(offset);
457 458 459 460
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

461
		page = sg_page(sg);
462 463 464
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

465 466 467 468 469
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
470 471 472

		mutex_unlock(&dev->struct_mutex);

473
		if (!prefaulted) {
474
			ret = fault_in_multipages_writeable(user_data, remain);
475 476 477 478 479 480 481
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
482

483 484 485
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
486

487
		mutex_lock(&dev->struct_mutex);
488

489
next_page:
490 491
		mark_page_accessed(page);

492
		if (ret)
493 494
			goto out;

495
		remain -= page_length;
496
		user_data += page_length;
497 498 499
		offset += page_length;
	}

500
out:
501 502
	i915_gem_object_unpin_pages(obj);

503 504 505
	return ret;
}

506 507 508 509 510 511 512
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
513
		     struct drm_file *file)
514 515
{
	struct drm_i915_gem_pread *args = data;
516
	struct drm_i915_gem_object *obj;
517
	int ret = 0;
518

519 520 521 522 523 524 525 526
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

527
	ret = i915_mutex_lock_interruptible(dev);
528
	if (ret)
529
		return ret;
530

531
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
532
	if (&obj->base == NULL) {
533 534
		ret = -ENOENT;
		goto unlock;
535
	}
536

537
	/* Bounds check source.  */
538 539
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
540
		ret = -EINVAL;
541
		goto out;
C
Chris Wilson 已提交
542 543
	}

544 545 546 547 548 549 550 551
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
552 553
	trace_i915_gem_object_pread(obj, args->offset, args->size);

554
	ret = i915_gem_shmem_pread(dev, obj, args, file);
555

556
out:
557
	drm_gem_object_unreference(&obj->base);
558
unlock:
559
	mutex_unlock(&dev->struct_mutex);
560
	return ret;
561 562
}

563 564
/* This is the fast write path which cannot handle
 * page faults in the source data
565
 */
566 567 568 569 570 571

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
572
{
573 574
	void __iomem *vaddr_atomic;
	void *vaddr;
575
	unsigned long unwritten;
576

P
Peter Zijlstra 已提交
577
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
578 579 580
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
581
						      user_data, length);
P
Peter Zijlstra 已提交
582
	io_mapping_unmap_atomic(vaddr_atomic);
583
	return unwritten;
584 585
}

586 587 588 589
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
590
static int
591 592
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
593
			 struct drm_i915_gem_pwrite *args,
594
			 struct drm_file *file)
595
{
596
	drm_i915_private_t *dev_priv = dev->dev_private;
597
	ssize_t remain;
598
	loff_t offset, page_base;
599
	char __user *user_data;
D
Daniel Vetter 已提交
600 601
	int page_offset, page_length, ret;

602
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
603 604 605 606 607 608 609 610 611 612
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
613 614 615 616

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

617
	offset = obj->gtt_offset + args->offset;
618 619 620 621

	while (remain > 0) {
		/* Operation in this page
		 *
622 623 624
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
625
		 */
626 627
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
628 629 630 631 632
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
633 634
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
635
		 */
636
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
637 638 639 640
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
641

642 643 644
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
645 646
	}

D
Daniel Vetter 已提交
647 648 649
out_unpin:
	i915_gem_object_unpin(obj);
out:
650
	return ret;
651 652
}

653 654 655 656
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
657
static int
658 659 660 661 662
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
663
{
664
	char *vaddr;
665
	int ret;
666

667
	if (unlikely(page_do_bit17_swizzling))
668
		return -EINVAL;
669

670 671 672 673 674 675 676 677 678 679 680
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
681

682
	return ret ? -EFAULT : 0;
683 684
}

685 686
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
687
static int
688 689 690 691 692
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
693
{
694 695
	char *vaddr;
	int ret;
696

697
	vaddr = kmap(page);
698
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
699 700 701
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
702 703
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
704 705
						user_data,
						page_length);
706 707 708 709 710
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
711 712 713
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
714
	kunmap(page);
715

716
	return ret ? -EFAULT : 0;
717 718 719
}

static int
720 721 722 723
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
724 725
{
	ssize_t remain;
726 727
	loff_t offset;
	char __user *user_data;
728
	int shmem_page_offset, page_length, ret = 0;
729
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
730
	int hit_slowpath = 0;
731 732
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
733 734
	int i;
	struct scatterlist *sg;
735

736
	user_data = (char __user *) (uintptr_t) args->data_ptr;
737 738
	remain = args->size;

739
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
740

741 742 743 744 745 746 747
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
748 749 750 751 752
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
753 754 755 756 757 758 759
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

760 761 762 763 764 765
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

766
	offset = args->offset;
767
	obj->dirty = 1;
768

769
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
770
		struct page *page;
771
		int partial_cacheline_write;
772

773 774 775 776 777 778
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

779 780 781 782 783
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
784
		shmem_page_offset = offset_in_page(offset);
785 786 787 788 789

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

790 791 792 793 794 795 796
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

797
		page = sg_page(sg);
798 799 800
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

801 802 803 804 805 806
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
807 808 809

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
810 811 812 813
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
814

815
		mutex_lock(&dev->struct_mutex);
816

817
next_page:
818 819 820
		set_page_dirty(page);
		mark_page_accessed(page);

821
		if (ret)
822 823
			goto out;

824
		remain -= page_length;
825
		user_data += page_length;
826
		offset += page_length;
827 828
	}

829
out:
830 831
	i915_gem_object_unpin_pages(obj);

832
	if (hit_slowpath) {
833 834 835 836 837 838 839
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
840
			i915_gem_clflush_object(obj);
841
			i915_gem_chipset_flush(dev);
842
		}
843
	}
844

845
	if (needs_clflush_after)
846
		i915_gem_chipset_flush(dev);
847

848
	return ret;
849 850 851 852 853 854 855 856 857
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
858
		      struct drm_file *file)
859 860
{
	struct drm_i915_gem_pwrite *args = data;
861
	struct drm_i915_gem_object *obj;
862 863 864 865 866 867 868 869 870 871
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

872 873
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
874 875
	if (ret)
		return -EFAULT;
876

877
	ret = i915_mutex_lock_interruptible(dev);
878
	if (ret)
879
		return ret;
880

881
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
882
	if (&obj->base == NULL) {
883 884
		ret = -ENOENT;
		goto unlock;
885
	}
886

887
	/* Bounds check destination. */
888 889
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
890
		ret = -EINVAL;
891
		goto out;
C
Chris Wilson 已提交
892 893
	}

894 895 896 897 898 899 900 901
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
902 903
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
904
	ret = -EFAULT;
905 906 907 908 909 910
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
911
	if (obj->phys_obj) {
912
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
913 914 915
		goto out;
	}

916
	if (obj->cache_level == I915_CACHE_NONE &&
917
	    obj->tiling_mode == I915_TILING_NONE &&
918
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
919
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
920 921 922
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
923
	}
924

925
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
926
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
927

928
out:
929
	drm_gem_object_unreference(&obj->base);
930
unlock:
931
	mutex_unlock(&dev->struct_mutex);
932 933 934
	return ret;
}

935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
int
i915_gem_check_wedge(struct drm_i915_private *dev_priv,
		     bool interruptible)
{
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
	atomic_read(&dev_priv->mm.wedged))
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

		ret = i915_gem_check_wedge(dev_priv, interruptible);
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

	ret = i915_gem_check_wedge(dev_priv, interruptible);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	return __wait_seqno(ring, seqno, interruptible, NULL);
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return 0;
}

1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_gem_check_wedge(dev_priv, true);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	mutex_unlock(&dev->struct_mutex);
	ret = __wait_seqno(ring, seqno, true, NULL);
	mutex_lock(&dev->struct_mutex);

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return ret;
}

1169
/**
1170 1171
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1172 1173 1174
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1175
			  struct drm_file *file)
1176 1177
{
	struct drm_i915_gem_set_domain *args = data;
1178
	struct drm_i915_gem_object *obj;
1179 1180
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1181 1182
	int ret;

1183
	/* Only handle setting domains to types used by the CPU. */
1184
	if (write_domain & I915_GEM_GPU_DOMAINS)
1185 1186
		return -EINVAL;

1187
	if (read_domains & I915_GEM_GPU_DOMAINS)
1188 1189 1190 1191 1192 1193 1194 1195
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1196
	ret = i915_mutex_lock_interruptible(dev);
1197
	if (ret)
1198
		return ret;
1199

1200
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1201
	if (&obj->base == NULL) {
1202 1203
		ret = -ENOENT;
		goto unlock;
1204
	}
1205

1206 1207 1208 1209 1210 1211 1212 1213
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1214 1215
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1216 1217 1218 1219 1220 1221 1222

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1223
	} else {
1224
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1225 1226
	}

1227
unref:
1228
	drm_gem_object_unreference(&obj->base);
1229
unlock:
1230 1231 1232 1233 1234 1235 1236 1237 1238
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1239
			 struct drm_file *file)
1240 1241
{
	struct drm_i915_gem_sw_finish *args = data;
1242
	struct drm_i915_gem_object *obj;
1243 1244
	int ret = 0;

1245
	ret = i915_mutex_lock_interruptible(dev);
1246
	if (ret)
1247
		return ret;
1248

1249
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1250
	if (&obj->base == NULL) {
1251 1252
		ret = -ENOENT;
		goto unlock;
1253 1254 1255
	}

	/* Pinned buffers may be scanout, so flush the cache */
1256
	if (obj->pin_count)
1257 1258
		i915_gem_object_flush_cpu_write_domain(obj);

1259
	drm_gem_object_unreference(&obj->base);
1260
unlock:
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1274
		    struct drm_file *file)
1275 1276 1277 1278 1279
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1280
	obj = drm_gem_object_lookup(dev, file, args->handle);
1281
	if (obj == NULL)
1282
		return -ENOENT;
1283

1284 1285 1286 1287 1288 1289 1290 1291
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1292
	addr = vm_mmap(obj->filp, 0, args->size,
1293 1294
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1295
	drm_gem_object_unreference_unlocked(obj);
1296 1297 1298 1299 1300 1301 1302 1303
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1322 1323
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1324
	drm_i915_private_t *dev_priv = dev->dev_private;
1325 1326 1327
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1328
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1329 1330 1331 1332 1333

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1334 1335 1336
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1337

C
Chris Wilson 已提交
1338 1339
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1340
	/* Now bind it into the GTT if needed */
1341 1342 1343
	ret = i915_gem_object_pin(obj, 0, true, false);
	if (ret)
		goto unlock;
1344

1345 1346 1347
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1348

1349
	ret = i915_gem_object_get_fence(obj);
1350
	if (ret)
1351
		goto unpin;
1352

1353 1354
	obj->fault_mappable = true;

1355
	pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1356 1357 1358 1359
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1360 1361
unpin:
	i915_gem_object_unpin(obj);
1362
unlock:
1363
	mutex_unlock(&dev->struct_mutex);
1364
out:
1365
	switch (ret) {
1366
	case -EIO:
1367 1368 1369 1370 1371
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
		if (!atomic_read(&dev_priv->mm.wedged))
			return VM_FAULT_SIGBUS;
1372
	case -EAGAIN:
1373 1374 1375 1376 1377 1378 1379
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1380
		set_need_resched();
1381 1382
	case 0:
	case -ERESTARTSYS:
1383
	case -EINTR:
1384 1385 1386 1387 1388
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1389
		return VM_FAULT_NOPAGE;
1390 1391
	case -ENOMEM:
		return VM_FAULT_OOM;
1392 1393
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1394
	default:
1395
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1396
		return VM_FAULT_SIGBUS;
1397 1398 1399
	}
}

1400 1401 1402 1403
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1404
 * Preserve the reservation of the mmapping with the DRM core code, but
1405 1406 1407 1408 1409 1410 1411 1412 1413
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1414
void
1415
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1416
{
1417 1418
	if (!obj->fault_mappable)
		return;
1419

1420 1421 1422 1423
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1424

1425
	obj->fault_mappable = false;
1426 1427
}

1428
static uint32_t
1429
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1430
{
1431
	uint32_t gtt_size;
1432 1433

	if (INTEL_INFO(dev)->gen >= 4 ||
1434 1435
	    tiling_mode == I915_TILING_NONE)
		return size;
1436 1437 1438

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1439
		gtt_size = 1024*1024;
1440
	else
1441
		gtt_size = 512*1024;
1442

1443 1444
	while (gtt_size < size)
		gtt_size <<= 1;
1445

1446
	return gtt_size;
1447 1448
}

1449 1450 1451 1452 1453
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1454
 * potential fence register mapping.
1455 1456
 */
static uint32_t
1457 1458 1459
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1460 1461 1462 1463 1464
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1465
	if (INTEL_INFO(dev)->gen >= 4 ||
1466
	    tiling_mode == I915_TILING_NONE)
1467 1468
		return 4096;

1469 1470 1471 1472
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1473
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1474 1475
}

1476 1477 1478
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1479 1480 1481
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1482 1483 1484 1485
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1486
uint32_t
1487 1488 1489
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1490 1491 1492 1493 1494
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1495
	    tiling_mode == I915_TILING_NONE)
1496 1497
		return 4096;

1498 1499 1500
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1501
	 */
1502
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1503 1504
}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	i915_gem_shrink_all(dev_priv);
	return drm_gem_create_mmap_offset(&obj->base);
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1541
int
1542 1543 1544 1545
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1546
{
1547
	struct drm_i915_private *dev_priv = dev->dev_private;
1548
	struct drm_i915_gem_object *obj;
1549 1550
	int ret;

1551
	ret = i915_mutex_lock_interruptible(dev);
1552
	if (ret)
1553
		return ret;
1554

1555
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1556
	if (&obj->base == NULL) {
1557 1558 1559
		ret = -ENOENT;
		goto unlock;
	}
1560

1561
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1562
		ret = -E2BIG;
1563
		goto out;
1564 1565
	}

1566
	if (obj->madv != I915_MADV_WILLNEED) {
1567
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1568 1569
		ret = -EINVAL;
		goto out;
1570 1571
	}

1572 1573 1574
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1575

1576
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1577

1578
out:
1579
	drm_gem_object_unreference(&obj->base);
1580
unlock:
1581
	mutex_unlock(&dev->struct_mutex);
1582
	return ret;
1583 1584
}

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1609 1610 1611
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1612 1613 1614
{
	struct inode *inode;

1615
	i915_gem_object_free_mmap_offset(obj);
1616

1617 1618
	if (obj->base.filp == NULL)
		return;
1619

D
Daniel Vetter 已提交
1620 1621 1622 1623 1624
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1625
	inode = obj->base.filp->f_path.dentry->d_inode;
D
Daniel Vetter 已提交
1626
	shmem_truncate_range(inode, 0, (loff_t)-1);
1627

D
Daniel Vetter 已提交
1628 1629
	obj->madv = __I915_MADV_PURGED;
}
1630

D
Daniel Vetter 已提交
1631 1632 1633 1634
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1635 1636
}

1637
static void
1638
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1639
{
1640
	int page_count = obj->base.size / PAGE_SIZE;
1641
	struct scatterlist *sg;
C
Chris Wilson 已提交
1642
	int ret, i;
1643

1644
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1645

C
Chris Wilson 已提交
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1656
	if (i915_gem_object_needs_bit17_swizzle(obj))
1657 1658
		i915_gem_object_save_bit_17_swizzle(obj);

1659 1660
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1661

1662 1663 1664
	for_each_sg(obj->pages->sgl, sg, page_count, i) {
		struct page *page = sg_page(sg);

1665
		if (obj->dirty)
1666
			set_page_dirty(page);
1667

1668
		if (obj->madv == I915_MADV_WILLNEED)
1669
			mark_page_accessed(page);
1670

1671
		page_cache_release(page);
1672
	}
1673
	obj->dirty = 0;
1674

1675 1676
	sg_free_table(obj->pages);
	kfree(obj->pages);
1677
}
C
Chris Wilson 已提交
1678

1679 1680 1681 1682 1683
static int
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1684
	if (obj->pages == NULL)
1685 1686 1687
		return 0;

	BUG_ON(obj->gtt_space);
C
Chris Wilson 已提交
1688

1689 1690 1691
	if (obj->pages_pin_count)
		return -EBUSY;

1692
	ops->put_pages(obj);
1693
	obj->pages = NULL;
1694 1695

	list_del(&obj->gtt_list);
C
Chris Wilson 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
1712
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
1724
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1742
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1743 1744
}

1745
static int
C
Chris Wilson 已提交
1746
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1747
{
C
Chris Wilson 已提交
1748
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1749 1750
	int page_count, i;
	struct address_space *mapping;
1751 1752
	struct sg_table *st;
	struct scatterlist *sg;
1753
	struct page *page;
C
Chris Wilson 已提交
1754
	gfp_t gfp;
1755

C
Chris Wilson 已提交
1756 1757 1758 1759 1760 1761 1762
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1763 1764 1765 1766
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1767
	page_count = obj->base.size / PAGE_SIZE;
1768 1769 1770
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1771
		return -ENOMEM;
1772
	}
1773

1774 1775 1776 1777 1778
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
C
Chris Wilson 已提交
1779 1780
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
S
Sedat Dilek 已提交
1781
	gfp |= __GFP_NORETRY | __GFP_NOWARN;
C
Chris Wilson 已提交
1782
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1783
	for_each_sg(st->sgl, sg, page_count, i) {
C
Chris Wilson 已提交
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
S
Sedat Dilek 已提交
1794
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
C
Chris Wilson 已提交
1795 1796 1797 1798 1799 1800 1801
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

S
Sedat Dilek 已提交
1802
			gfp |= __GFP_NORETRY | __GFP_NOWARN;
C
Chris Wilson 已提交
1803 1804
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1805

1806
		sg_set_page(sg, page, PAGE_SIZE, 0);
1807 1808
	}

1809 1810
	obj->pages = st;

1811
	if (i915_gem_object_needs_bit17_swizzle(obj))
1812 1813 1814 1815 1816
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1817 1818 1819 1820
	for_each_sg(st->sgl, sg, i, page_count)
		page_cache_release(sg_page(sg));
	sg_free_table(st);
	kfree(st);
1821
	return PTR_ERR(page);
1822 1823
}

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1838
	if (obj->pages)
1839 1840
		return 0;

1841 1842
	BUG_ON(obj->pages_pin_count);

1843 1844 1845 1846 1847 1848
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
	return 0;
1849 1850
}

1851
void
1852
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1853
			       struct intel_ring_buffer *ring)
1854
{
1855
	struct drm_device *dev = obj->base.dev;
1856
	struct drm_i915_private *dev_priv = dev->dev_private;
1857
	u32 seqno = intel_ring_get_seqno(ring);
1858

1859
	BUG_ON(ring == NULL);
1860
	obj->ring = ring;
1861 1862

	/* Add a reference if we're newly entering the active list. */
1863 1864 1865
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1866
	}
1867

1868
	/* Move from whatever list we were on to the tail of execution. */
1869 1870
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1871

1872
	obj->last_read_seqno = seqno;
1873

1874
	if (obj->fenced_gpu_access) {
1875 1876
		obj->last_fenced_seqno = seqno;

1877 1878 1879 1880 1881 1882 1883 1884
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1885 1886 1887 1888 1889
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1890
{
1891
	struct drm_device *dev = obj->base.dev;
1892
	struct drm_i915_private *dev_priv = dev->dev_private;
1893

1894
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1895
	BUG_ON(!obj->active);
1896

1897 1898
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);
1899

1900
	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1901

1902
	list_del_init(&obj->ring_list);
1903 1904
	obj->ring = NULL;

1905 1906 1907 1908 1909
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1910 1911 1912 1913 1914 1915
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1916
}
1917

1918 1919
static int
i915_gem_handle_seqno_wrap(struct drm_device *dev)
1920
{
1921 1922 1923
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1924

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
	/* The hardware uses various monotonic 32-bit counters, if we
	 * detect that they will wraparound we need to idle the GPU
	 * and reset those counters.
	 */
	ret = 0;
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ret |= ring->sync_seqno[j] != 0;
	}
	if (ret == 0)
		return ret;

	ret = i915_gpu_idle(dev);
	if (ret)
		return ret;

	i915_gem_retire_requests(dev);
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1946

1947
	return 0;
1948 1949
}

1950 1951
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
1952
{
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
		int ret = i915_gem_handle_seqno_wrap(dev);
		if (ret)
			return ret;

		dev_priv->next_seqno = 1;
	}
1963

1964 1965
	*seqno = dev_priv->next_seqno++;
	return 0;
1966 1967
}

1968
int
C
Chris Wilson 已提交
1969
i915_add_request(struct intel_ring_buffer *ring,
1970
		 struct drm_file *file,
1971
		 u32 *out_seqno)
1972
{
C
Chris Wilson 已提交
1973
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1974
	struct drm_i915_gem_request *request;
1975
	u32 request_ring_position;
1976
	int was_empty;
1977 1978
	int ret;

1979 1980 1981 1982 1983 1984 1985
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
1986 1987 1988
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
1989

1990 1991 1992
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
1993

1994

1995 1996 1997 1998 1999 2000 2001
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2002
	ret = ring->add_request(ring);
2003 2004 2005 2006
	if (ret) {
		kfree(request);
		return ret;
	}
2007

2008
	request->seqno = intel_ring_get_seqno(ring);
2009
	request->ring = ring;
2010
	request->tail = request_ring_position;
2011
	request->emitted_jiffies = jiffies;
2012 2013
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2014
	request->file_priv = NULL;
2015

C
Chris Wilson 已提交
2016 2017 2018
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2019
		spin_lock(&file_priv->mm.lock);
2020
		request->file_priv = file_priv;
2021
		list_add_tail(&request->client_list,
2022
			      &file_priv->mm.request_list);
2023
		spin_unlock(&file_priv->mm.lock);
2024
	}
2025

2026
	trace_i915_gem_request_add(ring, request->seqno);
2027
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2028

B
Ben Gamari 已提交
2029
	if (!dev_priv->mm.suspended) {
2030 2031
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
2032
				  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2033
		}
2034
		if (was_empty) {
2035
			queue_delayed_work(dev_priv->wq,
2036 2037
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2038 2039
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2040
	}
2041

2042
	if (out_seqno)
2043
		*out_seqno = request->seqno;
2044
	return 0;
2045 2046
}

2047 2048
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2049
{
2050
	struct drm_i915_file_private *file_priv = request->file_priv;
2051

2052 2053
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2054

2055
	spin_lock(&file_priv->mm.lock);
2056 2057 2058 2059
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2060
	spin_unlock(&file_priv->mm.lock);
2061 2062
}

2063 2064
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2065
{
2066 2067
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2068

2069 2070 2071
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2072

2073
		list_del(&request->list);
2074
		i915_gem_request_remove_from_client(request);
2075 2076
		kfree(request);
	}
2077

2078
	while (!list_empty(&ring->active_list)) {
2079
		struct drm_i915_gem_object *obj;
2080

2081 2082 2083
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2084

2085
		i915_gem_object_move_to_inactive(obj);
2086 2087 2088
	}
}

2089 2090 2091 2092 2093
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2094
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2095
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2096

2097
		i915_gem_write_fence(dev, i, NULL);
2098

2099 2100
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
2101

2102 2103 2104
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
2105
	}
2106 2107

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2108 2109
}

2110
void i915_gem_reset(struct drm_device *dev)
2111
{
2112
	struct drm_i915_private *dev_priv = dev->dev_private;
2113
	struct drm_i915_gem_object *obj;
2114
	struct intel_ring_buffer *ring;
2115
	int i;
2116

2117 2118
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2119 2120 2121 2122

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
2123
	list_for_each_entry(obj,
2124
			    &dev_priv->mm.inactive_list,
2125
			    mm_list)
2126
	{
2127
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2128
	}
2129 2130

	/* The fence registers are invalidated so clear them out */
2131
	i915_gem_reset_fences(dev);
2132 2133 2134 2135 2136
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2137
void
C
Chris Wilson 已提交
2138
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2139 2140 2141
{
	uint32_t seqno;

C
Chris Wilson 已提交
2142
	if (list_empty(&ring->request_list))
2143 2144
		return;

C
Chris Wilson 已提交
2145
	WARN_ON(i915_verify_lists(ring->dev));
2146

2147
	seqno = ring->get_seqno(ring, true);
2148

2149
	while (!list_empty(&ring->request_list)) {
2150 2151
		struct drm_i915_gem_request *request;

2152
		request = list_first_entry(&ring->request_list,
2153 2154 2155
					   struct drm_i915_gem_request,
					   list);

2156
		if (!i915_seqno_passed(seqno, request->seqno))
2157 2158
			break;

C
Chris Wilson 已提交
2159
		trace_i915_gem_request_retire(ring, request->seqno);
2160 2161 2162 2163 2164 2165
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2166 2167

		list_del(&request->list);
2168
		i915_gem_request_remove_from_client(request);
2169 2170
		kfree(request);
	}
2171

2172 2173 2174 2175
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2176
		struct drm_i915_gem_object *obj;
2177

2178
		obj = list_first_entry(&ring->active_list,
2179 2180
				      struct drm_i915_gem_object,
				      ring_list);
2181

2182
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2183
			break;
2184

2185
		i915_gem_object_move_to_inactive(obj);
2186
	}
2187

C
Chris Wilson 已提交
2188 2189
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2190
		ring->irq_put(ring);
C
Chris Wilson 已提交
2191
		ring->trace_irq_seqno = 0;
2192
	}
2193

C
Chris Wilson 已提交
2194
	WARN_ON(i915_verify_lists(ring->dev));
2195 2196
}

2197 2198 2199 2200
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2201
	struct intel_ring_buffer *ring;
2202
	int i;
2203

2204 2205
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2206 2207
}

2208
static void
2209 2210 2211 2212
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2213
	struct intel_ring_buffer *ring;
2214 2215
	bool idle;
	int i;
2216 2217 2218 2219 2220

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2221 2222
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2223 2224
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2225 2226
		return;
	}
2227

2228
	i915_gem_retire_requests(dev);
2229

2230 2231
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2232
	 */
2233
	idle = true;
2234
	for_each_ring(ring, dev_priv, i) {
2235 2236
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
2237 2238

		idle &= list_empty(&ring->request_list);
2239 2240
	}

2241
	if (!dev_priv->mm.suspended && !idle)
2242 2243
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2244 2245
	if (idle)
		intel_mark_idle(dev);
2246

2247 2248 2249
	mutex_unlock(&dev->struct_mutex);
}

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2261
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2262 2263 2264 2265 2266 2267 2268 2269 2270
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2299
	struct timespec timeout_stack, *timeout = NULL;
2300 2301 2302
	u32 seqno = 0;
	int ret = 0;

2303 2304 2305 2306
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2318 2319
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2320 2321 2322 2323
	if (ret)
		goto out;

	if (obj->active) {
2324
		seqno = obj->last_read_seqno;
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2342 2343 2344 2345 2346
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2347 2348 2349 2350 2351 2352 2353 2354
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2378
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2379
		return i915_gem_object_wait_rendering(obj, false);
2380 2381 2382

	idx = intel_ring_sync_index(from, to);

2383
	seqno = obj->last_read_seqno;
2384 2385 2386
	if (seqno <= from->sync_seqno[idx])
		return 0;

2387 2388 2389
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2390

2391
	ret = to->sync_to(to, from, seqno);
2392
	if (!ret)
2393 2394 2395 2396 2397
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2398

2399
	return ret;
2400 2401
}

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2412 2413 2414
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2426 2427 2428
/**
 * Unbinds an object from the GTT aperture.
 */
2429
int
2430
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2431
{
2432
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2433 2434
	int ret = 0;

2435
	if (obj->gtt_space == NULL)
2436 2437
		return 0;

2438 2439
	if (obj->pin_count)
		return -EBUSY;
2440

2441 2442
	BUG_ON(obj->pages == NULL);

2443
	ret = i915_gem_object_finish_gpu(obj);
2444
	if (ret)
2445 2446 2447 2448 2449 2450
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2451
	i915_gem_object_finish_gtt(obj);
2452

2453
	/* release the fence reg _after_ flushing */
2454
	ret = i915_gem_object_put_fence(obj);
2455
	if (ret)
2456
		return ret;
2457

C
Chris Wilson 已提交
2458 2459
	trace_i915_gem_object_unbind(obj);

2460 2461
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2462 2463 2464 2465
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2466
	i915_gem_gtt_finish_object(obj);
2467

C
Chris Wilson 已提交
2468 2469
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2470
	/* Avoid an unnecessary call to unbind on rebind. */
2471
	obj->map_and_fenceable = true;
2472

2473 2474 2475
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2476

2477
	return 0;
2478 2479
}

2480
int i915_gpu_idle(struct drm_device *dev)
2481 2482
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2483
	struct intel_ring_buffer *ring;
2484
	int ret, i;
2485 2486

	/* Flush everything onto the inactive list. */
2487
	for_each_ring(ring, dev_priv, i) {
2488 2489 2490 2491
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2492
		ret = intel_ring_idle(ring);
2493 2494 2495
		if (ret)
			return ret;
	}
2496

2497
	return 0;
2498 2499
}

2500 2501
static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
					struct drm_i915_gem_object *obj)
2502 2503 2504 2505
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2506 2507
	if (obj) {
		u32 size = obj->gtt_space->size;
2508

2509 2510 2511 2512 2513
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= (uint64_t)((obj->stride / 128) - 1) <<
			SANDYBRIDGE_FENCE_PITCH_SHIFT;
2514

2515 2516 2517 2518 2519
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2520

2521 2522
	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
2523 2524
}

2525 2526
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2527 2528 2529 2530
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2531 2532
	if (obj) {
		u32 size = obj->gtt_space->size;
2533

2534 2535 2536 2537 2538 2539 2540 2541 2542
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2543

2544 2545
	I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_965_0 + reg * 8);
2546 2547
}

2548 2549
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2550 2551
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2552
	u32 val;
2553

2554 2555 2556 2557
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2558

2559 2560 2561 2562 2563
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2564

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2590 2591
}

2592 2593
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2594 2595 2596 2597
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2598 2599 2600
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2601

2602 2603 2604 2605 2606
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2607

2608 2609
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2610

2611 2612 2613 2614 2615 2616 2617 2618
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2619

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
	default: break;
	}
2636 2637
}

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2664
static int
C
Chris Wilson 已提交
2665
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2666
{
2667
	if (obj->last_fenced_seqno) {
2668
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2669 2670
		if (ret)
			return ret;
2671 2672 2673 2674

		obj->last_fenced_seqno = 0;
	}

2675 2676 2677 2678 2679 2680
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2681
	obj->fenced_gpu_access = false;
2682 2683 2684 2685 2686 2687
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2688
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2689 2690
	int ret;

C
Chris Wilson 已提交
2691
	ret = i915_gem_object_flush_fence(obj);
2692 2693 2694
	if (ret)
		return ret;

2695 2696
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2697

2698 2699 2700 2701
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2702 2703 2704 2705 2706

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2707
i915_find_fence_reg(struct drm_device *dev)
2708 2709
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2710
	struct drm_i915_fence_reg *reg, *avail;
2711
	int i;
2712 2713

	/* First try to find a free reg */
2714
	avail = NULL;
2715 2716 2717
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2718
			return reg;
2719

2720
		if (!reg->pin_count)
2721
			avail = reg;
2722 2723
	}

2724 2725
	if (avail == NULL)
		return NULL;
2726 2727

	/* None available, try to steal one or wait for a user to finish */
2728
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2729
		if (reg->pin_count)
2730 2731
			continue;

C
Chris Wilson 已提交
2732
		return reg;
2733 2734
	}

C
Chris Wilson 已提交
2735
	return NULL;
2736 2737
}

2738
/**
2739
 * i915_gem_object_get_fence - set up fencing for an object
2740 2741 2742 2743 2744 2745 2746 2747 2748
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2749 2750
 *
 * For an untiled surface, this removes any existing fence.
2751
 */
2752
int
2753
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2754
{
2755
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2756
	struct drm_i915_private *dev_priv = dev->dev_private;
2757
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2758
	struct drm_i915_fence_reg *reg;
2759
	int ret;
2760

2761 2762 2763
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2764
	if (obj->fence_dirty) {
2765 2766 2767 2768
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2769

2770
	/* Just update our place in the LRU if our fence is getting reused. */
2771 2772
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2773
		if (!obj->fence_dirty) {
2774 2775 2776 2777 2778 2779 2780 2781
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2782

2783 2784 2785 2786
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2787 2788 2789
			if (ret)
				return ret;

2790
			i915_gem_object_fence_lost(old);
2791
		}
2792
	} else
2793 2794
		return 0;

2795
	i915_gem_object_update_fence(obj, reg, enable);
2796
	obj->fence_dirty = false;
2797

2798
	return 0;
2799 2800
}

2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
	 * crossing memory domains and dieing.
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2871 2872 2873 2874
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2875
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2876
			    unsigned alignment,
2877 2878
			    bool map_and_fenceable,
			    bool nonblocking)
2879
{
2880
	struct drm_device *dev = obj->base.dev;
2881 2882
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2883
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2884
	bool mappable, fenceable;
2885
	int ret;
2886

2887
	if (obj->madv != I915_MADV_WILLNEED) {
2888 2889 2890 2891
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2902

2903
	if (alignment == 0)
2904 2905
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2906
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2907 2908 2909 2910
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2911
	size = map_and_fenceable ? fence_size : obj->base.size;
2912

2913 2914 2915
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2916
	if (obj->base.size >
2917
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2918 2919 2920 2921
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2922
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
2923 2924 2925
	if (ret)
		return ret;

2926 2927
	i915_gem_object_pin_pages(obj);

2928
 search_free:
2929
	if (map_and_fenceable)
2930 2931 2932 2933
		free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
							       size, alignment, obj->cache_level,
							       0, dev_priv->mm.gtt_mappable_end,
							       false);
2934
	else
2935 2936 2937
		free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
						      size, alignment, obj->cache_level,
						      false);
2938 2939

	if (free_space != NULL) {
2940
		if (map_and_fenceable)
2941
			free_space =
2942
				drm_mm_get_block_range_generic(free_space,
2943
							       size, alignment, obj->cache_level,
2944
							       0, dev_priv->mm.gtt_mappable_end,
2945
							       false);
2946
		else
2947
			free_space =
2948 2949 2950
				drm_mm_get_block_generic(free_space,
							 size, alignment, obj->cache_level,
							 false);
2951
	}
2952
	if (free_space == NULL) {
2953
		ret = i915_gem_evict_something(dev, size, alignment,
2954
					       obj->cache_level,
2955 2956
					       map_and_fenceable,
					       nonblocking);
2957 2958
		if (ret) {
			i915_gem_object_unpin_pages(obj);
2959
			return ret;
2960
		}
2961

2962 2963
		goto search_free;
	}
2964
	if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2965
					      free_space,
2966
					      obj->cache_level))) {
2967
		i915_gem_object_unpin_pages(obj);
2968
		drm_mm_put_block(free_space);
2969
		return -EINVAL;
2970 2971
	}

2972
	ret = i915_gem_gtt_prepare_object(obj);
2973
	if (ret) {
2974
		i915_gem_object_unpin_pages(obj);
2975
		drm_mm_put_block(free_space);
C
Chris Wilson 已提交
2976
		return ret;
2977 2978
	}

C
Chris Wilson 已提交
2979
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2980
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2981

2982 2983
	obj->gtt_space = free_space;
	obj->gtt_offset = free_space->start;
C
Chris Wilson 已提交
2984

2985
	fenceable =
2986 2987
		free_space->size == fence_size &&
		(free_space->start & (fence_alignment - 1)) == 0;
2988

2989
	mappable =
2990
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2991

2992
	obj->map_and_fenceable = mappable && fenceable;
2993

2994
	i915_gem_object_unpin_pages(obj);
C
Chris Wilson 已提交
2995
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2996
	i915_gem_verify_gtt(dev);
2997 2998 2999 3000
	return 0;
}

void
3001
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
3002 3003 3004 3005 3006
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3007
	if (obj->pages == NULL)
3008 3009
		return;

3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3021
	trace_i915_gem_object_clflush(obj);
3022

3023
	drm_clflush_sg(obj->pages);
3024 3025 3026 3027
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3028
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3029
{
C
Chris Wilson 已提交
3030 3031
	uint32_t old_write_domain;

3032
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3033 3034
		return;

3035
	/* No actual flushing is required for the GTT write domain.  Writes
3036 3037
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3038 3039 3040 3041
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3042
	 */
3043 3044
	wmb();

3045 3046
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3047 3048

	trace_i915_gem_object_change_domain(obj,
3049
					    obj->base.read_domains,
C
Chris Wilson 已提交
3050
					    old_write_domain);
3051 3052 3053 3054
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3055
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3056
{
C
Chris Wilson 已提交
3057
	uint32_t old_write_domain;
3058

3059
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3060 3061 3062
		return;

	i915_gem_clflush_object(obj);
3063
	i915_gem_chipset_flush(obj->base.dev);
3064 3065
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3066 3067

	trace_i915_gem_object_change_domain(obj,
3068
					    obj->base.read_domains,
C
Chris Wilson 已提交
3069
					    old_write_domain);
3070 3071
}

3072 3073 3074 3075 3076 3077
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3078
int
3079
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3080
{
3081
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3082
	uint32_t old_write_domain, old_read_domains;
3083
	int ret;
3084

3085
	/* Not valid to be called on unbound objects. */
3086
	if (obj->gtt_space == NULL)
3087 3088
		return -EINVAL;

3089 3090 3091
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3092
	ret = i915_gem_object_wait_rendering(obj, !write);
3093 3094 3095
	if (ret)
		return ret;

3096
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3097

3098 3099
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3100

3101 3102 3103
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3104 3105
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3106
	if (write) {
3107 3108 3109
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3110 3111
	}

C
Chris Wilson 已提交
3112 3113 3114 3115
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3116 3117 3118 3119
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3120 3121 3122
	return 0;
}

3123 3124 3125
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3126 3127
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3138 3139 3140 3141 3142 3143
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3155
		if (INTEL_INFO(dev)->gen < 6) {
3156 3157 3158 3159 3160
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3161 3162
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3163 3164 3165
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3166 3167

		obj->gtt_space->color = cache_level;
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3194
	i915_gem_verify_gtt(dev);
3195 3196 3197
	return 0;
}

B
Ben Widawsky 已提交
3198 3199
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3200
{
B
Ben Widawsky 已提交
3201
	struct drm_i915_gem_caching *args = data;
3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3215
	args->caching = obj->cache_level != I915_CACHE_NONE;
3216 3217 3218 3219 3220 3221 3222

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3223 3224
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3225
{
B
Ben Widawsky 已提交
3226
	struct drm_i915_gem_caching *args = data;
3227 3228 3229 3230
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3231 3232
	switch (args->caching) {
	case I915_CACHING_NONE:
3233 3234
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3235
	case I915_CACHING_CACHED:
3236 3237 3238 3239 3240 3241
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3242 3243 3244 3245
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3260
/*
3261 3262 3263
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3264 3265
 */
int
3266 3267
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3268
				     struct intel_ring_buffer *pipelined)
3269
{
3270
	u32 old_read_domains, old_write_domain;
3271 3272
	int ret;

3273
	if (pipelined != obj->ring) {
3274 3275
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3276 3277 3278
			return ret;
	}

3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3292 3293 3294 3295
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3296
	ret = i915_gem_object_pin(obj, alignment, true, false);
3297 3298 3299
	if (ret)
		return ret;

3300 3301
	i915_gem_object_flush_cpu_write_domain(obj);

3302
	old_write_domain = obj->base.write_domain;
3303
	old_read_domains = obj->base.read_domains;
3304 3305 3306 3307

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3308
	obj->base.write_domain = 0;
3309
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3310 3311 3312

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3313
					    old_write_domain);
3314 3315 3316 3317

	return 0;
}

3318
int
3319
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3320
{
3321 3322
	int ret;

3323
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3324 3325
		return 0;

3326
	ret = i915_gem_object_wait_rendering(obj, false);
3327 3328 3329
	if (ret)
		return ret;

3330 3331
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3332
	return 0;
3333 3334
}

3335 3336 3337 3338 3339 3340
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3341
int
3342
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3343
{
C
Chris Wilson 已提交
3344
	uint32_t old_write_domain, old_read_domains;
3345 3346
	int ret;

3347 3348 3349
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3350
	ret = i915_gem_object_wait_rendering(obj, !write);
3351 3352 3353
	if (ret)
		return ret;

3354
	i915_gem_object_flush_gtt_write_domain(obj);
3355

3356 3357
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3358

3359
	/* Flush the CPU cache if it's still invalid. */
3360
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3361 3362
		i915_gem_clflush_object(obj);

3363
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3364 3365 3366 3367 3368
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3369
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3370 3371 3372 3373 3374

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3375 3376
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3377
	}
3378

C
Chris Wilson 已提交
3379 3380 3381 3382
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3383 3384 3385
	return 0;
}

3386 3387 3388
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3389 3390 3391 3392
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3393 3394 3395
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3396
static int
3397
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3398
{
3399 3400
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3401
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3402 3403 3404 3405
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3406

3407 3408 3409
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3410
	spin_lock(&file_priv->mm.lock);
3411
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3412 3413
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3414

3415 3416
		ring = request->ring;
		seqno = request->seqno;
3417
	}
3418
	spin_unlock(&file_priv->mm.lock);
3419

3420 3421
	if (seqno == 0)
		return 0;
3422

3423
	ret = __wait_seqno(ring, seqno, true, NULL);
3424 3425
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3426 3427 3428 3429

	return ret;
}

3430
int
3431 3432
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3433 3434
		    bool map_and_fenceable,
		    bool nonblocking)
3435 3436 3437
{
	int ret;

3438 3439
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3440

3441 3442 3443 3444
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3445
			     "bo is already pinned with incorrect alignment:"
3446 3447
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3448
			     obj->gtt_offset, alignment,
3449
			     map_and_fenceable,
3450
			     obj->map_and_fenceable);
3451 3452 3453 3454 3455 3456
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3457
	if (obj->gtt_space == NULL) {
3458 3459
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3460
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3461 3462
						  map_and_fenceable,
						  nonblocking);
3463
		if (ret)
3464
			return ret;
3465 3466 3467

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3468
	}
J
Jesse Barnes 已提交
3469

3470 3471 3472
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3473
	obj->pin_count++;
3474
	obj->pin_mappable |= map_and_fenceable;
3475 3476 3477 3478 3479

	return 0;
}

void
3480
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3481
{
3482 3483
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3484

3485
	if (--obj->pin_count == 0)
3486
		obj->pin_mappable = false;
3487 3488 3489 3490
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3491
		   struct drm_file *file)
3492 3493
{
	struct drm_i915_gem_pin *args = data;
3494
	struct drm_i915_gem_object *obj;
3495 3496
	int ret;

3497 3498 3499
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3500

3501
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3502
	if (&obj->base == NULL) {
3503 3504
		ret = -ENOENT;
		goto unlock;
3505 3506
	}

3507
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3508
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3509 3510
		ret = -EINVAL;
		goto out;
3511 3512
	}

3513
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3514 3515
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3516 3517
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3518 3519
	}

3520 3521 3522
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3523
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3524 3525
		if (ret)
			goto out;
3526 3527 3528 3529 3530
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3531
	i915_gem_object_flush_cpu_write_domain(obj);
3532
	args->offset = obj->gtt_offset;
3533
out:
3534
	drm_gem_object_unreference(&obj->base);
3535
unlock:
3536
	mutex_unlock(&dev->struct_mutex);
3537
	return ret;
3538 3539 3540 3541
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3542
		     struct drm_file *file)
3543 3544
{
	struct drm_i915_gem_pin *args = data;
3545
	struct drm_i915_gem_object *obj;
3546
	int ret;
3547

3548 3549 3550
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3551

3552
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3553
	if (&obj->base == NULL) {
3554 3555
		ret = -ENOENT;
		goto unlock;
3556
	}
3557

3558
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3559 3560
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3561 3562
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3563
	}
3564 3565 3566
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3567 3568
		i915_gem_object_unpin(obj);
	}
3569

3570
out:
3571
	drm_gem_object_unreference(&obj->base);
3572
unlock:
3573
	mutex_unlock(&dev->struct_mutex);
3574
	return ret;
3575 3576 3577 3578
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3579
		    struct drm_file *file)
3580 3581
{
	struct drm_i915_gem_busy *args = data;
3582
	struct drm_i915_gem_object *obj;
3583 3584
	int ret;

3585
	ret = i915_mutex_lock_interruptible(dev);
3586
	if (ret)
3587
		return ret;
3588

3589
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3590
	if (&obj->base == NULL) {
3591 3592
		ret = -ENOENT;
		goto unlock;
3593
	}
3594

3595 3596 3597 3598
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3599
	 */
3600
	ret = i915_gem_object_flush_active(obj);
3601

3602
	args->busy = obj->active;
3603 3604 3605 3606
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3607

3608
	drm_gem_object_unreference(&obj->base);
3609
unlock:
3610
	mutex_unlock(&dev->struct_mutex);
3611
	return ret;
3612 3613 3614 3615 3616 3617
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3618
	return i915_gem_ring_throttle(dev, file_priv);
3619 3620
}

3621 3622 3623 3624 3625
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3626
	struct drm_i915_gem_object *obj;
3627
	int ret;
3628 3629 3630 3631 3632 3633 3634 3635 3636

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3637 3638 3639 3640
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3641
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3642
	if (&obj->base == NULL) {
3643 3644
		ret = -ENOENT;
		goto unlock;
3645 3646
	}

3647
	if (obj->pin_count) {
3648 3649
		ret = -EINVAL;
		goto out;
3650 3651
	}

3652 3653
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3654

C
Chris Wilson 已提交
3655 3656
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3657 3658
		i915_gem_object_truncate(obj);

3659
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3660

3661
out:
3662
	drm_gem_object_unreference(&obj->base);
3663
unlock:
3664
	mutex_unlock(&dev->struct_mutex);
3665
	return ret;
3666 3667
}

3668 3669
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3670 3671 3672 3673 3674 3675
{
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

3676 3677
	obj->ops = ops;

3678 3679 3680 3681 3682 3683 3684 3685
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3686 3687 3688 3689 3690
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3691 3692
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3693
{
3694
	struct drm_i915_gem_object *obj;
3695
	struct address_space *mapping;
3696
	u32 mask;
3697

3698 3699 3700
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3701

3702 3703 3704 3705
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3706

3707 3708 3709 3710 3711 3712 3713
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3714
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3715
	mapping_set_gfp_mask(mapping, mask);
3716

3717
	i915_gem_object_init(obj, &i915_gem_object_ops);
3718

3719 3720
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3721

3722 3723
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3739
	return obj;
3740 3741 3742 3743 3744
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3745

3746 3747 3748
	return 0;
}

3749
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3750
{
3751
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3752
	struct drm_device *dev = obj->base.dev;
3753
	drm_i915_private_t *dev_priv = dev->dev_private;
3754

3755 3756
	trace_i915_gem_object_destroy(obj);

3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

3772
	obj->pages_pin_count = 0;
3773
	i915_gem_object_put_pages(obj);
3774
	i915_gem_object_free_mmap_offset(obj);
3775

3776 3777
	BUG_ON(obj->pages);

3778 3779
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
3780

3781 3782
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3783

3784 3785
	kfree(obj->bit_17);
	kfree(obj);
3786 3787
}

3788 3789 3790 3791 3792
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3793

3794
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3795

3796
	if (dev_priv->mm.suspended) {
3797 3798
		mutex_unlock(&dev->struct_mutex);
		return 0;
3799 3800
	}

3801
	ret = i915_gpu_idle(dev);
3802 3803
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3804
		return ret;
3805
	}
3806
	i915_gem_retire_requests(dev);
3807

3808
	/* Under UMS, be paranoid and evict. */
3809
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3810
		i915_gem_evict_everything(dev);
3811

3812 3813
	i915_gem_reset_fences(dev);

3814 3815 3816 3817 3818
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3819
	del_timer_sync(&dev_priv->hangcheck_timer);
3820 3821

	i915_kernel_lost_context(dev);
3822
	i915_gem_cleanup_ringbuffer(dev);
3823

3824 3825
	mutex_unlock(&dev->struct_mutex);

3826 3827 3828
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3829 3830 3831
	return 0;
}

B
Ben Widawsky 已提交
3832 3833 3834 3835 3836 3837 3838 3839 3840
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

3841
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
3842 3843 3844 3845 3846 3847 3848 3849
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3850
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3851 3852
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
3853
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3854
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
3855
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
3856 3857 3858 3859 3860 3861 3862 3863
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3864 3865 3866 3867
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3868
	if (INTEL_INFO(dev)->gen < 5 ||
3869 3870 3871 3872 3873 3874
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3875 3876 3877
	if (IS_GEN5(dev))
		return;

3878 3879
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3880
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3881
	else
3882
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3883
}
D
Daniel Vetter 已提交
3884

3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3901
int
3902
i915_gem_init_hw(struct drm_device *dev)
3903 3904 3905
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3906

3907
	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
D
Daniel Vetter 已提交
3908 3909
		return -EIO;

R
Rodrigo Vivi 已提交
3910 3911 3912
	if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
		I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);

B
Ben Widawsky 已提交
3913 3914
	i915_gem_l3_remap(dev);

3915 3916
	i915_gem_init_swizzling(dev);

3917
	ret = intel_init_render_ring_buffer(dev);
3918
	if (ret)
3919
		return ret;
3920 3921

	if (HAS_BSD(dev)) {
3922
		ret = intel_init_bsd_ring_buffer(dev);
3923 3924
		if (ret)
			goto cleanup_render_ring;
3925
	}
3926

3927
	if (intel_enable_blt(dev)) {
3928 3929 3930 3931 3932
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3933 3934
	dev_priv->next_seqno = 1;

3935 3936 3937 3938 3939
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3940 3941
	i915_gem_init_ppgtt(dev);

3942 3943
	return 0;

3944
cleanup_bsd_ring:
3945
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3946
cleanup_render_ring:
3947
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3948 3949 3950
	return ret;
}

3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009
static bool
intel_enable_ppgtt(struct drm_device *dev)
{
	if (i915_enable_ppgtt >= 0)
		return i915_enable_ppgtt;

#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;
	int ret;

	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

	mutex_lock(&dev->struct_mutex);
	if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
		/* PPGTT pdes are stolen from global gtt ptes, so shrink the
		 * aperture accordingly when using aliasing ppgtt. */
		gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;

		i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);

		ret = i915_gem_init_aliasing_ppgtt(dev);
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	} else {
		/* Let GEM Manage all of the aperture.
		 *
		 * However, leave one page at the end still bound to the scratch
		 * page.  There are a number of places where the hardware
		 * apparently prefetches past the end of the object, and we've
		 * seen multiple hangs with the GPU head pointer stuck in a
		 * batchbuffer bound at the last page of the aperture.  One page
		 * should be enough to keep any prefetching inside of the
		 * aperture.
		 */
		i915_gem_init_global_gtt(dev, 0, mappable_size,
					 gtt_size);
	}

	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4010 4011 4012
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4013 4014 4015
	return 0;
}

4016 4017 4018 4019
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4020
	struct intel_ring_buffer *ring;
4021
	int i;
4022

4023 4024
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4025 4026
}

4027 4028 4029 4030 4031
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4032
	int ret;
4033

J
Jesse Barnes 已提交
4034 4035 4036
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4037
	if (atomic_read(&dev_priv->mm.wedged)) {
4038
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4039
		atomic_set(&dev_priv->mm.wedged, 0);
4040 4041 4042
	}

	mutex_lock(&dev->struct_mutex);
4043 4044
	dev_priv->mm.suspended = 0;

4045
	ret = i915_gem_init_hw(dev);
4046 4047
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4048
		return ret;
4049
	}
4050

4051
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
4052
	mutex_unlock(&dev->struct_mutex);
4053

4054 4055 4056
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4057

4058
	return 0;
4059 4060 4061 4062 4063 4064 4065 4066

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4067 4068 4069 4070 4071 4072
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4073 4074 4075
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4076
	drm_irq_uninstall(dev);
4077
	return i915_gem_idle(dev);
4078 4079 4080 4081 4082 4083 4084
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4085 4086 4087
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4088 4089 4090
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4091 4092
}

4093 4094 4095 4096 4097 4098 4099
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4100 4101 4102
void
i915_gem_load(struct drm_device *dev)
{
4103
	int i;
4104 4105
	drm_i915_private_t *dev_priv = dev->dev_private;

4106
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4107
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4108 4109
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4110
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4111 4112
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4113
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4114
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4115 4116
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4117
	init_completion(&dev_priv->error_completion);
4118

4119 4120
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4121 4122
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4123 4124
	}

4125 4126
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4127
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4128 4129
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4130

4131
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4132 4133 4134 4135
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4136
	/* Initialize fence registers to zero */
4137
	i915_gem_reset_fences(dev);
4138

4139
	i915_gem_detect_bit_6_swizzle(dev);
4140
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4141

4142 4143
	dev_priv->mm.interruptible = true;

4144 4145 4146
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4147
}
4148 4149 4150 4151 4152

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4153 4154
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4155 4156 4157 4158 4159 4160 4161 4162
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4163
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4164 4165 4166 4167 4168
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4169
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4182
	kfree(phys_obj);
4183 4184 4185
	return ret;
}

4186
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4211
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4212 4213 4214 4215
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4216
				 struct drm_i915_gem_object *obj)
4217
{
4218
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4219
	char *vaddr;
4220 4221 4222
	int i;
	int page_count;

4223
	if (!obj->phys_obj)
4224
		return;
4225
	vaddr = obj->phys_obj->handle->vaddr;
4226

4227
	page_count = obj->base.size / PAGE_SIZE;
4228
	for (i = 0; i < page_count; i++) {
4229
		struct page *page = shmem_read_mapping_page(mapping, i);
4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4241
	}
4242
	i915_gem_chipset_flush(dev);
4243

4244 4245
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4246 4247 4248 4249
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4250
			    struct drm_i915_gem_object *obj,
4251 4252
			    int id,
			    int align)
4253
{
4254
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4255 4256 4257 4258 4259 4260 4261 4262
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4263 4264
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4265 4266 4267 4268 4269 4270 4271
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4272
						obj->base.size, align);
4273
		if (ret) {
4274 4275
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4276
			return ret;
4277 4278 4279 4280
		}
	}

	/* bind to the object */
4281 4282
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4283

4284
	page_count = obj->base.size / PAGE_SIZE;
4285 4286

	for (i = 0; i < page_count; i++) {
4287 4288 4289
		struct page *page;
		char *dst, *src;

4290
		page = shmem_read_mapping_page(mapping, i);
4291 4292
		if (IS_ERR(page))
			return PTR_ERR(page);
4293

4294
		src = kmap_atomic(page);
4295
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4296
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4297
		kunmap_atomic(src);
4298

4299 4300 4301
		mark_page_accessed(page);
		page_cache_release(page);
	}
4302

4303 4304 4305 4306
	return 0;
}

static int
4307 4308
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4309 4310 4311
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4312
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4313
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4314

4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4328

4329
	i915_gem_chipset_flush(dev);
4330 4331
	return 0;
}
4332

4333
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4334
{
4335
	struct drm_i915_file_private *file_priv = file->driver_priv;
4336 4337 4338 4339 4340

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4341
	spin_lock(&file_priv->mm.lock);
4342 4343 4344 4345 4346 4347 4348 4349 4350
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4351
	spin_unlock(&file_priv->mm.lock);
4352
}
4353

4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4367
static int
4368
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4369
{
4370 4371 4372 4373 4374
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4375
	struct drm_i915_gem_object *obj;
4376
	int nr_to_scan = sc->nr_to_scan;
4377
	bool unlock = true;
4378 4379
	int cnt;

4380 4381 4382 4383 4384 4385
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

		unlock = false;
	}
4386

C
Chris Wilson 已提交
4387 4388 4389 4390
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4391 4392
	}

4393
	cnt = 0;
C
Chris Wilson 已提交
4394
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4395 4396
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
C
Chris Wilson 已提交
4397
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4398
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4399
			cnt += obj->base.size >> PAGE_SHIFT;
4400

4401 4402
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4403
	return cnt;
4404
}