i915_gem.c 125.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
static __must_check int
47 48 49 50 51
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55
				struct drm_file *file);
56

57 58 59 60 61 62
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

63 64 65 66
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
C
Chris Wilson 已提交
67
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
68
static long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
69
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
70

71 72 73 74 75 76
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

77 78 79 80 81 82 83 84
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

85 86 87 88 89 90 91 92
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
93
	obj->fence_dirty = false;
94 95 96
	obj->fence_reg = I915_FENCE_REG_NONE;
}

97 98 99 100
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
101
	spin_lock(&dev_priv->mm.object_stat_lock);
102 103
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
104
	spin_unlock(&dev_priv->mm.object_stat_lock);
105 106 107 108 109
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
110
	spin_lock(&dev_priv->mm.object_stat_lock);
111 112
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
113
	spin_unlock(&dev_priv->mm.object_stat_lock);
114 115
}

116
static int
117
i915_gem_wait_for_error(struct i915_gpu_error *error)
118 119 120
{
	int ret;

121 122
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
123
	if (EXIT_COND)
124 125
		return 0;

126 127 128 129 130
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
131 132 133
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
134 135 136 137
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
138
		return ret;
139
	}
140
#undef EXIT_COND
141

142
	return 0;
143 144
}

145
int i915_mutex_lock_interruptible(struct drm_device *dev)
146
{
147
	struct drm_i915_private *dev_priv = dev->dev_private;
148 149
	int ret;

150
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
151 152 153 154 155 156 157
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

158
	WARN_ON(i915_verify_lists(dev));
159 160
	return 0;
}
161

162
static inline bool
163
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
164
{
165
	return i915_gem_obj_bound_any(obj) && !obj->active;
166 167
}

J
Jesse Barnes 已提交
168 169
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
170
		    struct drm_file *file)
J
Jesse Barnes 已提交
171
{
172
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
173
	struct drm_i915_gem_init *args = data;
174

175 176 177
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

178 179 180
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
181

182 183 184 185
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
186
	mutex_lock(&dev->struct_mutex);
187 188
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
189
	dev_priv->gtt.mappable_end = args->gtt_end;
190 191
	mutex_unlock(&dev->struct_mutex);

192
	return 0;
193 194
}

195 196
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
197
			    struct drm_file *file)
198
{
199
	struct drm_i915_private *dev_priv = dev->dev_private;
200
	struct drm_i915_gem_get_aperture *args = data;
201 202
	struct drm_i915_gem_object *obj;
	size_t pinned;
203

204
	pinned = 0;
205
	mutex_lock(&dev->struct_mutex);
206
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
207
		if (obj->pin_count)
208
			pinned += i915_gem_obj_ggtt_size(obj);
209
	mutex_unlock(&dev->struct_mutex);
210

211
	args->aper_size = dev_priv->gtt.base.total;
212
	args->aper_available_size = args->aper_size - pinned;
213

214 215 216
	return 0;
}

217 218 219
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
220
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
221 222 223 224 225 226 227 228
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

229 230 231 232 233
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
234
{
235
	struct drm_i915_gem_object *obj;
236 237
	int ret;
	u32 handle;
238

239
	size = roundup(size, PAGE_SIZE);
240 241
	if (size == 0)
		return -EINVAL;
242 243

	/* Allocate the new object */
244
	obj = i915_gem_alloc_object(dev, size);
245 246 247
	if (obj == NULL)
		return -ENOMEM;

248
	ret = drm_gem_handle_create(file, &obj->base, &handle);
249
	/* drop reference from allocate - handle holds it now */
250 251 252
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
253

254
	*handle_p = handle;
255 256 257
	return 0;
}

258 259 260 261 262 263
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
264
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
265 266 267 268 269 270 271 272 273 274 275 276 277
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
278

279 280 281 282
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

309
static inline int
310 311
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

335 336 337
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
338
static int
339 340 341 342 343 344 345
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

346
	if (unlikely(page_do_bit17_swizzling))
347 348 349 350 351 352 353 354 355 356 357
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

358
	return ret ? -EFAULT : 0;
359 360
}

361 362 363 364
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
365
	if (unlikely(swizzled)) {
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

383 384 385 386 387 388 389 390 391 392 393 394
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
395 396 397
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
398 399 400 401 402 403 404 405 406 407 408

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

409
	return ret ? - EFAULT : 0;
410 411
}

412
static int
413 414 415 416
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
417
{
418
	char __user *user_data;
419
	ssize_t remain;
420
	loff_t offset;
421
	int shmem_page_offset, page_length, ret = 0;
422
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
423
	int prefaulted = 0;
424
	int needs_clflush = 0;
425
	struct sg_page_iter sg_iter;
426

V
Ville Syrjälä 已提交
427
	user_data = to_user_ptr(args->data_ptr);
428 429
	remain = args->size;

430
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
431

432 433 434 435 436
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
437
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
438 439 440
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
441
	}
442

443 444 445 446 447 448
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

449
	offset = args->offset;
450

451 452
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
453
		struct page *page = sg_page_iter_page(&sg_iter);
454 455 456 457

		if (remain <= 0)
			break;

458 459 460 461 462
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
463
		shmem_page_offset = offset_in_page(offset);
464 465 466 467
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

468 469 470
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

471 472 473 474 475
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
476 477 478

		mutex_unlock(&dev->struct_mutex);

479
		if (likely(!i915_prefault_disable) && !prefaulted) {
480
			ret = fault_in_multipages_writeable(user_data, remain);
481 482 483 484 485 486 487
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
488

489 490 491
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
492

493
		mutex_lock(&dev->struct_mutex);
494

495
next_page:
496 497
		mark_page_accessed(page);

498
		if (ret)
499 500
			goto out;

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508
	i915_gem_object_unpin_pages(obj);

509 510 511
	return ret;
}

512 513 514 515 516 517 518
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
519
		     struct drm_file *file)
520 521
{
	struct drm_i915_gem_pread *args = data;
522
	struct drm_i915_gem_object *obj;
523
	int ret = 0;
524

525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
529
		       to_user_ptr(args->data_ptr),
530 531 532
		       args->size))
		return -EFAULT;

533
	ret = i915_mutex_lock_interruptible(dev);
534
	if (ret)
535
		return ret;
536

537
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
538
	if (&obj->base == NULL) {
539 540
		ret = -ENOENT;
		goto unlock;
541
	}
542

543
	/* Bounds check source.  */
544 545
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
546
		ret = -EINVAL;
547
		goto out;
C
Chris Wilson 已提交
548 549
	}

550 551 552 553 554 555 556 557
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
558 559
	trace_i915_gem_object_pread(obj, args->offset, args->size);

560
	ret = i915_gem_shmem_pread(dev, obj, args, file);
561

562
out:
563
	drm_gem_object_unreference(&obj->base);
564
unlock:
565
	mutex_unlock(&dev->struct_mutex);
566
	return ret;
567 568
}

569 570
/* This is the fast write path which cannot handle
 * page faults in the source data
571
 */
572 573 574 575 576 577

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
578
{
579 580
	void __iomem *vaddr_atomic;
	void *vaddr;
581
	unsigned long unwritten;
582

P
Peter Zijlstra 已提交
583
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
584 585 586
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
587
						      user_data, length);
P
Peter Zijlstra 已提交
588
	io_mapping_unmap_atomic(vaddr_atomic);
589
	return unwritten;
590 591
}

592 593 594 595
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
596
static int
597 598
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
599
			 struct drm_i915_gem_pwrite *args,
600
			 struct drm_file *file)
601
{
602
	drm_i915_private_t *dev_priv = dev->dev_private;
603
	ssize_t remain;
604
	loff_t offset, page_base;
605
	char __user *user_data;
D
Daniel Vetter 已提交
606 607
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
608
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
609 610 611 612 613 614 615 616 617 618
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
619

V
Ville Syrjälä 已提交
620
	user_data = to_user_ptr(args->data_ptr);
621 622
	remain = args->size;

623
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
624 625 626 627

	while (remain > 0) {
		/* Operation in this page
		 *
628 629 630
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
631
		 */
632 633
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
634 635 636 637 638
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
639 640
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
641
		 */
B
Ben Widawsky 已提交
642
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
643 644 645 646
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
647

648 649 650
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
651 652
	}

D
Daniel Vetter 已提交
653 654 655
out_unpin:
	i915_gem_object_unpin(obj);
out:
656
	return ret;
657 658
}

659 660 661 662
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
663
static int
664 665 666 667 668
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
669
{
670
	char *vaddr;
671
	int ret;
672

673
	if (unlikely(page_do_bit17_swizzling))
674
		return -EINVAL;
675

676 677 678 679 680 681 682 683 684 685 686
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
687

688
	return ret ? -EFAULT : 0;
689 690
}

691 692
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
693
static int
694 695 696 697 698
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
699
{
700 701
	char *vaddr;
	int ret;
702

703
	vaddr = kmap(page);
704
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
705 706 707
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
708 709
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
710 711
						user_data,
						page_length);
712 713 714 715 716
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
717 718 719
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
720
	kunmap(page);
721

722
	return ret ? -EFAULT : 0;
723 724 725
}

static int
726 727 728 729
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
730 731
{
	ssize_t remain;
732 733
	loff_t offset;
	char __user *user_data;
734
	int shmem_page_offset, page_length, ret = 0;
735
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
736
	int hit_slowpath = 0;
737 738
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
739
	struct sg_page_iter sg_iter;
740

V
Ville Syrjälä 已提交
741
	user_data = to_user_ptr(args->data_ptr);
742 743
	remain = args->size;

744
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
745

746 747 748 749 750
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
751
		needs_clflush_after = cpu_write_needs_clflush(obj);
752 753 754
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
755
	}
756 757 758 759 760
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
761

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771 772
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
773
		struct page *page = sg_page_iter_page(&sg_iter);
774
		int partial_cacheline_write;
775

776 777 778
		if (remain <= 0)
			break;

779 780 781 782 783
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
784
		shmem_page_offset = offset_in_page(offset);
785 786 787 788 789

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

790 791 792 793 794 795 796
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

797 798 799
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

800 801 802 803 804 805
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
806 807 808

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
809 810 811 812
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
813

814
		mutex_lock(&dev->struct_mutex);
815

816
next_page:
817 818 819
		set_page_dirty(page);
		mark_page_accessed(page);

820
		if (ret)
821 822
			goto out;

823
		remain -= page_length;
824
		user_data += page_length;
825
		offset += page_length;
826 827
	}

828
out:
829 830
	i915_gem_object_unpin_pages(obj);

831
	if (hit_slowpath) {
832 833 834 835 836 837 838
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
839 840
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
841
		}
842
	}
843

844
	if (needs_clflush_after)
845
		i915_gem_chipset_flush(dev);
846

847
	return ret;
848 849 850 851 852 853 854 855 856
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
857
		      struct drm_file *file)
858 859
{
	struct drm_i915_gem_pwrite *args = data;
860
	struct drm_i915_gem_object *obj;
861 862 863 864 865 866
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
867
		       to_user_ptr(args->data_ptr),
868 869 870
		       args->size))
		return -EFAULT;

871 872 873 874 875 876
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
877

878
	ret = i915_mutex_lock_interruptible(dev);
879
	if (ret)
880
		return ret;
881

882
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
883
	if (&obj->base == NULL) {
884 885
		ret = -ENOENT;
		goto unlock;
886
	}
887

888
	/* Bounds check destination. */
889 890
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
891
		ret = -EINVAL;
892
		goto out;
C
Chris Wilson 已提交
893 894
	}

895 896 897 898 899 900 901 902
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
903 904
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
905
	ret = -EFAULT;
906 907 908 909 910 911
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
912
	if (obj->phys_obj) {
913
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
914 915 916
		goto out;
	}

917 918 919
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
920
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
921 922 923
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
924
	}
925

926
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
927
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
928

929
out:
930
	drm_gem_object_unreference(&obj->base);
931
unlock:
932
	mutex_unlock(&dev->struct_mutex);
933 934 935
	return ret;
}

936
int
937
i915_gem_check_wedge(struct i915_gpu_error *error,
938 939
		     bool interruptible)
{
940
	if (i915_reset_in_progress(error)) {
941 942 943 944 945
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

946 947
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
968
	if (seqno == ring->outstanding_lazy_seqno)
969
		ret = i915_add_request(ring, NULL);
970 971 972 973

	return ret;
}

974 975 976 977 978 979 980 981 982 983 984
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

985 986 987 988
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
989
 * @reset_counter: reset sequence associated with the given seqno
990 991 992
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
993 994 995 996 997 998 999
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1000 1001 1002 1003
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1004
			unsigned reset_counter,
1005 1006 1007
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1008 1009 1010
	struct timespec before, now;
	DEFINE_WAIT(wait);
	long timeout_jiffies;
1011 1012
	int ret;

1013 1014
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1015 1016 1017
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1018
	timeout_jiffies = timeout ? timespec_to_jiffies_timeout(timeout) : 1;
1019

1020 1021
	if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)) &&
	    WARN_ON(!ring->irq_get(ring)))
1022 1023
		return -ENODEV;

1024 1025
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1026
	getrawmonotonic(&before);
1027 1028 1029
	for (;;) {
		struct timer_list timer;
		unsigned long expire;
1030

1031 1032
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1033

1034 1035
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1036 1037 1038 1039 1040 1041 1042 1043
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1044

1045 1046 1047 1048
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1049

1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

		if (timeout_jiffies <= 0) {
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
			expire = jiffies + (missed_irq(dev_priv, ring) ? 1: timeout_jiffies);
			mod_timer(&timer, expire);
		}

		schedule();

		if (timeout)
			timeout_jiffies = expire - jiffies;

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1077
	getrawmonotonic(&now);
1078
	trace_i915_gem_request_wait_end(ring, seqno);
1079 1080

	ring->irq_put(ring);
1081 1082

	finish_wait(&ring->irq_queue, &wait);
1083 1084 1085 1086

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1087 1088
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1089 1090
	}

1091
	return ret;
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1109
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1110 1111 1112 1113 1114 1115 1116
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1117 1118 1119
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1120 1121
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1161
	return i915_gem_object_wait_rendering__tail(obj, ring);
1162 1163
}

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1174
	unsigned reset_counter;
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1185
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1186 1187 1188 1189 1190 1191 1192
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1193
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1194
	mutex_unlock(&dev->struct_mutex);
1195
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1196
	mutex_lock(&dev->struct_mutex);
1197 1198
	if (ret)
		return ret;
1199

1200
	return i915_gem_object_wait_rendering__tail(obj, ring);
1201 1202
}

1203
/**
1204 1205
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1206 1207 1208
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1209
			  struct drm_file *file)
1210 1211
{
	struct drm_i915_gem_set_domain *args = data;
1212
	struct drm_i915_gem_object *obj;
1213 1214
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1215 1216
	int ret;

1217
	/* Only handle setting domains to types used by the CPU. */
1218
	if (write_domain & I915_GEM_GPU_DOMAINS)
1219 1220
		return -EINVAL;

1221
	if (read_domains & I915_GEM_GPU_DOMAINS)
1222 1223 1224 1225 1226 1227 1228 1229
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1230
	ret = i915_mutex_lock_interruptible(dev);
1231
	if (ret)
1232
		return ret;
1233

1234
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1235
	if (&obj->base == NULL) {
1236 1237
		ret = -ENOENT;
		goto unlock;
1238
	}
1239

1240 1241 1242 1243 1244 1245 1246 1247
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1248 1249
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1250 1251 1252 1253 1254 1255 1256

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1257
	} else {
1258
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1259 1260
	}

1261
unref:
1262
	drm_gem_object_unreference(&obj->base);
1263
unlock:
1264 1265 1266 1267 1268 1269 1270 1271 1272
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1273
			 struct drm_file *file)
1274 1275
{
	struct drm_i915_gem_sw_finish *args = data;
1276
	struct drm_i915_gem_object *obj;
1277 1278
	int ret = 0;

1279
	ret = i915_mutex_lock_interruptible(dev);
1280
	if (ret)
1281
		return ret;
1282

1283
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1284
	if (&obj->base == NULL) {
1285 1286
		ret = -ENOENT;
		goto unlock;
1287 1288 1289
	}

	/* Pinned buffers may be scanout, so flush the cache */
1290 1291
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1292

1293
	drm_gem_object_unreference(&obj->base);
1294
unlock:
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1308
		    struct drm_file *file)
1309 1310 1311 1312 1313
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1314
	obj = drm_gem_object_lookup(dev, file, args->handle);
1315
	if (obj == NULL)
1316
		return -ENOENT;
1317

1318 1319 1320 1321 1322 1323 1324 1325
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1326
	addr = vm_mmap(obj->filp, 0, args->size,
1327 1328
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1329
	drm_gem_object_unreference_unlocked(obj);
1330 1331 1332 1333 1334 1335 1336 1337
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1356 1357
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1358
	drm_i915_private_t *dev_priv = dev->dev_private;
1359 1360 1361
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1362
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1363 1364 1365 1366 1367

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1368 1369 1370
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1371

C
Chris Wilson 已提交
1372 1373
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1374 1375 1376 1377 1378 1379
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1380
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1381
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1382 1383
	if (ret)
		goto unlock;
1384

1385 1386 1387
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1388

1389
	ret = i915_gem_object_get_fence(obj);
1390
	if (ret)
1391
		goto unpin;
1392

1393 1394
	obj->fault_mappable = true;

1395 1396 1397
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1398 1399 1400

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1401 1402
unpin:
	i915_gem_object_unpin(obj);
1403
unlock:
1404
	mutex_unlock(&dev->struct_mutex);
1405
out:
1406
	switch (ret) {
1407
	case -EIO:
1408 1409 1410
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1411
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1412
			return VM_FAULT_SIGBUS;
1413
	case -EAGAIN:
D
Daniel Vetter 已提交
1414 1415 1416 1417
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1418
		 */
1419 1420
	case 0:
	case -ERESTARTSYS:
1421
	case -EINTR:
1422 1423 1424 1425 1426
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1427
		return VM_FAULT_NOPAGE;
1428 1429
	case -ENOMEM:
		return VM_FAULT_OOM;
1430 1431
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1432
	default:
1433
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1434
		return VM_FAULT_SIGBUS;
1435 1436 1437
	}
}

1438 1439 1440 1441
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1442
 * Preserve the reservation of the mmapping with the DRM core code, but
1443 1444 1445 1446 1447 1448 1449 1450 1451
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1452
void
1453
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1454
{
1455 1456
	if (!obj->fault_mappable)
		return;
1457

1458
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1459
	obj->fault_mappable = false;
1460 1461
}

1462
uint32_t
1463
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1464
{
1465
	uint32_t gtt_size;
1466 1467

	if (INTEL_INFO(dev)->gen >= 4 ||
1468 1469
	    tiling_mode == I915_TILING_NONE)
		return size;
1470 1471 1472

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1473
		gtt_size = 1024*1024;
1474
	else
1475
		gtt_size = 512*1024;
1476

1477 1478
	while (gtt_size < size)
		gtt_size <<= 1;
1479

1480
	return gtt_size;
1481 1482
}

1483 1484 1485 1486 1487
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1488
 * potential fence register mapping.
1489
 */
1490 1491 1492
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1493 1494 1495 1496 1497
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1498
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1499
	    tiling_mode == I915_TILING_NONE)
1500 1501
		return 4096;

1502 1503 1504 1505
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1506
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1507 1508
}

1509 1510 1511 1512 1513
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1514
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1515 1516
		return 0;

1517 1518
	dev_priv->mm.shrinker_no_lock_stealing = true;

1519 1520
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1521
		goto out;
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1533
		goto out;
1534 1535

	i915_gem_shrink_all(dev_priv);
1536 1537 1538 1539 1540
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1541 1542 1543 1544 1545 1546 1547
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1548
int
1549 1550 1551 1552
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1553
{
1554
	struct drm_i915_private *dev_priv = dev->dev_private;
1555
	struct drm_i915_gem_object *obj;
1556 1557
	int ret;

1558
	ret = i915_mutex_lock_interruptible(dev);
1559
	if (ret)
1560
		return ret;
1561

1562
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1563
	if (&obj->base == NULL) {
1564 1565 1566
		ret = -ENOENT;
		goto unlock;
	}
1567

B
Ben Widawsky 已提交
1568
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1569
		ret = -E2BIG;
1570
		goto out;
1571 1572
	}

1573
	if (obj->madv != I915_MADV_WILLNEED) {
1574
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1575 1576
		ret = -EINVAL;
		goto out;
1577 1578
	}

1579 1580 1581
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1582

1583
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1584

1585
out:
1586
	drm_gem_object_unreference(&obj->base);
1587
unlock:
1588
	mutex_unlock(&dev->struct_mutex);
1589
	return ret;
1590 1591
}

1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1616 1617 1618
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1619 1620 1621
{
	struct inode *inode;

1622
	i915_gem_object_free_mmap_offset(obj);
1623

1624 1625
	if (obj->base.filp == NULL)
		return;
1626

D
Daniel Vetter 已提交
1627 1628 1629 1630 1631
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1632
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1633
	shmem_truncate_range(inode, 0, (loff_t)-1);
1634

D
Daniel Vetter 已提交
1635 1636
	obj->madv = __I915_MADV_PURGED;
}
1637

D
Daniel Vetter 已提交
1638 1639 1640 1641
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1642 1643
}

1644
static void
1645
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1646
{
1647 1648
	struct sg_page_iter sg_iter;
	int ret;
1649

1650
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1651

C
Chris Wilson 已提交
1652 1653 1654 1655 1656 1657
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1658
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1659 1660 1661
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1662
	if (i915_gem_object_needs_bit17_swizzle(obj))
1663 1664
		i915_gem_object_save_bit_17_swizzle(obj);

1665 1666
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1667

1668
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1669
		struct page *page = sg_page_iter_page(&sg_iter);
1670

1671
		if (obj->dirty)
1672
			set_page_dirty(page);
1673

1674
		if (obj->madv == I915_MADV_WILLNEED)
1675
			mark_page_accessed(page);
1676

1677
		page_cache_release(page);
1678
	}
1679
	obj->dirty = 0;
1680

1681 1682
	sg_free_table(obj->pages);
	kfree(obj->pages);
1683
}
C
Chris Wilson 已提交
1684

1685
int
1686 1687 1688 1689
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1690
	if (obj->pages == NULL)
1691 1692
		return 0;

1693 1694 1695
	if (obj->pages_pin_count)
		return -EBUSY;

1696
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1697

1698 1699 1700
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1701
	list_del(&obj->global_list);
1702

1703
	ops->put_pages(obj);
1704
	obj->pages = NULL;
1705

C
Chris Wilson 已提交
1706 1707 1708 1709 1710 1711 1712
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1713 1714
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1715
{
1716
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1717 1718 1719 1720 1721
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1722
				 global_list) {
1723
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1724
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1725 1726 1727 1728 1729 1730
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1731 1732 1733 1734 1735 1736 1737 1738
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1739
		struct i915_vma *vma, *v;
1740

1741 1742 1743 1744
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1745 1746 1747
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1770 1771 1772
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1773

1774
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1775
			count += obj->base.size >> PAGE_SHIFT;
1776 1777

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1778
	}
1779
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1780 1781 1782 1783

	return count;
}

1784 1785 1786 1787 1788 1789
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1790
static long
C
Chris Wilson 已提交
1791 1792 1793
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1794
	long freed = 0;
C
Chris Wilson 已提交
1795 1796 1797

	i915_gem_evict_everything(dev_priv->dev);

1798
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1799 1800 1801
				 global_list) {
		if (obj->pages_pin_count == 0)
			freed += obj->base.size >> PAGE_SHIFT;
1802
		i915_gem_object_put_pages(obj);
1803 1804
	}
	return freed;
D
Daniel Vetter 已提交
1805 1806
}

1807
static int
C
Chris Wilson 已提交
1808
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1809
{
C
Chris Wilson 已提交
1810
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1811 1812
	int page_count, i;
	struct address_space *mapping;
1813 1814
	struct sg_table *st;
	struct scatterlist *sg;
1815
	struct sg_page_iter sg_iter;
1816
	struct page *page;
1817
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1818
	gfp_t gfp;
1819

C
Chris Wilson 已提交
1820 1821 1822 1823 1824 1825 1826
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1827 1828 1829 1830
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1831
	page_count = obj->base.size / PAGE_SIZE;
1832 1833
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1834
		return -ENOMEM;
1835
	}
1836

1837 1838 1839 1840 1841
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1842
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1843
	gfp = mapping_gfp_mask(mapping);
1844
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1845
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1846 1847 1848
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1859
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1860 1861 1862 1863 1864 1865 1866
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1867
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1868 1869
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1870 1871 1872 1873 1874 1875 1876 1877
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1878 1879 1880 1881 1882 1883 1884 1885 1886
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1887
	}
1888 1889 1890 1891
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1892 1893
	obj->pages = st;

1894
	if (i915_gem_object_needs_bit17_swizzle(obj))
1895 1896 1897 1898 1899
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1900 1901
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1902
		page_cache_release(sg_page_iter_page(&sg_iter));
1903 1904
	sg_free_table(st);
	kfree(st);
1905
	return PTR_ERR(page);
1906 1907
}

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1922
	if (obj->pages)
1923 1924
		return 0;

1925 1926 1927 1928 1929
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1930 1931
	BUG_ON(obj->pages_pin_count);

1932 1933 1934 1935
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1936
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1937
	return 0;
1938 1939
}

B
Ben Widawsky 已提交
1940
static void
1941
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1942
			       struct intel_ring_buffer *ring)
1943
{
1944
	struct drm_device *dev = obj->base.dev;
1945
	struct drm_i915_private *dev_priv = dev->dev_private;
1946
	u32 seqno = intel_ring_get_seqno(ring);
1947

1948
	BUG_ON(ring == NULL);
1949 1950 1951 1952
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1953
	obj->ring = ring;
1954 1955

	/* Add a reference if we're newly entering the active list. */
1956 1957 1958
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1959
	}
1960

1961
	list_move_tail(&obj->ring_list, &ring->active_list);
1962

1963
	obj->last_read_seqno = seqno;
1964

1965
	if (obj->fenced_gpu_access) {
1966 1967
		obj->last_fenced_seqno = seqno;

1968 1969 1970 1971 1972 1973 1974 1975
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1976 1977 1978
	}
}

B
Ben Widawsky 已提交
1979 1980 1981 1982 1983 1984 1985
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

1986 1987
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1988
{
B
Ben Widawsky 已提交
1989 1990 1991
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
	struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1992

1993
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1994
	BUG_ON(!obj->active);
1995

B
Ben Widawsky 已提交
1996
	list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
1997

1998
	list_del_init(&obj->ring_list);
1999 2000
	obj->ring = NULL;

2001 2002 2003 2004 2005
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2006 2007 2008 2009 2010 2011
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2012
}
2013

2014
static int
2015
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2016
{
2017 2018 2019
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2020

2021
	/* Carefully retire all requests without writing to the rings */
2022
	for_each_ring(ring, dev_priv, i) {
2023 2024 2025
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2026 2027
	}
	i915_gem_retire_requests(dev);
2028 2029

	/* Finally reset hw state */
2030
	for_each_ring(ring, dev_priv, i) {
2031
		intel_ring_init_seqno(ring, seqno);
2032

2033 2034 2035
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2036

2037
	return 0;
2038 2039
}

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2066 2067
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2068
{
2069 2070 2071 2072
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2073
		int ret = i915_gem_init_seqno(dev, 0);
2074 2075
		if (ret)
			return ret;
2076

2077 2078
		dev_priv->next_seqno = 1;
	}
2079

2080
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2081
	return 0;
2082 2083
}

2084 2085
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2086
		       struct drm_i915_gem_object *obj,
2087
		       u32 *out_seqno)
2088
{
C
Chris Wilson 已提交
2089
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2090
	struct drm_i915_gem_request *request;
2091
	u32 request_ring_position, request_start;
2092
	int was_empty;
2093 2094
	int ret;

2095
	request_start = intel_ring_get_tail(ring);
2096 2097 2098 2099 2100 2101 2102
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2103 2104 2105
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2106

2107 2108
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2109
		return -ENOMEM;
2110

2111 2112 2113 2114 2115 2116 2117
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2118
	ret = ring->add_request(ring);
2119
	if (ret)
2120
		return ret;
2121

2122
	request->seqno = intel_ring_get_seqno(ring);
2123
	request->ring = ring;
2124
	request->head = request_start;
2125
	request->tail = request_ring_position;
2126 2127 2128 2129 2130 2131 2132

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2133
	request->batch_obj = obj;
2134

2135 2136 2137 2138
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2139 2140 2141
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2142
	request->emitted_jiffies = jiffies;
2143 2144
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2145
	request->file_priv = NULL;
2146

C
Chris Wilson 已提交
2147 2148 2149
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2150
		spin_lock(&file_priv->mm.lock);
2151
		request->file_priv = file_priv;
2152
		list_add_tail(&request->client_list,
2153
			      &file_priv->mm.request_list);
2154
		spin_unlock(&file_priv->mm.lock);
2155
	}
2156

2157
	trace_i915_gem_request_add(ring, request->seqno);
2158
	ring->outstanding_lazy_seqno = 0;
2159
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2160

2161
	if (!dev_priv->ums.mm_suspended) {
2162 2163
		i915_queue_hangcheck(ring->dev);

2164
		if (was_empty) {
2165
			queue_delayed_work(dev_priv->wq,
2166 2167
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2168 2169
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2170
	}
2171

2172
	if (out_seqno)
2173
		*out_seqno = request->seqno;
2174
	return 0;
2175 2176
}

2177 2178
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2179
{
2180
	struct drm_i915_file_private *file_priv = request->file_priv;
2181

2182 2183
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2184

2185
	spin_lock(&file_priv->mm.lock);
2186 2187 2188 2189
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2190
	spin_unlock(&file_priv->mm.lock);
2191 2192
}

2193 2194
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2195
{
2196 2197
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2231 2232 2233 2234 2235 2236 2237 2238
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2239 2240
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
{
	const unsigned long elapsed = get_seconds() - hs->guilty_ts;

	if (hs->banned)
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
		DRM_ERROR("context hanging too fast, declaring banned!\n");
		return true;
	}

	return false;
}

2269 2270 2271 2272 2273 2274
static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2275
	unsigned long offset = 0;
2276 2277 2278 2279

	/* Innocent until proven guilty */
	guilty = false;

2280 2281 2282 2283
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2284
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2285
	    i915_request_guilty(request, acthd, &inside)) {
2286
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2287 2288
			  ring->name,
			  inside ? "inside" : "flushing",
2289
			  offset,
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
2305 2306
		if (guilty) {
			hs->banned = i915_context_is_banned(hs);
2307
			hs->batch_active++;
2308 2309
			hs->guilty_ts = get_seconds();
		} else {
2310
			hs->batch_pending++;
2311
		}
2312 2313 2314
	}
}

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2326 2327
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2328
{
2329 2330 2331 2332 2333 2334
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2335 2336
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2337

2338 2339 2340
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2341

2342 2343 2344
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2345
		i915_gem_free_request(request);
2346
	}
2347

2348
	while (!list_empty(&ring->active_list)) {
2349
		struct drm_i915_gem_object *obj;
2350

2351 2352 2353
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2354

2355
		i915_gem_object_move_to_inactive(obj);
2356 2357 2358
	}
}

2359
void i915_gem_restore_fences(struct drm_device *dev)
2360 2361 2362 2363
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2364
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2365
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2366

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2377 2378 2379
	}
}

2380
void i915_gem_reset(struct drm_device *dev)
2381
{
2382
	struct drm_i915_private *dev_priv = dev->dev_private;
2383
	struct intel_ring_buffer *ring;
2384
	int i;
2385

2386 2387
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2388

2389
	i915_gem_restore_fences(dev);
2390 2391 2392 2393 2394
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2395
void
C
Chris Wilson 已提交
2396
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2397 2398 2399
{
	uint32_t seqno;

C
Chris Wilson 已提交
2400
	if (list_empty(&ring->request_list))
2401 2402
		return;

C
Chris Wilson 已提交
2403
	WARN_ON(i915_verify_lists(ring->dev));
2404

2405
	seqno = ring->get_seqno(ring, true);
2406

2407
	while (!list_empty(&ring->request_list)) {
2408 2409
		struct drm_i915_gem_request *request;

2410
		request = list_first_entry(&ring->request_list,
2411 2412 2413
					   struct drm_i915_gem_request,
					   list);

2414
		if (!i915_seqno_passed(seqno, request->seqno))
2415 2416
			break;

C
Chris Wilson 已提交
2417
		trace_i915_gem_request_retire(ring, request->seqno);
2418 2419 2420 2421 2422 2423
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2424

2425
		i915_gem_free_request(request);
2426
	}
2427

2428 2429 2430 2431
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2432
		struct drm_i915_gem_object *obj;
2433

2434
		obj = list_first_entry(&ring->active_list,
2435 2436
				      struct drm_i915_gem_object,
				      ring_list);
2437

2438
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2439
			break;
2440

2441
		i915_gem_object_move_to_inactive(obj);
2442
	}
2443

C
Chris Wilson 已提交
2444 2445
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2446
		ring->irq_put(ring);
C
Chris Wilson 已提交
2447
		ring->trace_irq_seqno = 0;
2448
	}
2449

C
Chris Wilson 已提交
2450
	WARN_ON(i915_verify_lists(ring->dev));
2451 2452
}

2453 2454 2455 2456
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2457
	struct intel_ring_buffer *ring;
2458
	int i;
2459

2460 2461
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2462 2463
}

2464
static void
2465 2466 2467 2468
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2469
	struct intel_ring_buffer *ring;
2470 2471
	bool idle;
	int i;
2472 2473 2474 2475 2476

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2477 2478
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2479 2480
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2481 2482
		return;
	}
2483

2484
	i915_gem_retire_requests(dev);
2485

2486 2487
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2488
	 */
2489
	idle = true;
2490
	for_each_ring(ring, dev_priv, i) {
2491
		if (ring->gpu_caches_dirty)
2492
			i915_add_request(ring, NULL);
2493 2494

		idle &= list_empty(&ring->request_list);
2495 2496
	}

2497
	if (!dev_priv->ums.mm_suspended && !idle)
2498 2499
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2500 2501
	if (idle)
		intel_mark_idle(dev);
2502

2503 2504 2505
	mutex_unlock(&dev->struct_mutex);
}

2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2517
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2518 2519 2520 2521 2522 2523 2524 2525 2526
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2552
	drm_i915_private_t *dev_priv = dev->dev_private;
2553 2554 2555
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2556
	struct timespec timeout_stack, *timeout = NULL;
2557
	unsigned reset_counter;
2558 2559 2560
	u32 seqno = 0;
	int ret = 0;

2561 2562 2563 2564
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2576 2577
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2578 2579 2580 2581
	if (ret)
		goto out;

	if (obj->active) {
2582
		seqno = obj->last_read_seqno;
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2598
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2599 2600
	mutex_unlock(&dev->struct_mutex);

2601
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2602
	if (timeout)
2603
		args->timeout_ns = timespec_to_ns(timeout);
2604 2605 2606 2607 2608 2609 2610 2611
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2635
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2636
		return i915_gem_object_wait_rendering(obj, false);
2637 2638 2639

	idx = intel_ring_sync_index(from, to);

2640
	seqno = obj->last_read_seqno;
2641 2642 2643
	if (seqno <= from->sync_seqno[idx])
		return 0;

2644 2645 2646
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2647

2648
	trace_i915_gem_ring_sync_to(from, to, seqno);
2649
	ret = to->sync_to(to, from, seqno);
2650
	if (!ret)
2651 2652 2653 2654 2655
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2656

2657
	return ret;
2658 2659
}

2660 2661 2662 2663 2664 2665 2666
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2667 2668 2669
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2670 2671 2672
	/* Wait for any direct GTT access to complete */
	mb();

2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2684
int i915_vma_unbind(struct i915_vma *vma)
2685
{
2686
	struct drm_i915_gem_object *obj = vma->obj;
2687
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2688
	int ret;
2689

2690 2691 2692
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

2693
	if (list_empty(&vma->vma_link))
2694 2695
		return 0;

2696 2697 2698 2699 2700
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);

		return 0;
	}
2701

2702 2703
	if (obj->pin_count)
		return -EBUSY;
2704

2705 2706
	BUG_ON(obj->pages == NULL);

2707
	ret = i915_gem_object_finish_gpu(obj);
2708
	if (ret)
2709 2710 2711 2712 2713 2714
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2715
	i915_gem_object_finish_gtt(obj);
2716

2717
	/* release the fence reg _after_ flushing */
2718
	ret = i915_gem_object_put_fence(obj);
2719
	if (ret)
2720
		return ret;
2721

2722
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2723

2724 2725
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2726 2727 2728 2729
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2730
	i915_gem_gtt_finish_object(obj);
B
Ben Widawsky 已提交
2731
	i915_gem_object_unpin_pages(obj);
2732

B
Ben Widawsky 已提交
2733
	list_del(&vma->mm_list);
2734
	/* Avoid an unnecessary call to unbind on rebind. */
2735 2736
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2737

B
Ben Widawsky 已提交
2738
	drm_mm_remove_node(&vma->node);
2739

B
Ben Widawsky 已提交
2740 2741 2742
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2743
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2744 2745
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2746

2747
	return 0;
2748 2749
}

2750 2751 2752 2753 2754 2755 2756 2757 2758
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2759
	if (!i915_gem_obj_ggtt_bound(obj))
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2770
int i915_gpu_idle(struct drm_device *dev)
2771 2772
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2773
	struct intel_ring_buffer *ring;
2774
	int ret, i;
2775 2776

	/* Flush everything onto the inactive list. */
2777
	for_each_ring(ring, dev_priv, i) {
2778 2779 2780 2781
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2782
		ret = intel_ring_idle(ring);
2783 2784 2785
		if (ret)
			return ret;
	}
2786

2787
	return 0;
2788 2789
}

2790 2791
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2792 2793
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2794 2795
	int fence_reg;
	int fence_pitch_shift;
2796

2797 2798 2799 2800 2801 2802 2803 2804
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2819
	if (obj) {
2820
		u32 size = i915_gem_obj_ggtt_size(obj);
2821
		uint64_t val;
2822

2823
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2824
				 0xfffff000) << 32;
2825
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2826
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2827 2828 2829
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2830

2831 2832 2833 2834 2835 2836 2837 2838 2839
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2840 2841
}

2842 2843
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2844 2845
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2846
	u32 val;
2847

2848
	if (obj) {
2849
		u32 size = i915_gem_obj_ggtt_size(obj);
2850 2851
		int pitch_val;
		int tile_width;
2852

2853
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2854
		     (size & -size) != size ||
2855 2856 2857
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2858

2859 2860 2861 2862 2863 2864 2865 2866 2867
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2868
		val = i915_gem_obj_ggtt_offset(obj);
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2884 2885
}

2886 2887
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2888 2889 2890 2891
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2892
	if (obj) {
2893
		u32 size = i915_gem_obj_ggtt_size(obj);
2894
		uint32_t pitch_val;
2895

2896
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2897
		     (size & -size) != size ||
2898 2899 2900
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2901

2902 2903
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2904

2905
		val = i915_gem_obj_ggtt_offset(obj);
2906 2907 2908 2909 2910 2911 2912
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2913

2914 2915 2916 2917
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2918 2919 2920 2921 2922
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2923 2924 2925
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2926 2927 2928 2929 2930 2931 2932 2933
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2934 2935 2936 2937
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2938 2939
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2940
	case 6:
2941 2942 2943 2944
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2945
	default: BUG();
2946
	}
2947 2948 2949 2950 2951 2952

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2953 2954
}

2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2965
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2966 2967 2968
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2969 2970

	if (enable) {
2971
		obj->fence_reg = reg;
2972 2973 2974 2975 2976 2977 2978
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2979
	obj->fence_dirty = false;
2980 2981
}

2982
static int
2983
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2984
{
2985
	if (obj->last_fenced_seqno) {
2986
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2987 2988
		if (ret)
			return ret;
2989 2990 2991 2992

		obj->last_fenced_seqno = 0;
	}

2993
	obj->fenced_gpu_access = false;
2994 2995 2996 2997 2998 2999
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3000
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3001
	struct drm_i915_fence_reg *fence;
3002 3003
	int ret;

3004
	ret = i915_gem_object_wait_fence(obj);
3005 3006 3007
	if (ret)
		return ret;

3008 3009
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3010

3011 3012
	fence = &dev_priv->fence_regs[obj->fence_reg];

3013
	i915_gem_object_fence_lost(obj);
3014
	i915_gem_object_update_fence(obj, fence, false);
3015 3016 3017 3018 3019

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3020
i915_find_fence_reg(struct drm_device *dev)
3021 3022
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3023
	struct drm_i915_fence_reg *reg, *avail;
3024
	int i;
3025 3026

	/* First try to find a free reg */
3027
	avail = NULL;
3028 3029 3030
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3031
			return reg;
3032

3033
		if (!reg->pin_count)
3034
			avail = reg;
3035 3036
	}

3037 3038
	if (avail == NULL)
		return NULL;
3039 3040

	/* None available, try to steal one or wait for a user to finish */
3041
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3042
		if (reg->pin_count)
3043 3044
			continue;

C
Chris Wilson 已提交
3045
		return reg;
3046 3047
	}

C
Chris Wilson 已提交
3048
	return NULL;
3049 3050
}

3051
/**
3052
 * i915_gem_object_get_fence - set up fencing for an object
3053 3054 3055 3056 3057 3058 3059 3060 3061
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3062 3063
 *
 * For an untiled surface, this removes any existing fence.
3064
 */
3065
int
3066
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3067
{
3068
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3069
	struct drm_i915_private *dev_priv = dev->dev_private;
3070
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3071
	struct drm_i915_fence_reg *reg;
3072
	int ret;
3073

3074 3075 3076
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3077
	if (obj->fence_dirty) {
3078
		ret = i915_gem_object_wait_fence(obj);
3079 3080 3081
		if (ret)
			return ret;
	}
3082

3083
	/* Just update our place in the LRU if our fence is getting reused. */
3084 3085
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3086
		if (!obj->fence_dirty) {
3087 3088 3089 3090 3091 3092 3093 3094
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3095

3096 3097 3098
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3099
			ret = i915_gem_object_wait_fence(old);
3100 3101 3102
			if (ret)
				return ret;

3103
			i915_gem_object_fence_lost(old);
3104
		}
3105
	} else
3106 3107
		return 0;

3108 3109
	i915_gem_object_update_fence(obj, reg, enable);

3110
	return 0;
3111 3112
}

3113 3114 3115 3116 3117 3118 3119 3120
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3121
	 * crossing memory domains and dying.
3122 3123 3124 3125
	 */
	if (HAS_LLC(dev))
		return true;

3126
	if (!drm_mm_node_allocated(gtt_space))
3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3150
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3151 3152 3153 3154 3155 3156 3157 3158
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3159 3160
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3171 3172
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3183 3184 3185 3186
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3187 3188 3189 3190 3191
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3192
{
3193
	struct drm_device *dev = obj->base.dev;
3194
	drm_i915_private_t *dev_priv = dev->dev_private;
3195
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3196 3197
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3198
	struct i915_vma *vma;
3199
	int ret;
3200

3201 3202 3203 3204 3205
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3206
						     obj->tiling_mode, true);
3207
	unfenced_alignment =
3208
		i915_gem_get_gtt_alignment(dev,
3209
						    obj->base.size,
3210
						    obj->tiling_mode, false);
3211

3212
	if (alignment == 0)
3213 3214
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3215
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3216 3217 3218 3219
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3220
	size = map_and_fenceable ? fence_size : obj->base.size;
3221

3222 3223 3224
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3225
	if (obj->base.size > gtt_max) {
3226
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3227 3228
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3229
			  gtt_max);
3230 3231 3232
		return -E2BIG;
	}

3233
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3234 3235 3236
	if (ret)
		return ret;

3237 3238
	i915_gem_object_pin_pages(obj);

3239 3240
	BUG_ON(!i915_is_ggtt(vm));

3241
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3242
	if (IS_ERR(vma)) {
3243 3244
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3245 3246
	}

3247 3248 3249
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

3250
search_free:
3251
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3252
						  size, alignment,
3253 3254
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3255
	if (ret) {
3256
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3257
					       obj->cache_level,
3258 3259
					       map_and_fenceable,
					       nonblocking);
3260 3261
		if (ret == 0)
			goto search_free;
3262

3263
		goto err_free_vma;
3264
	}
B
Ben Widawsky 已提交
3265
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3266
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3267
		ret = -EINVAL;
3268
		goto err_remove_node;
3269 3270
	}

3271
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3272
	if (ret)
3273
		goto err_remove_node;
3274

3275
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3276
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3277

3278 3279
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3280

3281 3282
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3283

3284 3285
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3286

3287
		obj->map_and_fenceable = mappable && fenceable;
3288
	}
3289

3290
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3291

3292
	trace_i915_vma_bind(vma, map_and_fenceable);
3293
	i915_gem_verify_gtt(dev);
3294
	return 0;
B
Ben Widawsky 已提交
3295

3296
err_remove_node:
3297
	drm_mm_remove_node(&vma->node);
3298
err_free_vma:
B
Ben Widawsky 已提交
3299
	i915_gem_vma_destroy(vma);
3300
err_unpin:
B
Ben Widawsky 已提交
3301 3302
	i915_gem_object_unpin_pages(obj);
	return ret;
3303 3304
}

3305
bool
3306 3307
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3308 3309 3310 3311 3312
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3313
	if (obj->pages == NULL)
3314
		return false;
3315

3316 3317 3318 3319 3320
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3321
		return false;
3322

3323 3324 3325 3326 3327 3328 3329 3330
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3331
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3332
		return false;
3333

C
Chris Wilson 已提交
3334
	trace_i915_gem_object_clflush(obj);
3335
	drm_clflush_sg(obj->pages);
3336 3337

	return true;
3338 3339 3340 3341
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3342
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3343
{
C
Chris Wilson 已提交
3344 3345
	uint32_t old_write_domain;

3346
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3347 3348
		return;

3349
	/* No actual flushing is required for the GTT write domain.  Writes
3350 3351
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3352 3353 3354 3355
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3356
	 */
3357 3358
	wmb();

3359 3360
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3361 3362

	trace_i915_gem_object_change_domain(obj,
3363
					    obj->base.read_domains,
C
Chris Wilson 已提交
3364
					    old_write_domain);
3365 3366 3367 3368
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3369 3370
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3371
{
C
Chris Wilson 已提交
3372
	uint32_t old_write_domain;
3373

3374
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3375 3376
		return;

3377 3378 3379
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3380 3381
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3382 3383

	trace_i915_gem_object_change_domain(obj,
3384
					    obj->base.read_domains,
C
Chris Wilson 已提交
3385
					    old_write_domain);
3386 3387
}

3388 3389 3390 3391 3392 3393
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3394
int
3395
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3396
{
3397
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3398
	uint32_t old_write_domain, old_read_domains;
3399
	int ret;
3400

3401
	/* Not valid to be called on unbound objects. */
3402
	if (!i915_gem_obj_bound_any(obj))
3403 3404
		return -EINVAL;

3405 3406 3407
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3408
	ret = i915_gem_object_wait_rendering(obj, !write);
3409 3410 3411
	if (ret)
		return ret;

3412
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3413

3414 3415 3416 3417 3418 3419 3420
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3421 3422
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3423

3424 3425 3426
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3427 3428
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3429
	if (write) {
3430 3431 3432
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3433 3434
	}

C
Chris Wilson 已提交
3435 3436 3437 3438
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3439
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3440
	if (i915_gem_object_is_inactive(obj)) {
3441
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3442 3443 3444 3445 3446
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3447

3448 3449 3450
	return 0;
}

3451 3452 3453
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3454 3455
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3456
	struct i915_vma *vma;
3457 3458 3459 3460 3461 3462 3463 3464 3465 3466
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3467 3468
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3469
			ret = i915_vma_unbind(vma);
3470 3471 3472 3473 3474
			if (ret)
				return ret;

			break;
		}
3475 3476
	}

3477
	if (i915_gem_obj_bound_any(obj)) {
3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3488
		if (INTEL_INFO(dev)->gen < 6) {
3489 3490 3491 3492 3493
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3494 3495
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3496 3497 3498
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3499 3500
	}

3501 3502 3503 3504 3505
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3527
	i915_gem_verify_gtt(dev);
3528 3529 3530
	return 0;
}

B
Ben Widawsky 已提交
3531 3532
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3533
{
B
Ben Widawsky 已提交
3534
	struct drm_i915_gem_caching *args = data;
3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3548 3549 3550 3551 3552 3553
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3554 3555 3556 3557
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3558 3559 3560 3561
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3562 3563 3564 3565 3566 3567 3568

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3569 3570
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3571
{
B
Ben Widawsky 已提交
3572
	struct drm_i915_gem_caching *args = data;
3573 3574 3575 3576
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3577 3578
	switch (args->caching) {
	case I915_CACHING_NONE:
3579 3580
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3581
	case I915_CACHING_CACHED:
3582 3583
		level = I915_CACHE_LLC;
		break;
3584 3585 3586
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3587 3588 3589 3590
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3591 3592 3593 3594
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
	return obj->pin_count - !!obj->user_pin_count;
}

3625
/*
3626 3627 3628
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3629 3630
 */
int
3631 3632
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3633
				     struct intel_ring_buffer *pipelined)
3634
{
3635
	u32 old_read_domains, old_write_domain;
3636 3637
	int ret;

3638
	if (pipelined != obj->ring) {
3639 3640
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3641 3642 3643
			return ret;
	}

3644 3645 3646 3647 3648
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3649 3650 3651 3652 3653 3654 3655 3656 3657
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3658 3659
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3660
	if (ret)
3661
		goto err_unpin_display;
3662

3663 3664 3665 3666
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3667
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3668
	if (ret)
3669
		goto err_unpin_display;
3670

3671
	i915_gem_object_flush_cpu_write_domain(obj, true);
3672

3673
	old_write_domain = obj->base.write_domain;
3674
	old_read_domains = obj->base.read_domains;
3675 3676 3677 3678

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3679
	obj->base.write_domain = 0;
3680
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3681 3682 3683

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3684
					    old_write_domain);
3685 3686

	return 0;
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin(obj);
	obj->pin_display = is_pin_display(obj);
3698 3699
}

3700
int
3701
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3702
{
3703 3704
	int ret;

3705
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3706 3707
		return 0;

3708
	ret = i915_gem_object_wait_rendering(obj, false);
3709 3710 3711
	if (ret)
		return ret;

3712 3713
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3714
	return 0;
3715 3716
}

3717 3718 3719 3720 3721 3722
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3723
int
3724
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3725
{
C
Chris Wilson 已提交
3726
	uint32_t old_write_domain, old_read_domains;
3727 3728
	int ret;

3729 3730 3731
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3732
	ret = i915_gem_object_wait_rendering(obj, !write);
3733 3734 3735
	if (ret)
		return ret;

3736
	i915_gem_object_flush_gtt_write_domain(obj);
3737

3738 3739
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3740

3741
	/* Flush the CPU cache if it's still invalid. */
3742
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3743
		i915_gem_clflush_object(obj, false);
3744

3745
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3746 3747 3748 3749 3750
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3751
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3752 3753 3754 3755 3756

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3757 3758
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3759
	}
3760

C
Chris Wilson 已提交
3761 3762 3763 3764
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3765 3766 3767
	return 0;
}

3768 3769 3770
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3771 3772 3773 3774
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3775 3776 3777
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3778
static int
3779
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3780
{
3781 3782
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3783
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3784 3785
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3786
	unsigned reset_counter;
3787 3788
	u32 seqno = 0;
	int ret;
3789

3790 3791 3792 3793 3794 3795 3796
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3797

3798
	spin_lock(&file_priv->mm.lock);
3799
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3800 3801
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3802

3803 3804
		ring = request->ring;
		seqno = request->seqno;
3805
	}
3806
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3807
	spin_unlock(&file_priv->mm.lock);
3808

3809 3810
	if (seqno == 0)
		return 0;
3811

3812
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3813 3814
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3815 3816 3817 3818

	return ret;
}

3819
int
3820
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3821
		    struct i915_address_space *vm,
3822
		    uint32_t alignment,
3823 3824
		    bool map_and_fenceable,
		    bool nonblocking)
3825
{
3826
	struct i915_vma *vma;
3827 3828
	int ret;

3829 3830
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3831

3832 3833 3834 3835 3836 3837 3838
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3839 3840
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3841
			     "bo is already pinned with incorrect alignment:"
3842
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3843
			     " obj->map_and_fenceable=%d\n",
3844
			     i915_gem_obj_offset(obj, vm), alignment,
3845
			     map_and_fenceable,
3846
			     obj->map_and_fenceable);
3847
			ret = i915_vma_unbind(vma);
3848 3849 3850 3851 3852
			if (ret)
				return ret;
		}
	}

3853
	if (!i915_gem_obj_bound(obj, vm)) {
3854 3855
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3856 3857 3858
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3859
		if (ret)
3860
			return ret;
3861 3862 3863

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3864
	}
J
Jesse Barnes 已提交
3865

3866 3867 3868
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3869
	obj->pin_count++;
3870
	obj->pin_mappable |= map_and_fenceable;
3871 3872 3873 3874 3875

	return 0;
}

void
3876
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3877
{
3878
	BUG_ON(obj->pin_count == 0);
3879
	BUG_ON(!i915_gem_obj_bound_any(obj));
3880

3881
	if (--obj->pin_count == 0)
3882
		obj->pin_mappable = false;
3883 3884 3885 3886
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3887
		   struct drm_file *file)
3888 3889
{
	struct drm_i915_gem_pin *args = data;
3890
	struct drm_i915_gem_object *obj;
3891 3892
	int ret;

3893 3894 3895
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3896

3897
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3898
	if (&obj->base == NULL) {
3899 3900
		ret = -ENOENT;
		goto unlock;
3901 3902
	}

3903
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3904
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3905 3906
		ret = -EINVAL;
		goto out;
3907 3908
	}

3909
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3910 3911
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3912 3913
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3914 3915
	}

3916
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3917
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3918 3919
		if (ret)
			goto out;
3920 3921
	}

3922 3923 3924
	obj->user_pin_count++;
	obj->pin_filp = file;

3925
	args->offset = i915_gem_obj_ggtt_offset(obj);
3926
out:
3927
	drm_gem_object_unreference(&obj->base);
3928
unlock:
3929
	mutex_unlock(&dev->struct_mutex);
3930
	return ret;
3931 3932 3933 3934
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3935
		     struct drm_file *file)
3936 3937
{
	struct drm_i915_gem_pin *args = data;
3938
	struct drm_i915_gem_object *obj;
3939
	int ret;
3940

3941 3942 3943
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3944

3945
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3946
	if (&obj->base == NULL) {
3947 3948
		ret = -ENOENT;
		goto unlock;
3949
	}
3950

3951
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3952 3953
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3954 3955
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3956
	}
3957 3958 3959
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3960 3961
		i915_gem_object_unpin(obj);
	}
3962

3963
out:
3964
	drm_gem_object_unreference(&obj->base);
3965
unlock:
3966
	mutex_unlock(&dev->struct_mutex);
3967
	return ret;
3968 3969 3970 3971
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3972
		    struct drm_file *file)
3973 3974
{
	struct drm_i915_gem_busy *args = data;
3975
	struct drm_i915_gem_object *obj;
3976 3977
	int ret;

3978
	ret = i915_mutex_lock_interruptible(dev);
3979
	if (ret)
3980
		return ret;
3981

3982
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3983
	if (&obj->base == NULL) {
3984 3985
		ret = -ENOENT;
		goto unlock;
3986
	}
3987

3988 3989 3990 3991
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3992
	 */
3993
	ret = i915_gem_object_flush_active(obj);
3994

3995
	args->busy = obj->active;
3996 3997 3998 3999
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4000

4001
	drm_gem_object_unreference(&obj->base);
4002
unlock:
4003
	mutex_unlock(&dev->struct_mutex);
4004
	return ret;
4005 4006 4007 4008 4009 4010
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4011
	return i915_gem_ring_throttle(dev, file_priv);
4012 4013
}

4014 4015 4016 4017 4018
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4019
	struct drm_i915_gem_object *obj;
4020
	int ret;
4021 4022 4023 4024 4025 4026 4027 4028 4029

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4030 4031 4032 4033
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4034
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4035
	if (&obj->base == NULL) {
4036 4037
		ret = -ENOENT;
		goto unlock;
4038 4039
	}

4040
	if (obj->pin_count) {
4041 4042
		ret = -EINVAL;
		goto out;
4043 4044
	}

4045 4046
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4047

C
Chris Wilson 已提交
4048 4049
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4050 4051
		i915_gem_object_truncate(obj);

4052
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4053

4054
out:
4055
	drm_gem_object_unreference(&obj->base);
4056
unlock:
4057
	mutex_unlock(&dev->struct_mutex);
4058
	return ret;
4059 4060
}

4061 4062
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4063
{
4064
	INIT_LIST_HEAD(&obj->global_list);
4065
	INIT_LIST_HEAD(&obj->ring_list);
4066
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4067
	INIT_LIST_HEAD(&obj->vma_list);
4068

4069 4070
	obj->ops = ops;

4071 4072 4073 4074 4075 4076 4077 4078
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4079 4080 4081 4082 4083
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4084 4085
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4086
{
4087
	struct drm_i915_gem_object *obj;
4088
	struct address_space *mapping;
D
Daniel Vetter 已提交
4089
	gfp_t mask;
4090

4091
	obj = i915_gem_object_alloc(dev);
4092 4093
	if (obj == NULL)
		return NULL;
4094

4095
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4096
		i915_gem_object_free(obj);
4097 4098
		return NULL;
	}
4099

4100 4101 4102 4103 4104 4105 4106
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4107
	mapping = file_inode(obj->base.filp)->i_mapping;
4108
	mapping_set_gfp_mask(mapping, mask);
4109

4110
	i915_gem_object_init(obj, &i915_gem_object_ops);
4111

4112 4113
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4114

4115 4116
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4132 4133
	trace_i915_gem_object_create(obj);

4134
	return obj;
4135 4136 4137 4138 4139
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4140

4141 4142 4143
	return 0;
}

4144
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4145
{
4146
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4147
	struct drm_device *dev = obj->base.dev;
4148
	drm_i915_private_t *dev_priv = dev->dev_private;
4149
	struct i915_vma *vma, *next;
4150

4151 4152
	trace_i915_gem_object_destroy(obj);

4153 4154 4155 4156
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4157 4158 4159 4160 4161 4162 4163
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4164

4165 4166
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4167

4168
			WARN_ON(i915_vma_unbind(vma));
4169

4170 4171
			dev_priv->mm.interruptible = was_interruptible;
		}
4172 4173
	}

B
Ben Widawsky 已提交
4174 4175 4176 4177 4178
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4179 4180
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4181
	i915_gem_object_put_pages(obj);
4182
	i915_gem_object_free_mmap_offset(obj);
4183
	i915_gem_object_release_stolen(obj);
4184

4185 4186
	BUG_ON(obj->pages);

4187 4188
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4189

4190 4191
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4192

4193
	kfree(obj->bit_17);
4194
	i915_gem_object_free(obj);
4195 4196
}

4197
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4198
				     struct i915_address_space *vm)
4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
B
Ben Widawsky 已提交
4210 4211 4212 4213 4214 4215
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4216
	INIT_LIST_HEAD(&vma->mm_list);
4217
	INIT_LIST_HEAD(&vma->exec_list);
B
Ben Widawsky 已提交
4218 4219 4220
	vma->vm = vm;
	vma->obj = obj;

4221 4222 4223 4224 4225 4226
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4227 4228 4229
	return vma;
}

4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}

B
Ben Widawsky 已提交
4243 4244 4245
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4246 4247 4248 4249 4250

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4251
	list_del(&vma->vma_link);
4252

B
Ben Widawsky 已提交
4253 4254 4255
	kfree(vma);
}

4256 4257 4258 4259 4260
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4261

4262
	if (dev_priv->ums.mm_suspended)
4263
		return 0;
4264

4265
	ret = i915_gpu_idle(dev);
4266
	if (ret)
4267
		return ret;
4268

4269
	i915_gem_retire_requests(dev);
4270

4271
	/* Under UMS, be paranoid and evict. */
4272
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4273
		i915_gem_evict_everything(dev);
4274

4275
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4276 4277

	i915_kernel_lost_context(dev);
4278
	i915_gem_cleanup_ringbuffer(dev);
4279 4280 4281 4282

	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4283 4284 4285
	return 0;
}

4286
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4287
{
4288
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4289
	drm_i915_private_t *dev_priv = dev->dev_private;
4290 4291
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4292
	int i, ret;
B
Ben Widawsky 已提交
4293

4294
	if (!HAS_L3_DPF(dev) || !remap_info)
4295
		return 0;
B
Ben Widawsky 已提交
4296

4297 4298 4299
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4300

4301 4302 4303 4304 4305
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4306
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4307 4308 4309
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4310 4311
	}

4312
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4313

4314
	return ret;
B
Ben Widawsky 已提交
4315 4316
}

4317 4318 4319 4320
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4321
	if (INTEL_INFO(dev)->gen < 5 ||
4322 4323 4324 4325 4326 4327
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4328 4329 4330
	if (IS_GEN5(dev))
		return;

4331 4332
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4333
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4334
	else if (IS_GEN7(dev))
4335
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4336 4337
	else
		BUG();
4338
}
D
Daniel Vetter 已提交
4339

4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4356
static int i915_gem_init_rings(struct drm_device *dev)
4357
{
4358
	struct drm_i915_private *dev_priv = dev->dev_private;
4359
	int ret;
4360

4361
	ret = intel_init_render_ring_buffer(dev);
4362
	if (ret)
4363
		return ret;
4364 4365

	if (HAS_BSD(dev)) {
4366
		ret = intel_init_bsd_ring_buffer(dev);
4367 4368
		if (ret)
			goto cleanup_render_ring;
4369
	}
4370

4371
	if (intel_enable_blt(dev)) {
4372 4373 4374 4375 4376
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4377 4378 4379 4380 4381 4382 4383
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4384
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4385
	if (ret)
B
Ben Widawsky 已提交
4386
		goto cleanup_vebox_ring;
4387 4388 4389

	return 0;

B
Ben Widawsky 已提交
4390 4391
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4406
	int ret, i;
4407 4408 4409 4410

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4411
	if (dev_priv->ellc_size)
4412
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4413

4414 4415 4416 4417 4418
	if (IS_HSW_GT3(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
	else
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);

4419 4420 4421 4422 4423 4424
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4425 4426 4427
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4428 4429 4430
	if (ret)
		return ret;

4431 4432 4433
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4434 4435 4436 4437 4438
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
4439 4440 4441 4442 4443 4444 4445
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4446

4447
	return 0;
4448 4449
}

4450 4451 4452 4453 4454 4455
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4456 4457 4458 4459 4460 4461 4462 4463

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4464
	i915_gem_init_global_gtt(dev);
4465

4466 4467 4468 4469 4470 4471 4472
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4473 4474 4475
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4476 4477 4478
	return 0;
}

4479 4480 4481 4482
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4483
	struct intel_ring_buffer *ring;
4484
	int i;
4485

4486 4487
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4488 4489
}

4490 4491 4492 4493
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4494
	struct drm_i915_private *dev_priv = dev->dev_private;
4495
	int ret;
4496

J
Jesse Barnes 已提交
4497 4498 4499
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4500
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4501
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4502
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4503 4504 4505
	}

	mutex_lock(&dev->struct_mutex);
4506
	dev_priv->ums.mm_suspended = 0;
4507

4508
	ret = i915_gem_init_hw(dev);
4509 4510
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4511
		return ret;
4512
	}
4513

4514
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4515
	mutex_unlock(&dev->struct_mutex);
4516

4517 4518 4519
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4520

4521
	return 0;
4522 4523 4524 4525

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4526
	dev_priv->ums.mm_suspended = 1;
4527 4528 4529
	mutex_unlock(&dev->struct_mutex);

	return ret;
4530 4531 4532 4533 4534 4535
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4536 4537 4538
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4539 4540 4541
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4542
	drm_irq_uninstall(dev);
4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555

	mutex_lock(&dev->struct_mutex);
	ret =  i915_gem_idle(dev);

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	if (ret != 0)
		dev_priv->ums.mm_suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4556 4557 4558 4559 4560 4561 4562
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4563 4564 4565
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4566
	mutex_lock(&dev->struct_mutex);
4567 4568 4569
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4570
	mutex_unlock(&dev->struct_mutex);
4571 4572
}

4573 4574 4575 4576 4577 4578 4579
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4590 4591 4592 4593
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4594 4595 4596 4597 4598 4599 4600
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4601

B
Ben Widawsky 已提交
4602 4603 4604
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4605
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4606 4607
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4608
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4609 4610
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4611
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4612
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4613 4614
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4615
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4616

4617 4618
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4619 4620
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4621 4622
	}

4623 4624
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4625
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4626 4627
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4628

4629 4630 4631
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4632 4633 4634 4635
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4636
	/* Initialize fence registers to zero */
4637 4638
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4639

4640
	i915_gem_detect_bit_6_swizzle(dev);
4641
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4642

4643 4644
	dev_priv->mm.interruptible = true;

4645 4646
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4647 4648
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4649
}
4650 4651 4652 4653 4654

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4655 4656
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4657 4658 4659 4660 4661 4662 4663 4664
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4665
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4666 4667 4668 4669 4670
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4671
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4684
	kfree(phys_obj);
4685 4686 4687
	return ret;
}

4688
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4713
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4714 4715 4716 4717
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4718
				 struct drm_i915_gem_object *obj)
4719
{
A
Al Viro 已提交
4720
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4721
	char *vaddr;
4722 4723 4724
	int i;
	int page_count;

4725
	if (!obj->phys_obj)
4726
		return;
4727
	vaddr = obj->phys_obj->handle->vaddr;
4728

4729
	page_count = obj->base.size / PAGE_SIZE;
4730
	for (i = 0; i < page_count; i++) {
4731
		struct page *page = shmem_read_mapping_page(mapping, i);
4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4743
	}
4744
	i915_gem_chipset_flush(dev);
4745

4746 4747
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4748 4749 4750 4751
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4752
			    struct drm_i915_gem_object *obj,
4753 4754
			    int id,
			    int align)
4755
{
A
Al Viro 已提交
4756
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4757 4758 4759 4760 4761 4762 4763 4764
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4765 4766
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4767 4768 4769 4770 4771 4772 4773
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4774
						obj->base.size, align);
4775
		if (ret) {
4776 4777
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4778
			return ret;
4779 4780 4781 4782
		}
	}

	/* bind to the object */
4783 4784
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4785

4786
	page_count = obj->base.size / PAGE_SIZE;
4787 4788

	for (i = 0; i < page_count; i++) {
4789 4790 4791
		struct page *page;
		char *dst, *src;

4792
		page = shmem_read_mapping_page(mapping, i);
4793 4794
		if (IS_ERR(page))
			return PTR_ERR(page);
4795

4796
		src = kmap_atomic(page);
4797
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4798
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4799
		kunmap_atomic(src);
4800

4801 4802 4803
		mark_page_accessed(page);
		page_cache_release(page);
	}
4804

4805 4806 4807 4808
	return 0;
}

static int
4809 4810
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4811 4812 4813
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4814
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4815
	char __user *user_data = to_user_ptr(args->data_ptr);
4816

4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4830

4831
	i915_gem_chipset_flush(dev);
4832 4833
	return 0;
}
4834

4835
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4836
{
4837
	struct drm_i915_file_private *file_priv = file->driver_priv;
4838 4839 4840 4841 4842

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4843
	spin_lock(&file_priv->mm.lock);
4844 4845 4846 4847 4848 4849 4850 4851 4852
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4853
	spin_unlock(&file_priv->mm.lock);
4854
}
4855

4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4869 4870
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4871
{
4872 4873 4874 4875 4876
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4877
	struct drm_i915_gem_object *obj;
4878
	bool unlock = true;
4879
	unsigned long count;
4880

4881 4882
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4883
			return 0;
4884

4885
		if (dev_priv->mm.shrinker_no_lock_stealing)
4886
			return 0;
4887

4888 4889
		unlock = false;
	}
4890

4891
	count = 0;
4892
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4893
		if (obj->pages_pin_count == 0)
4894
			count += obj->base.size >> PAGE_SHIFT;
4895 4896 4897 4898 4899

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4900
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
4901
			count += obj->base.size >> PAGE_SHIFT;
4902
	}
4903

4904 4905
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4906
	return count;
4907
}
4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4934
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4935 4936 4937 4938 4939 4940 4941
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
4942
	struct i915_vma *vma;
4943

4944 4945
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	int nr_to_scan = sc->nr_to_scan;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4983
			return SHRINK_STOP;
4984 4985

		if (dev_priv->mm.shrinker_no_lock_stealing)
4986
			return SHRINK_STOP;
4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001

		unlock = false;
	}

	freed = i915_gem_purge(dev_priv, nr_to_scan);
	if (freed < nr_to_scan)
		freed += __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
	if (freed < nr_to_scan)
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
	return freed;
}
5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
	if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
		return NULL;

	return vma;
}