i915_gem.c 109.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
43 44
						    bool map_and_fenceable,
						    bool nonblocking);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89 90
static int
i915_gem_wait_for_error(struct drm_device *dev)
91 92 93 94 95 96 97 98 99
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

100 101 102 103 104 105 106 107 108 109
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
110
		return ret;
111
	}
112

113 114 115 116 117 118 119 120 121 122 123
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
124 125
}

126
int i915_mutex_lock_interruptible(struct drm_device *dev)
127 128 129
{
	int ret;

130
	ret = i915_gem_wait_for_error(dev);
131 132 133 134 135 136 137
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

138
	WARN_ON(i915_verify_lists(dev));
139 140
	return 0;
}
141

142
static inline bool
143
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144
{
C
Chris Wilson 已提交
145
	return obj->gtt_space && !obj->active;
146 147
}

J
Jesse Barnes 已提交
148 149
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
150
		    struct drm_file *file)
J
Jesse Barnes 已提交
151 152
{
	struct drm_i915_gem_init *args = data;
153

154 155 156
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

157 158 159
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
160

161 162 163 164
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
165
	mutex_lock(&dev->struct_mutex);
166 167
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
168 169
	mutex_unlock(&dev->struct_mutex);

170
	return 0;
171 172
}

173 174
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
175
			    struct drm_file *file)
176
{
177
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct drm_i915_gem_get_aperture *args = data;
179 180
	struct drm_i915_gem_object *obj;
	size_t pinned;
181

182
	pinned = 0;
183
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
184
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
185 186
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
187
	mutex_unlock(&dev->struct_mutex);
188

189
	args->aper_size = dev_priv->mm.gtt_total;
190
	args->aper_available_size = args->aper_size - pinned;
191

192 193 194
	return 0;
}

195 196 197 198 199 200 201 202 203 204 205 206
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

207 208 209 210 211
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
212
{
213
	struct drm_i915_gem_object *obj;
214 215
	int ret;
	u32 handle;
216

217
	size = roundup(size, PAGE_SIZE);
218 219
	if (size == 0)
		return -EINVAL;
220 221

	/* Allocate the new object */
222
	obj = i915_gem_alloc_object(dev, size);
223 224 225
	if (obj == NULL)
		return -ENOMEM;

226
	ret = drm_gem_handle_create(file, &obj->base, &handle);
227
	if (ret) {
228 229
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
230
		i915_gem_object_free(obj);
231
		return ret;
232
	}
233

234
	/* drop reference from allocate - handle holds it now */
235
	drm_gem_object_unreference(&obj->base);
236 237
	trace_i915_gem_object_create(obj);

238
	*handle_p = handle;
239 240 241
	return 0;
}

242 243 244 245 246 247
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
248
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
269

270 271 272 273
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

274
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
275
{
276
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
277 278

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
279
		obj->tiling_mode != I915_TILING_NONE;
280 281
}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

308
static inline int
309 310
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

334 335 336
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
337
static int
338 339 340 341 342 343 344
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

345
	if (unlikely(page_do_bit17_swizzling))
346 347 348 349 350 351 352 353 354 355 356
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

357
	return ret ? -EFAULT : 0;
358 359
}

360 361 362 363
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
364
	if (unlikely(swizzled)) {
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

382 383 384 385 386 387 388 389 390 391 392 393
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
394 395 396
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
397 398 399 400 401 402 403 404 405 406 407

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

408
	return ret ? - EFAULT : 0;
409 410
}

411
static int
412 413 414 415
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
416
{
417
	char __user *user_data;
418
	ssize_t remain;
419
	loff_t offset;
420
	int shmem_page_offset, page_length, ret = 0;
421
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
422
	int prefaulted = 0;
423
	int needs_clflush = 0;
424 425
	struct scatterlist *sg;
	int i;
426

427
	user_data = (char __user *) (uintptr_t) args->data_ptr;
428 429
	remain = args->size;

430
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
431

432 433 434 435 436 437 438
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
439 440 441 442 443
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
444
	}
445

446 447 448 449 450 451
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

452
	offset = args->offset;
453

454
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
455 456
		struct page *page;

457 458 459 460 461 462
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

463 464 465 466 467
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
468
		shmem_page_offset = offset_in_page(offset);
469 470 471 472
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

473
		page = sg_page(sg);
474 475 476
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

477 478 479 480 481
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
482 483 484

		mutex_unlock(&dev->struct_mutex);

485
		if (!prefaulted) {
486
			ret = fault_in_multipages_writeable(user_data, remain);
487 488 489 490 491 492 493
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
494

495 496 497
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
498

499
		mutex_lock(&dev->struct_mutex);
500

501
next_page:
502 503
		mark_page_accessed(page);

504
		if (ret)
505 506
			goto out;

507
		remain -= page_length;
508
		user_data += page_length;
509 510 511
		offset += page_length;
	}

512
out:
513 514
	i915_gem_object_unpin_pages(obj);

515 516 517
	return ret;
}

518 519 520 521 522 523 524
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
525
		     struct drm_file *file)
526 527
{
	struct drm_i915_gem_pread *args = data;
528
	struct drm_i915_gem_object *obj;
529
	int ret = 0;
530

531 532 533 534 535 536 537 538
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

539
	ret = i915_mutex_lock_interruptible(dev);
540
	if (ret)
541
		return ret;
542

543
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
544
	if (&obj->base == NULL) {
545 546
		ret = -ENOENT;
		goto unlock;
547
	}
548

549
	/* Bounds check source.  */
550 551
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
552
		ret = -EINVAL;
553
		goto out;
C
Chris Wilson 已提交
554 555
	}

556 557 558 559 560 561 562 563
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
564 565
	trace_i915_gem_object_pread(obj, args->offset, args->size);

566
	ret = i915_gem_shmem_pread(dev, obj, args, file);
567

568
out:
569
	drm_gem_object_unreference(&obj->base);
570
unlock:
571
	mutex_unlock(&dev->struct_mutex);
572
	return ret;
573 574
}

575 576
/* This is the fast write path which cannot handle
 * page faults in the source data
577
 */
578 579 580 581 582 583

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
584
{
585 586
	void __iomem *vaddr_atomic;
	void *vaddr;
587
	unsigned long unwritten;
588

P
Peter Zijlstra 已提交
589
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
590 591 592
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
593
						      user_data, length);
P
Peter Zijlstra 已提交
594
	io_mapping_unmap_atomic(vaddr_atomic);
595
	return unwritten;
596 597
}

598 599 600 601
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
602
static int
603 604
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
605
			 struct drm_i915_gem_pwrite *args,
606
			 struct drm_file *file)
607
{
608
	drm_i915_private_t *dev_priv = dev->dev_private;
609
	ssize_t remain;
610
	loff_t offset, page_base;
611
	char __user *user_data;
D
Daniel Vetter 已提交
612 613
	int page_offset, page_length, ret;

614
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
615 616 617 618 619 620 621 622 623 624
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
625 626 627 628

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

629
	offset = obj->gtt_offset + args->offset;
630 631 632 633

	while (remain > 0) {
		/* Operation in this page
		 *
634 635 636
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
637
		 */
638 639
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
640 641 642 643 644
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
645 646
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
647
		 */
648
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
649 650 651 652
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
653

654 655 656
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
657 658
	}

D
Daniel Vetter 已提交
659 660 661
out_unpin:
	i915_gem_object_unpin(obj);
out:
662
	return ret;
663 664
}

665 666 667 668
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
669
static int
670 671 672 673 674
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
675
{
676
	char *vaddr;
677
	int ret;
678

679
	if (unlikely(page_do_bit17_swizzling))
680
		return -EINVAL;
681

682 683 684 685 686 687 688 689 690 691 692
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
693

694
	return ret ? -EFAULT : 0;
695 696
}

697 698
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
699
static int
700 701 702 703 704
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
705
{
706 707
	char *vaddr;
	int ret;
708

709
	vaddr = kmap(page);
710
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
711 712 713
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
714 715
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
716 717
						user_data,
						page_length);
718 719 720 721 722
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
723 724 725
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
726
	kunmap(page);
727

728
	return ret ? -EFAULT : 0;
729 730 731
}

static int
732 733 734 735
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
736 737
{
	ssize_t remain;
738 739
	loff_t offset;
	char __user *user_data;
740
	int shmem_page_offset, page_length, ret = 0;
741
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
742
	int hit_slowpath = 0;
743 744
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
745 746
	int i;
	struct scatterlist *sg;
747

748
	user_data = (char __user *) (uintptr_t) args->data_ptr;
749 750
	remain = args->size;

751
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
752

753 754 755 756 757 758 759
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
760 761 762 763 764
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
765 766 767 768 769 770 771
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

772 773 774 775 776 777
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

778
	offset = args->offset;
779
	obj->dirty = 1;
780

781
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
782
		struct page *page;
783
		int partial_cacheline_write;
784

785 786 787 788 789 790
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

791 792 793 794 795
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
796
		shmem_page_offset = offset_in_page(offset);
797 798 799 800 801

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

802 803 804 805 806 807 808
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

809
		page = sg_page(sg);
810 811 812
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

813 814 815 816 817 818
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
819 820 821

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
822 823 824 825
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
826

827
		mutex_lock(&dev->struct_mutex);
828

829
next_page:
830 831 832
		set_page_dirty(page);
		mark_page_accessed(page);

833
		if (ret)
834 835
			goto out;

836
		remain -= page_length;
837
		user_data += page_length;
838
		offset += page_length;
839 840
	}

841
out:
842 843
	i915_gem_object_unpin_pages(obj);

844
	if (hit_slowpath) {
845 846 847 848 849 850 851
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
852
			i915_gem_clflush_object(obj);
853
			i915_gem_chipset_flush(dev);
854
		}
855
	}
856

857
	if (needs_clflush_after)
858
		i915_gem_chipset_flush(dev);
859

860
	return ret;
861 862 863 864 865 866 867 868 869
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
870
		      struct drm_file *file)
871 872
{
	struct drm_i915_gem_pwrite *args = data;
873
	struct drm_i915_gem_object *obj;
874 875 876 877 878 879 880 881 882 883
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

884 885
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
886 887
	if (ret)
		return -EFAULT;
888

889
	ret = i915_mutex_lock_interruptible(dev);
890
	if (ret)
891
		return ret;
892

893
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
894
	if (&obj->base == NULL) {
895 896
		ret = -ENOENT;
		goto unlock;
897
	}
898

899
	/* Bounds check destination. */
900 901
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
902
		ret = -EINVAL;
903
		goto out;
C
Chris Wilson 已提交
904 905
	}

906 907 908 909 910 911 912 913
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
914 915
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
916
	ret = -EFAULT;
917 918 919 920 921 922
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
923
	if (obj->phys_obj) {
924
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
925 926 927
		goto out;
	}

928
	if (obj->cache_level == I915_CACHE_NONE &&
929
	    obj->tiling_mode == I915_TILING_NONE &&
930
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
931
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
932 933 934
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
935
	}
936

937
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
938
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
939

940
out:
941
	drm_gem_object_unreference(&obj->base);
942
unlock:
943
	mutex_unlock(&dev->struct_mutex);
944 945 946
	return ret;
}

947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
int
i915_gem_check_wedge(struct drm_i915_private *dev_priv,
		     bool interruptible)
{
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
	atomic_read(&dev_priv->mm.wedged))
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

		ret = i915_gem_check_wedge(dev_priv, interruptible);
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

	ret = i915_gem_check_wedge(dev_priv, interruptible);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	return __wait_seqno(ring, seqno, interruptible, NULL);
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return 0;
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_gem_check_wedge(dev_priv, true);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	mutex_unlock(&dev->struct_mutex);
	ret = __wait_seqno(ring, seqno, true, NULL);
	mutex_lock(&dev->struct_mutex);

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return ret;
}

1181
/**
1182 1183
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1184 1185 1186
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1187
			  struct drm_file *file)
1188 1189
{
	struct drm_i915_gem_set_domain *args = data;
1190
	struct drm_i915_gem_object *obj;
1191 1192
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1193 1194
	int ret;

1195
	/* Only handle setting domains to types used by the CPU. */
1196
	if (write_domain & I915_GEM_GPU_DOMAINS)
1197 1198
		return -EINVAL;

1199
	if (read_domains & I915_GEM_GPU_DOMAINS)
1200 1201 1202 1203 1204 1205 1206 1207
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1208
	ret = i915_mutex_lock_interruptible(dev);
1209
	if (ret)
1210
		return ret;
1211

1212
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1213
	if (&obj->base == NULL) {
1214 1215
		ret = -ENOENT;
		goto unlock;
1216
	}
1217

1218 1219 1220 1221 1222 1223 1224 1225
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1226 1227
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1228 1229 1230 1231 1232 1233 1234

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1235
	} else {
1236
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1237 1238
	}

1239
unref:
1240
	drm_gem_object_unreference(&obj->base);
1241
unlock:
1242 1243 1244 1245 1246 1247 1248 1249 1250
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1251
			 struct drm_file *file)
1252 1253
{
	struct drm_i915_gem_sw_finish *args = data;
1254
	struct drm_i915_gem_object *obj;
1255 1256
	int ret = 0;

1257
	ret = i915_mutex_lock_interruptible(dev);
1258
	if (ret)
1259
		return ret;
1260

1261
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1262
	if (&obj->base == NULL) {
1263 1264
		ret = -ENOENT;
		goto unlock;
1265 1266 1267
	}

	/* Pinned buffers may be scanout, so flush the cache */
1268
	if (obj->pin_count)
1269 1270
		i915_gem_object_flush_cpu_write_domain(obj);

1271
	drm_gem_object_unreference(&obj->base);
1272
unlock:
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1286
		    struct drm_file *file)
1287 1288 1289 1290 1291
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1292
	obj = drm_gem_object_lookup(dev, file, args->handle);
1293
	if (obj == NULL)
1294
		return -ENOENT;
1295

1296 1297 1298 1299 1300 1301 1302 1303
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1304
	addr = vm_mmap(obj->filp, 0, args->size,
1305 1306
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1307
	drm_gem_object_unreference_unlocked(obj);
1308 1309 1310 1311 1312 1313 1314 1315
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1334 1335
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1336
	drm_i915_private_t *dev_priv = dev->dev_private;
1337 1338 1339
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1340
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1341 1342 1343 1344 1345

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1346 1347 1348
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1349

C
Chris Wilson 已提交
1350 1351
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1352
	/* Now bind it into the GTT if needed */
1353 1354 1355
	ret = i915_gem_object_pin(obj, 0, true, false);
	if (ret)
		goto unlock;
1356

1357 1358 1359
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1360

1361
	ret = i915_gem_object_get_fence(obj);
1362
	if (ret)
1363
		goto unpin;
1364

1365 1366
	obj->fault_mappable = true;

1367
	pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1368 1369 1370 1371
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1372 1373
unpin:
	i915_gem_object_unpin(obj);
1374
unlock:
1375
	mutex_unlock(&dev->struct_mutex);
1376
out:
1377
	switch (ret) {
1378
	case -EIO:
1379 1380 1381 1382 1383
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
		if (!atomic_read(&dev_priv->mm.wedged))
			return VM_FAULT_SIGBUS;
1384
	case -EAGAIN:
1385 1386 1387 1388 1389 1390 1391
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1392
		set_need_resched();
1393 1394
	case 0:
	case -ERESTARTSYS:
1395
	case -EINTR:
1396 1397 1398 1399 1400
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1401
		return VM_FAULT_NOPAGE;
1402 1403
	case -ENOMEM:
		return VM_FAULT_OOM;
1404 1405
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1406
	default:
1407
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1408
		return VM_FAULT_SIGBUS;
1409 1410 1411
	}
}

1412 1413 1414 1415
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1416
 * Preserve the reservation of the mmapping with the DRM core code, but
1417 1418 1419 1420 1421 1422 1423 1424 1425
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1426
void
1427
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1428
{
1429 1430
	if (!obj->fault_mappable)
		return;
1431

1432 1433 1434 1435
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1436

1437
	obj->fault_mappable = false;
1438 1439
}

1440
static uint32_t
1441
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1442
{
1443
	uint32_t gtt_size;
1444 1445

	if (INTEL_INFO(dev)->gen >= 4 ||
1446 1447
	    tiling_mode == I915_TILING_NONE)
		return size;
1448 1449 1450

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1451
		gtt_size = 1024*1024;
1452
	else
1453
		gtt_size = 512*1024;
1454

1455 1456
	while (gtt_size < size)
		gtt_size <<= 1;
1457

1458
	return gtt_size;
1459 1460
}

1461 1462 1463 1464 1465
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1466
 * potential fence register mapping.
1467 1468
 */
static uint32_t
1469 1470 1471
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1472 1473 1474 1475 1476
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1477
	if (INTEL_INFO(dev)->gen >= 4 ||
1478
	    tiling_mode == I915_TILING_NONE)
1479 1480
		return 4096;

1481 1482 1483 1484
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1485
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1486 1487
}

1488 1489 1490
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1491 1492 1493
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1494 1495 1496 1497
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1498
uint32_t
1499 1500 1501
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1502 1503 1504 1505 1506
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1507
	    tiling_mode == I915_TILING_NONE)
1508 1509
		return 4096;

1510 1511 1512
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1513
	 */
1514
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1515 1516
}

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	i915_gem_shrink_all(dev_priv);
	return drm_gem_create_mmap_offset(&obj->base);
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1553
int
1554 1555 1556 1557
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1558
{
1559
	struct drm_i915_private *dev_priv = dev->dev_private;
1560
	struct drm_i915_gem_object *obj;
1561 1562
	int ret;

1563
	ret = i915_mutex_lock_interruptible(dev);
1564
	if (ret)
1565
		return ret;
1566

1567
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1568
	if (&obj->base == NULL) {
1569 1570 1571
		ret = -ENOENT;
		goto unlock;
	}
1572

1573
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1574
		ret = -E2BIG;
1575
		goto out;
1576 1577
	}

1578
	if (obj->madv != I915_MADV_WILLNEED) {
1579
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1580 1581
		ret = -EINVAL;
		goto out;
1582 1583
	}

1584 1585 1586
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1587

1588
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1589

1590
out:
1591
	drm_gem_object_unreference(&obj->base);
1592
unlock:
1593
	mutex_unlock(&dev->struct_mutex);
1594
	return ret;
1595 1596
}

1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1621 1622 1623
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1624 1625 1626
{
	struct inode *inode;

1627
	i915_gem_object_free_mmap_offset(obj);
1628

1629 1630
	if (obj->base.filp == NULL)
		return;
1631

D
Daniel Vetter 已提交
1632 1633 1634 1635 1636
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1637
	inode = obj->base.filp->f_path.dentry->d_inode;
D
Daniel Vetter 已提交
1638
	shmem_truncate_range(inode, 0, (loff_t)-1);
1639

D
Daniel Vetter 已提交
1640 1641
	obj->madv = __I915_MADV_PURGED;
}
1642

D
Daniel Vetter 已提交
1643 1644 1645 1646
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1647 1648
}

1649
static void
1650
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1651
{
1652
	int page_count = obj->base.size / PAGE_SIZE;
1653
	struct scatterlist *sg;
C
Chris Wilson 已提交
1654
	int ret, i;
1655

1656
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1657

C
Chris Wilson 已提交
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1668
	if (i915_gem_object_needs_bit17_swizzle(obj))
1669 1670
		i915_gem_object_save_bit_17_swizzle(obj);

1671 1672
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1673

1674 1675 1676
	for_each_sg(obj->pages->sgl, sg, page_count, i) {
		struct page *page = sg_page(sg);

1677
		if (obj->dirty)
1678
			set_page_dirty(page);
1679

1680
		if (obj->madv == I915_MADV_WILLNEED)
1681
			mark_page_accessed(page);
1682

1683
		page_cache_release(page);
1684
	}
1685
	obj->dirty = 0;
1686

1687 1688
	sg_free_table(obj->pages);
	kfree(obj->pages);
1689
}
C
Chris Wilson 已提交
1690

1691 1692 1693 1694 1695
static int
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1696
	if (obj->pages == NULL)
1697 1698 1699
		return 0;

	BUG_ON(obj->gtt_space);
C
Chris Wilson 已提交
1700

1701 1702 1703
	if (obj->pages_pin_count)
		return -EBUSY;

1704
	ops->put_pages(obj);
1705
	obj->pages = NULL;
1706 1707

	list_del(&obj->gtt_list);
C
Chris Wilson 已提交
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
1724
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
1736
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1754
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1755 1756
}

1757
static int
C
Chris Wilson 已提交
1758
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1759
{
C
Chris Wilson 已提交
1760
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1761 1762
	int page_count, i;
	struct address_space *mapping;
1763 1764
	struct sg_table *st;
	struct scatterlist *sg;
1765
	struct page *page;
C
Chris Wilson 已提交
1766
	gfp_t gfp;
1767

C
Chris Wilson 已提交
1768 1769 1770 1771 1772 1773 1774
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1775 1776 1777 1778
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1779
	page_count = obj->base.size / PAGE_SIZE;
1780 1781 1782
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1783
		return -ENOMEM;
1784
	}
1785

1786 1787 1788 1789 1790
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
C
Chris Wilson 已提交
1791 1792
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
S
Sedat Dilek 已提交
1793
	gfp |= __GFP_NORETRY | __GFP_NOWARN;
C
Chris Wilson 已提交
1794
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1795
	for_each_sg(st->sgl, sg, page_count, i) {
C
Chris Wilson 已提交
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
S
Sedat Dilek 已提交
1806
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
C
Chris Wilson 已提交
1807 1808 1809 1810 1811 1812 1813
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

S
Sedat Dilek 已提交
1814
			gfp |= __GFP_NORETRY | __GFP_NOWARN;
C
Chris Wilson 已提交
1815 1816
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1817

1818
		sg_set_page(sg, page, PAGE_SIZE, 0);
1819 1820
	}

1821 1822
	obj->pages = st;

1823
	if (i915_gem_object_needs_bit17_swizzle(obj))
1824 1825 1826 1827 1828
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1829 1830 1831 1832
	for_each_sg(st->sgl, sg, i, page_count)
		page_cache_release(sg_page(sg));
	sg_free_table(st);
	kfree(st);
1833
	return PTR_ERR(page);
1834 1835
}

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1850
	if (obj->pages)
1851 1852
		return 0;

1853 1854
	BUG_ON(obj->pages_pin_count);

1855 1856 1857 1858 1859 1860
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
	return 0;
1861 1862
}

1863
void
1864
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1865
			       struct intel_ring_buffer *ring)
1866
{
1867
	struct drm_device *dev = obj->base.dev;
1868
	struct drm_i915_private *dev_priv = dev->dev_private;
1869
	u32 seqno = intel_ring_get_seqno(ring);
1870

1871
	BUG_ON(ring == NULL);
1872
	obj->ring = ring;
1873 1874

	/* Add a reference if we're newly entering the active list. */
1875 1876 1877
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1878
	}
1879

1880
	/* Move from whatever list we were on to the tail of execution. */
1881 1882
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1883

1884
	obj->last_read_seqno = seqno;
1885

1886
	if (obj->fenced_gpu_access) {
1887 1888
		obj->last_fenced_seqno = seqno;

1889 1890 1891 1892 1893 1894 1895 1896
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1897 1898 1899 1900 1901
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1902
{
1903
	struct drm_device *dev = obj->base.dev;
1904
	struct drm_i915_private *dev_priv = dev->dev_private;
1905

1906
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1907
	BUG_ON(!obj->active);
1908

1909 1910
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);
1911

1912
	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1913

1914
	list_del_init(&obj->ring_list);
1915 1916
	obj->ring = NULL;

1917 1918 1919 1920 1921
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1922 1923 1924 1925 1926 1927
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1928
}
1929

1930 1931
static int
i915_gem_handle_seqno_wrap(struct drm_device *dev)
1932
{
1933 1934 1935
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1936

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
	/* The hardware uses various monotonic 32-bit counters, if we
	 * detect that they will wraparound we need to idle the GPU
	 * and reset those counters.
	 */
	ret = 0;
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ret |= ring->sync_seqno[j] != 0;
	}
	if (ret == 0)
		return ret;

	ret = i915_gpu_idle(dev);
	if (ret)
		return ret;

	i915_gem_retire_requests(dev);
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1958

1959
	return 0;
1960 1961
}

1962 1963
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
1964
{
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
		int ret = i915_gem_handle_seqno_wrap(dev);
		if (ret)
			return ret;

		dev_priv->next_seqno = 1;
	}
1975

1976 1977
	*seqno = dev_priv->next_seqno++;
	return 0;
1978 1979
}

1980
int
C
Chris Wilson 已提交
1981
i915_add_request(struct intel_ring_buffer *ring,
1982
		 struct drm_file *file,
1983
		 u32 *out_seqno)
1984
{
C
Chris Wilson 已提交
1985
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1986
	struct drm_i915_gem_request *request;
1987
	u32 request_ring_position;
1988
	int was_empty;
1989 1990
	int ret;

1991 1992 1993 1994 1995 1996 1997
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
1998 1999 2000
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2001

2002 2003 2004
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2005

2006

2007 2008 2009 2010 2011 2012 2013
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2014
	ret = ring->add_request(ring);
2015 2016 2017 2018
	if (ret) {
		kfree(request);
		return ret;
	}
2019

2020
	request->seqno = intel_ring_get_seqno(ring);
2021
	request->ring = ring;
2022
	request->tail = request_ring_position;
2023
	request->emitted_jiffies = jiffies;
2024 2025
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2026
	request->file_priv = NULL;
2027

C
Chris Wilson 已提交
2028 2029 2030
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2031
		spin_lock(&file_priv->mm.lock);
2032
		request->file_priv = file_priv;
2033
		list_add_tail(&request->client_list,
2034
			      &file_priv->mm.request_list);
2035
		spin_unlock(&file_priv->mm.lock);
2036
	}
2037

2038
	trace_i915_gem_request_add(ring, request->seqno);
2039
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2040

B
Ben Gamari 已提交
2041
	if (!dev_priv->mm.suspended) {
2042 2043
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
2044
				  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2045
		}
2046
		if (was_empty) {
2047
			queue_delayed_work(dev_priv->wq,
2048 2049
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2050 2051
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2052
	}
2053

2054
	if (out_seqno)
2055
		*out_seqno = request->seqno;
2056
	return 0;
2057 2058
}

2059 2060
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2061
{
2062
	struct drm_i915_file_private *file_priv = request->file_priv;
2063

2064 2065
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2066

2067
	spin_lock(&file_priv->mm.lock);
2068 2069 2070 2071
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2072
	spin_unlock(&file_priv->mm.lock);
2073 2074
}

2075 2076
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2077
{
2078 2079
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2080

2081 2082 2083
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2084

2085
		list_del(&request->list);
2086
		i915_gem_request_remove_from_client(request);
2087 2088
		kfree(request);
	}
2089

2090
	while (!list_empty(&ring->active_list)) {
2091
		struct drm_i915_gem_object *obj;
2092

2093 2094 2095
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2096

2097
		i915_gem_object_move_to_inactive(obj);
2098 2099 2100
	}
}

2101 2102 2103 2104 2105
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2106
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2107
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2108

2109
		i915_gem_write_fence(dev, i, NULL);
2110

2111 2112
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
2113

2114 2115 2116
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
2117
	}
2118 2119

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2120 2121
}

2122
void i915_gem_reset(struct drm_device *dev)
2123
{
2124
	struct drm_i915_private *dev_priv = dev->dev_private;
2125
	struct drm_i915_gem_object *obj;
2126
	struct intel_ring_buffer *ring;
2127
	int i;
2128

2129 2130
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2131 2132 2133 2134

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
2135
	list_for_each_entry(obj,
2136
			    &dev_priv->mm.inactive_list,
2137
			    mm_list)
2138
	{
2139
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2140
	}
2141 2142

	/* The fence registers are invalidated so clear them out */
2143
	i915_gem_reset_fences(dev);
2144 2145 2146 2147 2148
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2149
void
C
Chris Wilson 已提交
2150
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2151 2152 2153
{
	uint32_t seqno;

C
Chris Wilson 已提交
2154
	if (list_empty(&ring->request_list))
2155 2156
		return;

C
Chris Wilson 已提交
2157
	WARN_ON(i915_verify_lists(ring->dev));
2158

2159
	seqno = ring->get_seqno(ring, true);
2160

2161
	while (!list_empty(&ring->request_list)) {
2162 2163
		struct drm_i915_gem_request *request;

2164
		request = list_first_entry(&ring->request_list,
2165 2166 2167
					   struct drm_i915_gem_request,
					   list);

2168
		if (!i915_seqno_passed(seqno, request->seqno))
2169 2170
			break;

C
Chris Wilson 已提交
2171
		trace_i915_gem_request_retire(ring, request->seqno);
2172 2173 2174 2175 2176 2177
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2178 2179

		list_del(&request->list);
2180
		i915_gem_request_remove_from_client(request);
2181 2182
		kfree(request);
	}
2183

2184 2185 2186 2187
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2188
		struct drm_i915_gem_object *obj;
2189

2190
		obj = list_first_entry(&ring->active_list,
2191 2192
				      struct drm_i915_gem_object,
				      ring_list);
2193

2194
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2195
			break;
2196

2197
		i915_gem_object_move_to_inactive(obj);
2198
	}
2199

C
Chris Wilson 已提交
2200 2201
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2202
		ring->irq_put(ring);
C
Chris Wilson 已提交
2203
		ring->trace_irq_seqno = 0;
2204
	}
2205

C
Chris Wilson 已提交
2206
	WARN_ON(i915_verify_lists(ring->dev));
2207 2208
}

2209 2210 2211 2212
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2213
	struct intel_ring_buffer *ring;
2214
	int i;
2215

2216 2217
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2218 2219
}

2220
static void
2221 2222 2223 2224
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2225
	struct intel_ring_buffer *ring;
2226 2227
	bool idle;
	int i;
2228 2229 2230 2231 2232

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2233 2234
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2235 2236
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2237 2238
		return;
	}
2239

2240
	i915_gem_retire_requests(dev);
2241

2242 2243
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2244
	 */
2245
	idle = true;
2246
	for_each_ring(ring, dev_priv, i) {
2247 2248
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
2249 2250

		idle &= list_empty(&ring->request_list);
2251 2252
	}

2253
	if (!dev_priv->mm.suspended && !idle)
2254 2255
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2256 2257
	if (idle)
		intel_mark_idle(dev);
2258

2259 2260 2261
	mutex_unlock(&dev->struct_mutex);
}

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2273
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2274 2275 2276 2277 2278 2279 2280 2281 2282
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2311
	struct timespec timeout_stack, *timeout = NULL;
2312 2313 2314
	u32 seqno = 0;
	int ret = 0;

2315 2316 2317 2318
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2330 2331
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2332 2333 2334 2335
	if (ret)
		goto out;

	if (obj->active) {
2336
		seqno = obj->last_read_seqno;
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2354 2355 2356 2357 2358
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2359 2360 2361 2362 2363 2364 2365 2366
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2390
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2391
		return i915_gem_object_wait_rendering(obj, false);
2392 2393 2394

	idx = intel_ring_sync_index(from, to);

2395
	seqno = obj->last_read_seqno;
2396 2397 2398
	if (seqno <= from->sync_seqno[idx])
		return 0;

2399 2400 2401
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2402

2403
	ret = to->sync_to(to, from, seqno);
2404
	if (!ret)
2405 2406 2407 2408 2409
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2410

2411
	return ret;
2412 2413
}

2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2424 2425 2426
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2438 2439 2440
/**
 * Unbinds an object from the GTT aperture.
 */
2441
int
2442
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2443
{
2444
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2445 2446
	int ret = 0;

2447
	if (obj->gtt_space == NULL)
2448 2449
		return 0;

2450 2451
	if (obj->pin_count)
		return -EBUSY;
2452

2453 2454
	BUG_ON(obj->pages == NULL);

2455
	ret = i915_gem_object_finish_gpu(obj);
2456
	if (ret)
2457 2458 2459 2460 2461 2462
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2463
	i915_gem_object_finish_gtt(obj);
2464

2465
	/* release the fence reg _after_ flushing */
2466
	ret = i915_gem_object_put_fence(obj);
2467
	if (ret)
2468
		return ret;
2469

C
Chris Wilson 已提交
2470 2471
	trace_i915_gem_object_unbind(obj);

2472 2473
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2474 2475 2476 2477
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2478
	i915_gem_gtt_finish_object(obj);
2479

C
Chris Wilson 已提交
2480 2481
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2482
	/* Avoid an unnecessary call to unbind on rebind. */
2483
	obj->map_and_fenceable = true;
2484

2485 2486 2487
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2488

2489
	return 0;
2490 2491
}

2492
int i915_gpu_idle(struct drm_device *dev)
2493 2494
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2495
	struct intel_ring_buffer *ring;
2496
	int ret, i;
2497 2498

	/* Flush everything onto the inactive list. */
2499
	for_each_ring(ring, dev_priv, i) {
2500 2501 2502 2503
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2504
		ret = intel_ring_idle(ring);
2505 2506 2507
		if (ret)
			return ret;
	}
2508

2509
	return 0;
2510 2511
}

2512 2513
static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
					struct drm_i915_gem_object *obj)
2514 2515 2516 2517
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2518 2519
	if (obj) {
		u32 size = obj->gtt_space->size;
2520

2521 2522 2523 2524 2525
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= (uint64_t)((obj->stride / 128) - 1) <<
			SANDYBRIDGE_FENCE_PITCH_SHIFT;
2526

2527 2528 2529 2530 2531
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2532

2533 2534
	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
2535 2536
}

2537 2538
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2539 2540 2541 2542
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2543 2544
	if (obj) {
		u32 size = obj->gtt_space->size;
2545

2546 2547 2548 2549 2550 2551 2552 2553 2554
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2555

2556 2557
	I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_965_0 + reg * 8);
2558 2559
}

2560 2561
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2562 2563
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2564
	u32 val;
2565

2566 2567 2568 2569
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2570

2571 2572 2573 2574 2575
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2576

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2602 2603
}

2604 2605
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2606 2607 2608 2609
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2610 2611 2612
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2613

2614 2615 2616 2617 2618
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2619

2620 2621
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2622

2623 2624 2625 2626 2627 2628 2629 2630
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2631

2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
	default: break;
	}
2648 2649
}

2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2676
static int
C
Chris Wilson 已提交
2677
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2678
{
2679
	if (obj->last_fenced_seqno) {
2680
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2681 2682
		if (ret)
			return ret;
2683 2684 2685 2686

		obj->last_fenced_seqno = 0;
	}

2687 2688 2689 2690 2691 2692
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2693
	obj->fenced_gpu_access = false;
2694 2695 2696 2697 2698 2699
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2700
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2701 2702
	int ret;

C
Chris Wilson 已提交
2703
	ret = i915_gem_object_flush_fence(obj);
2704 2705 2706
	if (ret)
		return ret;

2707 2708
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2709

2710 2711 2712 2713
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2714 2715 2716 2717 2718

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2719
i915_find_fence_reg(struct drm_device *dev)
2720 2721
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2722
	struct drm_i915_fence_reg *reg, *avail;
2723
	int i;
2724 2725

	/* First try to find a free reg */
2726
	avail = NULL;
2727 2728 2729
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2730
			return reg;
2731

2732
		if (!reg->pin_count)
2733
			avail = reg;
2734 2735
	}

2736 2737
	if (avail == NULL)
		return NULL;
2738 2739

	/* None available, try to steal one or wait for a user to finish */
2740
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2741
		if (reg->pin_count)
2742 2743
			continue;

C
Chris Wilson 已提交
2744
		return reg;
2745 2746
	}

C
Chris Wilson 已提交
2747
	return NULL;
2748 2749
}

2750
/**
2751
 * i915_gem_object_get_fence - set up fencing for an object
2752 2753 2754 2755 2756 2757 2758 2759 2760
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2761 2762
 *
 * For an untiled surface, this removes any existing fence.
2763
 */
2764
int
2765
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2766
{
2767
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2768
	struct drm_i915_private *dev_priv = dev->dev_private;
2769
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2770
	struct drm_i915_fence_reg *reg;
2771
	int ret;
2772

2773 2774 2775
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2776
	if (obj->fence_dirty) {
2777 2778 2779 2780
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2781

2782
	/* Just update our place in the LRU if our fence is getting reused. */
2783 2784
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2785
		if (!obj->fence_dirty) {
2786 2787 2788 2789 2790 2791 2792 2793
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2794

2795 2796 2797 2798
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2799 2800 2801
			if (ret)
				return ret;

2802
			i915_gem_object_fence_lost(old);
2803
		}
2804
	} else
2805 2806
		return 0;

2807
	i915_gem_object_update_fence(obj, reg, enable);
2808
	obj->fence_dirty = false;
2809

2810
	return 0;
2811 2812
}

2813 2814 2815 2816 2817 2818 2819 2820
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
2821
	 * crossing memory domains and dying.
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2883 2884 2885 2886
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2887
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2888
			    unsigned alignment,
2889 2890
			    bool map_and_fenceable,
			    bool nonblocking)
2891
{
2892
	struct drm_device *dev = obj->base.dev;
2893 2894
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2895
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2896
	bool mappable, fenceable;
2897
	int ret;
2898

2899
	if (obj->madv != I915_MADV_WILLNEED) {
2900 2901 2902 2903
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2914

2915
	if (alignment == 0)
2916 2917
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2918
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2919 2920 2921 2922
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2923
	size = map_and_fenceable ? fence_size : obj->base.size;
2924

2925 2926 2927
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2928
	if (obj->base.size >
2929
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2930 2931 2932 2933
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2934
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
2935 2936 2937
	if (ret)
		return ret;

2938 2939
	i915_gem_object_pin_pages(obj);

2940
 search_free:
2941
	if (map_and_fenceable)
2942 2943 2944 2945
		free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
							       size, alignment, obj->cache_level,
							       0, dev_priv->mm.gtt_mappable_end,
							       false);
2946
	else
2947 2948 2949
		free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
						      size, alignment, obj->cache_level,
						      false);
2950 2951

	if (free_space != NULL) {
2952
		if (map_and_fenceable)
2953
			free_space =
2954
				drm_mm_get_block_range_generic(free_space,
2955
							       size, alignment, obj->cache_level,
2956
							       0, dev_priv->mm.gtt_mappable_end,
2957
							       false);
2958
		else
2959
			free_space =
2960 2961 2962
				drm_mm_get_block_generic(free_space,
							 size, alignment, obj->cache_level,
							 false);
2963
	}
2964
	if (free_space == NULL) {
2965
		ret = i915_gem_evict_something(dev, size, alignment,
2966
					       obj->cache_level,
2967 2968
					       map_and_fenceable,
					       nonblocking);
2969 2970
		if (ret) {
			i915_gem_object_unpin_pages(obj);
2971
			return ret;
2972
		}
2973

2974 2975
		goto search_free;
	}
2976
	if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2977
					      free_space,
2978
					      obj->cache_level))) {
2979
		i915_gem_object_unpin_pages(obj);
2980
		drm_mm_put_block(free_space);
2981
		return -EINVAL;
2982 2983
	}

2984
	ret = i915_gem_gtt_prepare_object(obj);
2985
	if (ret) {
2986
		i915_gem_object_unpin_pages(obj);
2987
		drm_mm_put_block(free_space);
C
Chris Wilson 已提交
2988
		return ret;
2989 2990
	}

C
Chris Wilson 已提交
2991
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2992
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2993

2994 2995
	obj->gtt_space = free_space;
	obj->gtt_offset = free_space->start;
C
Chris Wilson 已提交
2996

2997
	fenceable =
2998 2999
		free_space->size == fence_size &&
		(free_space->start & (fence_alignment - 1)) == 0;
3000

3001
	mappable =
3002
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
3003

3004
	obj->map_and_fenceable = mappable && fenceable;
3005

3006
	i915_gem_object_unpin_pages(obj);
C
Chris Wilson 已提交
3007
	trace_i915_gem_object_bind(obj, map_and_fenceable);
3008
	i915_gem_verify_gtt(dev);
3009 3010 3011 3012
	return 0;
}

void
3013
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
3014 3015 3016 3017 3018
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3019
	if (obj->pages == NULL)
3020 3021
		return;

3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3033
	trace_i915_gem_object_clflush(obj);
3034

3035
	drm_clflush_sg(obj->pages);
3036 3037 3038 3039
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3040
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3041
{
C
Chris Wilson 已提交
3042 3043
	uint32_t old_write_domain;

3044
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3045 3046
		return;

3047
	/* No actual flushing is required for the GTT write domain.  Writes
3048 3049
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3050 3051 3052 3053
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3054
	 */
3055 3056
	wmb();

3057 3058
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3059 3060

	trace_i915_gem_object_change_domain(obj,
3061
					    obj->base.read_domains,
C
Chris Wilson 已提交
3062
					    old_write_domain);
3063 3064 3065 3066
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3067
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3068
{
C
Chris Wilson 已提交
3069
	uint32_t old_write_domain;
3070

3071
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3072 3073 3074
		return;

	i915_gem_clflush_object(obj);
3075
	i915_gem_chipset_flush(obj->base.dev);
3076 3077
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3078 3079

	trace_i915_gem_object_change_domain(obj,
3080
					    obj->base.read_domains,
C
Chris Wilson 已提交
3081
					    old_write_domain);
3082 3083
}

3084 3085 3086 3087 3088 3089
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3090
int
3091
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3092
{
3093
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3094
	uint32_t old_write_domain, old_read_domains;
3095
	int ret;
3096

3097
	/* Not valid to be called on unbound objects. */
3098
	if (obj->gtt_space == NULL)
3099 3100
		return -EINVAL;

3101 3102 3103
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3104
	ret = i915_gem_object_wait_rendering(obj, !write);
3105 3106 3107
	if (ret)
		return ret;

3108
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3109

3110 3111
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3112

3113 3114 3115
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3116 3117
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3118
	if (write) {
3119 3120 3121
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3122 3123
	}

C
Chris Wilson 已提交
3124 3125 3126 3127
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3128 3129 3130 3131
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3132 3133 3134
	return 0;
}

3135 3136 3137
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3138 3139
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3150 3151 3152 3153 3154 3155
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3167
		if (INTEL_INFO(dev)->gen < 6) {
3168 3169 3170 3171 3172
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3173 3174
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3175 3176 3177
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3178 3179

		obj->gtt_space->color = cache_level;
3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3206
	i915_gem_verify_gtt(dev);
3207 3208 3209
	return 0;
}

B
Ben Widawsky 已提交
3210 3211
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3212
{
B
Ben Widawsky 已提交
3213
	struct drm_i915_gem_caching *args = data;
3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3227
	args->caching = obj->cache_level != I915_CACHE_NONE;
3228 3229 3230 3231 3232 3233 3234

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3235 3236
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3237
{
B
Ben Widawsky 已提交
3238
	struct drm_i915_gem_caching *args = data;
3239 3240 3241 3242
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3243 3244
	switch (args->caching) {
	case I915_CACHING_NONE:
3245 3246
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3247
	case I915_CACHING_CACHED:
3248 3249 3250 3251 3252 3253
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3254 3255 3256 3257
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3272
/*
3273 3274 3275
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3276 3277
 */
int
3278 3279
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3280
				     struct intel_ring_buffer *pipelined)
3281
{
3282
	u32 old_read_domains, old_write_domain;
3283 3284
	int ret;

3285
	if (pipelined != obj->ring) {
3286 3287
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3288 3289 3290
			return ret;
	}

3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3304 3305 3306 3307
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3308
	ret = i915_gem_object_pin(obj, alignment, true, false);
3309 3310 3311
	if (ret)
		return ret;

3312 3313
	i915_gem_object_flush_cpu_write_domain(obj);

3314
	old_write_domain = obj->base.write_domain;
3315
	old_read_domains = obj->base.read_domains;
3316 3317 3318 3319

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3320
	obj->base.write_domain = 0;
3321
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3322 3323 3324

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3325
					    old_write_domain);
3326 3327 3328 3329

	return 0;
}

3330
int
3331
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3332
{
3333 3334
	int ret;

3335
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3336 3337
		return 0;

3338
	ret = i915_gem_object_wait_rendering(obj, false);
3339 3340 3341
	if (ret)
		return ret;

3342 3343
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3344
	return 0;
3345 3346
}

3347 3348 3349 3350 3351 3352
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3353
int
3354
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3355
{
C
Chris Wilson 已提交
3356
	uint32_t old_write_domain, old_read_domains;
3357 3358
	int ret;

3359 3360 3361
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3362
	ret = i915_gem_object_wait_rendering(obj, !write);
3363 3364 3365
	if (ret)
		return ret;

3366
	i915_gem_object_flush_gtt_write_domain(obj);
3367

3368 3369
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3370

3371
	/* Flush the CPU cache if it's still invalid. */
3372
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3373 3374
		i915_gem_clflush_object(obj);

3375
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3376 3377 3378 3379 3380
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3381
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3382 3383 3384 3385 3386

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3387 3388
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3389
	}
3390

C
Chris Wilson 已提交
3391 3392 3393 3394
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3395 3396 3397
	return 0;
}

3398 3399 3400
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3401 3402 3403 3404
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3405 3406 3407
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3408
static int
3409
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3410
{
3411 3412
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3413
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3414 3415 3416 3417
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3418

3419 3420 3421
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3422
	spin_lock(&file_priv->mm.lock);
3423
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3424 3425
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3426

3427 3428
		ring = request->ring;
		seqno = request->seqno;
3429
	}
3430
	spin_unlock(&file_priv->mm.lock);
3431

3432 3433
	if (seqno == 0)
		return 0;
3434

3435
	ret = __wait_seqno(ring, seqno, true, NULL);
3436 3437
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3438 3439 3440 3441

	return ret;
}

3442
int
3443 3444
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3445 3446
		    bool map_and_fenceable,
		    bool nonblocking)
3447 3448 3449
{
	int ret;

3450 3451
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3452

3453 3454 3455 3456
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3457
			     "bo is already pinned with incorrect alignment:"
3458 3459
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3460
			     obj->gtt_offset, alignment,
3461
			     map_and_fenceable,
3462
			     obj->map_and_fenceable);
3463 3464 3465 3466 3467 3468
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3469
	if (obj->gtt_space == NULL) {
3470 3471
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3472
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3473 3474
						  map_and_fenceable,
						  nonblocking);
3475
		if (ret)
3476
			return ret;
3477 3478 3479

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3480
	}
J
Jesse Barnes 已提交
3481

3482 3483 3484
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3485
	obj->pin_count++;
3486
	obj->pin_mappable |= map_and_fenceable;
3487 3488 3489 3490 3491

	return 0;
}

void
3492
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3493
{
3494 3495
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3496

3497
	if (--obj->pin_count == 0)
3498
		obj->pin_mappable = false;
3499 3500 3501 3502
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3503
		   struct drm_file *file)
3504 3505
{
	struct drm_i915_gem_pin *args = data;
3506
	struct drm_i915_gem_object *obj;
3507 3508
	int ret;

3509 3510 3511
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3512

3513
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3514
	if (&obj->base == NULL) {
3515 3516
		ret = -ENOENT;
		goto unlock;
3517 3518
	}

3519
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3520
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3521 3522
		ret = -EINVAL;
		goto out;
3523 3524
	}

3525
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3526 3527
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3528 3529
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3530 3531
	}

3532 3533 3534
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3535
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3536 3537
		if (ret)
			goto out;
3538 3539 3540 3541 3542
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3543
	i915_gem_object_flush_cpu_write_domain(obj);
3544
	args->offset = obj->gtt_offset;
3545
out:
3546
	drm_gem_object_unreference(&obj->base);
3547
unlock:
3548
	mutex_unlock(&dev->struct_mutex);
3549
	return ret;
3550 3551 3552 3553
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3554
		     struct drm_file *file)
3555 3556
{
	struct drm_i915_gem_pin *args = data;
3557
	struct drm_i915_gem_object *obj;
3558
	int ret;
3559

3560 3561 3562
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3563

3564
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3565
	if (&obj->base == NULL) {
3566 3567
		ret = -ENOENT;
		goto unlock;
3568
	}
3569

3570
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3571 3572
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3573 3574
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3575
	}
3576 3577 3578
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3579 3580
		i915_gem_object_unpin(obj);
	}
3581

3582
out:
3583
	drm_gem_object_unreference(&obj->base);
3584
unlock:
3585
	mutex_unlock(&dev->struct_mutex);
3586
	return ret;
3587 3588 3589 3590
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3591
		    struct drm_file *file)
3592 3593
{
	struct drm_i915_gem_busy *args = data;
3594
	struct drm_i915_gem_object *obj;
3595 3596
	int ret;

3597
	ret = i915_mutex_lock_interruptible(dev);
3598
	if (ret)
3599
		return ret;
3600

3601
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3602
	if (&obj->base == NULL) {
3603 3604
		ret = -ENOENT;
		goto unlock;
3605
	}
3606

3607 3608 3609 3610
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3611
	 */
3612
	ret = i915_gem_object_flush_active(obj);
3613

3614
	args->busy = obj->active;
3615 3616 3617 3618
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3619

3620
	drm_gem_object_unreference(&obj->base);
3621
unlock:
3622
	mutex_unlock(&dev->struct_mutex);
3623
	return ret;
3624 3625 3626 3627 3628 3629
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3630
	return i915_gem_ring_throttle(dev, file_priv);
3631 3632
}

3633 3634 3635 3636 3637
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3638
	struct drm_i915_gem_object *obj;
3639
	int ret;
3640 3641 3642 3643 3644 3645 3646 3647 3648

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3649 3650 3651 3652
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3653
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3654
	if (&obj->base == NULL) {
3655 3656
		ret = -ENOENT;
		goto unlock;
3657 3658
	}

3659
	if (obj->pin_count) {
3660 3661
		ret = -EINVAL;
		goto out;
3662 3663
	}

3664 3665
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3666

C
Chris Wilson 已提交
3667 3668
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3669 3670
		i915_gem_object_truncate(obj);

3671
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3672

3673
out:
3674
	drm_gem_object_unreference(&obj->base);
3675
unlock:
3676
	mutex_unlock(&dev->struct_mutex);
3677
	return ret;
3678 3679
}

3680 3681
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3682 3683 3684 3685 3686 3687
{
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

3688 3689
	obj->ops = ops;

3690 3691 3692 3693 3694 3695 3696 3697
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3698 3699 3700 3701 3702
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3703 3704
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3705
{
3706
	struct drm_i915_gem_object *obj;
3707
	struct address_space *mapping;
D
Daniel Vetter 已提交
3708
	gfp_t mask;
3709

3710
	obj = i915_gem_object_alloc(dev);
3711 3712
	if (obj == NULL)
		return NULL;
3713

3714
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3715
		i915_gem_object_free(obj);
3716 3717
		return NULL;
	}
3718

3719 3720 3721 3722 3723 3724 3725
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3726
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3727
	mapping_set_gfp_mask(mapping, mask);
3728

3729
	i915_gem_object_init(obj, &i915_gem_object_ops);
3730

3731 3732
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3733

3734 3735
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3751
	return obj;
3752 3753 3754 3755 3756
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3757

3758 3759 3760
	return 0;
}

3761
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3762
{
3763
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3764
	struct drm_device *dev = obj->base.dev;
3765
	drm_i915_private_t *dev_priv = dev->dev_private;
3766

3767 3768
	trace_i915_gem_object_destroy(obj);

3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

3784
	obj->pages_pin_count = 0;
3785
	i915_gem_object_put_pages(obj);
3786
	i915_gem_object_free_mmap_offset(obj);
3787
	i915_gem_object_release_stolen(obj);
3788

3789 3790
	BUG_ON(obj->pages);

3791 3792
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
3793

3794 3795
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3796

3797
	kfree(obj->bit_17);
3798
	i915_gem_object_free(obj);
3799 3800
}

3801 3802 3803 3804 3805
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3806

3807
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3808

3809
	if (dev_priv->mm.suspended) {
3810 3811
		mutex_unlock(&dev->struct_mutex);
		return 0;
3812 3813
	}

3814
	ret = i915_gpu_idle(dev);
3815 3816
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3817
		return ret;
3818
	}
3819
	i915_gem_retire_requests(dev);
3820

3821
	/* Under UMS, be paranoid and evict. */
3822
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3823
		i915_gem_evict_everything(dev);
3824

3825 3826
	i915_gem_reset_fences(dev);

3827 3828 3829 3830 3831
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3832
	del_timer_sync(&dev_priv->hangcheck_timer);
3833 3834

	i915_kernel_lost_context(dev);
3835
	i915_gem_cleanup_ringbuffer(dev);
3836

3837 3838
	mutex_unlock(&dev->struct_mutex);

3839 3840 3841
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3842 3843 3844
	return 0;
}

B
Ben Widawsky 已提交
3845 3846 3847 3848 3849 3850 3851 3852 3853
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

3854
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
3855 3856 3857 3858 3859 3860 3861 3862
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3863
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3864 3865
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
3866
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3867
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
3868
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
3869 3870 3871 3872 3873 3874 3875 3876
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3877 3878 3879 3880
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3881
	if (INTEL_INFO(dev)->gen < 5 ||
3882 3883 3884 3885 3886 3887
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3888 3889 3890
	if (IS_GEN5(dev))
		return;

3891 3892
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3893
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3894
	else
3895
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3896
}
D
Daniel Vetter 已提交
3897

3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3914
int
3915
i915_gem_init_hw(struct drm_device *dev)
3916 3917 3918
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3919

3920
	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
D
Daniel Vetter 已提交
3921 3922
		return -EIO;

R
Rodrigo Vivi 已提交
3923 3924 3925
	if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
		I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);

B
Ben Widawsky 已提交
3926 3927
	i915_gem_l3_remap(dev);

3928 3929
	i915_gem_init_swizzling(dev);

3930
	ret = intel_init_render_ring_buffer(dev);
3931
	if (ret)
3932
		return ret;
3933 3934

	if (HAS_BSD(dev)) {
3935
		ret = intel_init_bsd_ring_buffer(dev);
3936 3937
		if (ret)
			goto cleanup_render_ring;
3938
	}
3939

3940
	if (intel_enable_blt(dev)) {
3941 3942 3943 3944 3945
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3946 3947
	dev_priv->next_seqno = 1;

3948 3949 3950 3951 3952
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3953 3954
	i915_gem_init_ppgtt(dev);

3955 3956
	return 0;

3957
cleanup_bsd_ring:
3958
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3959
cleanup_render_ring:
3960
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3961 3962 3963
	return ret;
}

3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022
static bool
intel_enable_ppgtt(struct drm_device *dev)
{
	if (i915_enable_ppgtt >= 0)
		return i915_enable_ppgtt;

#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;
	int ret;

	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

	mutex_lock(&dev->struct_mutex);
	if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
		/* PPGTT pdes are stolen from global gtt ptes, so shrink the
		 * aperture accordingly when using aliasing ppgtt. */
		gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;

		i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);

		ret = i915_gem_init_aliasing_ppgtt(dev);
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	} else {
		/* Let GEM Manage all of the aperture.
		 *
		 * However, leave one page at the end still bound to the scratch
		 * page.  There are a number of places where the hardware
		 * apparently prefetches past the end of the object, and we've
		 * seen multiple hangs with the GPU head pointer stuck in a
		 * batchbuffer bound at the last page of the aperture.  One page
		 * should be enough to keep any prefetching inside of the
		 * aperture.
		 */
		i915_gem_init_global_gtt(dev, 0, mappable_size,
					 gtt_size);
	}

	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4023 4024 4025
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4026 4027 4028
	return 0;
}

4029 4030 4031 4032
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4033
	struct intel_ring_buffer *ring;
4034
	int i;
4035

4036 4037
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4038 4039
}

4040 4041 4042 4043 4044
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4045
	int ret;
4046

J
Jesse Barnes 已提交
4047 4048 4049
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4050
	if (atomic_read(&dev_priv->mm.wedged)) {
4051
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4052
		atomic_set(&dev_priv->mm.wedged, 0);
4053 4054 4055
	}

	mutex_lock(&dev->struct_mutex);
4056 4057
	dev_priv->mm.suspended = 0;

4058
	ret = i915_gem_init_hw(dev);
4059 4060
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4061
		return ret;
4062
	}
4063

4064
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
4065
	mutex_unlock(&dev->struct_mutex);
4066

4067 4068 4069
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4070

4071
	return 0;
4072 4073 4074 4075 4076 4077 4078 4079

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4080 4081 4082 4083 4084 4085
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4086 4087 4088
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4089
	drm_irq_uninstall(dev);
4090
	return i915_gem_idle(dev);
4091 4092 4093 4094 4095 4096 4097
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4098 4099 4100
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4101 4102 4103
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4104 4105
}

4106 4107 4108 4109 4110 4111 4112
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4113 4114 4115 4116
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4117 4118 4119 4120 4121 4122 4123
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4124

4125
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4126
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4127 4128
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4129
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4130 4131
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4132
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4133
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4134 4135
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4136
	init_completion(&dev_priv->error_completion);
4137

4138 4139
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4140 4141
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4142 4143
	}

4144 4145
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4146
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4147 4148
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4149

4150
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4151 4152 4153 4154
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4155
	/* Initialize fence registers to zero */
4156
	i915_gem_reset_fences(dev);
4157

4158
	i915_gem_detect_bit_6_swizzle(dev);
4159
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4160

4161 4162
	dev_priv->mm.interruptible = true;

4163 4164 4165
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4166
}
4167 4168 4169 4170 4171

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4172 4173
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4174 4175 4176 4177 4178 4179 4180 4181
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4182
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4183 4184 4185 4186 4187
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4188
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4201
	kfree(phys_obj);
4202 4203 4204
	return ret;
}

4205
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4230
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4231 4232 4233 4234
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4235
				 struct drm_i915_gem_object *obj)
4236
{
4237
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4238
	char *vaddr;
4239 4240 4241
	int i;
	int page_count;

4242
	if (!obj->phys_obj)
4243
		return;
4244
	vaddr = obj->phys_obj->handle->vaddr;
4245

4246
	page_count = obj->base.size / PAGE_SIZE;
4247
	for (i = 0; i < page_count; i++) {
4248
		struct page *page = shmem_read_mapping_page(mapping, i);
4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4260
	}
4261
	i915_gem_chipset_flush(dev);
4262

4263 4264
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4265 4266 4267 4268
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4269
			    struct drm_i915_gem_object *obj,
4270 4271
			    int id,
			    int align)
4272
{
4273
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4274 4275 4276 4277 4278 4279 4280 4281
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4282 4283
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4284 4285 4286 4287 4288 4289 4290
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4291
						obj->base.size, align);
4292
		if (ret) {
4293 4294
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4295
			return ret;
4296 4297 4298 4299
		}
	}

	/* bind to the object */
4300 4301
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4302

4303
	page_count = obj->base.size / PAGE_SIZE;
4304 4305

	for (i = 0; i < page_count; i++) {
4306 4307 4308
		struct page *page;
		char *dst, *src;

4309
		page = shmem_read_mapping_page(mapping, i);
4310 4311
		if (IS_ERR(page))
			return PTR_ERR(page);
4312

4313
		src = kmap_atomic(page);
4314
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4315
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4316
		kunmap_atomic(src);
4317

4318 4319 4320
		mark_page_accessed(page);
		page_cache_release(page);
	}
4321

4322 4323 4324 4325
	return 0;
}

static int
4326 4327
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4328 4329 4330
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4331
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4332
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4333

4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4347

4348
	i915_gem_chipset_flush(dev);
4349 4350
	return 0;
}
4351

4352
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4353
{
4354
	struct drm_i915_file_private *file_priv = file->driver_priv;
4355 4356 4357 4358 4359

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4360
	spin_lock(&file_priv->mm.lock);
4361 4362 4363 4364 4365 4366 4367 4368 4369
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4370
	spin_unlock(&file_priv->mm.lock);
4371
}
4372

4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4386
static int
4387
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4388
{
4389 4390 4391 4392 4393
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4394
	struct drm_i915_gem_object *obj;
4395
	int nr_to_scan = sc->nr_to_scan;
4396
	bool unlock = true;
4397 4398
	int cnt;

4399 4400 4401 4402 4403 4404
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

		unlock = false;
	}
4405

C
Chris Wilson 已提交
4406 4407 4408 4409
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4410 4411
	}

4412
	cnt = 0;
C
Chris Wilson 已提交
4413
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4414 4415
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
C
Chris Wilson 已提交
4416
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4417
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4418
			cnt += obj->base.size >> PAGE_SHIFT;
4419

4420 4421
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4422
	return cnt;
4423
}