i915_gem.c 128.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
static __must_check int
47 48 49 50 51
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55
				struct drm_file *file);
56

57 58 59 60 61 62
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

63 64 65 66
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
67 68
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
69
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
70

71 72 73 74 75 76
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

77 78 79 80 81 82 83 84
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

85 86 87 88 89 90 91 92
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
93
	obj->fence_dirty = false;
94 95 96
	obj->fence_reg = I915_FENCE_REG_NONE;
}

97 98 99 100
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
101
	spin_lock(&dev_priv->mm.object_stat_lock);
102 103
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
104
	spin_unlock(&dev_priv->mm.object_stat_lock);
105 106 107 108 109
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
110
	spin_lock(&dev_priv->mm.object_stat_lock);
111 112
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
113
	spin_unlock(&dev_priv->mm.object_stat_lock);
114 115
}

116
static int
117
i915_gem_wait_for_error(struct i915_gpu_error *error)
118 119 120
{
	int ret;

121 122
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
123
	if (EXIT_COND)
124 125
		return 0;

126 127 128 129 130
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
131 132 133
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
134 135 136 137
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
138
		return ret;
139
	}
140
#undef EXIT_COND
141

142
	return 0;
143 144
}

145
int i915_mutex_lock_interruptible(struct drm_device *dev)
146
{
147
	struct drm_i915_private *dev_priv = dev->dev_private;
148 149
	int ret;

150
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
151 152 153 154 155 156 157
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

158
	WARN_ON(i915_verify_lists(dev));
159 160
	return 0;
}
161

162
static inline bool
163
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
164
{
165
	return i915_gem_obj_bound_any(obj) && !obj->active;
166 167
}

J
Jesse Barnes 已提交
168 169
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
170
		    struct drm_file *file)
J
Jesse Barnes 已提交
171
{
172
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
173
	struct drm_i915_gem_init *args = data;
174

175 176 177
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

178 179 180
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
181

182 183 184 185
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
186
	mutex_lock(&dev->struct_mutex);
187 188
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
189
	dev_priv->gtt.mappable_end = args->gtt_end;
190 191
	mutex_unlock(&dev->struct_mutex);

192
	return 0;
193 194
}

195 196
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
197
			    struct drm_file *file)
198
{
199
	struct drm_i915_private *dev_priv = dev->dev_private;
200
	struct drm_i915_gem_get_aperture *args = data;
201 202
	struct drm_i915_gem_object *obj;
	size_t pinned;
203

204
	pinned = 0;
205
	mutex_lock(&dev->struct_mutex);
206
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
207
		if (obj->pin_count)
208
			pinned += i915_gem_obj_ggtt_size(obj);
209
	mutex_unlock(&dev->struct_mutex);
210

211
	args->aper_size = dev_priv->gtt.base.total;
212
	args->aper_available_size = args->aper_size - pinned;
213

214 215 216
	return 0;
}

217 218 219
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
220
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
221 222 223 224 225 226 227 228
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

229 230 231 232 233
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
234
{
235
	struct drm_i915_gem_object *obj;
236 237
	int ret;
	u32 handle;
238

239
	size = roundup(size, PAGE_SIZE);
240 241
	if (size == 0)
		return -EINVAL;
242 243

	/* Allocate the new object */
244
	obj = i915_gem_alloc_object(dev, size);
245 246 247
	if (obj == NULL)
		return -ENOMEM;

248
	ret = drm_gem_handle_create(file, &obj->base, &handle);
249
	/* drop reference from allocate - handle holds it now */
250 251 252
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
253

254
	*handle_p = handle;
255 256 257
	return 0;
}

258 259 260 261 262 263
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
264
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
265 266 267 268 269 270 271 272 273 274 275 276 277
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
278

279 280 281 282
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

309
static inline int
310 311
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

335 336 337
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
338
static int
339 340 341 342 343 344 345
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

346
	if (unlikely(page_do_bit17_swizzling))
347 348 349 350 351 352 353 354 355 356 357
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

358
	return ret ? -EFAULT : 0;
359 360
}

361 362 363 364
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
365
	if (unlikely(swizzled)) {
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

383 384 385 386 387 388 389 390 391 392 393 394
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
395 396 397
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
398 399 400 401 402 403 404 405 406 407 408

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

409
	return ret ? - EFAULT : 0;
410 411
}

412
static int
413 414 415 416
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
417
{
418
	char __user *user_data;
419
	ssize_t remain;
420
	loff_t offset;
421
	int shmem_page_offset, page_length, ret = 0;
422
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
423
	int prefaulted = 0;
424
	int needs_clflush = 0;
425
	struct sg_page_iter sg_iter;
426

V
Ville Syrjälä 已提交
427
	user_data = to_user_ptr(args->data_ptr);
428 429
	remain = args->size;

430
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
431

432 433 434 435 436
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
437
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
438 439 440
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
441
	}
442

443 444 445 446 447 448
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

449
	offset = args->offset;
450

451 452
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
453
		struct page *page = sg_page_iter_page(&sg_iter);
454 455 456 457

		if (remain <= 0)
			break;

458 459 460 461 462
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
463
		shmem_page_offset = offset_in_page(offset);
464 465 466 467
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

468 469 470
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

471 472 473 474 475
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
476 477 478

		mutex_unlock(&dev->struct_mutex);

479
		if (likely(!i915_prefault_disable) && !prefaulted) {
480
			ret = fault_in_multipages_writeable(user_data, remain);
481 482 483 484 485 486 487
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
488

489 490 491
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
492

493
		mutex_lock(&dev->struct_mutex);
494

495
next_page:
496 497
		mark_page_accessed(page);

498
		if (ret)
499 500
			goto out;

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508
	i915_gem_object_unpin_pages(obj);

509 510 511
	return ret;
}

512 513 514 515 516 517 518
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
519
		     struct drm_file *file)
520 521
{
	struct drm_i915_gem_pread *args = data;
522
	struct drm_i915_gem_object *obj;
523
	int ret = 0;
524

525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
529
		       to_user_ptr(args->data_ptr),
530 531 532
		       args->size))
		return -EFAULT;

533
	ret = i915_mutex_lock_interruptible(dev);
534
	if (ret)
535
		return ret;
536

537
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
538
	if (&obj->base == NULL) {
539 540
		ret = -ENOENT;
		goto unlock;
541
	}
542

543
	/* Bounds check source.  */
544 545
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
546
		ret = -EINVAL;
547
		goto out;
C
Chris Wilson 已提交
548 549
	}

550 551 552 553 554 555 556 557
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
558 559
	trace_i915_gem_object_pread(obj, args->offset, args->size);

560
	ret = i915_gem_shmem_pread(dev, obj, args, file);
561

562
out:
563
	drm_gem_object_unreference(&obj->base);
564
unlock:
565
	mutex_unlock(&dev->struct_mutex);
566
	return ret;
567 568
}

569 570
/* This is the fast write path which cannot handle
 * page faults in the source data
571
 */
572 573 574 575 576 577

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
578
{
579 580
	void __iomem *vaddr_atomic;
	void *vaddr;
581
	unsigned long unwritten;
582

P
Peter Zijlstra 已提交
583
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
584 585 586
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
587
						      user_data, length);
P
Peter Zijlstra 已提交
588
	io_mapping_unmap_atomic(vaddr_atomic);
589
	return unwritten;
590 591
}

592 593 594 595
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
596
static int
597 598
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
599
			 struct drm_i915_gem_pwrite *args,
600
			 struct drm_file *file)
601
{
602
	drm_i915_private_t *dev_priv = dev->dev_private;
603
	ssize_t remain;
604
	loff_t offset, page_base;
605
	char __user *user_data;
D
Daniel Vetter 已提交
606 607
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
608
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
609 610 611 612 613 614 615 616 617 618
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
619

V
Ville Syrjälä 已提交
620
	user_data = to_user_ptr(args->data_ptr);
621 622
	remain = args->size;

623
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
624 625 626 627

	while (remain > 0) {
		/* Operation in this page
		 *
628 629 630
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
631
		 */
632 633
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
634 635 636 637 638
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
639 640
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
641
		 */
B
Ben Widawsky 已提交
642
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
643 644 645 646
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
647

648 649 650
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
651 652
	}

D
Daniel Vetter 已提交
653 654 655
out_unpin:
	i915_gem_object_unpin(obj);
out:
656
	return ret;
657 658
}

659 660 661 662
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
663
static int
664 665 666 667 668
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
669
{
670
	char *vaddr;
671
	int ret;
672

673
	if (unlikely(page_do_bit17_swizzling))
674
		return -EINVAL;
675

676 677 678 679 680 681 682 683 684 685 686
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
687

688
	return ret ? -EFAULT : 0;
689 690
}

691 692
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
693
static int
694 695 696 697 698
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
699
{
700 701
	char *vaddr;
	int ret;
702

703
	vaddr = kmap(page);
704
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
705 706 707
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
708 709
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
710 711
						user_data,
						page_length);
712 713 714 715 716
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
717 718 719
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
720
	kunmap(page);
721

722
	return ret ? -EFAULT : 0;
723 724 725
}

static int
726 727 728 729
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
730 731
{
	ssize_t remain;
732 733
	loff_t offset;
	char __user *user_data;
734
	int shmem_page_offset, page_length, ret = 0;
735
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
736
	int hit_slowpath = 0;
737 738
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
739
	struct sg_page_iter sg_iter;
740

V
Ville Syrjälä 已提交
741
	user_data = to_user_ptr(args->data_ptr);
742 743
	remain = args->size;

744
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
745

746 747 748 749 750
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
751
		needs_clflush_after = cpu_write_needs_clflush(obj);
752 753 754
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
755
	}
756 757 758 759 760
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
761

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771 772
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
773
		struct page *page = sg_page_iter_page(&sg_iter);
774
		int partial_cacheline_write;
775

776 777 778
		if (remain <= 0)
			break;

779 780 781 782 783
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
784
		shmem_page_offset = offset_in_page(offset);
785 786 787 788 789

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

790 791 792 793 794 795 796
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

797 798 799
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

800 801 802 803 804 805
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
806 807 808

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
809 810 811 812
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
813

814
		mutex_lock(&dev->struct_mutex);
815

816
next_page:
817 818 819
		set_page_dirty(page);
		mark_page_accessed(page);

820
		if (ret)
821 822
			goto out;

823
		remain -= page_length;
824
		user_data += page_length;
825
		offset += page_length;
826 827
	}

828
out:
829 830
	i915_gem_object_unpin_pages(obj);

831
	if (hit_slowpath) {
832 833 834 835 836 837 838
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
839 840
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
841
		}
842
	}
843

844
	if (needs_clflush_after)
845
		i915_gem_chipset_flush(dev);
846

847
	return ret;
848 849 850 851 852 853 854 855 856
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
857
		      struct drm_file *file)
858 859
{
	struct drm_i915_gem_pwrite *args = data;
860
	struct drm_i915_gem_object *obj;
861 862 863 864 865 866
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
867
		       to_user_ptr(args->data_ptr),
868 869 870
		       args->size))
		return -EFAULT;

871 872 873 874 875 876
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
877

878
	ret = i915_mutex_lock_interruptible(dev);
879
	if (ret)
880
		return ret;
881

882
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
883
	if (&obj->base == NULL) {
884 885
		ret = -ENOENT;
		goto unlock;
886
	}
887

888
	/* Bounds check destination. */
889 890
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
891
		ret = -EINVAL;
892
		goto out;
C
Chris Wilson 已提交
893 894
	}

895 896 897 898 899 900 901 902
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
903 904
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
905
	ret = -EFAULT;
906 907 908 909 910 911
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
912
	if (obj->phys_obj) {
913
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
914 915 916
		goto out;
	}

917 918 919
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
920
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
921 922 923
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
924
	}
925

926
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
927
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
928

929
out:
930
	drm_gem_object_unreference(&obj->base);
931
unlock:
932
	mutex_unlock(&dev->struct_mutex);
933 934 935
	return ret;
}

936
int
937
i915_gem_check_wedge(struct i915_gpu_error *error,
938 939
		     bool interruptible)
{
940
	if (i915_reset_in_progress(error)) {
941 942 943 944 945
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

946 947
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
968
	if (seqno == ring->outstanding_lazy_seqno)
969
		ret = i915_add_request(ring, NULL);
970 971 972 973

	return ret;
}

974 975 976 977 978 979 980 981 982 983 984
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

985 986 987 988 989 990 991 992
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

993 994 995 996
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
997
 * @reset_counter: reset sequence associated with the given seqno
998 999 1000
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1001 1002 1003 1004 1005 1006 1007
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1008 1009 1010 1011
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1012
			unsigned reset_counter,
1013 1014 1015
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1016 1017
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1018 1019
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1020 1021
	struct timespec before, now;
	DEFINE_WAIT(wait);
1022
	unsigned long timeout_expire;
1023 1024
	int ret;

1025 1026
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1027 1028 1029
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1030
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1031

1032 1033 1034 1035 1036 1037 1038 1039
	if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1040
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1041 1042
		return -ENODEV;

1043 1044
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1045
	getrawmonotonic(&before);
1046 1047
	for (;;) {
		struct timer_list timer;
1048

1049 1050
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1051

1052 1053
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1054 1055 1056 1057 1058 1059 1060 1061
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1062

1063 1064 1065 1066
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1067

1068 1069 1070 1071 1072
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1073
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1074 1075 1076 1077 1078 1079
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1080 1081
			unsigned long expire;

1082
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1083
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1084 1085 1086
			mod_timer(&timer, expire);
		}

1087
		io_schedule();
1088 1089 1090 1091 1092 1093

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1094
	getrawmonotonic(&now);
1095
	trace_i915_gem_request_wait_end(ring, seqno);
1096

1097 1098
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1099 1100

	finish_wait(&ring->irq_queue, &wait);
1101 1102 1103 1104

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1105 1106
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1107 1108
	}

1109
	return ret;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1127
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1128 1129 1130 1131 1132 1133 1134
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1135 1136
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1137
			    interruptible, NULL, NULL);
1138 1139
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1179
	return i915_gem_object_wait_rendering__tail(obj, ring);
1180 1181
}

1182 1183 1184 1185 1186
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1187
					    struct drm_file *file,
1188 1189 1190 1191 1192
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1193
	unsigned reset_counter;
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1204
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1205 1206 1207 1208 1209 1210 1211
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1212
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1213
	mutex_unlock(&dev->struct_mutex);
1214
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
1215
	mutex_lock(&dev->struct_mutex);
1216 1217
	if (ret)
		return ret;
1218

1219
	return i915_gem_object_wait_rendering__tail(obj, ring);
1220 1221
}

1222
/**
1223 1224
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1225 1226 1227
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1228
			  struct drm_file *file)
1229 1230
{
	struct drm_i915_gem_set_domain *args = data;
1231
	struct drm_i915_gem_object *obj;
1232 1233
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1234 1235
	int ret;

1236
	/* Only handle setting domains to types used by the CPU. */
1237
	if (write_domain & I915_GEM_GPU_DOMAINS)
1238 1239
		return -EINVAL;

1240
	if (read_domains & I915_GEM_GPU_DOMAINS)
1241 1242 1243 1244 1245 1246 1247 1248
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1249
	ret = i915_mutex_lock_interruptible(dev);
1250
	if (ret)
1251
		return ret;
1252

1253
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1254
	if (&obj->base == NULL) {
1255 1256
		ret = -ENOENT;
		goto unlock;
1257
	}
1258

1259 1260 1261 1262
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1263
	ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
1264 1265 1266
	if (ret)
		goto unref;

1267 1268
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1269 1270 1271 1272 1273 1274 1275

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1276
	} else {
1277
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1278 1279
	}

1280
unref:
1281
	drm_gem_object_unreference(&obj->base);
1282
unlock:
1283 1284 1285 1286 1287 1288 1289 1290 1291
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1292
			 struct drm_file *file)
1293 1294
{
	struct drm_i915_gem_sw_finish *args = data;
1295
	struct drm_i915_gem_object *obj;
1296 1297
	int ret = 0;

1298
	ret = i915_mutex_lock_interruptible(dev);
1299
	if (ret)
1300
		return ret;
1301

1302
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1303
	if (&obj->base == NULL) {
1304 1305
		ret = -ENOENT;
		goto unlock;
1306 1307 1308
	}

	/* Pinned buffers may be scanout, so flush the cache */
1309 1310
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1311

1312
	drm_gem_object_unreference(&obj->base);
1313
unlock:
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1327
		    struct drm_file *file)
1328 1329 1330 1331 1332
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1333
	obj = drm_gem_object_lookup(dev, file, args->handle);
1334
	if (obj == NULL)
1335
		return -ENOENT;
1336

1337 1338 1339 1340 1341 1342 1343 1344
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1345
	addr = vm_mmap(obj->filp, 0, args->size,
1346 1347
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1348
	drm_gem_object_unreference_unlocked(obj);
1349 1350 1351 1352 1353 1354 1355 1356
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1375 1376
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1377
	drm_i915_private_t *dev_priv = dev->dev_private;
1378 1379 1380
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1381
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1382

1383 1384
	intel_runtime_pm_get(dev_priv);

1385 1386 1387 1388
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1389 1390 1391
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1392

C
Chris Wilson 已提交
1393 1394
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1395 1396 1397 1398 1399 1400
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1401
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1402
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1403 1404
	if (ret)
		goto unlock;
1405

1406 1407 1408
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1409

1410
	ret = i915_gem_object_get_fence(obj);
1411
	if (ret)
1412
		goto unpin;
1413

1414 1415
	obj->fault_mappable = true;

1416 1417 1418
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1419 1420 1421

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1422 1423
unpin:
	i915_gem_object_unpin(obj);
1424
unlock:
1425
	mutex_unlock(&dev->struct_mutex);
1426
out:
1427
	switch (ret) {
1428
	case -EIO:
1429 1430 1431
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1432 1433 1434 1435
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1436
	case -EAGAIN:
D
Daniel Vetter 已提交
1437 1438 1439 1440
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1441
		 */
1442 1443
	case 0:
	case -ERESTARTSYS:
1444
	case -EINTR:
1445 1446 1447 1448 1449
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1450 1451
		ret = VM_FAULT_NOPAGE;
		break;
1452
	case -ENOMEM:
1453 1454
		ret = VM_FAULT_OOM;
		break;
1455
	case -ENOSPC:
1456 1457
		ret = VM_FAULT_SIGBUS;
		break;
1458
	default:
1459
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1460 1461
		ret = VM_FAULT_SIGBUS;
		break;
1462
	}
1463 1464 1465

	intel_runtime_pm_put(dev_priv);
	return ret;
1466 1467
}

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1484 1485 1486 1487
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1488
 * Preserve the reservation of the mmapping with the DRM core code, but
1489 1490 1491 1492 1493 1494 1495 1496 1497
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1498
void
1499
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1500
{
1501 1502
	if (!obj->fault_mappable)
		return;
1503

1504
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1505
	obj->fault_mappable = false;
1506 1507
}

1508
uint32_t
1509
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1510
{
1511
	uint32_t gtt_size;
1512 1513

	if (INTEL_INFO(dev)->gen >= 4 ||
1514 1515
	    tiling_mode == I915_TILING_NONE)
		return size;
1516 1517 1518

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1519
		gtt_size = 1024*1024;
1520
	else
1521
		gtt_size = 512*1024;
1522

1523 1524
	while (gtt_size < size)
		gtt_size <<= 1;
1525

1526
	return gtt_size;
1527 1528
}

1529 1530 1531 1532 1533
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1534
 * potential fence register mapping.
1535
 */
1536 1537 1538
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1539 1540 1541 1542 1543
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1544
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1545
	    tiling_mode == I915_TILING_NONE)
1546 1547
		return 4096;

1548 1549 1550 1551
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1552
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1553 1554
}

1555 1556 1557 1558 1559
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1560
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1561 1562
		return 0;

1563 1564
	dev_priv->mm.shrinker_no_lock_stealing = true;

1565 1566
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1567
		goto out;
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1579
		goto out;
1580 1581

	i915_gem_shrink_all(dev_priv);
1582 1583 1584 1585 1586
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1587 1588 1589 1590 1591 1592 1593
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1594
int
1595 1596 1597 1598
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1599
{
1600
	struct drm_i915_private *dev_priv = dev->dev_private;
1601
	struct drm_i915_gem_object *obj;
1602 1603
	int ret;

1604
	ret = i915_mutex_lock_interruptible(dev);
1605
	if (ret)
1606
		return ret;
1607

1608
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1609
	if (&obj->base == NULL) {
1610 1611 1612
		ret = -ENOENT;
		goto unlock;
	}
1613

B
Ben Widawsky 已提交
1614
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1615
		ret = -E2BIG;
1616
		goto out;
1617 1618
	}

1619
	if (obj->madv != I915_MADV_WILLNEED) {
1620
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1621 1622
		ret = -EINVAL;
		goto out;
1623 1624
	}

1625 1626 1627
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1628

1629
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1630

1631
out:
1632
	drm_gem_object_unreference(&obj->base);
1633
unlock:
1634
	mutex_unlock(&dev->struct_mutex);
1635
	return ret;
1636 1637
}

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1662 1663 1664
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1665 1666 1667
{
	struct inode *inode;

1668
	i915_gem_object_free_mmap_offset(obj);
1669

1670 1671
	if (obj->base.filp == NULL)
		return;
1672

D
Daniel Vetter 已提交
1673 1674 1675 1676 1677
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1678
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1679
	shmem_truncate_range(inode, 0, (loff_t)-1);
1680

D
Daniel Vetter 已提交
1681 1682
	obj->madv = __I915_MADV_PURGED;
}
1683

D
Daniel Vetter 已提交
1684 1685 1686 1687
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1688 1689
}

1690
static void
1691
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1692
{
1693 1694
	struct sg_page_iter sg_iter;
	int ret;
1695

1696
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1697

C
Chris Wilson 已提交
1698 1699 1700 1701 1702 1703
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1704
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1705 1706 1707
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1708
	if (i915_gem_object_needs_bit17_swizzle(obj))
1709 1710
		i915_gem_object_save_bit_17_swizzle(obj);

1711 1712
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1713

1714
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1715
		struct page *page = sg_page_iter_page(&sg_iter);
1716

1717
		if (obj->dirty)
1718
			set_page_dirty(page);
1719

1720
		if (obj->madv == I915_MADV_WILLNEED)
1721
			mark_page_accessed(page);
1722

1723
		page_cache_release(page);
1724
	}
1725
	obj->dirty = 0;
1726

1727 1728
	sg_free_table(obj->pages);
	kfree(obj->pages);
1729
}
C
Chris Wilson 已提交
1730

1731
int
1732 1733 1734 1735
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1736
	if (obj->pages == NULL)
1737 1738
		return 0;

1739 1740 1741
	if (obj->pages_pin_count)
		return -EBUSY;

1742
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1743

1744 1745 1746
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1747
	list_del(&obj->global_list);
1748

1749
	ops->put_pages(obj);
1750
	obj->pages = NULL;
1751

C
Chris Wilson 已提交
1752 1753 1754 1755 1756 1757
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1758
static unsigned long
1759 1760
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1761
{
1762
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1763
	struct drm_i915_gem_object *obj, *next;
1764
	unsigned long count = 0;
C
Chris Wilson 已提交
1765 1766 1767

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1768
				 global_list) {
1769
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1770
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1771 1772 1773 1774 1775 1776
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1777 1778 1779 1780 1781 1782 1783 1784
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1785
		struct i915_vma *vma, *v;
1786

1787 1788 1789 1790
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1791 1792 1793
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1816 1817 1818
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1819

1820
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1821
			count += obj->base.size >> PAGE_SHIFT;
1822 1823

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1824
	}
1825
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1826 1827 1828 1829

	return count;
}

1830
static unsigned long
1831 1832 1833 1834 1835
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1836
static unsigned long
C
Chris Wilson 已提交
1837 1838 1839
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1840
	long freed = 0;
C
Chris Wilson 已提交
1841 1842 1843

	i915_gem_evict_everything(dev_priv->dev);

1844
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1845
				 global_list) {
1846
		if (i915_gem_object_put_pages(obj) == 0)
1847 1848 1849
			freed += obj->base.size >> PAGE_SHIFT;
	}
	return freed;
D
Daniel Vetter 已提交
1850 1851
}

1852
static int
C
Chris Wilson 已提交
1853
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1854
{
C
Chris Wilson 已提交
1855
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1856 1857
	int page_count, i;
	struct address_space *mapping;
1858 1859
	struct sg_table *st;
	struct scatterlist *sg;
1860
	struct sg_page_iter sg_iter;
1861
	struct page *page;
1862
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1863
	gfp_t gfp;
1864

C
Chris Wilson 已提交
1865 1866 1867 1868 1869 1870 1871
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1872 1873 1874 1875
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1876
	page_count = obj->base.size / PAGE_SIZE;
1877 1878
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1879
		return -ENOMEM;
1880
	}
1881

1882 1883 1884 1885 1886
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1887
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1888
	gfp = mapping_gfp_mask(mapping);
1889
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1890
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1891 1892 1893
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1904
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1905 1906 1907 1908 1909 1910 1911
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1912
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1913 1914
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1915 1916 1917 1918 1919 1920 1921 1922
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1923 1924 1925 1926 1927 1928 1929 1930 1931
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1932 1933 1934

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1935
	}
1936 1937 1938 1939
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1940 1941
	obj->pages = st;

1942
	if (i915_gem_object_needs_bit17_swizzle(obj))
1943 1944 1945 1946 1947
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1948 1949
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1950
		page_cache_release(sg_page_iter_page(&sg_iter));
1951 1952
	sg_free_table(st);
	kfree(st);
1953
	return PTR_ERR(page);
1954 1955
}

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1970
	if (obj->pages)
1971 1972
		return 0;

1973 1974 1975 1976 1977
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1978 1979
	BUG_ON(obj->pages_pin_count);

1980 1981 1982 1983
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1984
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1985
	return 0;
1986 1987
}

B
Ben Widawsky 已提交
1988
static void
1989
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1990
			       struct intel_ring_buffer *ring)
1991
{
1992
	struct drm_device *dev = obj->base.dev;
1993
	struct drm_i915_private *dev_priv = dev->dev_private;
1994
	u32 seqno = intel_ring_get_seqno(ring);
1995

1996
	BUG_ON(ring == NULL);
1997 1998 1999 2000
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2001
	obj->ring = ring;
2002 2003

	/* Add a reference if we're newly entering the active list. */
2004 2005 2006
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2007
	}
2008

2009
	list_move_tail(&obj->ring_list, &ring->active_list);
2010

2011
	obj->last_read_seqno = seqno;
2012

2013
	if (obj->fenced_gpu_access) {
2014 2015
		obj->last_fenced_seqno = seqno;

2016 2017 2018 2019 2020 2021 2022 2023
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2024 2025 2026
	}
}

B
Ben Widawsky 已提交
2027 2028 2029 2030 2031 2032 2033
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2034 2035
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2036
{
B
Ben Widawsky 已提交
2037 2038 2039
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
	struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2040

2041
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2042
	BUG_ON(!obj->active);
2043

B
Ben Widawsky 已提交
2044
	list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
2045

2046
	list_del_init(&obj->ring_list);
2047 2048
	obj->ring = NULL;

2049 2050 2051 2052 2053
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2054 2055 2056 2057 2058 2059
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2060
}
2061

2062
static int
2063
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2064
{
2065 2066 2067
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2068

2069
	/* Carefully retire all requests without writing to the rings */
2070
	for_each_ring(ring, dev_priv, i) {
2071 2072 2073
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2074 2075
	}
	i915_gem_retire_requests(dev);
2076 2077

	/* Finally reset hw state */
2078
	for_each_ring(ring, dev_priv, i) {
2079
		intel_ring_init_seqno(ring, seqno);
2080

2081 2082 2083
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2084

2085
	return 0;
2086 2087
}

2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2114 2115
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2116
{
2117 2118 2119 2120
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2121
		int ret = i915_gem_init_seqno(dev, 0);
2122 2123
		if (ret)
			return ret;
2124

2125 2126
		dev_priv->next_seqno = 1;
	}
2127

2128
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2129
	return 0;
2130 2131
}

2132 2133
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2134
		       struct drm_i915_gem_object *obj,
2135
		       u32 *out_seqno)
2136
{
C
Chris Wilson 已提交
2137
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2138
	struct drm_i915_gem_request *request;
2139
	u32 request_ring_position, request_start;
2140
	int was_empty;
2141 2142
	int ret;

2143
	request_start = intel_ring_get_tail(ring);
2144 2145 2146 2147 2148 2149 2150
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2151 2152 2153
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2154

2155 2156
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2157
		return -ENOMEM;
2158

2159 2160 2161 2162 2163 2164 2165
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2166
	ret = ring->add_request(ring);
2167
	if (ret)
2168
		return ret;
2169

2170
	request->seqno = intel_ring_get_seqno(ring);
2171
	request->ring = ring;
2172
	request->head = request_start;
2173
	request->tail = request_ring_position;
2174 2175 2176 2177 2178 2179 2180

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2181
	request->batch_obj = obj;
2182

2183 2184 2185 2186
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2187 2188 2189
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2190
	request->emitted_jiffies = jiffies;
2191 2192
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2193
	request->file_priv = NULL;
2194

C
Chris Wilson 已提交
2195 2196 2197
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2198
		spin_lock(&file_priv->mm.lock);
2199
		request->file_priv = file_priv;
2200
		list_add_tail(&request->client_list,
2201
			      &file_priv->mm.request_list);
2202
		spin_unlock(&file_priv->mm.lock);
2203
	}
2204

2205
	trace_i915_gem_request_add(ring, request->seqno);
2206
	ring->outstanding_lazy_seqno = 0;
2207
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2208

2209
	if (!dev_priv->ums.mm_suspended) {
2210 2211
		i915_queue_hangcheck(ring->dev);

2212
		if (was_empty) {
2213
			cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2214
			queue_delayed_work(dev_priv->wq,
2215 2216
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2217 2218
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2219
	}
2220

2221
	if (out_seqno)
2222
		*out_seqno = request->seqno;
2223
	return 0;
2224 2225
}

2226 2227
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2228
{
2229
	struct drm_i915_file_private *file_priv = request->file_priv;
2230

2231 2232
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2233

2234
	spin_lock(&file_priv->mm.lock);
2235 2236
	list_del(&request->client_list);
	request->file_priv = NULL;
2237
	spin_unlock(&file_priv->mm.lock);
2238 2239
}

2240 2241
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2242
{
2243 2244
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2278 2279 2280 2281 2282 2283 2284 2285
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2286 2287
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
{
	const unsigned long elapsed = get_seconds() - hs->guilty_ts;

	if (hs->banned)
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
		DRM_ERROR("context hanging too fast, declaring banned!\n");
		return true;
	}

	return false;
}

2316 2317 2318 2319 2320 2321
static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2322
	unsigned long offset = 0;
2323 2324 2325 2326

	/* Innocent until proven guilty */
	guilty = false;

2327 2328 2329 2330
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2331
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2332
	    i915_request_guilty(request, acthd, &inside)) {
2333
		DRM_DEBUG("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2334 2335
			  ring->name,
			  inside ? "inside" : "flushing",
2336
			  offset,
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
2352 2353
		if (guilty) {
			hs->banned = i915_context_is_banned(hs);
2354
			hs->batch_active++;
2355 2356
			hs->guilty_ts = get_seconds();
		} else {
2357
			hs->batch_pending++;
2358
		}
2359 2360 2361
	}
}

2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2373 2374
static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
				       struct intel_ring_buffer *ring)
2375
{
2376 2377 2378 2379 2380 2381 2382
	u32 completed_seqno = ring->get_seqno(ring, false);
	u32 acthd = intel_ring_get_active_head(ring);
	struct drm_i915_gem_request *request;

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2383

2384 2385 2386
		i915_set_reset_status(ring, request, acthd);
	}
}
2387

2388 2389 2390
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
					struct intel_ring_buffer *ring)
{
2391 2392
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2393

2394 2395 2396
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2397

2398
		i915_gem_free_request(request);
2399
	}
2400

2401
	while (!list_empty(&ring->active_list)) {
2402
		struct drm_i915_gem_object *obj;
2403

2404 2405 2406
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2407

2408
		i915_gem_object_move_to_inactive(obj);
2409 2410 2411
	}
}

2412
void i915_gem_restore_fences(struct drm_device *dev)
2413 2414 2415 2416
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2417
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2418
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2419

2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2430 2431 2432
	}
}

2433
void i915_gem_reset(struct drm_device *dev)
2434
{
2435
	struct drm_i915_private *dev_priv = dev->dev_private;
2436
	struct intel_ring_buffer *ring;
2437
	int i;
2438

2439 2440 2441 2442 2443 2444 2445 2446
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2447
	for_each_ring(ring, dev_priv, i)
2448
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2449

2450 2451
	i915_gem_cleanup_ringbuffer(dev);

2452
	i915_gem_restore_fences(dev);
2453 2454 2455 2456 2457
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2458
void
C
Chris Wilson 已提交
2459
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2460 2461 2462
{
	uint32_t seqno;

C
Chris Wilson 已提交
2463
	if (list_empty(&ring->request_list))
2464 2465
		return;

C
Chris Wilson 已提交
2466
	WARN_ON(i915_verify_lists(ring->dev));
2467

2468
	seqno = ring->get_seqno(ring, true);
2469

2470
	while (!list_empty(&ring->request_list)) {
2471 2472
		struct drm_i915_gem_request *request;

2473
		request = list_first_entry(&ring->request_list,
2474 2475 2476
					   struct drm_i915_gem_request,
					   list);

2477
		if (!i915_seqno_passed(seqno, request->seqno))
2478 2479
			break;

C
Chris Wilson 已提交
2480
		trace_i915_gem_request_retire(ring, request->seqno);
2481 2482 2483 2484 2485 2486
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2487

2488
		i915_gem_free_request(request);
2489
	}
2490

2491 2492 2493 2494
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2495
		struct drm_i915_gem_object *obj;
2496

2497
		obj = list_first_entry(&ring->active_list,
2498 2499
				      struct drm_i915_gem_object,
				      ring_list);
2500

2501
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2502
			break;
2503

2504
		i915_gem_object_move_to_inactive(obj);
2505
	}
2506

C
Chris Wilson 已提交
2507 2508
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2509
		ring->irq_put(ring);
C
Chris Wilson 已提交
2510
		ring->trace_irq_seqno = 0;
2511
	}
2512

C
Chris Wilson 已提交
2513
	WARN_ON(i915_verify_lists(ring->dev));
2514 2515
}

2516
bool
2517 2518 2519
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2520
	struct intel_ring_buffer *ring;
2521
	bool idle = true;
2522
	int i;
2523

2524
	for_each_ring(ring, dev_priv, i) {
2525
		i915_gem_retire_requests_ring(ring);
2526 2527 2528 2529 2530 2531 2532 2533 2534
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2535 2536
}

2537
static void
2538 2539
i915_gem_retire_work_handler(struct work_struct *work)
{
2540 2541 2542
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2543
	bool idle;
2544

2545
	/* Come back later if the device is busy... */
2546 2547 2548 2549
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2550
	}
2551
	if (!idle)
2552 2553
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2554
}
2555

2556 2557 2558 2559 2560 2561 2562
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2563 2564
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2576
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2577 2578 2579 2580 2581 2582 2583 2584 2585
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2611
	drm_i915_private_t *dev_priv = dev->dev_private;
2612 2613 2614
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2615
	struct timespec timeout_stack, *timeout = NULL;
2616
	unsigned reset_counter;
2617 2618 2619
	u32 seqno = 0;
	int ret = 0;

2620 2621 2622 2623
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2635 2636
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2637 2638 2639 2640
	if (ret)
		goto out;

	if (obj->active) {
2641
		seqno = obj->last_read_seqno;
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2657
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2658 2659
	mutex_unlock(&dev->struct_mutex);

2660
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2661
	if (timeout)
2662
		args->timeout_ns = timespec_to_ns(timeout);
2663 2664 2665 2666 2667 2668 2669 2670
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2694
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2695
		return i915_gem_object_wait_rendering(obj, false);
2696 2697 2698

	idx = intel_ring_sync_index(from, to);

2699
	seqno = obj->last_read_seqno;
2700 2701 2702
	if (seqno <= from->sync_seqno[idx])
		return 0;

2703 2704 2705
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2706

2707
	trace_i915_gem_ring_sync_to(from, to, seqno);
2708
	ret = to->sync_to(to, from, seqno);
2709
	if (!ret)
2710 2711 2712 2713 2714
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2715

2716
	return ret;
2717 2718
}

2719 2720 2721 2722 2723 2724 2725
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2726 2727 2728
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2729 2730 2731
	/* Wait for any direct GTT access to complete */
	mb();

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2743
int i915_vma_unbind(struct i915_vma *vma)
2744
{
2745
	struct drm_i915_gem_object *obj = vma->obj;
2746
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2747
	int ret;
2748

2749 2750 2751
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

2752
	if (list_empty(&vma->vma_link))
2753 2754
		return 0;

2755 2756 2757 2758 2759
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);

		return 0;
	}
2760

2761 2762
	if (obj->pin_count)
		return -EBUSY;
2763

2764 2765
	BUG_ON(obj->pages == NULL);

2766
	ret = i915_gem_object_finish_gpu(obj);
2767
	if (ret)
2768 2769 2770 2771 2772 2773
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2774
	i915_gem_object_finish_gtt(obj);
2775

2776
	/* release the fence reg _after_ flushing */
2777
	ret = i915_gem_object_put_fence(obj);
2778
	if (ret)
2779
		return ret;
2780

2781
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2782

2783 2784
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2785 2786 2787 2788
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2789
	i915_gem_gtt_finish_object(obj);
2790

B
Ben Widawsky 已提交
2791
	list_del(&vma->mm_list);
2792
	/* Avoid an unnecessary call to unbind on rebind. */
2793 2794
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2795

B
Ben Widawsky 已提交
2796 2797 2798 2799
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2800
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2801 2802
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2803

2804 2805 2806 2807 2808 2809
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2810
	return 0;
2811 2812
}

2813 2814 2815 2816 2817 2818 2819 2820 2821
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2822
	if (!i915_gem_obj_ggtt_bound(obj))
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2833
int i915_gpu_idle(struct drm_device *dev)
2834 2835
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2836
	struct intel_ring_buffer *ring;
2837
	int ret, i;
2838 2839

	/* Flush everything onto the inactive list. */
2840
	for_each_ring(ring, dev_priv, i) {
2841 2842 2843 2844
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2845
		ret = intel_ring_idle(ring);
2846 2847 2848
		if (ret)
			return ret;
	}
2849

2850
	return 0;
2851 2852
}

2853 2854
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2855 2856
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2857 2858
	int fence_reg;
	int fence_pitch_shift;
2859

2860 2861 2862 2863 2864 2865 2866 2867
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2882
	if (obj) {
2883
		u32 size = i915_gem_obj_ggtt_size(obj);
2884
		uint64_t val;
2885

2886
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2887
				 0xfffff000) << 32;
2888
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2889
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2890 2891 2892
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2893

2894 2895 2896 2897 2898 2899 2900 2901 2902
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2903 2904
}

2905 2906
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2907 2908
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2909
	u32 val;
2910

2911
	if (obj) {
2912
		u32 size = i915_gem_obj_ggtt_size(obj);
2913 2914
		int pitch_val;
		int tile_width;
2915

2916
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2917
		     (size & -size) != size ||
2918 2919 2920
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2921

2922 2923 2924 2925 2926 2927 2928 2929 2930
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2931
		val = i915_gem_obj_ggtt_offset(obj);
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2947 2948
}

2949 2950
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2951 2952 2953 2954
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2955
	if (obj) {
2956
		u32 size = i915_gem_obj_ggtt_size(obj);
2957
		uint32_t pitch_val;
2958

2959
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2960
		     (size & -size) != size ||
2961 2962 2963
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2964

2965 2966
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2967

2968
		val = i915_gem_obj_ggtt_offset(obj);
2969 2970 2971 2972 2973 2974 2975
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2976

2977 2978 2979 2980
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2981 2982 2983 2984 2985
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2986 2987 2988
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2989 2990 2991 2992 2993 2994 2995 2996
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2997 2998 2999 3000
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

3001
	switch (INTEL_INFO(dev)->gen) {
3002
	case 8:
3003
	case 7:
3004
	case 6:
3005 3006 3007 3008
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
3009
	default: BUG();
3010
	}
3011 3012 3013 3014 3015 3016

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
3017 3018
}

3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
3029
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3030 3031 3032
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3033 3034

	if (enable) {
3035
		obj->fence_reg = reg;
3036 3037 3038 3039 3040 3041 3042
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3043
	obj->fence_dirty = false;
3044 3045
}

3046
static int
3047
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3048
{
3049
	if (obj->last_fenced_seqno) {
3050
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3051 3052
		if (ret)
			return ret;
3053 3054 3055 3056

		obj->last_fenced_seqno = 0;
	}

3057
	obj->fenced_gpu_access = false;
3058 3059 3060 3061 3062 3063
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3064
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3065
	struct drm_i915_fence_reg *fence;
3066 3067
	int ret;

3068
	ret = i915_gem_object_wait_fence(obj);
3069 3070 3071
	if (ret)
		return ret;

3072 3073
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3074

3075 3076
	fence = &dev_priv->fence_regs[obj->fence_reg];

3077
	i915_gem_object_fence_lost(obj);
3078
	i915_gem_object_update_fence(obj, fence, false);
3079 3080 3081 3082 3083

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3084
i915_find_fence_reg(struct drm_device *dev)
3085 3086
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3087
	struct drm_i915_fence_reg *reg, *avail;
3088
	int i;
3089 3090

	/* First try to find a free reg */
3091
	avail = NULL;
3092 3093 3094
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3095
			return reg;
3096

3097
		if (!reg->pin_count)
3098
			avail = reg;
3099 3100
	}

3101 3102
	if (avail == NULL)
		return NULL;
3103 3104

	/* None available, try to steal one or wait for a user to finish */
3105
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3106
		if (reg->pin_count)
3107 3108
			continue;

C
Chris Wilson 已提交
3109
		return reg;
3110 3111
	}

C
Chris Wilson 已提交
3112
	return NULL;
3113 3114
}

3115
/**
3116
 * i915_gem_object_get_fence - set up fencing for an object
3117 3118 3119 3120 3121 3122 3123 3124 3125
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3126 3127
 *
 * For an untiled surface, this removes any existing fence.
3128
 */
3129
int
3130
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3131
{
3132
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3133
	struct drm_i915_private *dev_priv = dev->dev_private;
3134
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3135
	struct drm_i915_fence_reg *reg;
3136
	int ret;
3137

3138 3139 3140
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3141
	if (obj->fence_dirty) {
3142
		ret = i915_gem_object_wait_fence(obj);
3143 3144 3145
		if (ret)
			return ret;
	}
3146

3147
	/* Just update our place in the LRU if our fence is getting reused. */
3148 3149
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3150
		if (!obj->fence_dirty) {
3151 3152 3153 3154 3155 3156 3157 3158
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3159

3160 3161 3162
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3163
			ret = i915_gem_object_wait_fence(old);
3164 3165 3166
			if (ret)
				return ret;

3167
			i915_gem_object_fence_lost(old);
3168
		}
3169
	} else
3170 3171
		return 0;

3172 3173
	i915_gem_object_update_fence(obj, reg, enable);

3174
	return 0;
3175 3176
}

3177 3178 3179 3180 3181 3182 3183 3184
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3185
	 * crossing memory domains and dying.
3186 3187 3188 3189
	 */
	if (HAS_LLC(dev))
		return true;

3190
	if (!drm_mm_node_allocated(gtt_space))
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3214
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3215 3216 3217 3218 3219 3220 3221 3222
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3223 3224
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3225 3226 3227 3228 3229 3230 3231 3232 3233 3234
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3235 3236
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3247 3248 3249 3250
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3251 3252 3253 3254 3255
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3256
{
3257
	struct drm_device *dev = obj->base.dev;
3258
	drm_i915_private_t *dev_priv = dev->dev_private;
3259
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3260 3261
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3262
	struct i915_vma *vma;
3263
	int ret;
3264

3265 3266 3267 3268 3269
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3270
						     obj->tiling_mode, true);
3271
	unfenced_alignment =
3272
		i915_gem_get_gtt_alignment(dev,
3273
						    obj->base.size,
3274
						    obj->tiling_mode, false);
3275

3276
	if (alignment == 0)
3277 3278
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3279
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3280 3281 3282 3283
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3284
	size = map_and_fenceable ? fence_size : obj->base.size;
3285

3286 3287 3288
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3289
	if (obj->base.size > gtt_max) {
3290
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3291 3292
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3293
			  gtt_max);
3294 3295 3296
		return -E2BIG;
	}

3297
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3298 3299 3300
	if (ret)
		return ret;

3301 3302
	i915_gem_object_pin_pages(obj);

3303 3304
	BUG_ON(!i915_is_ggtt(vm));

3305
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3306
	if (IS_ERR(vma)) {
3307 3308
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3309 3310
	}

3311 3312 3313
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

3314
search_free:
3315
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3316
						  size, alignment,
3317 3318
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3319
	if (ret) {
3320
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3321
					       obj->cache_level,
3322 3323
					       map_and_fenceable,
					       nonblocking);
3324 3325
		if (ret == 0)
			goto search_free;
3326

3327
		goto err_free_vma;
3328
	}
B
Ben Widawsky 已提交
3329
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3330
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3331
		ret = -EINVAL;
3332
		goto err_remove_node;
3333 3334
	}

3335
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3336
	if (ret)
3337
		goto err_remove_node;
3338

3339
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3340
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3341

3342 3343
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3344

3345 3346
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3347

3348 3349
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3350

3351
		obj->map_and_fenceable = mappable && fenceable;
3352
	}
3353

3354
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3355

3356
	trace_i915_vma_bind(vma, map_and_fenceable);
3357
	i915_gem_verify_gtt(dev);
3358
	return 0;
B
Ben Widawsky 已提交
3359

3360
err_remove_node:
3361
	drm_mm_remove_node(&vma->node);
3362
err_free_vma:
B
Ben Widawsky 已提交
3363
	i915_gem_vma_destroy(vma);
3364
err_unpin:
B
Ben Widawsky 已提交
3365 3366
	i915_gem_object_unpin_pages(obj);
	return ret;
3367 3368
}

3369
bool
3370 3371
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3372 3373 3374 3375 3376
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3377
	if (obj->pages == NULL)
3378
		return false;
3379

3380 3381 3382 3383 3384
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3385
		return false;
3386

3387 3388 3389 3390 3391 3392 3393 3394
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3395
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3396
		return false;
3397

C
Chris Wilson 已提交
3398
	trace_i915_gem_object_clflush(obj);
3399
	drm_clflush_sg(obj->pages);
3400 3401

	return true;
3402 3403 3404 3405
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3406
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3407
{
C
Chris Wilson 已提交
3408 3409
	uint32_t old_write_domain;

3410
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3411 3412
		return;

3413
	/* No actual flushing is required for the GTT write domain.  Writes
3414 3415
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3416 3417 3418 3419
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3420
	 */
3421 3422
	wmb();

3423 3424
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3425 3426

	trace_i915_gem_object_change_domain(obj,
3427
					    obj->base.read_domains,
C
Chris Wilson 已提交
3428
					    old_write_domain);
3429 3430 3431 3432
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3433 3434
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3435
{
C
Chris Wilson 已提交
3436
	uint32_t old_write_domain;
3437

3438
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3439 3440
		return;

3441 3442 3443
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3444 3445
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3446 3447

	trace_i915_gem_object_change_domain(obj,
3448
					    obj->base.read_domains,
C
Chris Wilson 已提交
3449
					    old_write_domain);
3450 3451
}

3452 3453 3454 3455 3456 3457
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3458
int
3459
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3460
{
3461
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3462
	uint32_t old_write_domain, old_read_domains;
3463
	int ret;
3464

3465
	/* Not valid to be called on unbound objects. */
3466
	if (!i915_gem_obj_bound_any(obj))
3467 3468
		return -EINVAL;

3469 3470 3471
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3472
	ret = i915_gem_object_wait_rendering(obj, !write);
3473 3474 3475
	if (ret)
		return ret;

3476
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3477

3478 3479 3480 3481 3482 3483 3484
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3485 3486
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3487

3488 3489 3490
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3491 3492
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3493
	if (write) {
3494 3495 3496
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3497 3498
	}

C
Chris Wilson 已提交
3499 3500 3501 3502
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3503
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3504
	if (i915_gem_object_is_inactive(obj)) {
3505
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3506 3507 3508 3509 3510
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3511

3512 3513 3514
	return 0;
}

3515 3516 3517
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3518 3519
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3520
	struct i915_vma *vma;
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3531 3532
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3533
			ret = i915_vma_unbind(vma);
3534 3535 3536 3537 3538
			if (ret)
				return ret;

			break;
		}
3539 3540
	}

3541
	if (i915_gem_obj_bound_any(obj)) {
3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3552
		if (INTEL_INFO(dev)->gen < 6) {
3553 3554 3555 3556 3557
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3558 3559
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3560 3561 3562
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3563 3564
	}

3565 3566 3567 3568 3569
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3591
	i915_gem_verify_gtt(dev);
3592 3593 3594
	return 0;
}

B
Ben Widawsky 已提交
3595 3596
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3597
{
B
Ben Widawsky 已提交
3598
	struct drm_i915_gem_caching *args = data;
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3612 3613 3614 3615 3616 3617
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3618 3619 3620 3621
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3622 3623 3624 3625
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3626 3627 3628 3629 3630 3631 3632

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3633 3634
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3635
{
B
Ben Widawsky 已提交
3636
	struct drm_i915_gem_caching *args = data;
3637 3638 3639 3640
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3641 3642
	switch (args->caching) {
	case I915_CACHING_NONE:
3643 3644
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3645
	case I915_CACHING_CACHED:
3646 3647
		level = I915_CACHE_LLC;
		break;
3648 3649 3650
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3651 3652 3653 3654
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3655 3656 3657 3658
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
	return obj->pin_count - !!obj->user_pin_count;
}

3689
/*
3690 3691 3692
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3693 3694
 */
int
3695 3696
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3697
				     struct intel_ring_buffer *pipelined)
3698
{
3699
	u32 old_read_domains, old_write_domain;
3700 3701
	int ret;

3702
	if (pipelined != obj->ring) {
3703 3704
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3705 3706 3707
			return ret;
	}

3708 3709 3710 3711 3712
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3713 3714 3715 3716 3717 3718 3719 3720 3721
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3722 3723
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3724
	if (ret)
3725
		goto err_unpin_display;
3726

3727 3728 3729 3730
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3731
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3732
	if (ret)
3733
		goto err_unpin_display;
3734

3735
	i915_gem_object_flush_cpu_write_domain(obj, true);
3736

3737
	old_write_domain = obj->base.write_domain;
3738
	old_read_domains = obj->base.read_domains;
3739 3740 3741 3742

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3743
	obj->base.write_domain = 0;
3744
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3745 3746 3747

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3748
					    old_write_domain);
3749 3750

	return 0;
3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin(obj);
	obj->pin_display = is_pin_display(obj);
3762 3763
}

3764
int
3765
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3766
{
3767 3768
	int ret;

3769
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3770 3771
		return 0;

3772
	ret = i915_gem_object_wait_rendering(obj, false);
3773 3774 3775
	if (ret)
		return ret;

3776 3777
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3778
	return 0;
3779 3780
}

3781 3782 3783 3784 3785 3786
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3787
int
3788
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3789
{
C
Chris Wilson 已提交
3790
	uint32_t old_write_domain, old_read_domains;
3791 3792
	int ret;

3793 3794 3795
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3796
	ret = i915_gem_object_wait_rendering(obj, !write);
3797 3798 3799
	if (ret)
		return ret;

3800
	i915_gem_object_flush_gtt_write_domain(obj);
3801

3802 3803
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3804

3805
	/* Flush the CPU cache if it's still invalid. */
3806
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3807
		i915_gem_clflush_object(obj, false);
3808

3809
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3810 3811 3812 3813 3814
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3815
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3816 3817 3818 3819 3820

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3821 3822
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3823
	}
3824

C
Chris Wilson 已提交
3825 3826 3827 3828
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3829 3830 3831
	return 0;
}

3832 3833 3834
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3835 3836 3837 3838
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3839 3840 3841
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3842
static int
3843
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3844
{
3845 3846
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3847
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3848 3849
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3850
	unsigned reset_counter;
3851 3852
	u32 seqno = 0;
	int ret;
3853

3854 3855 3856 3857 3858 3859 3860
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3861

3862
	spin_lock(&file_priv->mm.lock);
3863
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3864 3865
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3866

3867 3868
		ring = request->ring;
		seqno = request->seqno;
3869
	}
3870
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3871
	spin_unlock(&file_priv->mm.lock);
3872

3873 3874
	if (seqno == 0)
		return 0;
3875

3876
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3877 3878
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3879 3880 3881 3882

	return ret;
}

3883
int
3884
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3885
		    struct i915_address_space *vm,
3886
		    uint32_t alignment,
3887 3888
		    bool map_and_fenceable,
		    bool nonblocking)
3889
{
3890
	struct i915_vma *vma;
3891 3892
	int ret;

3893 3894
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3895

3896 3897 3898 3899 3900 3901 3902
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3903 3904
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3905
			     "bo is already pinned with incorrect alignment:"
3906
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3907
			     " obj->map_and_fenceable=%d\n",
3908
			     i915_gem_obj_offset(obj, vm), alignment,
3909
			     map_and_fenceable,
3910
			     obj->map_and_fenceable);
3911
			ret = i915_vma_unbind(vma);
3912 3913 3914 3915 3916
			if (ret)
				return ret;
		}
	}

3917
	if (!i915_gem_obj_bound(obj, vm)) {
3918 3919
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3920 3921 3922
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3923
		if (ret)
3924
			return ret;
3925 3926 3927

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3928
	}
J
Jesse Barnes 已提交
3929

3930 3931 3932
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3933
	obj->pin_count++;
3934
	obj->pin_mappable |= map_and_fenceable;
3935 3936 3937 3938 3939

	return 0;
}

void
3940
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3941
{
3942
	BUG_ON(obj->pin_count == 0);
3943
	BUG_ON(!i915_gem_obj_bound_any(obj));
3944

3945
	if (--obj->pin_count == 0)
3946
		obj->pin_mappable = false;
3947 3948 3949 3950
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3951
		   struct drm_file *file)
3952 3953
{
	struct drm_i915_gem_pin *args = data;
3954
	struct drm_i915_gem_object *obj;
3955 3956
	int ret;

3957 3958 3959
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3960

3961
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3962
	if (&obj->base == NULL) {
3963 3964
		ret = -ENOENT;
		goto unlock;
3965 3966
	}

3967
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3968
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3969 3970
		ret = -EINVAL;
		goto out;
3971 3972
	}

3973
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3974 3975
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3976 3977
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3978 3979
	}

3980 3981 3982 3983 3984
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3985
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3986
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3987 3988
		if (ret)
			goto out;
3989 3990
	}

3991 3992 3993
	obj->user_pin_count++;
	obj->pin_filp = file;

3994
	args->offset = i915_gem_obj_ggtt_offset(obj);
3995
out:
3996
	drm_gem_object_unreference(&obj->base);
3997
unlock:
3998
	mutex_unlock(&dev->struct_mutex);
3999
	return ret;
4000 4001 4002 4003
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4004
		     struct drm_file *file)
4005 4006
{
	struct drm_i915_gem_pin *args = data;
4007
	struct drm_i915_gem_object *obj;
4008
	int ret;
4009

4010 4011 4012
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4013

4014
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4015
	if (&obj->base == NULL) {
4016 4017
		ret = -ENOENT;
		goto unlock;
4018
	}
4019

4020
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
4021 4022
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
4023 4024
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4025
	}
4026 4027 4028
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
4029 4030
		i915_gem_object_unpin(obj);
	}
4031

4032
out:
4033
	drm_gem_object_unreference(&obj->base);
4034
unlock:
4035
	mutex_unlock(&dev->struct_mutex);
4036
	return ret;
4037 4038 4039 4040
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4041
		    struct drm_file *file)
4042 4043
{
	struct drm_i915_gem_busy *args = data;
4044
	struct drm_i915_gem_object *obj;
4045 4046
	int ret;

4047
	ret = i915_mutex_lock_interruptible(dev);
4048
	if (ret)
4049
		return ret;
4050

4051
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4052
	if (&obj->base == NULL) {
4053 4054
		ret = -ENOENT;
		goto unlock;
4055
	}
4056

4057 4058 4059 4060
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4061
	 */
4062
	ret = i915_gem_object_flush_active(obj);
4063

4064
	args->busy = obj->active;
4065 4066 4067 4068
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4069

4070
	drm_gem_object_unreference(&obj->base);
4071
unlock:
4072
	mutex_unlock(&dev->struct_mutex);
4073
	return ret;
4074 4075 4076 4077 4078 4079
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4080
	return i915_gem_ring_throttle(dev, file_priv);
4081 4082
}

4083 4084 4085 4086 4087
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4088
	struct drm_i915_gem_object *obj;
4089
	int ret;
4090 4091 4092 4093 4094 4095 4096 4097 4098

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4099 4100 4101 4102
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4103
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4104
	if (&obj->base == NULL) {
4105 4106
		ret = -ENOENT;
		goto unlock;
4107 4108
	}

4109
	if (obj->pin_count) {
4110 4111
		ret = -EINVAL;
		goto out;
4112 4113
	}

4114 4115
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4116

C
Chris Wilson 已提交
4117 4118
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4119 4120
		i915_gem_object_truncate(obj);

4121
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4122

4123
out:
4124
	drm_gem_object_unreference(&obj->base);
4125
unlock:
4126
	mutex_unlock(&dev->struct_mutex);
4127
	return ret;
4128 4129
}

4130 4131
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4132
{
4133
	INIT_LIST_HEAD(&obj->global_list);
4134
	INIT_LIST_HEAD(&obj->ring_list);
4135
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4136
	INIT_LIST_HEAD(&obj->vma_list);
4137

4138 4139
	obj->ops = ops;

4140 4141 4142 4143 4144 4145 4146 4147
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4148 4149 4150 4151 4152
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4153 4154
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4155
{
4156
	struct drm_i915_gem_object *obj;
4157
	struct address_space *mapping;
D
Daniel Vetter 已提交
4158
	gfp_t mask;
4159

4160
	obj = i915_gem_object_alloc(dev);
4161 4162
	if (obj == NULL)
		return NULL;
4163

4164
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4165
		i915_gem_object_free(obj);
4166 4167
		return NULL;
	}
4168

4169 4170 4171 4172 4173 4174 4175
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4176
	mapping = file_inode(obj->base.filp)->i_mapping;
4177
	mapping_set_gfp_mask(mapping, mask);
4178

4179
	i915_gem_object_init(obj, &i915_gem_object_ops);
4180

4181 4182
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4183

4184 4185
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4201 4202
	trace_i915_gem_object_create(obj);

4203
	return obj;
4204 4205
}

4206
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4207
{
4208
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4209
	struct drm_device *dev = obj->base.dev;
4210
	drm_i915_private_t *dev_priv = dev->dev_private;
4211
	struct i915_vma *vma, *next;
4212

4213 4214
	intel_runtime_pm_get(dev_priv);

4215 4216
	trace_i915_gem_object_destroy(obj);

4217 4218 4219 4220
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4221 4222 4223 4224 4225 4226 4227
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4228

4229 4230
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4231

4232
			WARN_ON(i915_vma_unbind(vma));
4233

4234 4235
			dev_priv->mm.interruptible = was_interruptible;
		}
4236 4237
	}

B
Ben Widawsky 已提交
4238 4239 4240 4241 4242
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4243 4244
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4245
	i915_gem_object_put_pages(obj);
4246
	i915_gem_object_free_mmap_offset(obj);
4247
	i915_gem_object_release_stolen(obj);
4248

4249 4250
	BUG_ON(obj->pages);

4251 4252
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4253

4254 4255
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4256

4257
	kfree(obj->bit_17);
4258
	i915_gem_object_free(obj);
4259 4260

	intel_runtime_pm_put(dev_priv);
4261 4262
}

4263
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4264
				     struct i915_address_space *vm)
4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
B
Ben Widawsky 已提交
4276 4277 4278 4279 4280 4281
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4282
	INIT_LIST_HEAD(&vma->mm_list);
4283
	INIT_LIST_HEAD(&vma->exec_list);
B
Ben Widawsky 已提交
4284 4285 4286
	vma->vm = vm;
	vma->obj = obj;

4287 4288 4289 4290 4291 4292
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4293 4294 4295
	return vma;
}

4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}

B
Ben Widawsky 已提交
4309 4310 4311
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4312 4313 4314 4315 4316

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4317
	list_del(&vma->vma_link);
4318

B
Ben Widawsky 已提交
4319 4320 4321
	kfree(vma);
}

4322
int
4323
i915_gem_suspend(struct drm_device *dev)
4324 4325
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4326
	int ret = 0;
4327

4328
	mutex_lock(&dev->struct_mutex);
4329
	if (dev_priv->ums.mm_suspended)
4330
		goto err;
4331

4332
	ret = i915_gpu_idle(dev);
4333
	if (ret)
4334
		goto err;
4335

4336
	i915_gem_retire_requests(dev);
4337

4338
	/* Under UMS, be paranoid and evict. */
4339
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4340
		i915_gem_evict_everything(dev);
4341 4342

	i915_kernel_lost_context(dev);
4343
	i915_gem_cleanup_ringbuffer(dev);
4344

4345 4346 4347 4348 4349 4350 4351 4352 4353
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4354
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4355
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4356

4357
	return 0;
4358 4359 4360 4361

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4362 4363
}

4364
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4365
{
4366
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4367
	drm_i915_private_t *dev_priv = dev->dev_private;
4368 4369
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4370
	int i, ret;
B
Ben Widawsky 已提交
4371

4372
	if (!HAS_L3_DPF(dev) || !remap_info)
4373
		return 0;
B
Ben Widawsky 已提交
4374

4375 4376 4377
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4378

4379 4380 4381 4382 4383
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4384
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4385 4386 4387
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4388 4389
	}

4390
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4391

4392
	return ret;
B
Ben Widawsky 已提交
4393 4394
}

4395 4396 4397 4398
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4399
	if (INTEL_INFO(dev)->gen < 5 ||
4400 4401 4402 4403 4404 4405
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4406 4407 4408
	if (IS_GEN5(dev))
		return;

4409 4410
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4411
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4412
	else if (IS_GEN7(dev))
4413
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4414 4415
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4416 4417
	else
		BUG();
4418
}
D
Daniel Vetter 已提交
4419

4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4436
static int i915_gem_init_rings(struct drm_device *dev)
4437
{
4438
	struct drm_i915_private *dev_priv = dev->dev_private;
4439
	int ret;
4440

4441
	ret = intel_init_render_ring_buffer(dev);
4442
	if (ret)
4443
		return ret;
4444 4445

	if (HAS_BSD(dev)) {
4446
		ret = intel_init_bsd_ring_buffer(dev);
4447 4448
		if (ret)
			goto cleanup_render_ring;
4449
	}
4450

4451
	if (intel_enable_blt(dev)) {
4452 4453 4454 4455 4456
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4457 4458 4459 4460 4461 4462 4463
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4464
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4465
	if (ret)
B
Ben Widawsky 已提交
4466
		goto cleanup_vebox_ring;
4467 4468 4469

	return 0;

B
Ben Widawsky 已提交
4470 4471
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4486
	int ret, i;
4487 4488 4489 4490

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4491
	if (dev_priv->ellc_size)
4492
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4493

4494 4495 4496
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4497

4498 4499 4500 4501 4502 4503
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4504 4505 4506
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4507 4508 4509
	if (ret)
		return ret;

4510 4511 4512
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4513 4514 4515 4516
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
4517 4518 4519 4520 4521 4522 4523
	ret = i915_gem_context_init(dev);
	if (ret) {
		i915_gem_cleanup_ringbuffer(dev);
		DRM_ERROR("Context initialization failed %d\n", ret);
		return ret;
	}

4524 4525 4526 4527 4528 4529 4530
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4531

4532
	return 0;
4533 4534
}

4535 4536 4537 4538 4539 4540
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4541 4542 4543 4544 4545 4546 4547 4548

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4549
	i915_gem_init_global_gtt(dev);
4550

4551 4552 4553 4554 4555 4556 4557
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4558 4559 4560
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4561 4562 4563
	return 0;
}

4564 4565 4566 4567
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4568
	struct intel_ring_buffer *ring;
4569
	int i;
4570

4571 4572
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4573 4574
}

4575 4576 4577 4578
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4579
	struct drm_i915_private *dev_priv = dev->dev_private;
4580
	int ret;
4581

J
Jesse Barnes 已提交
4582 4583 4584
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4585
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4586
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4587
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4588 4589 4590
	}

	mutex_lock(&dev->struct_mutex);
4591
	dev_priv->ums.mm_suspended = 0;
4592

4593
	ret = i915_gem_init_hw(dev);
4594 4595
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4596
		return ret;
4597
	}
4598

4599
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4600
	mutex_unlock(&dev->struct_mutex);
4601

4602 4603 4604
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4605

4606
	return 0;
4607 4608 4609 4610

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4611
	dev_priv->ums.mm_suspended = 1;
4612 4613 4614
	mutex_unlock(&dev->struct_mutex);

	return ret;
4615 4616 4617 4618 4619 4620
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4621 4622 4623
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4624
	drm_irq_uninstall(dev);
4625

4626
	return i915_gem_suspend(dev);
4627 4628 4629 4630 4631 4632 4633
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4634 4635 4636
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4637
	ret = i915_gem_suspend(dev);
4638 4639
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4640 4641
}

4642 4643 4644 4645 4646 4647 4648
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4649 4650 4651 4652 4653 4654 4655 4656 4657 4658
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4659 4660 4661 4662
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4663 4664 4665 4666 4667 4668 4669
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4670

B
Ben Widawsky 已提交
4671 4672 4673
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4674
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4675 4676
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4677
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4678 4679
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4680
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4681
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4682 4683
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4684 4685
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4686
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4687

4688 4689
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4690 4691
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4692 4693
	}

4694 4695
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4696
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4697 4698
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4699

4700 4701 4702
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4703 4704 4705 4706
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4707
	/* Initialize fence registers to zero */
4708 4709
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4710

4711
	i915_gem_detect_bit_6_swizzle(dev);
4712
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4713

4714 4715
	dev_priv->mm.interruptible = true;

4716 4717
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4718 4719
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4720
}
4721 4722 4723 4724 4725

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4726 4727
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4728 4729 4730 4731 4732 4733 4734 4735
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4736
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4737 4738 4739 4740 4741
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4742
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4755
	kfree(phys_obj);
4756 4757 4758
	return ret;
}

4759
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4784
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4785 4786 4787 4788
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4789
				 struct drm_i915_gem_object *obj)
4790
{
A
Al Viro 已提交
4791
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4792
	char *vaddr;
4793 4794 4795
	int i;
	int page_count;

4796
	if (!obj->phys_obj)
4797
		return;
4798
	vaddr = obj->phys_obj->handle->vaddr;
4799

4800
	page_count = obj->base.size / PAGE_SIZE;
4801
	for (i = 0; i < page_count; i++) {
4802
		struct page *page = shmem_read_mapping_page(mapping, i);
4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4814
	}
4815
	i915_gem_chipset_flush(dev);
4816

4817 4818
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4819 4820 4821 4822
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4823
			    struct drm_i915_gem_object *obj,
4824 4825
			    int id,
			    int align)
4826
{
A
Al Viro 已提交
4827
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4828 4829 4830 4831 4832 4833 4834 4835
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4836 4837
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4838 4839 4840 4841 4842 4843 4844
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4845
						obj->base.size, align);
4846
		if (ret) {
4847 4848
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4849
			return ret;
4850 4851 4852 4853
		}
	}

	/* bind to the object */
4854 4855
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4856

4857
	page_count = obj->base.size / PAGE_SIZE;
4858 4859

	for (i = 0; i < page_count; i++) {
4860 4861 4862
		struct page *page;
		char *dst, *src;

4863
		page = shmem_read_mapping_page(mapping, i);
4864 4865
		if (IS_ERR(page))
			return PTR_ERR(page);
4866

4867
		src = kmap_atomic(page);
4868
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4869
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4870
		kunmap_atomic(src);
4871

4872 4873 4874
		mark_page_accessed(page);
		page_cache_release(page);
	}
4875

4876 4877 4878 4879
	return 0;
}

static int
4880 4881
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4882 4883 4884
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4885
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4886
	char __user *user_data = to_user_ptr(args->data_ptr);
4887

4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4901

4902
	i915_gem_chipset_flush(dev);
4903 4904
	return 0;
}
4905

4906
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4907
{
4908
	struct drm_i915_file_private *file_priv = file->driver_priv;
4909

4910 4911
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4912 4913 4914 4915
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4916
	spin_lock(&file_priv->mm.lock);
4917 4918 4919 4920 4921 4922 4923 4924 4925
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4926
	spin_unlock(&file_priv->mm.lock);
4927
}
4928

4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

	idr_init(&file_priv->context_idr);

	return 0;
}

4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4974 4975
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4976
{
4977 4978 4979 4980 4981
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4982
	struct drm_i915_gem_object *obj;
4983
	bool unlock = true;
4984
	unsigned long count;
4985

4986 4987
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4988
			return 0;
4989

4990
		if (dev_priv->mm.shrinker_no_lock_stealing)
4991
			return 0;
4992

4993 4994
		unlock = false;
	}
4995

4996
	count = 0;
4997
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4998
		if (obj->pages_pin_count == 0)
4999
			count += obj->base.size >> PAGE_SHIFT;
5000 5001 5002 5003 5004

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

5005
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
5006
			count += obj->base.size >> PAGE_SHIFT;
5007
	}
5008

5009 5010
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5011

5012
	return count;
5013
}
5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
5040
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5041 5042 5043 5044 5045 5046 5047
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
5048
	struct i915_vma *vma;
5049

5050 5051
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5088
			return SHRINK_STOP;
5089 5090

		if (dev_priv->mm.shrinker_no_lock_stealing)
5091
			return SHRINK_STOP;
5092 5093 5094 5095

		unlock = false;
	}

5096 5097 5098 5099 5100 5101
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5102 5103 5104 5105
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5106

5107 5108
	return freed;
}
5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
	if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
		return NULL;

	return vma;
}