i915_gem.c 106.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40 41
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
42 43 44
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
						    bool map_and_fenceable);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89 90
static int
i915_gem_wait_for_error(struct drm_device *dev)
91 92 93 94 95 96 97 98 99
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

100 101 102 103 104 105 106 107 108 109
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
110
		return ret;
111
	}
112

113 114 115 116 117 118 119 120 121 122 123
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
124 125
}

126
int i915_mutex_lock_interruptible(struct drm_device *dev)
127 128 129
{
	int ret;

130
	ret = i915_gem_wait_for_error(dev);
131 132 133 134 135 136 137
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

138
	WARN_ON(i915_verify_lists(dev));
139 140
	return 0;
}
141

142
static inline bool
143
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144
{
C
Chris Wilson 已提交
145
	return obj->gtt_space && !obj->active;
146 147
}

J
Jesse Barnes 已提交
148 149
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
150
		    struct drm_file *file)
J
Jesse Barnes 已提交
151 152
{
	struct drm_i915_gem_init *args = data;
153

154 155 156
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

157 158 159
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
160

161 162 163 164
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
165
	mutex_lock(&dev->struct_mutex);
166 167
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
168 169
	mutex_unlock(&dev->struct_mutex);

170
	return 0;
171 172
}

173 174
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
175
			    struct drm_file *file)
176
{
177
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct drm_i915_gem_get_aperture *args = data;
179 180
	struct drm_i915_gem_object *obj;
	size_t pinned;
181

182
	pinned = 0;
183
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
184
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
185 186
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
187
	mutex_unlock(&dev->struct_mutex);
188

189
	args->aper_size = dev_priv->mm.gtt_total;
190
	args->aper_available_size = args->aper_size - pinned;
191

192 193 194
	return 0;
}

195 196 197 198 199
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
200
{
201
	struct drm_i915_gem_object *obj;
202 203
	int ret;
	u32 handle;
204

205
	size = roundup(size, PAGE_SIZE);
206 207
	if (size == 0)
		return -EINVAL;
208 209

	/* Allocate the new object */
210
	obj = i915_gem_alloc_object(dev, size);
211 212 213
	if (obj == NULL)
		return -ENOMEM;

214
	ret = drm_gem_handle_create(file, &obj->base, &handle);
215
	if (ret) {
216 217
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
218
		kfree(obj);
219
		return ret;
220
	}
221

222
	/* drop reference from allocate - handle holds it now */
223
	drm_gem_object_unreference(&obj->base);
224 225
	trace_i915_gem_object_create(obj);

226
	*handle_p = handle;
227 228 229
	return 0;
}

230 231 232 233 234 235
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
236
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
257

258 259 260 261
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

262
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
263
{
264
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
265 266

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
267
		obj->tiling_mode != I915_TILING_NONE;
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

296
static inline int
297 298
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

322 323 324
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
325
static int
326 327 328 329 330 331 332
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

333
	if (unlikely(page_do_bit17_swizzling))
334 335 336 337 338 339 340 341 342 343 344 345 346 347
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

	return ret;
}

348 349 350 351
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
352
	if (unlikely(swizzled)) {
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

370 371 372 373 374 375 376 377 378 379 380 381
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
382 383 384
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
385 386 387 388 389 390 391 392 393 394 395 396 397 398

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

	return ret;
}

399
static int
400 401 402 403
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
404
{
405
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
406
	char __user *user_data;
407
	ssize_t remain;
408
	loff_t offset;
409
	int shmem_page_offset, page_length, ret = 0;
410
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
411
	int hit_slowpath = 0;
412
	int prefaulted = 0;
413
	int needs_clflush = 0;
414
	int release_page;
415

416
	user_data = (char __user *) (uintptr_t) args->data_ptr;
417 418
	remain = args->size;

419
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
420

421 422 423 424 425 426 427
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
428 429 430 431 432
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
433
	}
434

435
	offset = args->offset;
436 437

	while (remain > 0) {
438 439
		struct page *page;

440 441 442 443 444
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
445
		shmem_page_offset = offset_in_page(offset);
446 447 448 449
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

450 451 452 453 454 455 456 457 458 459
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
460
		}
461

462 463 464
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

465 466 467 468 469
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
470 471

		hit_slowpath = 1;
472
		page_cache_get(page);
473 474
		mutex_unlock(&dev->struct_mutex);

475
		if (!prefaulted) {
476
			ret = fault_in_multipages_writeable(user_data, remain);
477 478 479 480 481 482 483
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
484

485 486 487
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
488

489
		mutex_lock(&dev->struct_mutex);
490
		page_cache_release(page);
491
next_page:
492
		mark_page_accessed(page);
493 494
		if (release_page)
			page_cache_release(page);
495

496 497 498 499 500
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508 509 510 511
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
	}
512 513 514 515

	return ret;
}

516 517 518 519 520 521 522
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
523
		     struct drm_file *file)
524 525
{
	struct drm_i915_gem_pread *args = data;
526
	struct drm_i915_gem_object *obj;
527
	int ret = 0;
528

529 530 531 532 533 534 535 536
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

537
	ret = i915_mutex_lock_interruptible(dev);
538
	if (ret)
539
		return ret;
540

541
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
542
	if (&obj->base == NULL) {
543 544
		ret = -ENOENT;
		goto unlock;
545
	}
546

547
	/* Bounds check source.  */
548 549
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
550
		ret = -EINVAL;
551
		goto out;
C
Chris Wilson 已提交
552 553
	}

554 555 556 557 558 559 560 561
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
562 563
	trace_i915_gem_object_pread(obj, args->offset, args->size);

564
	ret = i915_gem_shmem_pread(dev, obj, args, file);
565

566
out:
567
	drm_gem_object_unreference(&obj->base);
568
unlock:
569
	mutex_unlock(&dev->struct_mutex);
570
	return ret;
571 572
}

573 574
/* This is the fast write path which cannot handle
 * page faults in the source data
575
 */
576 577 578 579 580 581

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
582
{
583 584
	void __iomem *vaddr_atomic;
	void *vaddr;
585
	unsigned long unwritten;
586

P
Peter Zijlstra 已提交
587
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
588 589 590
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
591
						      user_data, length);
P
Peter Zijlstra 已提交
592
	io_mapping_unmap_atomic(vaddr_atomic);
593
	return unwritten;
594 595
}

596 597 598 599
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
600
static int
601 602
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
603
			 struct drm_i915_gem_pwrite *args,
604
			 struct drm_file *file)
605
{
606
	drm_i915_private_t *dev_priv = dev->dev_private;
607
	ssize_t remain;
608
	loff_t offset, page_base;
609
	char __user *user_data;
D
Daniel Vetter 已提交
610 611 612 613 614 615 616 617 618 619 620 621 622
	int page_offset, page_length, ret;

	ret = i915_gem_object_pin(obj, 0, true);
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
623 624 625 626

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

627
	offset = obj->gtt_offset + args->offset;
628 629 630 631

	while (remain > 0) {
		/* Operation in this page
		 *
632 633 634
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
635
		 */
636 637
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
638 639 640 641 642
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
643 644
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
645
		 */
646
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
647 648 649 650
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
651

652 653 654
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
655 656
	}

D
Daniel Vetter 已提交
657 658 659
out_unpin:
	i915_gem_object_unpin(obj);
out:
660
	return ret;
661 662
}

663 664 665 666
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
667
static int
668 669 670 671 672
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
673
{
674
	char *vaddr;
675
	int ret;
676

677
	if (unlikely(page_do_bit17_swizzling))
678
		return -EINVAL;
679

680 681 682 683 684 685 686 687 688 689 690
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
691 692 693 694

	return ret;
}

695 696
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
697
static int
698 699 700 701 702
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
703
{
704 705
	char *vaddr;
	int ret;
706

707
	vaddr = kmap(page);
708
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
709 710 711
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
712 713
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
714 715
						user_data,
						page_length);
716 717 718 719 720
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
721 722 723
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
724
	kunmap(page);
725

726
	return ret;
727 728 729
}

static int
730 731 732 733
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
734
{
735
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
736
	ssize_t remain;
737 738
	loff_t offset;
	char __user *user_data;
739
	int shmem_page_offset, page_length, ret = 0;
740
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
741
	int hit_slowpath = 0;
742 743
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
744
	int release_page;
745

746
	user_data = (char __user *) (uintptr_t) args->data_ptr;
747 748
	remain = args->size;

749
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
750

751 752 753 754 755 756 757
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
758 759 760 761 762
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
763 764 765 766 767 768 769
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

770
	offset = args->offset;
771
	obj->dirty = 1;
772

773
	while (remain > 0) {
774
		struct page *page;
775
		int partial_cacheline_write;
776

777 778 779 780 781
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
782
		shmem_page_offset = offset_in_page(offset);
783 784 785 786 787

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

788 789 790 791 792 793 794
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

795 796 797 798 799 800 801 802 803 804
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
805 806
		}

807 808 809
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

810 811 812 813 814 815
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
816 817

		hit_slowpath = 1;
818
		page_cache_get(page);
819 820
		mutex_unlock(&dev->struct_mutex);

821 822 823 824
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
825

826
		mutex_lock(&dev->struct_mutex);
827
		page_cache_release(page);
828
next_page:
829 830
		set_page_dirty(page);
		mark_page_accessed(page);
831 832
		if (release_page)
			page_cache_release(page);
833

834 835 836 837 838
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

839
		remain -= page_length;
840
		user_data += page_length;
841
		offset += page_length;
842 843
	}

844
out:
845 846 847 848 849 850 851 852 853 854
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
		/* and flush dirty cachelines in case the object isn't in the cpu write
		 * domain anymore. */
		if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
			i915_gem_clflush_object(obj);
			intel_gtt_chipset_flush();
		}
855
	}
856

857 858 859
	if (needs_clflush_after)
		intel_gtt_chipset_flush();

860
	return ret;
861 862 863 864 865 866 867 868 869
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
870
		      struct drm_file *file)
871 872
{
	struct drm_i915_gem_pwrite *args = data;
873
	struct drm_i915_gem_object *obj;
874 875 876 877 878 879 880 881 882 883
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

884 885
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
886 887
	if (ret)
		return -EFAULT;
888

889
	ret = i915_mutex_lock_interruptible(dev);
890
	if (ret)
891
		return ret;
892

893
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
894
	if (&obj->base == NULL) {
895 896
		ret = -ENOENT;
		goto unlock;
897
	}
898

899
	/* Bounds check destination. */
900 901
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
902
		ret = -EINVAL;
903
		goto out;
C
Chris Wilson 已提交
904 905
	}

906 907 908 909 910 911 912 913
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
914 915
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
916
	ret = -EFAULT;
917 918 919 920 921 922
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
923
	if (obj->phys_obj) {
924
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
925 926 927 928
		goto out;
	}

	if (obj->gtt_space &&
929
	    obj->cache_level == I915_CACHE_NONE &&
930
	    obj->tiling_mode == I915_TILING_NONE &&
931
	    obj->map_and_fenceable &&
932
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
933
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
934 935 936
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
937
	}
938

939
	if (ret == -EFAULT)
D
Daniel Vetter 已提交
940
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
941

942
out:
943
	drm_gem_object_unreference(&obj->base);
944
unlock:
945
	mutex_unlock(&dev->struct_mutex);
946 947 948 949
	return ret;
}

/**
950 951
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
952 953 954
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
955
			  struct drm_file *file)
956 957
{
	struct drm_i915_gem_set_domain *args = data;
958
	struct drm_i915_gem_object *obj;
959 960
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
961 962
	int ret;

963
	/* Only handle setting domains to types used by the CPU. */
964
	if (write_domain & I915_GEM_GPU_DOMAINS)
965 966
		return -EINVAL;

967
	if (read_domains & I915_GEM_GPU_DOMAINS)
968 969 970 971 972 973 974 975
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

976
	ret = i915_mutex_lock_interruptible(dev);
977
	if (ret)
978
		return ret;
979

980
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
981
	if (&obj->base == NULL) {
982 983
		ret = -ENOENT;
		goto unlock;
984
	}
985

986 987
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
988 989 990 991 992 993 994

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
995
	} else {
996
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
997 998
	}

999
	drm_gem_object_unreference(&obj->base);
1000
unlock:
1001 1002 1003 1004 1005 1006 1007 1008 1009
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1010
			 struct drm_file *file)
1011 1012
{
	struct drm_i915_gem_sw_finish *args = data;
1013
	struct drm_i915_gem_object *obj;
1014 1015
	int ret = 0;

1016
	ret = i915_mutex_lock_interruptible(dev);
1017
	if (ret)
1018
		return ret;
1019

1020
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1021
	if (&obj->base == NULL) {
1022 1023
		ret = -ENOENT;
		goto unlock;
1024 1025 1026
	}

	/* Pinned buffers may be scanout, so flush the cache */
1027
	if (obj->pin_count)
1028 1029
		i915_gem_object_flush_cpu_write_domain(obj);

1030
	drm_gem_object_unreference(&obj->base);
1031
unlock:
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1045
		    struct drm_file *file)
1046 1047 1048 1049 1050
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1051
	obj = drm_gem_object_lookup(dev, file, args->handle);
1052
	if (obj == NULL)
1053
		return -ENOENT;
1054

1055 1056 1057 1058 1059 1060 1061 1062
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1063
	addr = vm_mmap(obj->filp, 0, args->size,
1064 1065
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1066
	drm_gem_object_unreference_unlocked(obj);
1067 1068 1069 1070 1071 1072 1073 1074
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1093 1094
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1095
	drm_i915_private_t *dev_priv = dev->dev_private;
1096 1097 1098
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1099
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1100 1101 1102 1103 1104

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1105 1106 1107
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1108

C
Chris Wilson 已提交
1109 1110
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1111
	/* Now bind it into the GTT if needed */
1112 1113 1114 1115
	if (!obj->map_and_fenceable) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			goto unlock;
1116
	}
1117
	if (!obj->gtt_space) {
1118
		ret = i915_gem_object_bind_to_gtt(obj, 0, true);
1119 1120
		if (ret)
			goto unlock;
1121

1122 1123 1124 1125
		ret = i915_gem_object_set_to_gtt_domain(obj, write);
		if (ret)
			goto unlock;
	}
1126

1127 1128 1129
	if (!obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

1130
	ret = i915_gem_object_get_fence(obj);
1131 1132
	if (ret)
		goto unlock;
1133

1134 1135
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1136

1137 1138
	obj->fault_mappable = true;

1139
	pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1140 1141 1142 1143
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1144
unlock:
1145
	mutex_unlock(&dev->struct_mutex);
1146
out:
1147
	switch (ret) {
1148
	case -EIO:
1149 1150 1151 1152 1153
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
		if (!atomic_read(&dev_priv->mm.wedged))
			return VM_FAULT_SIGBUS;
1154
	case -EAGAIN:
1155 1156 1157 1158 1159 1160 1161
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1162
		set_need_resched();
1163 1164
	case 0:
	case -ERESTARTSYS:
1165
	case -EINTR:
1166
		return VM_FAULT_NOPAGE;
1167 1168 1169
	case -ENOMEM:
		return VM_FAULT_OOM;
	default:
1170
		return VM_FAULT_SIGBUS;
1171 1172 1173
	}
}

1174 1175 1176 1177
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1178
 * Preserve the reservation of the mmapping with the DRM core code, but
1179 1180 1181 1182 1183 1184 1185 1186 1187
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1188
void
1189
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1190
{
1191 1192
	if (!obj->fault_mappable)
		return;
1193

1194 1195 1196 1197
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1198

1199
	obj->fault_mappable = false;
1200 1201
}

1202
static uint32_t
1203
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1204
{
1205
	uint32_t gtt_size;
1206 1207

	if (INTEL_INFO(dev)->gen >= 4 ||
1208 1209
	    tiling_mode == I915_TILING_NONE)
		return size;
1210 1211 1212

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1213
		gtt_size = 1024*1024;
1214
	else
1215
		gtt_size = 512*1024;
1216

1217 1218
	while (gtt_size < size)
		gtt_size <<= 1;
1219

1220
	return gtt_size;
1221 1222
}

1223 1224 1225 1226 1227
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1228
 * potential fence register mapping.
1229 1230
 */
static uint32_t
1231 1232 1233
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1234 1235 1236 1237 1238
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1239
	if (INTEL_INFO(dev)->gen >= 4 ||
1240
	    tiling_mode == I915_TILING_NONE)
1241 1242
		return 4096;

1243 1244 1245 1246
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1247
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1248 1249
}

1250 1251 1252
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1253 1254 1255
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1256 1257 1258 1259
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1260
uint32_t
1261 1262 1263
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1264 1265 1266 1267 1268
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1269
	    tiling_mode == I915_TILING_NONE)
1270 1271
		return 4096;

1272 1273 1274
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1275
	 */
1276
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1277 1278
}

1279
int
1280 1281 1282 1283
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1284
{
1285
	struct drm_i915_private *dev_priv = dev->dev_private;
1286
	struct drm_i915_gem_object *obj;
1287 1288
	int ret;

1289
	ret = i915_mutex_lock_interruptible(dev);
1290
	if (ret)
1291
		return ret;
1292

1293
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1294
	if (&obj->base == NULL) {
1295 1296 1297
		ret = -ENOENT;
		goto unlock;
	}
1298

1299
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1300
		ret = -E2BIG;
1301
		goto out;
1302 1303
	}

1304
	if (obj->madv != I915_MADV_WILLNEED) {
1305
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1306 1307
		ret = -EINVAL;
		goto out;
1308 1309
	}

1310
	if (!obj->base.map_list.map) {
1311
		ret = drm_gem_create_mmap_offset(&obj->base);
1312 1313
		if (ret)
			goto out;
1314 1315
	}

1316
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1317

1318
out:
1319
	drm_gem_object_unreference(&obj->base);
1320
unlock:
1321
	mutex_unlock(&dev->struct_mutex);
1322
	return ret;
1323 1324
}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
{
	struct inode *inode;

	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
	inode = obj->base.filp->f_path.dentry->d_inode;
	shmem_truncate_range(inode, 0, (loff_t)-1);

	if (obj->base.map_list.map)
		drm_gem_free_mmap_offset(&obj->base);

	obj->madv = __I915_MADV_PURGED;
}

static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
}

C
Chris Wilson 已提交
1375
static int
D
Daniel Vetter 已提交
1376 1377 1378
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
{
	int page_count = obj->base.size / PAGE_SIZE;
C
Chris Wilson 已提交
1379
	int ret, i;
D
Daniel Vetter 已提交
1380

1381 1382
	BUG_ON(obj->gtt_space);

C
Chris Wilson 已提交
1383 1384
	if (obj->pages == NULL)
		return 0;
D
Daniel Vetter 已提交
1385

C
Chris Wilson 已提交
1386
	BUG_ON(obj->gtt_space);
D
Daniel Vetter 已提交
1387 1388
	BUG_ON(obj->madv == __I915_MADV_PURGED);

C
Chris Wilson 已提交
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

D
Daniel Vetter 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	if (i915_gem_object_needs_bit17_swizzle(obj))
		i915_gem_object_save_bit_17_swizzle(obj);

	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;

	for (i = 0; i < page_count; i++) {
		if (obj->dirty)
			set_page_dirty(obj->pages[i]);

		if (obj->madv == I915_MADV_WILLNEED)
			mark_page_accessed(obj->pages[i]);

		page_cache_release(obj->pages[i]);
	}
	obj->dirty = 0;

	drm_free_large(obj->pages);
	obj->pages = NULL;
C
Chris Wilson 已提交
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467

	list_del(&obj->gtt_list);

	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_put_pages_gtt(obj) == 0) {
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
		    i915_gem_object_put_pages_gtt(obj) == 0) {
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
		i915_gem_object_put_pages_gtt(obj);
D
Daniel Vetter 已提交
1468 1469
}

1470
int
C
Chris Wilson 已提交
1471
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1472
{
C
Chris Wilson 已提交
1473
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1474 1475 1476
	int page_count, i;
	struct address_space *mapping;
	struct page *page;
C
Chris Wilson 已提交
1477
	gfp_t gfp;
1478

1479 1480 1481
	if (obj->pages || obj->sg_table)
		return 0;

C
Chris Wilson 已提交
1482 1483 1484 1485 1486 1487 1488
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1489 1490 1491
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
1492 1493 1494
	page_count = obj->base.size / PAGE_SIZE;
	obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
	if (obj->pages == NULL)
1495 1496
		return -ENOMEM;

C
Chris Wilson 已提交
1497 1498 1499 1500 1501
	/* Fail silently without starting the shrinker */
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1502
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1524

1525
		obj->pages[i] = page;
1526 1527
	}

1528
	if (i915_gem_object_needs_bit17_swizzle(obj))
1529 1530
		i915_gem_object_do_bit_17_swizzle(obj);

C
Chris Wilson 已提交
1531
	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1532 1533 1534 1535
	return 0;

err_pages:
	while (i--)
1536
		page_cache_release(obj->pages[i]);
1537

1538 1539
	drm_free_large(obj->pages);
	obj->pages = NULL;
1540 1541 1542
	return PTR_ERR(page);
}

1543
void
1544
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1545 1546
			       struct intel_ring_buffer *ring,
			       u32 seqno)
1547
{
1548
	struct drm_device *dev = obj->base.dev;
1549
	struct drm_i915_private *dev_priv = dev->dev_private;
1550

1551
	BUG_ON(ring == NULL);
1552
	obj->ring = ring;
1553 1554

	/* Add a reference if we're newly entering the active list. */
1555 1556 1557
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1558
	}
1559

1560
	/* Move from whatever list we were on to the tail of execution. */
1561 1562
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1563

1564
	obj->last_read_seqno = seqno;
1565

1566
	if (obj->fenced_gpu_access) {
1567 1568
		obj->last_fenced_seqno = seqno;

1569 1570 1571 1572 1573 1574 1575 1576
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1577 1578 1579 1580 1581 1582 1583 1584 1585
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1586
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1587
	BUG_ON(!obj->active);
1588

1589 1590 1591 1592 1593
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);

	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

1594
	list_del_init(&obj->ring_list);
1595 1596
	obj->ring = NULL;

1597 1598 1599 1600 1601
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1602 1603 1604 1605 1606 1607
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1608
}
1609

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static u32
i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

u32
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request == 0)
		ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);

	return ring->outstanding_lazy_request;
}

1632
int
C
Chris Wilson 已提交
1633
i915_add_request(struct intel_ring_buffer *ring,
1634
		 struct drm_file *file,
C
Chris Wilson 已提交
1635
		 struct drm_i915_gem_request *request)
1636
{
C
Chris Wilson 已提交
1637
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1638
	uint32_t seqno;
1639
	u32 request_ring_position;
1640
	int was_empty;
1641 1642
	int ret;

1643 1644 1645 1646 1647 1648 1649
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
1650 1651 1652
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
1653

1654 1655 1656 1657 1658 1659
	if (request == NULL) {
		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;
	}

1660
	seqno = i915_gem_next_request_seqno(ring);
1661

1662 1663 1664 1665 1666 1667 1668
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

1669
	ret = ring->add_request(ring, &seqno);
1670 1671 1672 1673
	if (ret) {
		kfree(request);
		return ret;
	}
1674

C
Chris Wilson 已提交
1675
	trace_i915_gem_request_add(ring, seqno);
1676 1677

	request->seqno = seqno;
1678
	request->ring = ring;
1679
	request->tail = request_ring_position;
1680
	request->emitted_jiffies = jiffies;
1681 1682
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
1683
	request->file_priv = NULL;
1684

C
Chris Wilson 已提交
1685 1686 1687
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

1688
		spin_lock(&file_priv->mm.lock);
1689
		request->file_priv = file_priv;
1690
		list_add_tail(&request->client_list,
1691
			      &file_priv->mm.request_list);
1692
		spin_unlock(&file_priv->mm.lock);
1693
	}
1694

1695
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
1696

B
Ben Gamari 已提交
1697
	if (!dev_priv->mm.suspended) {
1698 1699 1700 1701 1702
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
				  jiffies +
				  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
		}
1703
		if (was_empty) {
1704 1705
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
1706 1707
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
1708
	}
1709

1710
	return 0;
1711 1712
}

1713 1714
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1715
{
1716
	struct drm_i915_file_private *file_priv = request->file_priv;
1717

1718 1719
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1720

1721
	spin_lock(&file_priv->mm.lock);
1722 1723 1724 1725
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
1726
	spin_unlock(&file_priv->mm.lock);
1727 1728
}

1729 1730
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1731
{
1732 1733
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1734

1735 1736 1737
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1738

1739
		list_del(&request->list);
1740
		i915_gem_request_remove_from_client(request);
1741 1742
		kfree(request);
	}
1743

1744
	while (!list_empty(&ring->active_list)) {
1745
		struct drm_i915_gem_object *obj;
1746

1747 1748 1749
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
1750

1751
		i915_gem_object_move_to_inactive(obj);
1752 1753 1754
	}
}

1755 1756 1757 1758 1759
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

1760
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
1761
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
1762

1763
		i915_gem_write_fence(dev, i, NULL);
1764

1765 1766
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
1767

1768 1769 1770
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
1771
	}
1772 1773

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
1774 1775
}

1776
void i915_gem_reset(struct drm_device *dev)
1777
{
1778
	struct drm_i915_private *dev_priv = dev->dev_private;
1779
	struct drm_i915_gem_object *obj;
1780
	struct intel_ring_buffer *ring;
1781
	int i;
1782

1783 1784
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
1785 1786 1787 1788

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1789
	list_for_each_entry(obj,
1790
			    &dev_priv->mm.inactive_list,
1791
			    mm_list)
1792
	{
1793
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1794
	}
1795

C
Chris Wilson 已提交
1796

1797
	/* The fence registers are invalidated so clear them out */
1798
	i915_gem_reset_fences(dev);
1799 1800 1801 1802 1803
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1804
void
C
Chris Wilson 已提交
1805
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
1806 1807
{
	uint32_t seqno;
1808
	int i;
1809

C
Chris Wilson 已提交
1810
	if (list_empty(&ring->request_list))
1811 1812
		return;

C
Chris Wilson 已提交
1813
	WARN_ON(i915_verify_lists(ring->dev));
1814

1815
	seqno = ring->get_seqno(ring, true);
1816

1817
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
1818 1819 1820
		if (seqno >= ring->sync_seqno[i])
			ring->sync_seqno[i] = 0;

1821
	while (!list_empty(&ring->request_list)) {
1822 1823
		struct drm_i915_gem_request *request;

1824
		request = list_first_entry(&ring->request_list,
1825 1826 1827
					   struct drm_i915_gem_request,
					   list);

1828
		if (!i915_seqno_passed(seqno, request->seqno))
1829 1830
			break;

C
Chris Wilson 已提交
1831
		trace_i915_gem_request_retire(ring, request->seqno);
1832 1833 1834 1835 1836 1837
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
1838 1839

		list_del(&request->list);
1840
		i915_gem_request_remove_from_client(request);
1841 1842
		kfree(request);
	}
1843

1844 1845 1846 1847
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
1848
		struct drm_i915_gem_object *obj;
1849

1850
		obj = list_first_entry(&ring->active_list,
1851 1852
				      struct drm_i915_gem_object,
				      ring_list);
1853

1854
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
1855
			break;
1856

1857
		i915_gem_object_move_to_inactive(obj);
1858
	}
1859

C
Chris Wilson 已提交
1860 1861
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1862
		ring->irq_put(ring);
C
Chris Wilson 已提交
1863
		ring->trace_irq_seqno = 0;
1864
	}
1865

C
Chris Wilson 已提交
1866
	WARN_ON(i915_verify_lists(ring->dev));
1867 1868
}

1869 1870 1871 1872
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1873
	struct intel_ring_buffer *ring;
1874
	int i;
1875

1876 1877
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
1878 1879
}

1880
static void
1881 1882 1883 1884
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
1885
	struct intel_ring_buffer *ring;
1886 1887
	bool idle;
	int i;
1888 1889 1890 1891 1892

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1893 1894 1895 1896 1897 1898
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1899
	i915_gem_retire_requests(dev);
1900

1901 1902 1903 1904
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
	 */
	idle = true;
1905
	for_each_ring(ring, dev_priv, i) {
1906 1907
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
1908 1909 1910 1911 1912

		idle &= list_empty(&ring->request_list);
	}

	if (!dev_priv->mm.suspended && !idle)
1913
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1914 1915
	if (idle)
		intel_mark_idle(dev);
1916

1917 1918 1919
	mutex_unlock(&dev->struct_mutex);
}

1920 1921 1922
int
i915_gem_check_wedge(struct drm_i915_private *dev_priv,
		     bool interruptible)
1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
{
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
1956
	int ret;
1957 1958 1959

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

1960 1961 1962
	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);
1963 1964 1965 1966

	return ret;
}

1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
1977
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1978
			bool interruptible, struct timespec *timeout)
1979 1980
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1981 1982 1983 1984
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
1985
	int ret;
1986

1987
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1988 1989 1990
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);
1991 1992 1993 1994 1995 1996 1997 1998

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

1999 2000 2001
	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

2002 2003 2004
	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

2005
#define EXIT_COND \
2006
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
2007
	atomic_read(&dev_priv->mm.wedged))
2008 2009 2010 2011 2012 2013 2014 2015
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);
2016

2017 2018 2019
		ret = i915_gem_check_wedge(dev_priv, interruptible);
		if (ret)
			end = ret;
2020 2021 2022
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);
2023 2024 2025 2026 2027

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

2028 2029 2030 2031 2032 2033
	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
2034
	case -EIO:
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
2046 2047
}

C
Chris Wilson 已提交
2048 2049 2050 2051
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
2052
int
2053
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
2054
{
C
Chris Wilson 已提交
2055
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2056 2057 2058 2059
	int ret = 0;

	BUG_ON(seqno == 0);

2060
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
2061 2062
	if (ret)
		return ret;
2063

2064 2065 2066
	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;
2067

2068
	ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
2069 2070 2071 2072 2073 2074 2075 2076

	return ret;
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
2077 2078 2079
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
2080
{
2081
	u32 seqno;
2082 2083 2084 2085 2086
	int ret;

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
	if (readonly)
		seqno = obj->last_write_seqno;
	else
		seqno = obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(obj->ring, seqno);
	if (ret)
		return ret;

	/* Manually manage the write flush as we may have not yet retired
	 * the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
2105 2106
	}

2107
	i915_gem_retire_requests_ring(obj->ring);
2108 2109 2110
	return 0;
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2122
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2123 2124
		if (ret)
			return ret;
2125

2126 2127 2128 2129 2130 2131
		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2160
	struct timespec timeout_stack, *timeout = NULL;
2161 2162 2163
	u32 seqno = 0;
	int ret = 0;

2164 2165 2166 2167
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2179 2180
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2181 2182 2183 2184
	if (ret)
		goto out;

	if (obj->active) {
2185
		seqno = obj->last_read_seqno;
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2203 2204 2205 2206 2207
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2208 2209 2210 2211 2212 2213 2214 2215
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2239
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2240
		return i915_gem_object_wait_rendering(obj, false);
2241 2242 2243

	idx = intel_ring_sync_index(from, to);

2244
	seqno = obj->last_read_seqno;
2245 2246 2247
	if (seqno <= from->sync_seqno[idx])
		return 0;

2248 2249 2250
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2251

2252
	ret = to->sync_to(to, from, seqno);
2253 2254
	if (!ret)
		from->sync_seqno[idx] = seqno;
2255

2256
	return ret;
2257 2258
}

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2269 2270 2271
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2283 2284 2285
/**
 * Unbinds an object from the GTT aperture.
 */
2286
int
2287
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2288
{
2289
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2290 2291
	int ret = 0;

2292
	if (obj->gtt_space == NULL)
2293 2294
		return 0;

2295 2296
	if (obj->pin_count)
		return -EBUSY;
2297

2298 2299
	BUG_ON(obj->pages == NULL);

2300
	ret = i915_gem_object_finish_gpu(obj);
2301
	if (ret)
2302 2303 2304 2305 2306 2307
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2308
	i915_gem_object_finish_gtt(obj);
2309

2310
	/* release the fence reg _after_ flushing */
2311
	ret = i915_gem_object_put_fence(obj);
2312
	if (ret)
2313
		return ret;
2314

C
Chris Wilson 已提交
2315 2316
	trace_i915_gem_object_unbind(obj);

2317 2318
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2319 2320 2321 2322
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2323
	i915_gem_gtt_finish_object(obj);
2324

C
Chris Wilson 已提交
2325 2326
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2327
	/* Avoid an unnecessary call to unbind on rebind. */
2328
	obj->map_and_fenceable = true;
2329

2330 2331 2332
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2333

C
Chris Wilson 已提交
2334
	return 0;
2335 2336
}

2337
static int i915_ring_idle(struct intel_ring_buffer *ring)
2338
{
2339
	if (list_empty(&ring->active_list))
2340 2341
		return 0;

2342
	return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
2343 2344
}

2345
int i915_gpu_idle(struct drm_device *dev)
2346 2347
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2348
	struct intel_ring_buffer *ring;
2349
	int ret, i;
2350 2351

	/* Flush everything onto the inactive list. */
2352 2353
	for_each_ring(ring, dev_priv, i) {
		ret = i915_ring_idle(ring);
2354 2355
		if (ret)
			return ret;
2356

2357 2358 2359
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;
2360
	}
2361

2362
	return 0;
2363 2364
}

2365 2366
static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
					struct drm_i915_gem_object *obj)
2367 2368 2369 2370
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2371 2372
	if (obj) {
		u32 size = obj->gtt_space->size;
2373

2374 2375 2376 2377 2378
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= (uint64_t)((obj->stride / 128) - 1) <<
			SANDYBRIDGE_FENCE_PITCH_SHIFT;
2379

2380 2381 2382 2383 2384
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2385

2386 2387
	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
2388 2389
}

2390 2391
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2392 2393 2394 2395
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2396 2397
	if (obj) {
		u32 size = obj->gtt_space->size;
2398

2399 2400 2401 2402 2403 2404 2405 2406 2407
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2408

2409 2410
	I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_965_0 + reg * 8);
2411 2412
}

2413 2414
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2415 2416
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2417
	u32 val;
2418

2419 2420 2421 2422
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2423

2424 2425 2426 2427 2428
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2429

2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2455 2456
}

2457 2458
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2459 2460 2461 2462
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2463 2464 2465
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2466

2467 2468 2469 2470 2471
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2472

2473 2474
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2475

2476 2477 2478 2479 2480 2481 2482 2483
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2484

2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
	default: break;
	}
2501 2502
}

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2529
static int
C
Chris Wilson 已提交
2530
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2531
{
2532
	if (obj->last_fenced_seqno) {
2533
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2534 2535
		if (ret)
			return ret;
2536 2537 2538 2539

		obj->last_fenced_seqno = 0;
	}

2540 2541 2542 2543 2544 2545
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2546
	obj->fenced_gpu_access = false;
2547 2548 2549 2550 2551 2552
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2553
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2554 2555
	int ret;

C
Chris Wilson 已提交
2556
	ret = i915_gem_object_flush_fence(obj);
2557 2558 2559
	if (ret)
		return ret;

2560 2561
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2562

2563 2564 2565 2566
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2567 2568 2569 2570 2571

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2572
i915_find_fence_reg(struct drm_device *dev)
2573 2574
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2575
	struct drm_i915_fence_reg *reg, *avail;
2576
	int i;
2577 2578

	/* First try to find a free reg */
2579
	avail = NULL;
2580 2581 2582
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2583
			return reg;
2584

2585
		if (!reg->pin_count)
2586
			avail = reg;
2587 2588
	}

2589 2590
	if (avail == NULL)
		return NULL;
2591 2592

	/* None available, try to steal one or wait for a user to finish */
2593
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2594
		if (reg->pin_count)
2595 2596
			continue;

C
Chris Wilson 已提交
2597
		return reg;
2598 2599
	}

C
Chris Wilson 已提交
2600
	return NULL;
2601 2602
}

2603
/**
2604
 * i915_gem_object_get_fence - set up fencing for an object
2605 2606 2607 2608 2609 2610 2611 2612 2613
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2614 2615
 *
 * For an untiled surface, this removes any existing fence.
2616
 */
2617
int
2618
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2619
{
2620
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2621
	struct drm_i915_private *dev_priv = dev->dev_private;
2622
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2623
	struct drm_i915_fence_reg *reg;
2624
	int ret;
2625

2626 2627 2628
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2629
	if (obj->fence_dirty) {
2630 2631 2632 2633
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2634

2635
	/* Just update our place in the LRU if our fence is getting reused. */
2636 2637
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2638
		if (!obj->fence_dirty) {
2639 2640 2641 2642 2643 2644 2645 2646
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2647

2648 2649 2650 2651
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2652 2653 2654
			if (ret)
				return ret;

2655
			i915_gem_object_fence_lost(old);
2656
		}
2657
	} else
2658 2659
		return 0;

2660
	i915_gem_object_update_fence(obj, reg, enable);
2661
	obj->fence_dirty = false;
2662

2663
	return 0;
2664 2665
}

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
	 * crossing memory domains and dieing.
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2736 2737 2738 2739
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2740
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2741
			    unsigned alignment,
2742
			    bool map_and_fenceable)
2743
{
2744
	struct drm_device *dev = obj->base.dev;
2745 2746
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2747
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2748
	bool mappable, fenceable;
2749
	int ret;
2750

2751
	if (obj->madv != I915_MADV_WILLNEED) {
2752 2753 2754 2755
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2766

2767
	if (alignment == 0)
2768 2769
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2770
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2771 2772 2773 2774
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2775
	size = map_and_fenceable ? fence_size : obj->base.size;
2776

2777 2778 2779
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2780
	if (obj->base.size >
2781
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2782 2783 2784 2785
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

C
Chris Wilson 已提交
2786 2787 2788 2789
	ret = i915_gem_object_get_pages_gtt(obj);
	if (ret)
		return ret;

2790
 search_free:
2791
	if (map_and_fenceable)
2792
		free_space =
2793 2794 2795 2796
			drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
							  size, alignment, obj->cache_level,
							  0, dev_priv->mm.gtt_mappable_end,
							  false);
2797
	else
2798 2799 2800
		free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
						      size, alignment, obj->cache_level,
						      false);
2801 2802

	if (free_space != NULL) {
2803
		if (map_and_fenceable)
2804
			obj->gtt_space =
2805
				drm_mm_get_block_range_generic(free_space,
2806
							       size, alignment, obj->cache_level,
2807
							       0, dev_priv->mm.gtt_mappable_end,
2808
							       false);
2809
		else
2810
			obj->gtt_space =
2811 2812 2813
				drm_mm_get_block_generic(free_space,
							 size, alignment, obj->cache_level,
							 false);
2814
	}
2815
	if (obj->gtt_space == NULL) {
2816
		ret = i915_gem_evict_something(dev, size, alignment,
2817
					       obj->cache_level,
2818
					       map_and_fenceable);
2819
		if (ret)
2820
			return ret;
2821

2822 2823
		goto search_free;
	}
2824 2825 2826 2827 2828 2829 2830
	if (WARN_ON(!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level))) {
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
		return -EINVAL;
	}
2831 2832


2833
	ret = i915_gem_gtt_prepare_object(obj);
2834
	if (ret) {
2835 2836
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
C
Chris Wilson 已提交
2837
		return ret;
2838 2839
	}

2840 2841
	if (!dev_priv->mm.aliasing_ppgtt)
		i915_gem_gtt_bind_object(obj, obj->cache_level);
2842

C
Chris Wilson 已提交
2843
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2844
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2845

2846
	obj->gtt_offset = obj->gtt_space->start;
C
Chris Wilson 已提交
2847

2848
	fenceable =
2849
		obj->gtt_space->size == fence_size &&
2850
		(obj->gtt_space->start & (fence_alignment - 1)) == 0;
2851

2852
	mappable =
2853
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2854

2855
	obj->map_and_fenceable = mappable && fenceable;
2856

C
Chris Wilson 已提交
2857
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2858
	i915_gem_verify_gtt(dev);
2859 2860 2861 2862
	return 0;
}

void
2863
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2864 2865 2866 2867 2868
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2869
	if (obj->pages == NULL)
2870 2871
		return;

2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
2883
	trace_i915_gem_object_clflush(obj);
2884

2885
	drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
2886 2887
}

2888 2889
/** Flushes the GTT write domain for the object if it's dirty. */
static void
2890
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
2891
{
C
Chris Wilson 已提交
2892 2893
	uint32_t old_write_domain;

2894
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
2895 2896
		return;

2897
	/* No actual flushing is required for the GTT write domain.  Writes
2898 2899
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
2900 2901 2902 2903
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
2904
	 */
2905 2906
	wmb();

2907 2908
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2909 2910

	trace_i915_gem_object_change_domain(obj,
2911
					    obj->base.read_domains,
C
Chris Wilson 已提交
2912
					    old_write_domain);
2913 2914 2915 2916
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
2917
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
2918
{
C
Chris Wilson 已提交
2919
	uint32_t old_write_domain;
2920

2921
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
2922 2923 2924
		return;

	i915_gem_clflush_object(obj);
2925
	intel_gtt_chipset_flush();
2926 2927
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2928 2929

	trace_i915_gem_object_change_domain(obj,
2930
					    obj->base.read_domains,
C
Chris Wilson 已提交
2931
					    old_write_domain);
2932 2933
}

2934 2935 2936 2937 2938 2939
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2940
int
2941
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2942
{
2943
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
2944
	uint32_t old_write_domain, old_read_domains;
2945
	int ret;
2946

2947
	/* Not valid to be called on unbound objects. */
2948
	if (obj->gtt_space == NULL)
2949 2950
		return -EINVAL;

2951 2952 2953
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

2954 2955 2956
	ret = i915_gem_object_wait_rendering(obj, !write);
	if (ret)
		return ret;
2957

2958
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2959

2960 2961
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
2962

2963 2964 2965
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
2966 2967
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
2968
	if (write) {
2969 2970 2971
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
2972 2973
	}

C
Chris Wilson 已提交
2974 2975 2976 2977
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

2978 2979 2980 2981
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

2982 2983 2984
	return 0;
}

2985 2986 2987
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
2988 2989
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3000 3001 3002 3003 3004 3005
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3017
		if (INTEL_INFO(dev)->gen < 6) {
3018 3019 3020 3021 3022
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3023 3024
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3025 3026 3027
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3028 3029

		obj->gtt_space->color = cache_level;
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3056
	i915_gem_verify_gtt(dev);
3057 3058 3059
	return 0;
}

3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file)
{
	struct drm_i915_gem_cacheing *args = data;
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	args->cacheing = obj->cache_level != I915_CACHE_NONE;

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file)
{
	struct drm_i915_gem_cacheing *args = data;
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	switch (args->cacheing) {
	case I915_CACHEING_NONE:
		level = I915_CACHE_NONE;
		break;
	case I915_CACHEING_CACHED:
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3122
/*
3123 3124 3125
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3126 3127
 */
int
3128 3129
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3130
				     struct intel_ring_buffer *pipelined)
3131
{
3132
	u32 old_read_domains, old_write_domain;
3133 3134
	int ret;

3135
	if (pipelined != obj->ring) {
3136 3137
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3138 3139 3140
			return ret;
	}

3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3154 3155 3156 3157 3158 3159 3160 3161
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
	ret = i915_gem_object_pin(obj, alignment, true);
	if (ret)
		return ret;

3162 3163
	i915_gem_object_flush_cpu_write_domain(obj);

3164
	old_write_domain = obj->base.write_domain;
3165
	old_read_domains = obj->base.read_domains;
3166 3167 3168 3169

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3170
	obj->base.write_domain = 0;
3171
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3172 3173 3174

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3175
					    old_write_domain);
3176 3177 3178 3179

	return 0;
}

3180
int
3181
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3182
{
3183 3184
	int ret;

3185
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3186 3187
		return 0;

3188
	ret = i915_gem_object_wait_rendering(obj, false);
3189 3190 3191
	if (ret)
		return ret;

3192 3193
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3194
	return 0;
3195 3196
}

3197 3198 3199 3200 3201 3202
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3203
int
3204
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3205
{
C
Chris Wilson 已提交
3206
	uint32_t old_write_domain, old_read_domains;
3207 3208
	int ret;

3209 3210 3211
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3212 3213 3214
	ret = i915_gem_object_wait_rendering(obj, !write);
	if (ret)
		return ret;
3215

3216
	i915_gem_object_flush_gtt_write_domain(obj);
3217

3218 3219
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3220

3221
	/* Flush the CPU cache if it's still invalid. */
3222
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3223 3224
		i915_gem_clflush_object(obj);

3225
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3226 3227 3228 3229 3230
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3231
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3232 3233 3234 3235 3236

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3237 3238
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3239
	}
3240

C
Chris Wilson 已提交
3241 3242 3243 3244
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3245 3246 3247
	return 0;
}

3248 3249 3250
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3251 3252 3253 3254
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3255 3256 3257
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3258
static int
3259
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3260
{
3261 3262
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3263
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3264 3265 3266 3267
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3268

3269 3270 3271
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3272
	spin_lock(&file_priv->mm.lock);
3273
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3274 3275
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3276

3277 3278
		ring = request->ring;
		seqno = request->seqno;
3279
	}
3280
	spin_unlock(&file_priv->mm.lock);
3281

3282 3283
	if (seqno == 0)
		return 0;
3284

3285
	ret = __wait_seqno(ring, seqno, true, NULL);
3286 3287
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3288 3289 3290 3291

	return ret;
}

3292
int
3293 3294
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3295
		    bool map_and_fenceable)
3296 3297 3298
{
	int ret;

3299
	BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3300

3301 3302 3303 3304
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3305
			     "bo is already pinned with incorrect alignment:"
3306 3307
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3308
			     obj->gtt_offset, alignment,
3309
			     map_and_fenceable,
3310
			     obj->map_and_fenceable);
3311 3312 3313 3314 3315 3316
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3317
	if (obj->gtt_space == NULL) {
3318
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3319
						  map_and_fenceable);
3320
		if (ret)
3321
			return ret;
3322
	}
J
Jesse Barnes 已提交
3323

3324 3325 3326
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3327
	obj->pin_count++;
3328
	obj->pin_mappable |= map_and_fenceable;
3329 3330 3331 3332 3333

	return 0;
}

void
3334
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3335
{
3336 3337
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3338

3339
	if (--obj->pin_count == 0)
3340
		obj->pin_mappable = false;
3341 3342 3343 3344
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3345
		   struct drm_file *file)
3346 3347
{
	struct drm_i915_gem_pin *args = data;
3348
	struct drm_i915_gem_object *obj;
3349 3350
	int ret;

3351 3352 3353
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3354

3355
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3356
	if (&obj->base == NULL) {
3357 3358
		ret = -ENOENT;
		goto unlock;
3359 3360
	}

3361
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3362
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3363 3364
		ret = -EINVAL;
		goto out;
3365 3366
	}

3367
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3368 3369
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3370 3371
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3372 3373
	}

3374 3375 3376
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3377
		ret = i915_gem_object_pin(obj, args->alignment, true);
3378 3379
		if (ret)
			goto out;
3380 3381 3382 3383 3384
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3385
	i915_gem_object_flush_cpu_write_domain(obj);
3386
	args->offset = obj->gtt_offset;
3387
out:
3388
	drm_gem_object_unreference(&obj->base);
3389
unlock:
3390
	mutex_unlock(&dev->struct_mutex);
3391
	return ret;
3392 3393 3394 3395
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3396
		     struct drm_file *file)
3397 3398
{
	struct drm_i915_gem_pin *args = data;
3399
	struct drm_i915_gem_object *obj;
3400
	int ret;
3401

3402 3403 3404
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3405

3406
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3407
	if (&obj->base == NULL) {
3408 3409
		ret = -ENOENT;
		goto unlock;
3410
	}
3411

3412
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3413 3414
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3415 3416
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3417
	}
3418 3419 3420
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3421 3422
		i915_gem_object_unpin(obj);
	}
3423

3424
out:
3425
	drm_gem_object_unreference(&obj->base);
3426
unlock:
3427
	mutex_unlock(&dev->struct_mutex);
3428
	return ret;
3429 3430 3431 3432
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3433
		    struct drm_file *file)
3434 3435
{
	struct drm_i915_gem_busy *args = data;
3436
	struct drm_i915_gem_object *obj;
3437 3438
	int ret;

3439
	ret = i915_mutex_lock_interruptible(dev);
3440
	if (ret)
3441
		return ret;
3442

3443
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3444
	if (&obj->base == NULL) {
3445 3446
		ret = -ENOENT;
		goto unlock;
3447
	}
3448

3449 3450 3451 3452
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3453
	 */
3454
	ret = i915_gem_object_flush_active(obj);
3455

3456
	args->busy = obj->active;
3457 3458 3459 3460
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3461

3462
	drm_gem_object_unreference(&obj->base);
3463
unlock:
3464
	mutex_unlock(&dev->struct_mutex);
3465
	return ret;
3466 3467 3468 3469 3470 3471
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3472
	return i915_gem_ring_throttle(dev, file_priv);
3473 3474
}

3475 3476 3477 3478 3479
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3480
	struct drm_i915_gem_object *obj;
3481
	int ret;
3482 3483 3484 3485 3486 3487 3488 3489 3490

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3491 3492 3493 3494
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3495
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3496
	if (&obj->base == NULL) {
3497 3498
		ret = -ENOENT;
		goto unlock;
3499 3500
	}

3501
	if (obj->pin_count) {
3502 3503
		ret = -EINVAL;
		goto out;
3504 3505
	}

3506 3507
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3508

C
Chris Wilson 已提交
3509 3510
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3511 3512
		i915_gem_object_truncate(obj);

3513
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3514

3515
out:
3516
	drm_gem_object_unreference(&obj->base);
3517
unlock:
3518
	mutex_unlock(&dev->struct_mutex);
3519
	return ret;
3520 3521
}

3522 3523
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3524
{
3525
	struct drm_i915_private *dev_priv = dev->dev_private;
3526
	struct drm_i915_gem_object *obj;
3527
	struct address_space *mapping;
3528
	u32 mask;
3529

3530 3531 3532
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3533

3534 3535 3536 3537
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3538

3539 3540 3541 3542 3543 3544 3545
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3546
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3547
	mapping_set_gfp_mask(mapping, mask);
3548

3549 3550
	i915_gem_info_add_obj(dev_priv, size);

3551 3552
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3553

3554 3555
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3571
	obj->base.driver_private = NULL;
3572
	obj->fence_reg = I915_FENCE_REG_NONE;
3573
	INIT_LIST_HEAD(&obj->mm_list);
D
Daniel Vetter 已提交
3574
	INIT_LIST_HEAD(&obj->gtt_list);
3575
	INIT_LIST_HEAD(&obj->ring_list);
3576
	INIT_LIST_HEAD(&obj->exec_list);
3577
	obj->madv = I915_MADV_WILLNEED;
3578 3579
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;
3580

3581
	return obj;
3582 3583 3584 3585 3586
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3587

3588 3589 3590
	return 0;
}

3591
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3592
{
3593
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3594
	struct drm_device *dev = obj->base.dev;
3595
	drm_i915_private_t *dev_priv = dev->dev_private;
3596

3597 3598
	trace_i915_gem_object_destroy(obj);

3599 3600 3601
	if (gem_obj->import_attach)
		drm_prime_gem_destroy(gem_obj, obj->sg_table);

3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

C
Chris Wilson 已提交
3617
	i915_gem_object_put_pages_gtt(obj);
3618
	if (obj->base.map_list.map)
3619
		drm_gem_free_mmap_offset(&obj->base);
3620

3621 3622
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3623

3624 3625
	kfree(obj->bit_17);
	kfree(obj);
3626 3627
}

3628 3629 3630 3631 3632
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3633

3634
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3635

3636
	if (dev_priv->mm.suspended) {
3637 3638
		mutex_unlock(&dev->struct_mutex);
		return 0;
3639 3640
	}

3641
	ret = i915_gpu_idle(dev);
3642 3643
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3644
		return ret;
3645
	}
3646
	i915_gem_retire_requests(dev);
3647

3648
	/* Under UMS, be paranoid and evict. */
3649
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3650
		i915_gem_evict_everything(dev);
3651

3652 3653
	i915_gem_reset_fences(dev);

3654 3655 3656 3657 3658
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3659
	del_timer_sync(&dev_priv->hangcheck_timer);
3660 3661

	i915_kernel_lost_context(dev);
3662
	i915_gem_cleanup_ringbuffer(dev);
3663

3664 3665
	mutex_unlock(&dev->struct_mutex);

3666 3667 3668
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3669 3670 3671
	return 0;
}

B
Ben Widawsky 已提交
3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

	if (!dev_priv->mm.l3_remap_info)
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
		if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
		if (remap && !dev_priv->mm.l3_remap_info[i/4])
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3704 3705 3706 3707
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3708
	if (INTEL_INFO(dev)->gen < 5 ||
3709 3710 3711 3712 3713 3714
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3715 3716 3717
	if (IS_GEN5(dev))
		return;

3718 3719
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3720
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3721
	else
3722
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3723
}
D
Daniel Vetter 已提交
3724 3725 3726 3727 3728 3729

void i915_gem_init_ppgtt(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t pd_offset;
	struct intel_ring_buffer *ring;
3730 3731 3732
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	uint32_t __iomem *pd_addr;
	uint32_t pd_entry;
D
Daniel Vetter 已提交
3733 3734 3735 3736 3737
	int i;

	if (!dev_priv->mm.aliasing_ppgtt)
		return;

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755

	pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		if (dev_priv->mm.gtt->needs_dmar)
			pt_addr = ppgtt->pt_dma_addr[i];
		else
			pt_addr = page_to_phys(ppgtt->pt_pages[i]);

		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);

	pd_offset = ppgtt->pd_offset;
D
Daniel Vetter 已提交
3756 3757 3758 3759
	pd_offset /= 64; /* in cachelines, */
	pd_offset <<= 16;

	if (INTEL_INFO(dev)->gen == 6) {
3760 3761 3762 3763
		uint32_t ecochk, gab_ctl, ecobits;

		ecobits = I915_READ(GAC_ECO_BITS); 
		I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
3764 3765 3766 3767 3768

		gab_ctl = I915_READ(GAB_CTL);
		I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

		ecochk = I915_READ(GAM_ECOCHK);
D
Daniel Vetter 已提交
3769 3770
		I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
				       ECOCHK_PPGTT_CACHE64B);
3771
		I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
D
Daniel Vetter 已提交
3772 3773 3774 3775 3776
	} else if (INTEL_INFO(dev)->gen >= 7) {
		I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
		/* GFX_MODE is per-ring on gen7+ */
	}

3777
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
3778 3779
		if (INTEL_INFO(dev)->gen >= 7)
			I915_WRITE(RING_MODE_GEN7(ring),
3780
				   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
D
Daniel Vetter 已提交
3781 3782 3783 3784 3785 3786

		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
	}
}

3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3803
int
3804
i915_gem_init_hw(struct drm_device *dev)
3805 3806 3807
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3808

D
Daniel Vetter 已提交
3809 3810 3811
	if (!intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
3812 3813
	i915_gem_l3_remap(dev);

3814 3815
	i915_gem_init_swizzling(dev);

3816
	ret = intel_init_render_ring_buffer(dev);
3817
	if (ret)
3818
		return ret;
3819 3820

	if (HAS_BSD(dev)) {
3821
		ret = intel_init_bsd_ring_buffer(dev);
3822 3823
		if (ret)
			goto cleanup_render_ring;
3824
	}
3825

3826
	if (intel_enable_blt(dev)) {
3827 3828 3829 3830 3831
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3832 3833
	dev_priv->next_seqno = 1;

3834 3835 3836 3837 3838
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3839 3840
	i915_gem_init_ppgtt(dev);

3841 3842
	return 0;

3843
cleanup_bsd_ring:
3844
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3845
cleanup_render_ring:
3846
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3847 3848 3849
	return ret;
}

3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
static bool
intel_enable_ppgtt(struct drm_device *dev)
{
	if (i915_enable_ppgtt >= 0)
		return i915_enable_ppgtt;

#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;
	int ret;

	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

	mutex_lock(&dev->struct_mutex);
	if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
		/* PPGTT pdes are stolen from global gtt ptes, so shrink the
		 * aperture accordingly when using aliasing ppgtt. */
		gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;

		i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);

		ret = i915_gem_init_aliasing_ppgtt(dev);
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	} else {
		/* Let GEM Manage all of the aperture.
		 *
		 * However, leave one page at the end still bound to the scratch
		 * page.  There are a number of places where the hardware
		 * apparently prefetches past the end of the object, and we've
		 * seen multiple hangs with the GPU head pointer stuck in a
		 * batchbuffer bound at the last page of the aperture.  One page
		 * should be enough to keep any prefetching inside of the
		 * aperture.
		 */
		i915_gem_init_global_gtt(dev, 0, mappable_size,
					 gtt_size);
	}

	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

3909 3910 3911
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
3912 3913 3914
	return 0;
}

3915 3916 3917 3918
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3919
	struct intel_ring_buffer *ring;
3920
	int i;
3921

3922 3923
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
3924 3925
}

3926 3927 3928 3929 3930
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3931
	int ret;
3932

J
Jesse Barnes 已提交
3933 3934 3935
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3936
	if (atomic_read(&dev_priv->mm.wedged)) {
3937
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3938
		atomic_set(&dev_priv->mm.wedged, 0);
3939 3940 3941
	}

	mutex_lock(&dev->struct_mutex);
3942 3943
	dev_priv->mm.suspended = 0;

3944
	ret = i915_gem_init_hw(dev);
3945 3946
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3947
		return ret;
3948
	}
3949

3950
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3951 3952
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
	mutex_unlock(&dev->struct_mutex);
3953

3954 3955 3956
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
3957

3958
	return 0;
3959 3960 3961 3962 3963 3964 3965 3966

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
3967 3968 3969 3970 3971 3972
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
3973 3974 3975
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3976
	drm_irq_uninstall(dev);
3977
	return i915_gem_idle(dev);
3978 3979 3980 3981 3982 3983 3984
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

3985 3986 3987
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

3988 3989 3990
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
3991 3992
}

3993 3994 3995 3996 3997 3998 3999
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4000 4001 4002
void
i915_gem_load(struct drm_device *dev)
{
4003
	int i;
4004 4005
	drm_i915_private_t *dev_priv = dev->dev_private;

4006
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4007
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4008 4009
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4010
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4011 4012
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4013
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4014
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4015 4016
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4017
	init_completion(&dev_priv->error_completion);
4018

4019 4020
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4021 4022
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4023 4024
	}

4025 4026
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4027
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4028 4029
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4030

4031
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4032 4033 4034 4035
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4036
	/* Initialize fence registers to zero */
4037
	i915_gem_reset_fences(dev);
4038

4039
	i915_gem_detect_bit_6_swizzle(dev);
4040
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4041

4042 4043
	dev_priv->mm.interruptible = true;

4044 4045 4046
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4047
}
4048 4049 4050 4051 4052

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4053 4054
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4055 4056 4057 4058 4059 4060 4061 4062
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4063
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4064 4065 4066 4067 4068
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4069
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4082
	kfree(phys_obj);
4083 4084 4085
	return ret;
}

4086
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4111
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4112 4113 4114 4115
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4116
				 struct drm_i915_gem_object *obj)
4117
{
4118
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4119
	char *vaddr;
4120 4121 4122
	int i;
	int page_count;

4123
	if (!obj->phys_obj)
4124
		return;
4125
	vaddr = obj->phys_obj->handle->vaddr;
4126

4127
	page_count = obj->base.size / PAGE_SIZE;
4128
	for (i = 0; i < page_count; i++) {
4129
		struct page *page = shmem_read_mapping_page(mapping, i);
4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4141
	}
4142
	intel_gtt_chipset_flush();
4143

4144 4145
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4146 4147 4148 4149
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4150
			    struct drm_i915_gem_object *obj,
4151 4152
			    int id,
			    int align)
4153
{
4154
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4155 4156 4157 4158 4159 4160 4161 4162
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4163 4164
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4165 4166 4167 4168 4169 4170 4171
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4172
						obj->base.size, align);
4173
		if (ret) {
4174 4175
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4176
			return ret;
4177 4178 4179 4180
		}
	}

	/* bind to the object */
4181 4182
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4183

4184
	page_count = obj->base.size / PAGE_SIZE;
4185 4186

	for (i = 0; i < page_count; i++) {
4187 4188 4189
		struct page *page;
		char *dst, *src;

4190
		page = shmem_read_mapping_page(mapping, i);
4191 4192
		if (IS_ERR(page))
			return PTR_ERR(page);
4193

4194
		src = kmap_atomic(page);
4195
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4196
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4197
		kunmap_atomic(src);
4198

4199 4200 4201
		mark_page_accessed(page);
		page_cache_release(page);
	}
4202

4203 4204 4205 4206
	return 0;
}

static int
4207 4208
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4209 4210 4211
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4212
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4213
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4214

4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4228

4229
	intel_gtt_chipset_flush();
4230 4231
	return 0;
}
4232

4233
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4234
{
4235
	struct drm_i915_file_private *file_priv = file->driver_priv;
4236 4237 4238 4239 4240

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4241
	spin_lock(&file_priv->mm.lock);
4242 4243 4244 4245 4246 4247 4248 4249 4250
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4251
	spin_unlock(&file_priv->mm.lock);
4252
}
4253 4254

static int
4255
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4256
{
4257 4258 4259 4260 4261
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4262
	struct drm_i915_gem_object *obj;
4263
	int nr_to_scan = sc->nr_to_scan;
4264 4265 4266
	int cnt;

	if (!mutex_trylock(&dev->struct_mutex))
4267
		return 0;
4268

C
Chris Wilson 已提交
4269 4270 4271 4272
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4273 4274
	}

4275
	cnt = 0;
C
Chris Wilson 已提交
4276 4277 4278 4279 4280
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
		cnt += obj->base.size >> PAGE_SHIFT;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
		if (obj->pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4281 4282

	mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4283
	return cnt;
4284
}