i915_gem.c 107.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40 41
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
42 43
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
44 45
						    bool map_and_fenceable,
						    bool nonblocking);
46 47
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
48
				struct drm_i915_gem_pwrite *args,
49
				struct drm_file *file);
50

51 52 53 54 55 56
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

57
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
58
				    struct shrink_control *sc);
C
Chris Wilson 已提交
59 60
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
61
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
62

63 64 65 66 67 68 69 70
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
71
	obj->fence_dirty = false;
72 73 74
	obj->fence_reg = I915_FENCE_REG_NONE;
}

75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

90 91
static int
i915_gem_wait_for_error(struct drm_device *dev)
92 93 94 95 96 97 98 99 100
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

101 102 103 104 105 106 107 108 109 110
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
111
		return ret;
112
	}
113

114 115 116 117 118 119 120 121 122 123 124
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
125 126
}

127
int i915_mutex_lock_interruptible(struct drm_device *dev)
128 129 130
{
	int ret;

131
	ret = i915_gem_wait_for_error(dev);
132 133 134 135 136 137 138
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

139
	WARN_ON(i915_verify_lists(dev));
140 141
	return 0;
}
142

143
static inline bool
144
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
145
{
C
Chris Wilson 已提交
146
	return obj->gtt_space && !obj->active;
147 148
}

J
Jesse Barnes 已提交
149 150
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
151
		    struct drm_file *file)
J
Jesse Barnes 已提交
152 153
{
	struct drm_i915_gem_init *args = data;
154

155 156 157
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

158 159 160
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
161

162 163 164 165
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
166
	mutex_lock(&dev->struct_mutex);
167 168
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
169 170
	mutex_unlock(&dev->struct_mutex);

171
	return 0;
172 173
}

174 175
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
176
			    struct drm_file *file)
177
{
178
	struct drm_i915_private *dev_priv = dev->dev_private;
179
	struct drm_i915_gem_get_aperture *args = data;
180 181
	struct drm_i915_gem_object *obj;
	size_t pinned;
182

183
	pinned = 0;
184
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
185
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
186 187
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
188
	mutex_unlock(&dev->struct_mutex);
189

190
	args->aper_size = dev_priv->mm.gtt_total;
191
	args->aper_available_size = args->aper_size - pinned;
192

193 194 195
	return 0;
}

196 197 198 199 200
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
201
{
202
	struct drm_i915_gem_object *obj;
203 204
	int ret;
	u32 handle;
205

206
	size = roundup(size, PAGE_SIZE);
207 208
	if (size == 0)
		return -EINVAL;
209 210

	/* Allocate the new object */
211
	obj = i915_gem_alloc_object(dev, size);
212 213 214
	if (obj == NULL)
		return -ENOMEM;

215
	ret = drm_gem_handle_create(file, &obj->base, &handle);
216
	if (ret) {
217 218
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
219
		kfree(obj);
220
		return ret;
221
	}
222

223
	/* drop reference from allocate - handle holds it now */
224
	drm_gem_object_unreference(&obj->base);
225 226
	trace_i915_gem_object_create(obj);

227
	*handle_p = handle;
228 229 230
	return 0;
}

231 232 233 234 235 236
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
237
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
258

259 260 261 262
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

263
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
264
{
265
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
266 267

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
268
		obj->tiling_mode != I915_TILING_NONE;
269 270
}

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

297
static inline int
298 299
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

323 324 325
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
326
static int
327 328 329 330 331 332 333
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

334
	if (unlikely(page_do_bit17_swizzling))
335 336 337 338 339 340 341 342 343 344 345 346 347 348
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

	return ret;
}

349 350 351 352
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
353
	if (unlikely(swizzled)) {
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

371 372 373 374 375 376 377 378 379 380 381 382
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
383 384 385
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
386 387 388 389 390 391 392 393 394 395 396 397 398 399

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

	return ret;
}

400
static int
401 402 403 404
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
405
{
406
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
407
	char __user *user_data;
408
	ssize_t remain;
409
	loff_t offset;
410
	int shmem_page_offset, page_length, ret = 0;
411
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
412
	int hit_slowpath = 0;
413
	int prefaulted = 0;
414
	int needs_clflush = 0;
415
	int release_page;
416

417
	user_data = (char __user *) (uintptr_t) args->data_ptr;
418 419
	remain = args->size;

420
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
421

422 423 424 425 426 427 428
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
429 430 431 432 433
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
434
	}
435

436
	offset = args->offset;
437 438

	while (remain > 0) {
439 440
		struct page *page;

441 442 443 444 445
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
446
		shmem_page_offset = offset_in_page(offset);
447 448 449 450
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

451 452 453 454 455 456 457 458 459 460
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
461
		}
462

463 464 465
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

466 467 468 469 470
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
471 472

		hit_slowpath = 1;
473
		page_cache_get(page);
474 475
		mutex_unlock(&dev->struct_mutex);

476
		if (!prefaulted) {
477
			ret = fault_in_multipages_writeable(user_data, remain);
478 479 480 481 482 483 484
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
485

486 487 488
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
489

490
		mutex_lock(&dev->struct_mutex);
491
		page_cache_release(page);
492
next_page:
493
		mark_page_accessed(page);
494 495
		if (release_page)
			page_cache_release(page);
496

497 498 499 500 501
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

502
		remain -= page_length;
503
		user_data += page_length;
504 505 506
		offset += page_length;
	}

507
out:
508 509 510 511 512
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
	}
513 514 515 516

	return ret;
}

517 518 519 520 521 522 523
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
524
		     struct drm_file *file)
525 526
{
	struct drm_i915_gem_pread *args = data;
527
	struct drm_i915_gem_object *obj;
528
	int ret = 0;
529

530 531 532 533 534 535 536 537
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

538
	ret = i915_mutex_lock_interruptible(dev);
539
	if (ret)
540
		return ret;
541

542
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
543
	if (&obj->base == NULL) {
544 545
		ret = -ENOENT;
		goto unlock;
546
	}
547

548
	/* Bounds check source.  */
549 550
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
551
		ret = -EINVAL;
552
		goto out;
C
Chris Wilson 已提交
553 554
	}

555 556 557 558 559 560 561 562
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
563 564
	trace_i915_gem_object_pread(obj, args->offset, args->size);

565
	ret = i915_gem_shmem_pread(dev, obj, args, file);
566

567
out:
568
	drm_gem_object_unreference(&obj->base);
569
unlock:
570
	mutex_unlock(&dev->struct_mutex);
571
	return ret;
572 573
}

574 575
/* This is the fast write path which cannot handle
 * page faults in the source data
576
 */
577 578 579 580 581 582

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
583
{
584 585
	void __iomem *vaddr_atomic;
	void *vaddr;
586
	unsigned long unwritten;
587

P
Peter Zijlstra 已提交
588
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
589 590 591
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
592
						      user_data, length);
P
Peter Zijlstra 已提交
593
	io_mapping_unmap_atomic(vaddr_atomic);
594
	return unwritten;
595 596
}

597 598 599 600
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
601
static int
602 603
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
604
			 struct drm_i915_gem_pwrite *args,
605
			 struct drm_file *file)
606
{
607
	drm_i915_private_t *dev_priv = dev->dev_private;
608
	ssize_t remain;
609
	loff_t offset, page_base;
610
	char __user *user_data;
D
Daniel Vetter 已提交
611 612
	int page_offset, page_length, ret;

613
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
614 615 616 617 618 619 620 621 622 623
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
624 625 626 627

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

628
	offset = obj->gtt_offset + args->offset;
629 630 631 632

	while (remain > 0) {
		/* Operation in this page
		 *
633 634 635
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
636
		 */
637 638
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
639 640 641 642 643
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
644 645
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
646
		 */
647
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
648 649 650 651
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
652

653 654 655
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
656 657
	}

D
Daniel Vetter 已提交
658 659 660
out_unpin:
	i915_gem_object_unpin(obj);
out:
661
	return ret;
662 663
}

664 665 666 667
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
668
static int
669 670 671 672 673
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
674
{
675
	char *vaddr;
676
	int ret;
677

678
	if (unlikely(page_do_bit17_swizzling))
679
		return -EINVAL;
680

681 682 683 684 685 686 687 688 689 690 691
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
692 693 694 695

	return ret;
}

696 697
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
698
static int
699 700 701 702 703
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
704
{
705 706
	char *vaddr;
	int ret;
707

708
	vaddr = kmap(page);
709
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
710 711 712
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
713 714
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
715 716
						user_data,
						page_length);
717 718 719 720 721
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
722 723 724
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
725
	kunmap(page);
726

727
	return ret;
728 729 730
}

static int
731 732 733 734
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
735
{
736
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
737
	ssize_t remain;
738 739
	loff_t offset;
	char __user *user_data;
740
	int shmem_page_offset, page_length, ret = 0;
741
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
742
	int hit_slowpath = 0;
743 744
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
745
	int release_page;
746

747
	user_data = (char __user *) (uintptr_t) args->data_ptr;
748 749
	remain = args->size;

750
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
751

752 753 754 755 756 757 758
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
759 760 761 762 763
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
764 765 766 767 768 769 770
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

771
	offset = args->offset;
772
	obj->dirty = 1;
773

774
	while (remain > 0) {
775
		struct page *page;
776
		int partial_cacheline_write;
777

778 779 780 781 782
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
783
		shmem_page_offset = offset_in_page(offset);
784 785 786 787 788

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

789 790 791 792 793 794 795
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

796 797 798 799 800 801 802 803 804 805
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
806 807
		}

808 809 810
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

811 812 813 814 815 816
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
817 818

		hit_slowpath = 1;
819
		page_cache_get(page);
820 821
		mutex_unlock(&dev->struct_mutex);

822 823 824 825
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
826

827
		mutex_lock(&dev->struct_mutex);
828
		page_cache_release(page);
829
next_page:
830 831
		set_page_dirty(page);
		mark_page_accessed(page);
832 833
		if (release_page)
			page_cache_release(page);
834

835 836 837 838 839
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

840
		remain -= page_length;
841
		user_data += page_length;
842
		offset += page_length;
843 844
	}

845
out:
846 847 848 849 850 851 852 853 854 855
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
		/* and flush dirty cachelines in case the object isn't in the cpu write
		 * domain anymore. */
		if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
			i915_gem_clflush_object(obj);
			intel_gtt_chipset_flush();
		}
856
	}
857

858 859 860
	if (needs_clflush_after)
		intel_gtt_chipset_flush();

861
	return ret;
862 863 864 865 866 867 868 869 870
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
871
		      struct drm_file *file)
872 873
{
	struct drm_i915_gem_pwrite *args = data;
874
	struct drm_i915_gem_object *obj;
875 876 877 878 879 880 881 882 883 884
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

885 886
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
887 888
	if (ret)
		return -EFAULT;
889

890
	ret = i915_mutex_lock_interruptible(dev);
891
	if (ret)
892
		return ret;
893

894
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
895
	if (&obj->base == NULL) {
896 897
		ret = -ENOENT;
		goto unlock;
898
	}
899

900
	/* Bounds check destination. */
901 902
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
903
		ret = -EINVAL;
904
		goto out;
C
Chris Wilson 已提交
905 906
	}

907 908 909 910 911 912 913 914
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
915 916
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
917
	ret = -EFAULT;
918 919 920 921 922 923
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
924
	if (obj->phys_obj) {
925
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
926 927 928
		goto out;
	}

929
	if (obj->cache_level == I915_CACHE_NONE &&
930
	    obj->tiling_mode == I915_TILING_NONE &&
931
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
933 934 935
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
936
	}
937

938
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
939
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
940

941
out:
942
	drm_gem_object_unreference(&obj->base);
943
unlock:
944
	mutex_unlock(&dev->struct_mutex);
945 946 947 948
	return ret;
}

/**
949 950
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
951 952 953
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
954
			  struct drm_file *file)
955 956
{
	struct drm_i915_gem_set_domain *args = data;
957
	struct drm_i915_gem_object *obj;
958 959
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
960 961
	int ret;

962
	/* Only handle setting domains to types used by the CPU. */
963
	if (write_domain & I915_GEM_GPU_DOMAINS)
964 965
		return -EINVAL;

966
	if (read_domains & I915_GEM_GPU_DOMAINS)
967 968 969 970 971 972 973 974
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

975
	ret = i915_mutex_lock_interruptible(dev);
976
	if (ret)
977
		return ret;
978

979
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
980
	if (&obj->base == NULL) {
981 982
		ret = -ENOENT;
		goto unlock;
983
	}
984

985 986
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
987 988 989 990 991 992 993

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
994
	} else {
995
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
996 997
	}

998
	drm_gem_object_unreference(&obj->base);
999
unlock:
1000 1001 1002 1003 1004 1005 1006 1007 1008
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1009
			 struct drm_file *file)
1010 1011
{
	struct drm_i915_gem_sw_finish *args = data;
1012
	struct drm_i915_gem_object *obj;
1013 1014
	int ret = 0;

1015
	ret = i915_mutex_lock_interruptible(dev);
1016
	if (ret)
1017
		return ret;
1018

1019
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1020
	if (&obj->base == NULL) {
1021 1022
		ret = -ENOENT;
		goto unlock;
1023 1024 1025
	}

	/* Pinned buffers may be scanout, so flush the cache */
1026
	if (obj->pin_count)
1027 1028
		i915_gem_object_flush_cpu_write_domain(obj);

1029
	drm_gem_object_unreference(&obj->base);
1030
unlock:
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1044
		    struct drm_file *file)
1045 1046 1047 1048 1049
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1050
	obj = drm_gem_object_lookup(dev, file, args->handle);
1051
	if (obj == NULL)
1052
		return -ENOENT;
1053

1054 1055 1056 1057 1058 1059 1060 1061
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1062
	addr = vm_mmap(obj->filp, 0, args->size,
1063 1064
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1065
	drm_gem_object_unreference_unlocked(obj);
1066 1067 1068 1069 1070 1071 1072 1073
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1092 1093
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1094
	drm_i915_private_t *dev_priv = dev->dev_private;
1095 1096 1097
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1098
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1099 1100 1101 1102 1103

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1104 1105 1106
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1107

C
Chris Wilson 已提交
1108 1109
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1110
	/* Now bind it into the GTT if needed */
1111 1112 1113 1114
	if (!obj->map_and_fenceable) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			goto unlock;
1115
	}
1116
	if (!obj->gtt_space) {
1117
		ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
1118 1119
		if (ret)
			goto unlock;
1120

1121 1122 1123 1124
		ret = i915_gem_object_set_to_gtt_domain(obj, write);
		if (ret)
			goto unlock;
	}
1125

1126 1127 1128
	if (!obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

1129
	ret = i915_gem_object_get_fence(obj);
1130 1131
	if (ret)
		goto unlock;
1132

1133 1134
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1135

1136 1137
	obj->fault_mappable = true;

1138
	pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1139 1140 1141 1142
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1143
unlock:
1144
	mutex_unlock(&dev->struct_mutex);
1145
out:
1146
	switch (ret) {
1147
	case -EIO:
1148 1149 1150 1151 1152
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
		if (!atomic_read(&dev_priv->mm.wedged))
			return VM_FAULT_SIGBUS;
1153
	case -EAGAIN:
1154 1155 1156 1157 1158 1159 1160
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1161
		set_need_resched();
1162 1163
	case 0:
	case -ERESTARTSYS:
1164
	case -EINTR:
1165
		return VM_FAULT_NOPAGE;
1166 1167 1168
	case -ENOMEM:
		return VM_FAULT_OOM;
	default:
1169
		return VM_FAULT_SIGBUS;
1170 1171 1172
	}
}

1173 1174 1175 1176
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1177
 * Preserve the reservation of the mmapping with the DRM core code, but
1178 1179 1180 1181 1182 1183 1184 1185 1186
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1187
void
1188
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1189
{
1190 1191
	if (!obj->fault_mappable)
		return;
1192

1193 1194 1195 1196
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1197

1198
	obj->fault_mappable = false;
1199 1200
}

1201
static uint32_t
1202
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1203
{
1204
	uint32_t gtt_size;
1205 1206

	if (INTEL_INFO(dev)->gen >= 4 ||
1207 1208
	    tiling_mode == I915_TILING_NONE)
		return size;
1209 1210 1211

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1212
		gtt_size = 1024*1024;
1213
	else
1214
		gtt_size = 512*1024;
1215

1216 1217
	while (gtt_size < size)
		gtt_size <<= 1;
1218

1219
	return gtt_size;
1220 1221
}

1222 1223 1224 1225 1226
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1227
 * potential fence register mapping.
1228 1229
 */
static uint32_t
1230 1231 1232
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1233 1234 1235 1236 1237
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1238
	if (INTEL_INFO(dev)->gen >= 4 ||
1239
	    tiling_mode == I915_TILING_NONE)
1240 1241
		return 4096;

1242 1243 1244 1245
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1246
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1247 1248
}

1249 1250 1251
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1252 1253 1254
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1255 1256 1257 1258
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1259
uint32_t
1260 1261 1262
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1263 1264 1265 1266 1267
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1268
	    tiling_mode == I915_TILING_NONE)
1269 1270
		return 4096;

1271 1272 1273
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1274
	 */
1275
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1276 1277
}

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	i915_gem_shrink_all(dev_priv);
	return drm_gem_create_mmap_offset(&obj->base);
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1314
int
1315 1316 1317 1318
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1319
{
1320
	struct drm_i915_private *dev_priv = dev->dev_private;
1321
	struct drm_i915_gem_object *obj;
1322 1323
	int ret;

1324
	ret = i915_mutex_lock_interruptible(dev);
1325
	if (ret)
1326
		return ret;
1327

1328
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1329
	if (&obj->base == NULL) {
1330 1331 1332
		ret = -ENOENT;
		goto unlock;
	}
1333

1334
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1335
		ret = -E2BIG;
1336
		goto out;
1337 1338
	}

1339
	if (obj->madv != I915_MADV_WILLNEED) {
1340
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1341 1342
		ret = -EINVAL;
		goto out;
1343 1344
	}

1345 1346 1347
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1348

1349
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1350

1351
out:
1352
	drm_gem_object_unreference(&obj->base);
1353
unlock:
1354
	mutex_unlock(&dev->struct_mutex);
1355
	return ret;
1356 1357
}

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1382 1383 1384 1385 1386 1387
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
{
	struct inode *inode;

1388 1389 1390 1391 1392
	i915_gem_object_free_mmap_offset(obj);

	if (obj->base.filp == NULL)
		return;

D
Daniel Vetter 已提交
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
	inode = obj->base.filp->f_path.dentry->d_inode;
	shmem_truncate_range(inode, 0, (loff_t)-1);

	obj->madv = __I915_MADV_PURGED;
}

static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
}

C
Chris Wilson 已提交
1410
static int
D
Daniel Vetter 已提交
1411 1412 1413
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
{
	int page_count = obj->base.size / PAGE_SIZE;
C
Chris Wilson 已提交
1414
	int ret, i;
D
Daniel Vetter 已提交
1415

1416 1417
	BUG_ON(obj->gtt_space);

C
Chris Wilson 已提交
1418 1419
	if (obj->pages == NULL)
		return 0;
D
Daniel Vetter 已提交
1420

C
Chris Wilson 已提交
1421
	BUG_ON(obj->gtt_space);
D
Daniel Vetter 已提交
1422 1423
	BUG_ON(obj->madv == __I915_MADV_PURGED);

C
Chris Wilson 已提交
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

D
Daniel Vetter 已提交
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	if (i915_gem_object_needs_bit17_swizzle(obj))
		i915_gem_object_save_bit_17_swizzle(obj);

	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;

	for (i = 0; i < page_count; i++) {
		if (obj->dirty)
			set_page_dirty(obj->pages[i]);

		if (obj->madv == I915_MADV_WILLNEED)
			mark_page_accessed(obj->pages[i]);

		page_cache_release(obj->pages[i]);
	}
	obj->dirty = 0;

	drm_free_large(obj->pages);
	obj->pages = NULL;
C
Chris Wilson 已提交
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502

	list_del(&obj->gtt_list);

	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_put_pages_gtt(obj) == 0) {
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
		    i915_gem_object_put_pages_gtt(obj) == 0) {
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
		i915_gem_object_put_pages_gtt(obj);
D
Daniel Vetter 已提交
1503 1504
}

1505
int
C
Chris Wilson 已提交
1506
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1507
{
C
Chris Wilson 已提交
1508
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1509 1510 1511
	int page_count, i;
	struct address_space *mapping;
	struct page *page;
C
Chris Wilson 已提交
1512
	gfp_t gfp;
1513

1514 1515 1516
	if (obj->pages || obj->sg_table)
		return 0;

C
Chris Wilson 已提交
1517 1518 1519 1520 1521 1522 1523
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1524 1525 1526
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
1527 1528 1529
	page_count = obj->base.size / PAGE_SIZE;
	obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
	if (obj->pages == NULL)
1530 1531
		return -ENOMEM;

C
Chris Wilson 已提交
1532 1533 1534 1535 1536
	/* Fail silently without starting the shrinker */
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1537
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1559

1560
		obj->pages[i] = page;
1561 1562
	}

1563
	if (i915_gem_object_needs_bit17_swizzle(obj))
1564 1565
		i915_gem_object_do_bit_17_swizzle(obj);

C
Chris Wilson 已提交
1566
	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1567 1568 1569 1570
	return 0;

err_pages:
	while (i--)
1571
		page_cache_release(obj->pages[i]);
1572

1573 1574
	drm_free_large(obj->pages);
	obj->pages = NULL;
1575 1576 1577
	return PTR_ERR(page);
}

1578
void
1579
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1580 1581
			       struct intel_ring_buffer *ring,
			       u32 seqno)
1582
{
1583
	struct drm_device *dev = obj->base.dev;
1584
	struct drm_i915_private *dev_priv = dev->dev_private;
1585

1586
	BUG_ON(ring == NULL);
1587
	obj->ring = ring;
1588 1589

	/* Add a reference if we're newly entering the active list. */
1590 1591 1592
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1593
	}
1594

1595
	/* Move from whatever list we were on to the tail of execution. */
1596 1597
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1598

1599
	obj->last_read_seqno = seqno;
1600

1601
	if (obj->fenced_gpu_access) {
1602 1603
		obj->last_fenced_seqno = seqno;

1604 1605 1606 1607 1608 1609 1610 1611
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1612 1613 1614 1615 1616 1617 1618 1619 1620
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1621
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1622
	BUG_ON(!obj->active);
1623

1624 1625 1626 1627 1628
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);

	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

1629
	list_del_init(&obj->ring_list);
1630 1631
	obj->ring = NULL;

1632 1633 1634 1635 1636
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1637 1638 1639 1640 1641 1642
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1643
}
1644

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
static u32
i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

u32
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request == 0)
		ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);

	return ring->outstanding_lazy_request;
}

1667
int
C
Chris Wilson 已提交
1668
i915_add_request(struct intel_ring_buffer *ring,
1669
		 struct drm_file *file,
C
Chris Wilson 已提交
1670
		 struct drm_i915_gem_request *request)
1671
{
C
Chris Wilson 已提交
1672
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1673
	uint32_t seqno;
1674
	u32 request_ring_position;
1675
	int was_empty;
1676 1677
	int ret;

1678 1679 1680 1681 1682 1683 1684
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
1685 1686 1687
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
1688

1689 1690 1691 1692 1693 1694
	if (request == NULL) {
		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;
	}

1695
	seqno = i915_gem_next_request_seqno(ring);
1696

1697 1698 1699 1700 1701 1702 1703
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

1704
	ret = ring->add_request(ring, &seqno);
1705 1706 1707 1708
	if (ret) {
		kfree(request);
		return ret;
	}
1709

C
Chris Wilson 已提交
1710
	trace_i915_gem_request_add(ring, seqno);
1711 1712

	request->seqno = seqno;
1713
	request->ring = ring;
1714
	request->tail = request_ring_position;
1715
	request->emitted_jiffies = jiffies;
1716 1717
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
1718
	request->file_priv = NULL;
1719

C
Chris Wilson 已提交
1720 1721 1722
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

1723
		spin_lock(&file_priv->mm.lock);
1724
		request->file_priv = file_priv;
1725
		list_add_tail(&request->client_list,
1726
			      &file_priv->mm.request_list);
1727
		spin_unlock(&file_priv->mm.lock);
1728
	}
1729

1730
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
1731

B
Ben Gamari 已提交
1732
	if (!dev_priv->mm.suspended) {
1733 1734 1735 1736 1737
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
				  jiffies +
				  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
		}
1738
		if (was_empty) {
1739 1740
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
1741 1742
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
1743
	}
1744

1745
	return 0;
1746 1747
}

1748 1749
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1750
{
1751
	struct drm_i915_file_private *file_priv = request->file_priv;
1752

1753 1754
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1755

1756
	spin_lock(&file_priv->mm.lock);
1757 1758 1759 1760
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
1761
	spin_unlock(&file_priv->mm.lock);
1762 1763
}

1764 1765
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1766
{
1767 1768
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1769

1770 1771 1772
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1773

1774
		list_del(&request->list);
1775
		i915_gem_request_remove_from_client(request);
1776 1777
		kfree(request);
	}
1778

1779
	while (!list_empty(&ring->active_list)) {
1780
		struct drm_i915_gem_object *obj;
1781

1782 1783 1784
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
1785

1786
		i915_gem_object_move_to_inactive(obj);
1787 1788 1789
	}
}

1790 1791 1792 1793 1794
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

1795
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
1796
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
1797

1798
		i915_gem_write_fence(dev, i, NULL);
1799

1800 1801
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
1802

1803 1804 1805
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
1806
	}
1807 1808

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
1809 1810
}

1811
void i915_gem_reset(struct drm_device *dev)
1812
{
1813
	struct drm_i915_private *dev_priv = dev->dev_private;
1814
	struct drm_i915_gem_object *obj;
1815
	struct intel_ring_buffer *ring;
1816
	int i;
1817

1818 1819
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
1820 1821 1822 1823

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1824
	list_for_each_entry(obj,
1825
			    &dev_priv->mm.inactive_list,
1826
			    mm_list)
1827
	{
1828
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1829
	}
1830

C
Chris Wilson 已提交
1831

1832
	/* The fence registers are invalidated so clear them out */
1833
	i915_gem_reset_fences(dev);
1834 1835 1836 1837 1838
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1839
void
C
Chris Wilson 已提交
1840
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
1841 1842
{
	uint32_t seqno;
1843
	int i;
1844

C
Chris Wilson 已提交
1845
	if (list_empty(&ring->request_list))
1846 1847
		return;

C
Chris Wilson 已提交
1848
	WARN_ON(i915_verify_lists(ring->dev));
1849

1850
	seqno = ring->get_seqno(ring, true);
1851

1852
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
1853 1854 1855
		if (seqno >= ring->sync_seqno[i])
			ring->sync_seqno[i] = 0;

1856
	while (!list_empty(&ring->request_list)) {
1857 1858
		struct drm_i915_gem_request *request;

1859
		request = list_first_entry(&ring->request_list,
1860 1861 1862
					   struct drm_i915_gem_request,
					   list);

1863
		if (!i915_seqno_passed(seqno, request->seqno))
1864 1865
			break;

C
Chris Wilson 已提交
1866
		trace_i915_gem_request_retire(ring, request->seqno);
1867 1868 1869 1870 1871 1872
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
1873 1874

		list_del(&request->list);
1875
		i915_gem_request_remove_from_client(request);
1876 1877
		kfree(request);
	}
1878

1879 1880 1881 1882
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
1883
		struct drm_i915_gem_object *obj;
1884

1885
		obj = list_first_entry(&ring->active_list,
1886 1887
				      struct drm_i915_gem_object,
				      ring_list);
1888

1889
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
1890
			break;
1891

1892
		i915_gem_object_move_to_inactive(obj);
1893
	}
1894

C
Chris Wilson 已提交
1895 1896
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1897
		ring->irq_put(ring);
C
Chris Wilson 已提交
1898
		ring->trace_irq_seqno = 0;
1899
	}
1900

C
Chris Wilson 已提交
1901
	WARN_ON(i915_verify_lists(ring->dev));
1902 1903
}

1904 1905 1906 1907
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1908
	struct intel_ring_buffer *ring;
1909
	int i;
1910

1911 1912
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
1913 1914
}

1915
static void
1916 1917 1918 1919
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
1920
	struct intel_ring_buffer *ring;
1921 1922
	bool idle;
	int i;
1923 1924 1925 1926 1927

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1928 1929 1930 1931 1932 1933
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1934
	i915_gem_retire_requests(dev);
1935

1936 1937 1938 1939
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
	 */
	idle = true;
1940
	for_each_ring(ring, dev_priv, i) {
1941 1942
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
1943 1944 1945 1946 1947

		idle &= list_empty(&ring->request_list);
	}

	if (!dev_priv->mm.suspended && !idle)
1948
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1949 1950
	if (idle)
		intel_mark_idle(dev);
1951

1952 1953 1954
	mutex_unlock(&dev->struct_mutex);
}

1955 1956 1957
int
i915_gem_check_wedge(struct drm_i915_private *dev_priv,
		     bool interruptible)
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
{
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
1991
	int ret;
1992 1993 1994

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

1995 1996 1997
	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);
1998 1999 2000 2001

	return ret;
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
2012
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
2013
			bool interruptible, struct timespec *timeout)
2014 2015
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2016 2017 2018 2019
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
2020
	int ret;
2021

2022
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
2023 2024 2025
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);
2026 2027 2028 2029 2030 2031 2032 2033

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

2034 2035 2036
	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

2037 2038 2039
	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

2040
#define EXIT_COND \
2041
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
2042
	atomic_read(&dev_priv->mm.wedged))
2043 2044 2045 2046 2047 2048 2049 2050
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);
2051

2052 2053 2054
		ret = i915_gem_check_wedge(dev_priv, interruptible);
		if (ret)
			end = ret;
2055 2056 2057
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);
2058 2059 2060 2061 2062

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

2063 2064 2065 2066 2067 2068
	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
2069
	case -EIO:
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
2081 2082
}

C
Chris Wilson 已提交
2083 2084 2085 2086
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
2087
int
2088
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
2089
{
C
Chris Wilson 已提交
2090
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2091 2092 2093 2094
	int ret = 0;

	BUG_ON(seqno == 0);

2095
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
2096 2097
	if (ret)
		return ret;
2098

2099 2100 2101
	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;
2102

2103
	ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
2104 2105 2106 2107 2108 2109 2110 2111

	return ret;
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
2112 2113 2114
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
2115
{
2116
	u32 seqno;
2117 2118 2119 2120 2121
	int ret;

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
	if (readonly)
		seqno = obj->last_write_seqno;
	else
		seqno = obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(obj->ring, seqno);
	if (ret)
		return ret;

	/* Manually manage the write flush as we may have not yet retired
	 * the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
2140 2141
	}

2142
	i915_gem_retire_requests_ring(obj->ring);
2143 2144 2145
	return 0;
}

2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2157
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2158 2159
		if (ret)
			return ret;
2160

2161 2162 2163 2164 2165 2166
		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2195
	struct timespec timeout_stack, *timeout = NULL;
2196 2197 2198
	u32 seqno = 0;
	int ret = 0;

2199 2200 2201 2202
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2214 2215
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2216 2217 2218 2219
	if (ret)
		goto out;

	if (obj->active) {
2220
		seqno = obj->last_read_seqno;
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2238 2239 2240 2241 2242
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2243 2244 2245 2246 2247 2248 2249 2250
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2274
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2275
		return i915_gem_object_wait_rendering(obj, false);
2276 2277 2278

	idx = intel_ring_sync_index(from, to);

2279
	seqno = obj->last_read_seqno;
2280 2281 2282
	if (seqno <= from->sync_seqno[idx])
		return 0;

2283 2284 2285
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2286

2287
	ret = to->sync_to(to, from, seqno);
2288 2289
	if (!ret)
		from->sync_seqno[idx] = seqno;
2290

2291
	return ret;
2292 2293
}

2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2304 2305 2306
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2318 2319 2320
/**
 * Unbinds an object from the GTT aperture.
 */
2321
int
2322
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2323
{
2324
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2325 2326
	int ret = 0;

2327
	if (obj->gtt_space == NULL)
2328 2329
		return 0;

2330 2331
	if (obj->pin_count)
		return -EBUSY;
2332

2333 2334
	BUG_ON(obj->pages == NULL);

2335
	ret = i915_gem_object_finish_gpu(obj);
2336
	if (ret)
2337 2338 2339 2340 2341 2342
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2343
	i915_gem_object_finish_gtt(obj);
2344

2345
	/* release the fence reg _after_ flushing */
2346
	ret = i915_gem_object_put_fence(obj);
2347
	if (ret)
2348
		return ret;
2349

C
Chris Wilson 已提交
2350 2351
	trace_i915_gem_object_unbind(obj);

2352 2353
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2354 2355 2356 2357
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2358
	i915_gem_gtt_finish_object(obj);
2359

C
Chris Wilson 已提交
2360 2361
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2362
	/* Avoid an unnecessary call to unbind on rebind. */
2363
	obj->map_and_fenceable = true;
2364

2365 2366 2367
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2368

C
Chris Wilson 已提交
2369
	return 0;
2370 2371
}

2372
static int i915_ring_idle(struct intel_ring_buffer *ring)
2373
{
2374
	if (list_empty(&ring->active_list))
2375 2376
		return 0;

2377
	return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
2378 2379
}

2380
int i915_gpu_idle(struct drm_device *dev)
2381 2382
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2383
	struct intel_ring_buffer *ring;
2384
	int ret, i;
2385 2386

	/* Flush everything onto the inactive list. */
2387 2388
	for_each_ring(ring, dev_priv, i) {
		ret = i915_ring_idle(ring);
2389 2390
		if (ret)
			return ret;
2391

2392 2393 2394
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;
2395
	}
2396

2397
	return 0;
2398 2399
}

2400 2401
static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
					struct drm_i915_gem_object *obj)
2402 2403 2404 2405
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2406 2407
	if (obj) {
		u32 size = obj->gtt_space->size;
2408

2409 2410 2411 2412 2413
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= (uint64_t)((obj->stride / 128) - 1) <<
			SANDYBRIDGE_FENCE_PITCH_SHIFT;
2414

2415 2416 2417 2418 2419
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2420

2421 2422
	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
2423 2424
}

2425 2426
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2427 2428 2429 2430
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2431 2432
	if (obj) {
		u32 size = obj->gtt_space->size;
2433

2434 2435 2436 2437 2438 2439 2440 2441 2442
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2443

2444 2445
	I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_965_0 + reg * 8);
2446 2447
}

2448 2449
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2450 2451
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2452
	u32 val;
2453

2454 2455 2456 2457
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2458

2459 2460 2461 2462 2463
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2464

2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2490 2491
}

2492 2493
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2494 2495 2496 2497
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2498 2499 2500
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2501

2502 2503 2504 2505 2506
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2507

2508 2509
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2510

2511 2512 2513 2514 2515 2516 2517 2518
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2519

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
	default: break;
	}
2536 2537
}

2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2564
static int
C
Chris Wilson 已提交
2565
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2566
{
2567
	if (obj->last_fenced_seqno) {
2568
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2569 2570
		if (ret)
			return ret;
2571 2572 2573 2574

		obj->last_fenced_seqno = 0;
	}

2575 2576 2577 2578 2579 2580
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2581
	obj->fenced_gpu_access = false;
2582 2583 2584 2585 2586 2587
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2588
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2589 2590
	int ret;

C
Chris Wilson 已提交
2591
	ret = i915_gem_object_flush_fence(obj);
2592 2593 2594
	if (ret)
		return ret;

2595 2596
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2597

2598 2599 2600 2601
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2602 2603 2604 2605 2606

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2607
i915_find_fence_reg(struct drm_device *dev)
2608 2609
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2610
	struct drm_i915_fence_reg *reg, *avail;
2611
	int i;
2612 2613

	/* First try to find a free reg */
2614
	avail = NULL;
2615 2616 2617
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2618
			return reg;
2619

2620
		if (!reg->pin_count)
2621
			avail = reg;
2622 2623
	}

2624 2625
	if (avail == NULL)
		return NULL;
2626 2627

	/* None available, try to steal one or wait for a user to finish */
2628
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2629
		if (reg->pin_count)
2630 2631
			continue;

C
Chris Wilson 已提交
2632
		return reg;
2633 2634
	}

C
Chris Wilson 已提交
2635
	return NULL;
2636 2637
}

2638
/**
2639
 * i915_gem_object_get_fence - set up fencing for an object
2640 2641 2642 2643 2644 2645 2646 2647 2648
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2649 2650
 *
 * For an untiled surface, this removes any existing fence.
2651
 */
2652
int
2653
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2654
{
2655
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2656
	struct drm_i915_private *dev_priv = dev->dev_private;
2657
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2658
	struct drm_i915_fence_reg *reg;
2659
	int ret;
2660

2661 2662 2663
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2664
	if (obj->fence_dirty) {
2665 2666 2667 2668
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2669

2670
	/* Just update our place in the LRU if our fence is getting reused. */
2671 2672
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2673
		if (!obj->fence_dirty) {
2674 2675 2676 2677 2678 2679 2680 2681
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2682

2683 2684 2685 2686
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2687 2688 2689
			if (ret)
				return ret;

2690
			i915_gem_object_fence_lost(old);
2691
		}
2692
	} else
2693 2694
		return 0;

2695
	i915_gem_object_update_fence(obj, reg, enable);
2696
	obj->fence_dirty = false;
2697

2698
	return 0;
2699 2700
}

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
	 * crossing memory domains and dieing.
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2771 2772 2773 2774
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2775
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2776
			    unsigned alignment,
2777 2778
			    bool map_and_fenceable,
			    bool nonblocking)
2779
{
2780
	struct drm_device *dev = obj->base.dev;
2781 2782
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2783
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2784
	bool mappable, fenceable;
2785
	int ret;
2786

2787
	if (obj->madv != I915_MADV_WILLNEED) {
2788 2789 2790 2791
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2802

2803
	if (alignment == 0)
2804 2805
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2806
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2807 2808 2809 2810
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2811
	size = map_and_fenceable ? fence_size : obj->base.size;
2812

2813 2814 2815
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2816
	if (obj->base.size >
2817
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2818 2819 2820 2821
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

C
Chris Wilson 已提交
2822 2823 2824 2825
	ret = i915_gem_object_get_pages_gtt(obj);
	if (ret)
		return ret;

2826
 search_free:
2827
	if (map_and_fenceable)
2828
		free_space =
2829 2830 2831 2832
			drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
							  size, alignment, obj->cache_level,
							  0, dev_priv->mm.gtt_mappable_end,
							  false);
2833
	else
2834 2835 2836
		free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
						      size, alignment, obj->cache_level,
						      false);
2837 2838

	if (free_space != NULL) {
2839
		if (map_and_fenceable)
2840
			obj->gtt_space =
2841
				drm_mm_get_block_range_generic(free_space,
2842
							       size, alignment, obj->cache_level,
2843
							       0, dev_priv->mm.gtt_mappable_end,
2844
							       false);
2845
		else
2846
			obj->gtt_space =
2847 2848 2849
				drm_mm_get_block_generic(free_space,
							 size, alignment, obj->cache_level,
							 false);
2850
	}
2851
	if (obj->gtt_space == NULL) {
2852
		ret = i915_gem_evict_something(dev, size, alignment,
2853
					       obj->cache_level,
2854 2855
					       map_and_fenceable,
					       nonblocking);
2856
		if (ret)
2857
			return ret;
2858

2859 2860
		goto search_free;
	}
2861 2862 2863 2864 2865 2866 2867
	if (WARN_ON(!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level))) {
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
		return -EINVAL;
	}
2868 2869


2870
	ret = i915_gem_gtt_prepare_object(obj);
2871
	if (ret) {
2872 2873
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
C
Chris Wilson 已提交
2874
		return ret;
2875 2876
	}

2877 2878
	if (!dev_priv->mm.aliasing_ppgtt)
		i915_gem_gtt_bind_object(obj, obj->cache_level);
2879

C
Chris Wilson 已提交
2880
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2881
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2882

2883
	obj->gtt_offset = obj->gtt_space->start;
C
Chris Wilson 已提交
2884

2885
	fenceable =
2886
		obj->gtt_space->size == fence_size &&
2887
		(obj->gtt_space->start & (fence_alignment - 1)) == 0;
2888

2889
	mappable =
2890
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2891

2892
	obj->map_and_fenceable = mappable && fenceable;
2893

C
Chris Wilson 已提交
2894
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2895
	i915_gem_verify_gtt(dev);
2896 2897 2898 2899
	return 0;
}

void
2900
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2901 2902 2903 2904 2905
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2906
	if (obj->pages == NULL)
2907 2908
		return;

2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
2920
	trace_i915_gem_object_clflush(obj);
2921

2922
	drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
2923 2924
}

2925 2926
/** Flushes the GTT write domain for the object if it's dirty. */
static void
2927
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
2928
{
C
Chris Wilson 已提交
2929 2930
	uint32_t old_write_domain;

2931
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
2932 2933
		return;

2934
	/* No actual flushing is required for the GTT write domain.  Writes
2935 2936
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
2937 2938 2939 2940
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
2941
	 */
2942 2943
	wmb();

2944 2945
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2946 2947

	trace_i915_gem_object_change_domain(obj,
2948
					    obj->base.read_domains,
C
Chris Wilson 已提交
2949
					    old_write_domain);
2950 2951 2952 2953
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
2954
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
2955
{
C
Chris Wilson 已提交
2956
	uint32_t old_write_domain;
2957

2958
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
2959 2960 2961
		return;

	i915_gem_clflush_object(obj);
2962
	intel_gtt_chipset_flush();
2963 2964
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2965 2966

	trace_i915_gem_object_change_domain(obj,
2967
					    obj->base.read_domains,
C
Chris Wilson 已提交
2968
					    old_write_domain);
2969 2970
}

2971 2972 2973 2974 2975 2976
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2977
int
2978
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2979
{
2980
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
2981
	uint32_t old_write_domain, old_read_domains;
2982
	int ret;
2983

2984
	/* Not valid to be called on unbound objects. */
2985
	if (obj->gtt_space == NULL)
2986 2987
		return -EINVAL;

2988 2989 2990
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

2991 2992 2993
	ret = i915_gem_object_wait_rendering(obj, !write);
	if (ret)
		return ret;
2994

2995
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2996

2997 2998
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
2999

3000 3001 3002
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3003 3004
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3005
	if (write) {
3006 3007 3008
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3009 3010
	}

C
Chris Wilson 已提交
3011 3012 3013 3014
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3015 3016 3017 3018
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3019 3020 3021
	return 0;
}

3022 3023 3024
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3025 3026
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3037 3038 3039 3040 3041 3042
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3054
		if (INTEL_INFO(dev)->gen < 6) {
3055 3056 3057 3058 3059
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3060 3061
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3062 3063 3064
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3065 3066

		obj->gtt_space->color = cache_level;
3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3093
	i915_gem_verify_gtt(dev);
3094 3095 3096
	return 0;
}

3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158
int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file)
{
	struct drm_i915_gem_cacheing *args = data;
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	args->cacheing = obj->cache_level != I915_CACHE_NONE;

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file)
{
	struct drm_i915_gem_cacheing *args = data;
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	switch (args->cacheing) {
	case I915_CACHEING_NONE:
		level = I915_CACHE_NONE;
		break;
	case I915_CACHEING_CACHED:
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3159
/*
3160 3161 3162
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3163 3164
 */
int
3165 3166
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3167
				     struct intel_ring_buffer *pipelined)
3168
{
3169
	u32 old_read_domains, old_write_domain;
3170 3171
	int ret;

3172
	if (pipelined != obj->ring) {
3173 3174
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3175 3176 3177
			return ret;
	}

3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3191 3192 3193 3194
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3195
	ret = i915_gem_object_pin(obj, alignment, true, false);
3196 3197 3198
	if (ret)
		return ret;

3199 3200
	i915_gem_object_flush_cpu_write_domain(obj);

3201
	old_write_domain = obj->base.write_domain;
3202
	old_read_domains = obj->base.read_domains;
3203 3204 3205 3206

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3207
	obj->base.write_domain = 0;
3208
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3209 3210 3211

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3212
					    old_write_domain);
3213 3214 3215 3216

	return 0;
}

3217
int
3218
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3219
{
3220 3221
	int ret;

3222
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3223 3224
		return 0;

3225
	ret = i915_gem_object_wait_rendering(obj, false);
3226 3227 3228
	if (ret)
		return ret;

3229 3230
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3231
	return 0;
3232 3233
}

3234 3235 3236 3237 3238 3239
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3240
int
3241
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3242
{
C
Chris Wilson 已提交
3243
	uint32_t old_write_domain, old_read_domains;
3244 3245
	int ret;

3246 3247 3248
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3249 3250 3251
	ret = i915_gem_object_wait_rendering(obj, !write);
	if (ret)
		return ret;
3252

3253
	i915_gem_object_flush_gtt_write_domain(obj);
3254

3255 3256
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3257

3258
	/* Flush the CPU cache if it's still invalid. */
3259
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3260 3261
		i915_gem_clflush_object(obj);

3262
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3263 3264 3265 3266 3267
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3268
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3269 3270 3271 3272 3273

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3274 3275
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3276
	}
3277

C
Chris Wilson 已提交
3278 3279 3280 3281
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3282 3283 3284
	return 0;
}

3285 3286 3287
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3288 3289 3290 3291
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3292 3293 3294
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3295
static int
3296
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3297
{
3298 3299
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3300
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3301 3302 3303 3304
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3305

3306 3307 3308
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3309
	spin_lock(&file_priv->mm.lock);
3310
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3311 3312
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3313

3314 3315
		ring = request->ring;
		seqno = request->seqno;
3316
	}
3317
	spin_unlock(&file_priv->mm.lock);
3318

3319 3320
	if (seqno == 0)
		return 0;
3321

3322
	ret = __wait_seqno(ring, seqno, true, NULL);
3323 3324
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3325 3326 3327 3328

	return ret;
}

3329
int
3330 3331
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3332 3333
		    bool map_and_fenceable,
		    bool nonblocking)
3334 3335 3336
{
	int ret;

3337
	BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3338

3339 3340 3341 3342
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3343
			     "bo is already pinned with incorrect alignment:"
3344 3345
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3346
			     obj->gtt_offset, alignment,
3347
			     map_and_fenceable,
3348
			     obj->map_and_fenceable);
3349 3350 3351 3352 3353 3354
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3355
	if (obj->gtt_space == NULL) {
3356
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3357 3358
						  map_and_fenceable,
						  nonblocking);
3359
		if (ret)
3360
			return ret;
3361
	}
J
Jesse Barnes 已提交
3362

3363 3364 3365
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3366
	obj->pin_count++;
3367
	obj->pin_mappable |= map_and_fenceable;
3368 3369 3370 3371 3372

	return 0;
}

void
3373
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3374
{
3375 3376
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3377

3378
	if (--obj->pin_count == 0)
3379
		obj->pin_mappable = false;
3380 3381 3382 3383
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3384
		   struct drm_file *file)
3385 3386
{
	struct drm_i915_gem_pin *args = data;
3387
	struct drm_i915_gem_object *obj;
3388 3389
	int ret;

3390 3391 3392
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3393

3394
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3395
	if (&obj->base == NULL) {
3396 3397
		ret = -ENOENT;
		goto unlock;
3398 3399
	}

3400
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3401
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3402 3403
		ret = -EINVAL;
		goto out;
3404 3405
	}

3406
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3407 3408
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3409 3410
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3411 3412
	}

3413 3414 3415
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3416
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3417 3418
		if (ret)
			goto out;
3419 3420 3421 3422 3423
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3424
	i915_gem_object_flush_cpu_write_domain(obj);
3425
	args->offset = obj->gtt_offset;
3426
out:
3427
	drm_gem_object_unreference(&obj->base);
3428
unlock:
3429
	mutex_unlock(&dev->struct_mutex);
3430
	return ret;
3431 3432 3433 3434
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3435
		     struct drm_file *file)
3436 3437
{
	struct drm_i915_gem_pin *args = data;
3438
	struct drm_i915_gem_object *obj;
3439
	int ret;
3440

3441 3442 3443
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3444

3445
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3446
	if (&obj->base == NULL) {
3447 3448
		ret = -ENOENT;
		goto unlock;
3449
	}
3450

3451
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3452 3453
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3454 3455
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3456
	}
3457 3458 3459
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3460 3461
		i915_gem_object_unpin(obj);
	}
3462

3463
out:
3464
	drm_gem_object_unreference(&obj->base);
3465
unlock:
3466
	mutex_unlock(&dev->struct_mutex);
3467
	return ret;
3468 3469 3470 3471
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3472
		    struct drm_file *file)
3473 3474
{
	struct drm_i915_gem_busy *args = data;
3475
	struct drm_i915_gem_object *obj;
3476 3477
	int ret;

3478
	ret = i915_mutex_lock_interruptible(dev);
3479
	if (ret)
3480
		return ret;
3481

3482
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3483
	if (&obj->base == NULL) {
3484 3485
		ret = -ENOENT;
		goto unlock;
3486
	}
3487

3488 3489 3490 3491
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3492
	 */
3493
	ret = i915_gem_object_flush_active(obj);
3494

3495
	args->busy = obj->active;
3496 3497 3498 3499
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3500

3501
	drm_gem_object_unreference(&obj->base);
3502
unlock:
3503
	mutex_unlock(&dev->struct_mutex);
3504
	return ret;
3505 3506 3507 3508 3509 3510
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3511
	return i915_gem_ring_throttle(dev, file_priv);
3512 3513
}

3514 3515 3516 3517 3518
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3519
	struct drm_i915_gem_object *obj;
3520
	int ret;
3521 3522 3523 3524 3525 3526 3527 3528 3529

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3530 3531 3532 3533
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3534
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3535
	if (&obj->base == NULL) {
3536 3537
		ret = -ENOENT;
		goto unlock;
3538 3539
	}

3540
	if (obj->pin_count) {
3541 3542
		ret = -EINVAL;
		goto out;
3543 3544
	}

3545 3546
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3547

C
Chris Wilson 已提交
3548 3549
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3550 3551
		i915_gem_object_truncate(obj);

3552
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3553

3554
out:
3555
	drm_gem_object_unreference(&obj->base);
3556
unlock:
3557
	mutex_unlock(&dev->struct_mutex);
3558
	return ret;
3559 3560
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
void i915_gem_object_init(struct drm_i915_gem_object *obj)
{
	obj->base.driver_private = NULL;

	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3578 3579
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3580
{
3581
	struct drm_i915_gem_object *obj;
3582
	struct address_space *mapping;
3583
	u32 mask;
3584

3585 3586 3587
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3588

3589 3590 3591 3592
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3593

3594 3595 3596 3597 3598 3599 3600
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3601
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3602
	mapping_set_gfp_mask(mapping, mask);
3603

3604
	i915_gem_object_init(obj);
3605

3606 3607
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3608

3609 3610
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3626
	return obj;
3627 3628 3629 3630 3631
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3632

3633 3634 3635
	return 0;
}

3636
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3637
{
3638
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3639
	struct drm_device *dev = obj->base.dev;
3640
	drm_i915_private_t *dev_priv = dev->dev_private;
3641

3642 3643
	trace_i915_gem_object_destroy(obj);

3644 3645 3646
	if (gem_obj->import_attach)
		drm_prime_gem_destroy(gem_obj, obj->sg_table);

3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

C
Chris Wilson 已提交
3662
	i915_gem_object_put_pages_gtt(obj);
3663
	i915_gem_object_free_mmap_offset(obj);
3664

3665 3666
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3667

3668 3669
	kfree(obj->bit_17);
	kfree(obj);
3670 3671
}

3672 3673 3674 3675 3676
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3677

3678
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3679

3680
	if (dev_priv->mm.suspended) {
3681 3682
		mutex_unlock(&dev->struct_mutex);
		return 0;
3683 3684
	}

3685
	ret = i915_gpu_idle(dev);
3686 3687
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3688
		return ret;
3689
	}
3690
	i915_gem_retire_requests(dev);
3691

3692
	/* Under UMS, be paranoid and evict. */
3693
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3694
		i915_gem_evict_everything(dev);
3695

3696 3697
	i915_gem_reset_fences(dev);

3698 3699 3700 3701 3702
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3703
	del_timer_sync(&dev_priv->hangcheck_timer);
3704 3705

	i915_kernel_lost_context(dev);
3706
	i915_gem_cleanup_ringbuffer(dev);
3707

3708 3709
	mutex_unlock(&dev->struct_mutex);

3710 3711 3712
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3713 3714 3715
	return 0;
}

B
Ben Widawsky 已提交
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

	if (!dev_priv->mm.l3_remap_info)
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
		if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
		if (remap && !dev_priv->mm.l3_remap_info[i/4])
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3748 3749 3750 3751
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3752
	if (INTEL_INFO(dev)->gen < 5 ||
3753 3754 3755 3756 3757 3758
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3759 3760 3761
	if (IS_GEN5(dev))
		return;

3762 3763
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3764
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3765
	else
3766
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3767
}
D
Daniel Vetter 已提交
3768 3769 3770 3771 3772 3773

void i915_gem_init_ppgtt(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t pd_offset;
	struct intel_ring_buffer *ring;
3774 3775 3776
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	uint32_t __iomem *pd_addr;
	uint32_t pd_entry;
D
Daniel Vetter 已提交
3777 3778 3779 3780 3781
	int i;

	if (!dev_priv->mm.aliasing_ppgtt)
		return;

3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799

	pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		if (dev_priv->mm.gtt->needs_dmar)
			pt_addr = ppgtt->pt_dma_addr[i];
		else
			pt_addr = page_to_phys(ppgtt->pt_pages[i]);

		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);

	pd_offset = ppgtt->pd_offset;
D
Daniel Vetter 已提交
3800 3801 3802 3803
	pd_offset /= 64; /* in cachelines, */
	pd_offset <<= 16;

	if (INTEL_INFO(dev)->gen == 6) {
3804 3805 3806 3807
		uint32_t ecochk, gab_ctl, ecobits;

		ecobits = I915_READ(GAC_ECO_BITS); 
		I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
3808 3809 3810 3811 3812

		gab_ctl = I915_READ(GAB_CTL);
		I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

		ecochk = I915_READ(GAM_ECOCHK);
D
Daniel Vetter 已提交
3813 3814
		I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
				       ECOCHK_PPGTT_CACHE64B);
3815
		I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
D
Daniel Vetter 已提交
3816 3817 3818 3819 3820
	} else if (INTEL_INFO(dev)->gen >= 7) {
		I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
		/* GFX_MODE is per-ring on gen7+ */
	}

3821
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
3822 3823
		if (INTEL_INFO(dev)->gen >= 7)
			I915_WRITE(RING_MODE_GEN7(ring),
3824
				   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
D
Daniel Vetter 已提交
3825 3826 3827 3828 3829 3830

		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
	}
}

3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3847
int
3848
i915_gem_init_hw(struct drm_device *dev)
3849 3850 3851
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3852

D
Daniel Vetter 已提交
3853 3854 3855
	if (!intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
3856 3857
	i915_gem_l3_remap(dev);

3858 3859
	i915_gem_init_swizzling(dev);

3860
	ret = intel_init_render_ring_buffer(dev);
3861
	if (ret)
3862
		return ret;
3863 3864

	if (HAS_BSD(dev)) {
3865
		ret = intel_init_bsd_ring_buffer(dev);
3866 3867
		if (ret)
			goto cleanup_render_ring;
3868
	}
3869

3870
	if (intel_enable_blt(dev)) {
3871 3872 3873 3874 3875
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3876 3877
	dev_priv->next_seqno = 1;

3878 3879 3880 3881 3882
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3883 3884
	i915_gem_init_ppgtt(dev);

3885 3886
	return 0;

3887
cleanup_bsd_ring:
3888
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3889
cleanup_render_ring:
3890
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3891 3892 3893
	return ret;
}

3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
static bool
intel_enable_ppgtt(struct drm_device *dev)
{
	if (i915_enable_ppgtt >= 0)
		return i915_enable_ppgtt;

#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;
	int ret;

	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

	mutex_lock(&dev->struct_mutex);
	if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
		/* PPGTT pdes are stolen from global gtt ptes, so shrink the
		 * aperture accordingly when using aliasing ppgtt. */
		gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;

		i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);

		ret = i915_gem_init_aliasing_ppgtt(dev);
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	} else {
		/* Let GEM Manage all of the aperture.
		 *
		 * However, leave one page at the end still bound to the scratch
		 * page.  There are a number of places where the hardware
		 * apparently prefetches past the end of the object, and we've
		 * seen multiple hangs with the GPU head pointer stuck in a
		 * batchbuffer bound at the last page of the aperture.  One page
		 * should be enough to keep any prefetching inside of the
		 * aperture.
		 */
		i915_gem_init_global_gtt(dev, 0, mappable_size,
					 gtt_size);
	}

	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

3953 3954 3955
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
3956 3957 3958
	return 0;
}

3959 3960 3961 3962
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3963
	struct intel_ring_buffer *ring;
3964
	int i;
3965

3966 3967
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
3968 3969
}

3970 3971 3972 3973 3974
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3975
	int ret;
3976

J
Jesse Barnes 已提交
3977 3978 3979
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3980
	if (atomic_read(&dev_priv->mm.wedged)) {
3981
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3982
		atomic_set(&dev_priv->mm.wedged, 0);
3983 3984 3985
	}

	mutex_lock(&dev->struct_mutex);
3986 3987
	dev_priv->mm.suspended = 0;

3988
	ret = i915_gem_init_hw(dev);
3989 3990
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3991
		return ret;
3992
	}
3993

3994
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3995 3996
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
	mutex_unlock(&dev->struct_mutex);
3997

3998 3999 4000
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4001

4002
	return 0;
4003 4004 4005 4006 4007 4008 4009 4010

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4011 4012 4013 4014 4015 4016
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4017 4018 4019
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4020
	drm_irq_uninstall(dev);
4021
	return i915_gem_idle(dev);
4022 4023 4024 4025 4026 4027 4028
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4029 4030 4031
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4032 4033 4034
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4035 4036
}

4037 4038 4039 4040 4041 4042 4043
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4044 4045 4046
void
i915_gem_load(struct drm_device *dev)
{
4047
	int i;
4048 4049
	drm_i915_private_t *dev_priv = dev->dev_private;

4050
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4051
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4052 4053
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4054
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4055 4056
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4057
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4058
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4059 4060
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4061
	init_completion(&dev_priv->error_completion);
4062

4063 4064
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4065 4066
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4067 4068
	}

4069 4070
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4071
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4072 4073
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4074

4075
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4076 4077 4078 4079
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4080
	/* Initialize fence registers to zero */
4081
	i915_gem_reset_fences(dev);
4082

4083
	i915_gem_detect_bit_6_swizzle(dev);
4084
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4085

4086 4087
	dev_priv->mm.interruptible = true;

4088 4089 4090
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4091
}
4092 4093 4094 4095 4096

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4097 4098
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4099 4100 4101 4102 4103 4104 4105 4106
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4107
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4108 4109 4110 4111 4112
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4113
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4126
	kfree(phys_obj);
4127 4128 4129
	return ret;
}

4130
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4155
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4156 4157 4158 4159
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4160
				 struct drm_i915_gem_object *obj)
4161
{
4162
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4163
	char *vaddr;
4164 4165 4166
	int i;
	int page_count;

4167
	if (!obj->phys_obj)
4168
		return;
4169
	vaddr = obj->phys_obj->handle->vaddr;
4170

4171
	page_count = obj->base.size / PAGE_SIZE;
4172
	for (i = 0; i < page_count; i++) {
4173
		struct page *page = shmem_read_mapping_page(mapping, i);
4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4185
	}
4186
	intel_gtt_chipset_flush();
4187

4188 4189
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4190 4191 4192 4193
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4194
			    struct drm_i915_gem_object *obj,
4195 4196
			    int id,
			    int align)
4197
{
4198
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4199 4200 4201 4202 4203 4204 4205 4206
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4207 4208
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4209 4210 4211 4212 4213 4214 4215
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4216
						obj->base.size, align);
4217
		if (ret) {
4218 4219
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4220
			return ret;
4221 4222 4223 4224
		}
	}

	/* bind to the object */
4225 4226
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4227

4228
	page_count = obj->base.size / PAGE_SIZE;
4229 4230

	for (i = 0; i < page_count; i++) {
4231 4232 4233
		struct page *page;
		char *dst, *src;

4234
		page = shmem_read_mapping_page(mapping, i);
4235 4236
		if (IS_ERR(page))
			return PTR_ERR(page);
4237

4238
		src = kmap_atomic(page);
4239
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4240
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4241
		kunmap_atomic(src);
4242

4243 4244 4245
		mark_page_accessed(page);
		page_cache_release(page);
	}
4246

4247 4248 4249 4250
	return 0;
}

static int
4251 4252
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4253 4254 4255
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4256
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4257
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4258

4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4272

4273
	intel_gtt_chipset_flush();
4274 4275
	return 0;
}
4276

4277
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4278
{
4279
	struct drm_i915_file_private *file_priv = file->driver_priv;
4280 4281 4282 4283 4284

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4285
	spin_lock(&file_priv->mm.lock);
4286 4287 4288 4289 4290 4291 4292 4293 4294
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4295
	spin_unlock(&file_priv->mm.lock);
4296
}
4297 4298

static int
4299
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4300
{
4301 4302 4303 4304 4305
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4306
	struct drm_i915_gem_object *obj;
4307
	int nr_to_scan = sc->nr_to_scan;
4308 4309 4310
	int cnt;

	if (!mutex_trylock(&dev->struct_mutex))
4311
		return 0;
4312

C
Chris Wilson 已提交
4313 4314 4315 4316
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4317 4318
	}

4319
	cnt = 0;
C
Chris Wilson 已提交
4320 4321 4322 4323 4324
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
		cnt += obj->base.size >> PAGE_SHIFT;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
		if (obj->pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4325 4326

	mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4327
	return cnt;
4328
}