i915_gem.c 132.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/oom.h>
35
#include <linux/shmem_fs.h>
36
#include <linux/slab.h>
37
#include <linux/swap.h>
J
Jesse Barnes 已提交
38
#include <linux/pci.h>
39
#include <linux/dma-buf.h>
40

41
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
42 43
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
44
static __must_check int
45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
47 48 49
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj);

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
57
					     struct shrink_control *sc);
58
static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
59
					    struct shrink_control *sc);
60 61 62
static int i915_gem_shrinker_oom(struct notifier_block *nb,
				 unsigned long event,
				 void *ptr);
63 64
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
65

66 67 68 69 70 71
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

72 73 74 75 76 77 78 79
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

80 81 82 83 84 85 86 87
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
88
	obj->fence_dirty = false;
89 90 91
	obj->fence_reg = I915_FENCE_REG_NONE;
}

92 93 94 95
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
96
	spin_lock(&dev_priv->mm.object_stat_lock);
97 98
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
99
	spin_unlock(&dev_priv->mm.object_stat_lock);
100 101 102 103 104
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
105
	spin_lock(&dev_priv->mm.object_stat_lock);
106 107
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
108
	spin_unlock(&dev_priv->mm.object_stat_lock);
109 110
}

111
static int
112
i915_gem_wait_for_error(struct i915_gpu_error *error)
113 114 115
{
	int ret;

116 117
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
118
	if (EXIT_COND)
119 120
		return 0;

121 122 123 124 125
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
126 127 128
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
129 130 131 132
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
133
		return ret;
134
	}
135
#undef EXIT_COND
136

137
	return 0;
138 139
}

140
int i915_mutex_lock_interruptible(struct drm_device *dev)
141
{
142
	struct drm_i915_private *dev_priv = dev->dev_private;
143 144
	int ret;

145
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
146 147 148 149 150 151 152
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

153
	WARN_ON(i915_verify_lists(dev));
154 155
	return 0;
}
156

157
static inline bool
158
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
159
{
160
	return i915_gem_obj_bound_any(obj) && !obj->active;
161 162
}

J
Jesse Barnes 已提交
163 164
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
165
		    struct drm_file *file)
J
Jesse Barnes 已提交
166
{
167
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
168
	struct drm_i915_gem_init *args = data;
169

170 171 172
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

173 174 175
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
176

177 178 179 180
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
181
	mutex_lock(&dev->struct_mutex);
182 183
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
184
	dev_priv->gtt.mappable_end = args->gtt_end;
185 186
	mutex_unlock(&dev->struct_mutex);

187
	return 0;
188 189
}

190 191
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
192
			    struct drm_file *file)
193
{
194
	struct drm_i915_private *dev_priv = dev->dev_private;
195
	struct drm_i915_gem_get_aperture *args = data;
196 197
	struct drm_i915_gem_object *obj;
	size_t pinned;
198

199
	pinned = 0;
200
	mutex_lock(&dev->struct_mutex);
201
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
202
		if (i915_gem_obj_is_pinned(obj))
203
			pinned += i915_gem_obj_ggtt_size(obj);
204
	mutex_unlock(&dev->struct_mutex);
205

206
	args->aper_size = dev_priv->gtt.base.total;
207
	args->aper_available_size = args->aper_size - pinned;
208

209 210 211
	return 0;
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
{
	drm_dma_handle_t *phys = obj->phys_handle;

	if (!phys)
		return;

	if (obj->madv == I915_MADV_WILLNEED) {
		struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
		char *vaddr = phys->vaddr;
		int i;

		for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
			struct page *page = shmem_read_mapping_page(mapping, i);
			if (!IS_ERR(page)) {
				char *dst = kmap_atomic(page);
				memcpy(dst, vaddr, PAGE_SIZE);
				drm_clflush_virt_range(dst, PAGE_SIZE);
				kunmap_atomic(dst);

				set_page_dirty(page);
				mark_page_accessed(page);
				page_cache_release(page);
			}
			vaddr += PAGE_SIZE;
		}
		i915_gem_chipset_flush(obj->base.dev);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
#endif
	drm_pci_free(obj->base.dev, phys);
	obj->phys_handle = NULL;
}

int
i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
			    int align)
{
	drm_dma_handle_t *phys;
	struct address_space *mapping;
	char *vaddr;
	int i;

	if (obj->phys_handle) {
		if ((unsigned long)obj->phys_handle->vaddr & (align -1))
			return -EBUSY;

		return 0;
	}

	if (obj->madv != I915_MADV_WILLNEED)
		return -EFAULT;

	if (obj->base.filp == NULL)
		return -EINVAL;

	/* create a new object */
	phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
	if (!phys)
		return -ENOMEM;

	vaddr = phys->vaddr;
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
#endif
	mapping = file_inode(obj->base.filp)->i_mapping;
	for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
		struct page *page;
		char *src;

		page = shmem_read_mapping_page(mapping, i);
		if (IS_ERR(page)) {
#ifdef CONFIG_X86
			set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
#endif
			drm_pci_free(obj->base.dev, phys);
			return PTR_ERR(page);
		}

		src = kmap_atomic(page);
		memcpy(vaddr, src, PAGE_SIZE);
		kunmap_atomic(src);

		mark_page_accessed(page);
		page_cache_release(page);

		vaddr += PAGE_SIZE;
	}

	obj->phys_handle = phys;
	return 0;
}

static int
i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
	struct drm_device *dev = obj->base.dev;
	void *vaddr = obj->phys_handle->vaddr + args->offset;
	char __user *user_data = to_user_ptr(args->data_ptr);

	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}

	i915_gem_chipset_flush(dev);
	return 0;
}

334 335 336
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
337
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
338 339 340 341 342 343 344 345
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

346 347 348 349 350
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
351
{
352
	struct drm_i915_gem_object *obj;
353 354
	int ret;
	u32 handle;
355

356
	size = roundup(size, PAGE_SIZE);
357 358
	if (size == 0)
		return -EINVAL;
359 360

	/* Allocate the new object */
361
	obj = i915_gem_alloc_object(dev, size);
362 363 364
	if (obj == NULL)
		return -ENOMEM;

365
	ret = drm_gem_handle_create(file, &obj->base, &handle);
366
	/* drop reference from allocate - handle holds it now */
367 368 369
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
370

371
	*handle_p = handle;
372 373 374
	return 0;
}

375 376 377 378 379 380
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
381
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
382 383 384 385 386 387 388 389 390 391 392 393 394
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
395

396 397 398 399
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

426
static inline int
427 428
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
/*
 * Pins the specified object's pages and synchronizes the object with
 * GPU accesses. Sets needs_clflush to non-zero if the caller should
 * flush the object from the CPU cache.
 */
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush)
{
	int ret;

	*needs_clflush = 0;

	if (!obj->base.filp)
		return -EINVAL;

	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		*needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
							obj->cache_level);
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
477 478

		i915_gem_object_retire(obj);
479 480 481 482 483 484 485 486 487 488 489
	}

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

	return ret;
}

490 491 492
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
493
static int
494 495 496 497 498 499 500
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

501
	if (unlikely(page_do_bit17_swizzling))
502 503 504 505 506 507 508 509 510 511 512
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

513
	return ret ? -EFAULT : 0;
514 515
}

516 517 518 519
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
520
	if (unlikely(swizzled)) {
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

538 539 540 541 542 543 544 545 546 547 548 549
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
550 551 552
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
553 554 555 556 557 558 559 560 561 562 563

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

564
	return ret ? - EFAULT : 0;
565 566
}

567
static int
568 569 570 571
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
572
{
573
	char __user *user_data;
574
	ssize_t remain;
575
	loff_t offset;
576
	int shmem_page_offset, page_length, ret = 0;
577
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
578
	int prefaulted = 0;
579
	int needs_clflush = 0;
580
	struct sg_page_iter sg_iter;
581

V
Ville Syrjälä 已提交
582
	user_data = to_user_ptr(args->data_ptr);
583 584
	remain = args->size;

585
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
586

587
	ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
588 589 590
	if (ret)
		return ret;

591
	offset = args->offset;
592

593 594
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
595
		struct page *page = sg_page_iter_page(&sg_iter);
596 597 598 599

		if (remain <= 0)
			break;

600 601 602 603 604
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
605
		shmem_page_offset = offset_in_page(offset);
606 607 608 609
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

610 611 612
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

613 614 615 616 617
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
618 619 620

		mutex_unlock(&dev->struct_mutex);

621
		if (likely(!i915.prefault_disable) && !prefaulted) {
622
			ret = fault_in_multipages_writeable(user_data, remain);
623 624 625 626 627 628 629
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
630

631 632 633
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
634

635
		mutex_lock(&dev->struct_mutex);
636 637

		if (ret)
638 639
			goto out;

640
next_page:
641
		remain -= page_length;
642
		user_data += page_length;
643 644 645
		offset += page_length;
	}

646
out:
647 648
	i915_gem_object_unpin_pages(obj);

649 650 651
	return ret;
}

652 653 654 655 656 657 658
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
659
		     struct drm_file *file)
660 661
{
	struct drm_i915_gem_pread *args = data;
662
	struct drm_i915_gem_object *obj;
663
	int ret = 0;
664

665 666 667 668
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
669
		       to_user_ptr(args->data_ptr),
670 671 672
		       args->size))
		return -EFAULT;

673
	ret = i915_mutex_lock_interruptible(dev);
674
	if (ret)
675
		return ret;
676

677
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
678
	if (&obj->base == NULL) {
679 680
		ret = -ENOENT;
		goto unlock;
681
	}
682

683
	/* Bounds check source.  */
684 685
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
686
		ret = -EINVAL;
687
		goto out;
C
Chris Wilson 已提交
688 689
	}

690 691 692 693 694 695 696 697
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
698 699
	trace_i915_gem_object_pread(obj, args->offset, args->size);

700
	ret = i915_gem_shmem_pread(dev, obj, args, file);
701

702
out:
703
	drm_gem_object_unreference(&obj->base);
704
unlock:
705
	mutex_unlock(&dev->struct_mutex);
706
	return ret;
707 708
}

709 710
/* This is the fast write path which cannot handle
 * page faults in the source data
711
 */
712 713 714 715 716 717

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
718
{
719 720
	void __iomem *vaddr_atomic;
	void *vaddr;
721
	unsigned long unwritten;
722

P
Peter Zijlstra 已提交
723
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
724 725 726
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
727
						      user_data, length);
P
Peter Zijlstra 已提交
728
	io_mapping_unmap_atomic(vaddr_atomic);
729
	return unwritten;
730 731
}

732 733 734 735
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
736
static int
737 738
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
739
			 struct drm_i915_gem_pwrite *args,
740
			 struct drm_file *file)
741
{
742
	struct drm_i915_private *dev_priv = dev->dev_private;
743
	ssize_t remain;
744
	loff_t offset, page_base;
745
	char __user *user_data;
D
Daniel Vetter 已提交
746 747
	int page_offset, page_length, ret;

748
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
D
Daniel Vetter 已提交
749 750 751 752 753 754 755 756 757 758
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
759

V
Ville Syrjälä 已提交
760
	user_data = to_user_ptr(args->data_ptr);
761 762
	remain = args->size;

763
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
764 765 766 767

	while (remain > 0) {
		/* Operation in this page
		 *
768 769 770
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
771
		 */
772 773
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
774 775 776 777 778
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
779 780
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
781
		 */
B
Ben Widawsky 已提交
782
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
783 784 785 786
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
787

788 789 790
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
791 792
	}

D
Daniel Vetter 已提交
793
out_unpin:
B
Ben Widawsky 已提交
794
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
795
out:
796
	return ret;
797 798
}

799 800 801 802
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
803
static int
804 805 806 807 808
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
809
{
810
	char *vaddr;
811
	int ret;
812

813
	if (unlikely(page_do_bit17_swizzling))
814
		return -EINVAL;
815

816 817 818 819
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
820 821
	ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
					user_data, page_length);
822 823 824 825
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
826

827
	return ret ? -EFAULT : 0;
828 829
}

830 831
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
832
static int
833 834 835 836 837
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
838
{
839 840
	char *vaddr;
	int ret;
841

842
	vaddr = kmap(page);
843
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
844 845 846
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
847 848
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
849 850
						user_data,
						page_length);
851 852 853 854 855
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
856 857 858
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
859
	kunmap(page);
860

861
	return ret ? -EFAULT : 0;
862 863 864
}

static int
865 866 867 868
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
869 870
{
	ssize_t remain;
871 872
	loff_t offset;
	char __user *user_data;
873
	int shmem_page_offset, page_length, ret = 0;
874
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
875
	int hit_slowpath = 0;
876 877
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
878
	struct sg_page_iter sg_iter;
879

V
Ville Syrjälä 已提交
880
	user_data = to_user_ptr(args->data_ptr);
881 882
	remain = args->size;

883
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
884

885 886 887 888 889
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
890
		needs_clflush_after = cpu_write_needs_clflush(obj);
891 892 893
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
894 895

		i915_gem_object_retire(obj);
896
	}
897 898 899 900 901
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
902

903 904 905 906 907 908
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

909
	offset = args->offset;
910
	obj->dirty = 1;
911

912 913
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
914
		struct page *page = sg_page_iter_page(&sg_iter);
915
		int partial_cacheline_write;
916

917 918 919
		if (remain <= 0)
			break;

920 921 922 923 924
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
925
		shmem_page_offset = offset_in_page(offset);
926 927 928 929 930

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

931 932 933 934 935 936 937
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

938 939 940
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

941 942 943 944 945 946
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
947 948 949

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
950 951 952 953
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
954

955
		mutex_lock(&dev->struct_mutex);
956 957

		if (ret)
958 959
			goto out;

960
next_page:
961
		remain -= page_length;
962
		user_data += page_length;
963
		offset += page_length;
964 965
	}

966
out:
967 968
	i915_gem_object_unpin_pages(obj);

969
	if (hit_slowpath) {
970 971 972 973 974 975 976
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
977 978
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
979
		}
980
	}
981

982
	if (needs_clflush_after)
983
		i915_gem_chipset_flush(dev);
984

985
	return ret;
986 987 988 989 990 991 992 993 994
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
995
		      struct drm_file *file)
996 997
{
	struct drm_i915_gem_pwrite *args = data;
998
	struct drm_i915_gem_object *obj;
999 1000 1001 1002 1003 1004
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
1005
		       to_user_ptr(args->data_ptr),
1006 1007 1008
		       args->size))
		return -EFAULT;

1009
	if (likely(!i915.prefault_disable)) {
1010 1011 1012 1013 1014
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
1015

1016
	ret = i915_mutex_lock_interruptible(dev);
1017
	if (ret)
1018
		return ret;
1019

1020
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1021
	if (&obj->base == NULL) {
1022 1023
		ret = -ENOENT;
		goto unlock;
1024
	}
1025

1026
	/* Bounds check destination. */
1027 1028
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
1029
		ret = -EINVAL;
1030
		goto out;
C
Chris Wilson 已提交
1031 1032
	}

1033 1034 1035 1036 1037 1038 1039 1040
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
1041 1042
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
1043
	ret = -EFAULT;
1044 1045 1046 1047 1048 1049
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
1050 1051
	if (obj->phys_handle) {
		ret = i915_gem_phys_pwrite(obj, args, file);
1052 1053 1054
		goto out;
	}

1055 1056 1057
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
1058
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
1059 1060 1061
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
1062
	}
1063

1064
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
1065
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1066

1067
out:
1068
	drm_gem_object_unreference(&obj->base);
1069
unlock:
1070
	mutex_unlock(&dev->struct_mutex);
1071 1072 1073
	return ret;
}

1074
int
1075
i915_gem_check_wedge(struct i915_gpu_error *error,
1076 1077
		     bool interruptible)
{
1078
	if (i915_reset_in_progress(error)) {
1079 1080 1081 1082 1083
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

1084 1085
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
1098
int
1099
i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
1100 1101 1102 1103 1104 1105
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
1106
	if (seqno == ring->outstanding_lazy_seqno)
1107
		ret = i915_add_request(ring, NULL);
1108 1109 1110 1111

	return ret;
}

1112 1113 1114 1115 1116 1117
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
1118
		       struct intel_engine_cs *ring)
1119 1120 1121 1122
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

1123 1124 1125 1126 1127 1128 1129 1130
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

1131 1132 1133 1134
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
1135
 * @reset_counter: reset sequence associated with the given seqno
1136 1137 1138
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1139 1140 1141 1142 1143 1144 1145
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1146 1147 1148
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
1149
static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
1150
			unsigned reset_counter,
1151 1152 1153
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1154
{
1155
	struct drm_device *dev = ring->dev;
1156
	struct drm_i915_private *dev_priv = dev->dev_private;
1157 1158
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1159 1160
	struct timespec before, now;
	DEFINE_WAIT(wait);
1161
	unsigned long timeout_expire;
1162 1163
	int ret;

1164
	WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
1165

1166 1167 1168
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1169
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1170

1171
	if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
1172 1173 1174 1175 1176 1177 1178
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1179
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1180 1181
		return -ENODEV;

1182 1183
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1184
	getrawmonotonic(&before);
1185 1186
	for (;;) {
		struct timer_list timer;
1187

1188 1189
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1190

1191 1192
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1193 1194 1195 1196 1197 1198 1199 1200
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1201

1202 1203 1204 1205
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1206

1207 1208 1209 1210 1211
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1212
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1213 1214 1215 1216 1217 1218
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1219 1220
			unsigned long expire;

1221
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1222
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1223 1224 1225
			mod_timer(&timer, expire);
		}

1226
		io_schedule();
1227 1228 1229 1230 1231 1232

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1233
	getrawmonotonic(&now);
1234
	trace_i915_gem_request_wait_end(ring, seqno);
1235

1236 1237
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1238 1239

	finish_wait(&ring->irq_queue, &wait);
1240 1241 1242 1243

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1244 1245
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1246 1247
	}

1248
	return ret;
1249 1250 1251 1252 1253 1254 1255
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
1256
i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1266
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1267 1268 1269 1270 1271 1272 1273
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1274 1275
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1276
			    interruptible, NULL, NULL);
1277 1278
}

1279 1280
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1281
				     struct intel_engine_cs *ring)
1282
{
1283 1284
	if (!obj->active)
		return 0;
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;

	return 0;
}

1298 1299 1300 1301 1302 1303 1304 1305
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
1306
	struct intel_engine_cs *ring = obj->ring;
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1318
	return i915_gem_object_wait_rendering__tail(obj, ring);
1319 1320
}

1321 1322 1323 1324 1325
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1326
					    struct drm_i915_file_private *file_priv,
1327 1328 1329 1330
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1331
	struct intel_engine_cs *ring = obj->ring;
1332
	unsigned reset_counter;
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1343
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1344 1345 1346 1347 1348 1349 1350
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1351
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1352
	mutex_unlock(&dev->struct_mutex);
1353
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
1354
	mutex_lock(&dev->struct_mutex);
1355 1356
	if (ret)
		return ret;
1357

1358
	return i915_gem_object_wait_rendering__tail(obj, ring);
1359 1360
}

1361
/**
1362 1363
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1364 1365 1366
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1367
			  struct drm_file *file)
1368 1369
{
	struct drm_i915_gem_set_domain *args = data;
1370
	struct drm_i915_gem_object *obj;
1371 1372
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1373 1374
	int ret;

1375
	/* Only handle setting domains to types used by the CPU. */
1376
	if (write_domain & I915_GEM_GPU_DOMAINS)
1377 1378
		return -EINVAL;

1379
	if (read_domains & I915_GEM_GPU_DOMAINS)
1380 1381 1382 1383 1384 1385 1386 1387
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1388
	ret = i915_mutex_lock_interruptible(dev);
1389
	if (ret)
1390
		return ret;
1391

1392
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1393
	if (&obj->base == NULL) {
1394 1395
		ret = -ENOENT;
		goto unlock;
1396
	}
1397

1398 1399
	intel_edp_psr_exit(dev, true);

1400 1401 1402 1403
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1404 1405 1406
	ret = i915_gem_object_wait_rendering__nonblocking(obj,
							  file->driver_priv,
							  !write_domain);
1407 1408 1409
	if (ret)
		goto unref;

1410 1411
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1412 1413 1414 1415 1416 1417 1418

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1419
	} else {
1420
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1421 1422
	}

1423
unref:
1424
	drm_gem_object_unreference(&obj->base);
1425
unlock:
1426 1427 1428 1429 1430 1431 1432 1433 1434
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1435
			 struct drm_file *file)
1436 1437
{
	struct drm_i915_gem_sw_finish *args = data;
1438
	struct drm_i915_gem_object *obj;
1439 1440
	int ret = 0;

1441
	ret = i915_mutex_lock_interruptible(dev);
1442
	if (ret)
1443
		return ret;
1444

1445 1446
	intel_edp_psr_exit(dev, true);

1447
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1448
	if (&obj->base == NULL) {
1449 1450
		ret = -ENOENT;
		goto unlock;
1451 1452 1453
	}

	/* Pinned buffers may be scanout, so flush the cache */
1454 1455
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1456

1457
	drm_gem_object_unreference(&obj->base);
1458
unlock:
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1472
		    struct drm_file *file)
1473 1474 1475 1476 1477
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1478
	obj = drm_gem_object_lookup(dev, file, args->handle);
1479
	if (obj == NULL)
1480
		return -ENOENT;
1481

1482 1483 1484 1485 1486 1487 1488 1489
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1490
	addr = vm_mmap(obj->filp, 0, args->size,
1491 1492
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1493
	drm_gem_object_unreference_unlocked(obj);
1494 1495 1496 1497 1498 1499 1500 1501
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1520 1521
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1522
	struct drm_i915_private *dev_priv = dev->dev_private;
1523 1524 1525
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1526
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1527

1528 1529
	intel_runtime_pm_get(dev_priv);

1530 1531 1532 1533
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1534 1535 1536
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1537

C
Chris Wilson 已提交
1538 1539
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1540 1541 1542 1543 1544 1545 1546 1547 1548
	/* Try to flush the object off the GPU first without holding the lock.
	 * Upon reacquiring the lock, we will perform our sanity checks and then
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
	if (ret)
		goto unlock;

1549 1550
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1551
		ret = -EFAULT;
1552 1553 1554
		goto unlock;
	}

1555
	/* Now bind it into the GTT if needed */
1556
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1557 1558
	if (ret)
		goto unlock;
1559

1560 1561 1562
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1563

1564
	ret = i915_gem_object_get_fence(obj);
1565
	if (ret)
1566
		goto unpin;
1567

1568
	/* Finally, remap it using the new GTT offset */
1569 1570
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
1571

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
	if (!obj->fault_mappable) {
		int i;

		for (i = 0; i < obj->base.size >> PAGE_SHIFT; i++) {
			ret = vm_insert_pfn(vma,
					    (unsigned long)vma->vm_start + i * PAGE_SIZE,
					    pfn + i);
			if (ret)
				break;
		}

		obj->fault_mappable = true;
	} else
		ret = vm_insert_pfn(vma,
				    (unsigned long)vmf->virtual_address,
				    pfn + page_offset);
1588
unpin:
B
Ben Widawsky 已提交
1589
	i915_gem_object_ggtt_unpin(obj);
1590
unlock:
1591
	mutex_unlock(&dev->struct_mutex);
1592
out:
1593
	switch (ret) {
1594
	case -EIO:
1595 1596 1597
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1598 1599 1600 1601
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1602
	case -EAGAIN:
D
Daniel Vetter 已提交
1603 1604 1605 1606
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1607
		 */
1608 1609
	case 0:
	case -ERESTARTSYS:
1610
	case -EINTR:
1611 1612 1613 1614 1615
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1616 1617
		ret = VM_FAULT_NOPAGE;
		break;
1618
	case -ENOMEM:
1619 1620
		ret = VM_FAULT_OOM;
		break;
1621
	case -ENOSPC:
1622
	case -EFAULT:
1623 1624
		ret = VM_FAULT_SIGBUS;
		break;
1625
	default:
1626
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1627 1628
		ret = VM_FAULT_SIGBUS;
		break;
1629
	}
1630 1631 1632

	intel_runtime_pm_put(dev_priv);
	return ret;
1633 1634
}

1635 1636 1637 1638
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1639
 * Preserve the reservation of the mmapping with the DRM core code, but
1640 1641 1642 1643 1644 1645 1646 1647 1648
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1649
void
1650
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1651
{
1652 1653
	if (!obj->fault_mappable)
		return;
1654

1655 1656
	drm_vma_node_unmap(&obj->base.vma_node,
			   obj->base.dev->anon_inode->i_mapping);
1657
	obj->fault_mappable = false;
1658 1659
}

1660 1661 1662 1663 1664 1665 1666 1667 1668
void
i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
		i915_gem_release_mmap(obj);
}

1669
uint32_t
1670
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1671
{
1672
	uint32_t gtt_size;
1673 1674

	if (INTEL_INFO(dev)->gen >= 4 ||
1675 1676
	    tiling_mode == I915_TILING_NONE)
		return size;
1677 1678 1679

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1680
		gtt_size = 1024*1024;
1681
	else
1682
		gtt_size = 512*1024;
1683

1684 1685
	while (gtt_size < size)
		gtt_size <<= 1;
1686

1687
	return gtt_size;
1688 1689
}

1690 1691 1692 1693 1694
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1695
 * potential fence register mapping.
1696
 */
1697 1698 1699
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1700 1701 1702 1703 1704
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1705
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1706
	    tiling_mode == I915_TILING_NONE)
1707 1708
		return 4096;

1709 1710 1711 1712
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1713
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1714 1715
}

1716 1717 1718 1719 1720
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1721
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1722 1723
		return 0;

1724 1725
	dev_priv->mm.shrinker_no_lock_stealing = true;

1726 1727
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1728
		goto out;
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1740
		goto out;
1741 1742

	i915_gem_shrink_all(dev_priv);
1743 1744 1745 1746 1747
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1748 1749 1750 1751 1752 1753 1754
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1755
int
1756 1757 1758 1759
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1760
{
1761
	struct drm_i915_private *dev_priv = dev->dev_private;
1762
	struct drm_i915_gem_object *obj;
1763 1764
	int ret;

1765
	ret = i915_mutex_lock_interruptible(dev);
1766
	if (ret)
1767
		return ret;
1768

1769
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1770
	if (&obj->base == NULL) {
1771 1772 1773
		ret = -ENOENT;
		goto unlock;
	}
1774

B
Ben Widawsky 已提交
1775
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1776
		ret = -E2BIG;
1777
		goto out;
1778 1779
	}

1780
	if (obj->madv != I915_MADV_WILLNEED) {
1781
		DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1782
		ret = -EFAULT;
1783
		goto out;
1784 1785
	}

1786 1787 1788
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1789

1790
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1791

1792
out:
1793
	drm_gem_object_unreference(&obj->base);
1794
unlock:
1795
	mutex_unlock(&dev->struct_mutex);
1796
	return ret;
1797 1798
}

1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

1823 1824 1825 1826 1827 1828
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
}

D
Daniel Vetter 已提交
1829 1830 1831
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1832
{
1833
	i915_gem_object_free_mmap_offset(obj);
1834

1835 1836
	if (obj->base.filp == NULL)
		return;
1837

D
Daniel Vetter 已提交
1838 1839 1840 1841 1842
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1843
	shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
D
Daniel Vetter 已提交
1844 1845
	obj->madv = __I915_MADV_PURGED;
}
1846

1847 1848 1849
/* Try to discard unwanted pages */
static void
i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
D
Daniel Vetter 已提交
1850
{
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	struct address_space *mapping;

	switch (obj->madv) {
	case I915_MADV_DONTNEED:
		i915_gem_object_truncate(obj);
	case __I915_MADV_PURGED:
		return;
	}

	if (obj->base.filp == NULL)
		return;

	mapping = file_inode(obj->base.filp)->i_mapping,
	invalidate_mapping_pages(mapping, 0, (loff_t)-1);
1865 1866
}

1867
static void
1868
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1869
{
1870 1871
	struct sg_page_iter sg_iter;
	int ret;
1872

1873
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1874

C
Chris Wilson 已提交
1875 1876 1877 1878 1879 1880
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1881
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1882 1883 1884
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1885
	if (i915_gem_object_needs_bit17_swizzle(obj))
1886 1887
		i915_gem_object_save_bit_17_swizzle(obj);

1888 1889
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1890

1891
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1892
		struct page *page = sg_page_iter_page(&sg_iter);
1893

1894
		if (obj->dirty)
1895
			set_page_dirty(page);
1896

1897
		if (obj->madv == I915_MADV_WILLNEED)
1898
			mark_page_accessed(page);
1899

1900
		page_cache_release(page);
1901
	}
1902
	obj->dirty = 0;
1903

1904 1905
	sg_free_table(obj->pages);
	kfree(obj->pages);
1906
}
C
Chris Wilson 已提交
1907

1908
int
1909 1910 1911 1912
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1913
	if (obj->pages == NULL)
1914 1915
		return 0;

1916 1917 1918
	if (obj->pages_pin_count)
		return -EBUSY;

1919
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1920

1921 1922 1923
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1924
	list_del(&obj->global_list);
1925

1926
	ops->put_pages(obj);
1927
	obj->pages = NULL;
1928

1929
	i915_gem_object_invalidate(obj);
C
Chris Wilson 已提交
1930 1931 1932 1933

	return 0;
}

1934
static unsigned long
1935 1936
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1937
{
1938 1939
	struct list_head still_in_list;
	struct drm_i915_gem_object *obj;
1940
	unsigned long count = 0;
C
Chris Wilson 已提交
1941

1942
	/*
1943
	 * As we may completely rewrite the (un)bound list whilst unbinding
1944 1945 1946
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
	 *
	 * In particular, we must hold a reference whilst removing the
	 * object as we may end up waiting for and/or retiring the objects.
	 * This might release the final reference (held by the active list)
	 * and result in the object being freed from under us. This is
	 * similar to the precautions the eviction code must take whilst
	 * removing objects.
	 *
	 * Also note that although these lists do not hold a reference to
	 * the object we can safely grab one here: The final object
	 * unreferencing and the bound_list are both protected by the
	 * dev->struct_mutex and so we won't ever be able to observe an
	 * object on the bound_list with a reference count equals 0.
1960
	 */
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	INIT_LIST_HEAD(&still_in_list);
	while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
		obj = list_first_entry(&dev_priv->mm.unbound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_in_list);

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

		drm_gem_object_reference(&obj->base);

		if (i915_gem_object_put_pages(obj) == 0)
			count += obj->base.size >> PAGE_SHIFT;

		drm_gem_object_unreference(&obj->base);
	}
	list_splice(&still_in_list, &dev_priv->mm.unbound_list);

	INIT_LIST_HEAD(&still_in_list);
1980
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1981
		struct i915_vma *vma, *v;
1982

1983 1984
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
1985
		list_move_tail(&obj->global_list, &still_in_list);
1986

1987 1988 1989
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1990 1991
		drm_gem_object_reference(&obj->base);

1992 1993 1994
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1995

1996
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1997
			count += obj->base.size >> PAGE_SHIFT;
1998 1999

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
2000
	}
2001
	list_splice(&still_in_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
2002 2003 2004 2005

	return count;
}

2006
static unsigned long
2007 2008 2009 2010 2011
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

2012
static unsigned long
C
Chris Wilson 已提交
2013 2014 2015
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	i915_gem_evict_everything(dev_priv->dev);
2016
	return __i915_gem_shrink(dev_priv, LONG_MAX, false);
D
Daniel Vetter 已提交
2017 2018
}

2019
static int
C
Chris Wilson 已提交
2020
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
2021
{
C
Chris Wilson 已提交
2022
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2023 2024
	int page_count, i;
	struct address_space *mapping;
2025 2026
	struct sg_table *st;
	struct scatterlist *sg;
2027
	struct sg_page_iter sg_iter;
2028
	struct page *page;
2029
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
2030
	gfp_t gfp;
2031

C
Chris Wilson 已提交
2032 2033 2034 2035 2036 2037 2038
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

2039 2040 2041 2042
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

2043
	page_count = obj->base.size / PAGE_SIZE;
2044 2045
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
2046
		return -ENOMEM;
2047
	}
2048

2049 2050 2051 2052 2053
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
2054
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
2055
	gfp = mapping_gfp_mask(mapping);
2056
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
2057
	gfp &= ~(__GFP_IO | __GFP_WAIT);
2058 2059 2060
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
			i915_gem_shrink_all(dev_priv);
2072
			page = shmem_read_mapping_page(mapping, i);
C
Chris Wilson 已提交
2073 2074 2075
			if (IS_ERR(page))
				goto err_pages;
		}
2076 2077 2078 2079 2080 2081 2082 2083
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
2084 2085 2086 2087 2088 2089 2090 2091 2092
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
2093 2094 2095

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
2096
	}
2097 2098 2099 2100
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
2101 2102
	obj->pages = st;

2103
	if (i915_gem_object_needs_bit17_swizzle(obj))
2104 2105 2106 2107 2108
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
2109 2110
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
2111
		page_cache_release(sg_page_iter_page(&sg_iter));
2112 2113
	sg_free_table(st);
	kfree(st);
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126

	/* shmemfs first checks if there is enough memory to allocate the page
	 * and reports ENOSPC should there be insufficient, along with the usual
	 * ENOMEM for a genuine allocation failure.
	 *
	 * We use ENOSPC in our driver to mean that we have run out of aperture
	 * space and so want to translate the error from shmemfs back to our
	 * usual understanding of ENOMEM.
	 */
	if (PTR_ERR(page) == -ENOSPC)
		return -ENOMEM;
	else
		return PTR_ERR(page);
2127 2128
}

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

2143
	if (obj->pages)
2144 2145
		return 0;

2146
	if (obj->madv != I915_MADV_WILLNEED) {
2147
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
2148
		return -EFAULT;
2149 2150
	}

2151 2152
	BUG_ON(obj->pages_pin_count);

2153 2154 2155 2156
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

2157
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2158
	return 0;
2159 2160
}

B
Ben Widawsky 已提交
2161
static void
2162
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
2163
			       struct intel_engine_cs *ring)
2164
{
2165
	struct drm_device *dev = obj->base.dev;
2166
	struct drm_i915_private *dev_priv = dev->dev_private;
2167
	u32 seqno = intel_ring_get_seqno(ring);
2168

2169
	BUG_ON(ring == NULL);
2170 2171 2172 2173
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2174
	obj->ring = ring;
2175 2176

	/* Add a reference if we're newly entering the active list. */
2177 2178 2179
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2180
	}
2181

2182
	list_move_tail(&obj->ring_list, &ring->active_list);
2183

2184
	obj->last_read_seqno = seqno;
2185

2186
	if (obj->fenced_gpu_access) {
2187 2188
		obj->last_fenced_seqno = seqno;

2189 2190 2191 2192 2193 2194 2195 2196
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2197 2198 2199
	}
}

B
Ben Widawsky 已提交
2200
void i915_vma_move_to_active(struct i915_vma *vma,
2201
			     struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
2202 2203 2204 2205 2206
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2207 2208
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2209
{
B
Ben Widawsky 已提交
2210
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2211 2212
	struct i915_address_space *vm;
	struct i915_vma *vma;
2213

2214
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2215
	BUG_ON(!obj->active);
2216

2217 2218 2219 2220 2221
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2222

2223
	list_del_init(&obj->ring_list);
2224 2225
	obj->ring = NULL;

2226 2227 2228 2229 2230
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2231 2232 2233 2234 2235 2236
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2237
}
2238

2239 2240 2241
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj)
{
2242
	struct intel_engine_cs *ring = obj->ring;
2243 2244 2245 2246 2247 2248 2249 2250 2251

	if (ring == NULL)
		return;

	if (i915_seqno_passed(ring->get_seqno(ring, true),
			      obj->last_read_seqno))
		i915_gem_object_move_to_inactive(obj);
}

2252
static int
2253
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2254
{
2255
	struct drm_i915_private *dev_priv = dev->dev_private;
2256
	struct intel_engine_cs *ring;
2257
	int ret, i, j;
2258

2259
	/* Carefully retire all requests without writing to the rings */
2260
	for_each_ring(ring, dev_priv, i) {
2261 2262 2263
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2264 2265
	}
	i915_gem_retire_requests(dev);
2266 2267

	/* Finally reset hw state */
2268
	for_each_ring(ring, dev_priv, i) {
2269
		intel_ring_init_seqno(ring, seqno);
2270

2271 2272
		for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
			ring->semaphore.sync_seqno[j] = 0;
2273
	}
2274

2275
	return 0;
2276 2277
}

2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2304 2305
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2306
{
2307 2308 2309 2310
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2311
		int ret = i915_gem_init_seqno(dev, 0);
2312 2313
		if (ret)
			return ret;
2314

2315 2316
		dev_priv->next_seqno = 1;
	}
2317

2318
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2319
	return 0;
2320 2321
}

2322
int __i915_add_request(struct intel_engine_cs *ring,
2323
		       struct drm_file *file,
2324
		       struct drm_i915_gem_object *obj,
2325
		       u32 *out_seqno)
2326
{
2327
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2328
	struct drm_i915_gem_request *request;
2329
	u32 request_ring_position, request_start;
2330 2331
	int ret;

2332
	request_start = intel_ring_get_tail(ring);
2333 2334 2335 2336 2337 2338 2339
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2340 2341 2342
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2343

2344 2345
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2346
		return -ENOMEM;
2347

2348 2349 2350 2351 2352 2353 2354
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2355
	ret = ring->add_request(ring);
2356
	if (ret)
2357
		return ret;
2358

2359
	request->seqno = intel_ring_get_seqno(ring);
2360
	request->ring = ring;
2361
	request->head = request_start;
2362
	request->tail = request_ring_position;
2363 2364 2365 2366 2367 2368 2369

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2370
	request->batch_obj = obj;
2371

2372 2373 2374 2375
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2376 2377 2378
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2379
	request->emitted_jiffies = jiffies;
2380
	list_add_tail(&request->list, &ring->request_list);
2381
	request->file_priv = NULL;
2382

C
Chris Wilson 已提交
2383 2384 2385
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2386
		spin_lock(&file_priv->mm.lock);
2387
		request->file_priv = file_priv;
2388
		list_add_tail(&request->client_list,
2389
			      &file_priv->mm.request_list);
2390
		spin_unlock(&file_priv->mm.lock);
2391
	}
2392

2393
	trace_i915_gem_request_add(ring, request->seqno);
2394
	ring->outstanding_lazy_seqno = 0;
2395
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2396

2397
	if (!dev_priv->ums.mm_suspended) {
2398 2399
		i915_queue_hangcheck(ring->dev);

2400 2401 2402 2403 2404
		cancel_delayed_work_sync(&dev_priv->mm.idle_work);
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
		intel_mark_busy(dev_priv->dev);
B
Ben Gamari 已提交
2405
	}
2406

2407
	if (out_seqno)
2408
		*out_seqno = request->seqno;
2409
	return 0;
2410 2411
}

2412 2413
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2414
{
2415
	struct drm_i915_file_private *file_priv = request->file_priv;
2416

2417 2418
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2419

2420
	spin_lock(&file_priv->mm.lock);
2421 2422
	list_del(&request->client_list);
	request->file_priv = NULL;
2423
	spin_unlock(&file_priv->mm.lock);
2424 2425
}

2426
static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2427
				   const struct intel_context *ctx)
2428
{
2429
	unsigned long elapsed;
2430

2431 2432 2433
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;

	if (ctx->hang_stats.banned)
2434 2435 2436
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2437
		if (!i915_gem_context_is_default(ctx)) {
2438
			DRM_DEBUG("context hanging too fast, banning!\n");
2439
			return true;
2440 2441 2442
		} else if (i915_stop_ring_allow_ban(dev_priv)) {
			if (i915_stop_ring_allow_warn(dev_priv))
				DRM_ERROR("gpu hanging too fast, banning!\n");
2443
			return true;
2444
		}
2445 2446 2447 2448 2449
	}

	return false;
}

2450
static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2451
				  struct intel_context *ctx,
2452
				  const bool guilty)
2453
{
2454 2455 2456 2457
	struct i915_ctx_hang_stats *hs;

	if (WARN_ON(!ctx))
		return;
2458

2459 2460 2461
	hs = &ctx->hang_stats;

	if (guilty) {
2462
		hs->banned = i915_context_is_banned(dev_priv, ctx);
2463 2464 2465 2466
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2467 2468 2469
	}
}

2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2481
struct drm_i915_gem_request *
2482
i915_gem_find_active_request(struct intel_engine_cs *ring)
2483
{
2484
	struct drm_i915_gem_request *request;
2485 2486 2487
	u32 completed_seqno;

	completed_seqno = ring->get_seqno(ring, false);
2488 2489 2490 2491

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2492

2493
		return request;
2494
	}
2495 2496 2497 2498 2499

	return NULL;
}

static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2500
				       struct intel_engine_cs *ring)
2501 2502 2503 2504
{
	struct drm_i915_gem_request *request;
	bool ring_hung;

2505
	request = i915_gem_find_active_request(ring);
2506 2507 2508 2509 2510 2511

	if (request == NULL)
		return;

	ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;

2512
	i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2513 2514

	list_for_each_entry_continue(request, &ring->request_list, list)
2515
		i915_set_reset_status(dev_priv, request->ctx, false);
2516
}
2517

2518
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2519
					struct intel_engine_cs *ring)
2520
{
2521
	while (!list_empty(&ring->active_list)) {
2522
		struct drm_i915_gem_object *obj;
2523

2524 2525 2526
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2527

2528
		i915_gem_object_move_to_inactive(obj);
2529
	}
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2547 2548 2549 2550 2551

	/* These may not have been flush before the reset, do so now */
	kfree(ring->preallocated_lazy_request);
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
2552 2553
}

2554
void i915_gem_restore_fences(struct drm_device *dev)
2555 2556 2557 2558
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2559
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2560
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2561

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2572 2573 2574
	}
}

2575
void i915_gem_reset(struct drm_device *dev)
2576
{
2577
	struct drm_i915_private *dev_priv = dev->dev_private;
2578
	struct intel_engine_cs *ring;
2579
	int i;
2580

2581 2582 2583 2584 2585 2586 2587 2588
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2589
	for_each_ring(ring, dev_priv, i)
2590
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2591

2592 2593
	i915_gem_context_reset(dev);

2594
	i915_gem_restore_fences(dev);
2595 2596 2597 2598 2599
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2600
void
2601
i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
2602 2603 2604
{
	uint32_t seqno;

C
Chris Wilson 已提交
2605
	if (list_empty(&ring->request_list))
2606 2607
		return;

C
Chris Wilson 已提交
2608
	WARN_ON(i915_verify_lists(ring->dev));
2609

2610
	seqno = ring->get_seqno(ring, true);
2611

2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2630
	while (!list_empty(&ring->request_list)) {
2631 2632
		struct drm_i915_gem_request *request;

2633
		request = list_first_entry(&ring->request_list,
2634 2635 2636
					   struct drm_i915_gem_request,
					   list);

2637
		if (!i915_seqno_passed(seqno, request->seqno))
2638 2639
			break;

C
Chris Wilson 已提交
2640
		trace_i915_gem_request_retire(ring, request->seqno);
2641 2642 2643 2644 2645
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
2646
		ring->buffer->last_retired_head = request->tail;
2647

2648
		i915_gem_free_request(request);
2649
	}
2650

C
Chris Wilson 已提交
2651 2652
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2653
		ring->irq_put(ring);
C
Chris Wilson 已提交
2654
		ring->trace_irq_seqno = 0;
2655
	}
2656

C
Chris Wilson 已提交
2657
	WARN_ON(i915_verify_lists(ring->dev));
2658 2659
}

2660
bool
2661 2662
i915_gem_retire_requests(struct drm_device *dev)
{
2663
	struct drm_i915_private *dev_priv = dev->dev_private;
2664
	struct intel_engine_cs *ring;
2665
	bool idle = true;
2666
	int i;
2667

2668
	for_each_ring(ring, dev_priv, i) {
2669
		i915_gem_retire_requests_ring(ring);
2670 2671 2672 2673 2674 2675 2676 2677 2678
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2679 2680
}

2681
static void
2682 2683
i915_gem_retire_work_handler(struct work_struct *work)
{
2684 2685 2686
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2687
	bool idle;
2688

2689
	/* Come back later if the device is busy... */
2690 2691 2692 2693
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2694
	}
2695
	if (!idle)
2696 2697
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2698
}
2699

2700 2701 2702 2703 2704 2705 2706
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2707 2708
}

2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2720
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2721 2722 2723 2724 2725 2726 2727 2728 2729
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2755
	struct drm_i915_private *dev_priv = dev->dev_private;
2756 2757
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
2758
	struct intel_engine_cs *ring = NULL;
2759
	struct timespec timeout_stack, *timeout = NULL;
2760
	unsigned reset_counter;
2761 2762 2763
	u32 seqno = 0;
	int ret = 0;

2764 2765 2766 2767
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2779 2780
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2781 2782 2783 2784
	if (ret)
		goto out;

	if (obj->active) {
2785
		seqno = obj->last_read_seqno;
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2801
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2802 2803
	mutex_unlock(&dev->struct_mutex);

2804
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2805
	if (timeout)
2806
		args->timeout_ns = timespec_to_ns(timeout);
2807 2808 2809 2810 2811 2812 2813 2814
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2827 2828
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
2829
		     struct intel_engine_cs *to)
2830
{
2831
	struct intel_engine_cs *from = obj->ring;
2832 2833 2834 2835 2836 2837
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2838
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2839
		return i915_gem_object_wait_rendering(obj, false);
2840 2841 2842

	idx = intel_ring_sync_index(from, to);

2843
	seqno = obj->last_read_seqno;
2844
	if (seqno <= from->semaphore.sync_seqno[idx])
2845 2846
		return 0;

2847 2848 2849
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2850

2851
	trace_i915_gem_ring_sync_to(from, to, seqno);
2852
	ret = to->semaphore.sync_to(to, from, seqno);
2853
	if (!ret)
2854 2855 2856 2857
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
2858
		from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
2859

2860
	return ret;
2861 2862
}

2863 2864 2865 2866 2867 2868 2869
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2870 2871 2872
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2873 2874 2875
	/* Wait for any direct GTT access to complete */
	mb();

2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2887
int i915_vma_unbind(struct i915_vma *vma)
2888
{
2889
	struct drm_i915_gem_object *obj = vma->obj;
2890
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2891
	int ret;
2892

2893
	if (list_empty(&vma->vma_link))
2894 2895
		return 0;

2896 2897 2898 2899
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);
		return 0;
	}
2900

B
Ben Widawsky 已提交
2901
	if (vma->pin_count)
2902
		return -EBUSY;
2903

2904 2905
	BUG_ON(obj->pages == NULL);

2906
	ret = i915_gem_object_finish_gpu(obj);
2907
	if (ret)
2908 2909 2910 2911 2912 2913
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2914 2915
	if (i915_is_ggtt(vma->vm)) {
		i915_gem_object_finish_gtt(obj);
2916

2917 2918 2919 2920 2921
		/* release the fence reg _after_ flushing */
		ret = i915_gem_object_put_fence(obj);
		if (ret)
			return ret;
	}
2922

2923
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2924

2925 2926
	vma->unbind_vma(vma);

2927
	i915_gem_gtt_finish_object(obj);
2928

2929
	list_del_init(&vma->mm_list);
2930
	/* Avoid an unnecessary call to unbind on rebind. */
2931 2932
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2933

B
Ben Widawsky 已提交
2934 2935 2936 2937
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2938
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2939 2940
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2941

2942 2943 2944 2945 2946 2947
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2948
	return 0;
2949 2950
}

2951
int i915_gpu_idle(struct drm_device *dev)
2952
{
2953
	struct drm_i915_private *dev_priv = dev->dev_private;
2954
	struct intel_engine_cs *ring;
2955
	int ret, i;
2956 2957

	/* Flush everything onto the inactive list. */
2958
	for_each_ring(ring, dev_priv, i) {
2959
		ret = i915_switch_context(ring, ring->default_context);
2960 2961 2962
		if (ret)
			return ret;

2963
		ret = intel_ring_idle(ring);
2964 2965 2966
		if (ret)
			return ret;
	}
2967

2968
	return 0;
2969 2970
}

2971 2972
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2973
{
2974
	struct drm_i915_private *dev_priv = dev->dev_private;
2975 2976
	int fence_reg;
	int fence_pitch_shift;
2977

2978 2979 2980 2981 2982 2983 2984 2985
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

3000
	if (obj) {
3001
		u32 size = i915_gem_obj_ggtt_size(obj);
3002
		uint64_t val;
3003

3004
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
3005
				 0xfffff000) << 32;
3006
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
3007
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
3008 3009 3010
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
3011

3012 3013 3014 3015 3016 3017 3018 3019 3020
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
3021 3022
}

3023 3024
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
3025
{
3026
	struct drm_i915_private *dev_priv = dev->dev_private;
3027
	u32 val;
3028

3029
	if (obj) {
3030
		u32 size = i915_gem_obj_ggtt_size(obj);
3031 3032
		int pitch_val;
		int tile_width;
3033

3034
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
3035
		     (size & -size) != size ||
3036 3037 3038
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
3039

3040 3041 3042 3043 3044 3045 3046 3047 3048
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

3049
		val = i915_gem_obj_ggtt_offset(obj);
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
3065 3066
}

3067 3068
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
3069
{
3070
	struct drm_i915_private *dev_priv = dev->dev_private;
3071 3072
	uint32_t val;

3073
	if (obj) {
3074
		u32 size = i915_gem_obj_ggtt_size(obj);
3075
		uint32_t pitch_val;
3076

3077
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
3078
		     (size & -size) != size ||
3079 3080 3081
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
3082

3083 3084
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
3085

3086
		val = i915_gem_obj_ggtt_offset(obj);
3087 3088 3089 3090 3091 3092 3093
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
3094

3095 3096 3097 3098
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

3099 3100 3101 3102 3103
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

3104 3105 3106
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
3107 3108 3109 3110 3111 3112 3113 3114
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

3115 3116 3117 3118
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

3119
	switch (INTEL_INFO(dev)->gen) {
3120
	case 8:
3121
	case 7:
3122
	case 6:
3123 3124 3125 3126
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
3127
	default: BUG();
3128
	}
3129 3130 3131 3132 3133 3134

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
3135 3136
}

3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
3147
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3148 3149 3150
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3151 3152

	if (enable) {
3153
		obj->fence_reg = reg;
3154 3155 3156 3157 3158 3159 3160
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3161
	obj->fence_dirty = false;
3162 3163
}

3164
static int
3165
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3166
{
3167
	if (obj->last_fenced_seqno) {
3168
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3169 3170
		if (ret)
			return ret;
3171 3172 3173 3174

		obj->last_fenced_seqno = 0;
	}

3175
	obj->fenced_gpu_access = false;
3176 3177 3178 3179 3180 3181
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3182
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3183
	struct drm_i915_fence_reg *fence;
3184 3185
	int ret;

3186
	ret = i915_gem_object_wait_fence(obj);
3187 3188 3189
	if (ret)
		return ret;

3190 3191
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3192

3193 3194
	fence = &dev_priv->fence_regs[obj->fence_reg];

3195 3196 3197
	if (WARN_ON(fence->pin_count))
		return -EBUSY;

3198
	i915_gem_object_fence_lost(obj);
3199
	i915_gem_object_update_fence(obj, fence, false);
3200 3201 3202 3203 3204

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3205
i915_find_fence_reg(struct drm_device *dev)
3206 3207
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3208
	struct drm_i915_fence_reg *reg, *avail;
3209
	int i;
3210 3211

	/* First try to find a free reg */
3212
	avail = NULL;
3213 3214 3215
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3216
			return reg;
3217

3218
		if (!reg->pin_count)
3219
			avail = reg;
3220 3221
	}

3222
	if (avail == NULL)
3223
		goto deadlock;
3224 3225

	/* None available, try to steal one or wait for a user to finish */
3226
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3227
		if (reg->pin_count)
3228 3229
			continue;

C
Chris Wilson 已提交
3230
		return reg;
3231 3232
	}

3233 3234 3235 3236 3237 3238
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3239 3240
}

3241
/**
3242
 * i915_gem_object_get_fence - set up fencing for an object
3243 3244 3245 3246 3247 3248 3249 3250 3251
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3252 3253
 *
 * For an untiled surface, this removes any existing fence.
3254
 */
3255
int
3256
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3257
{
3258
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3259
	struct drm_i915_private *dev_priv = dev->dev_private;
3260
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3261
	struct drm_i915_fence_reg *reg;
3262
	int ret;
3263

3264 3265 3266
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3267
	if (obj->fence_dirty) {
3268
		ret = i915_gem_object_wait_fence(obj);
3269 3270 3271
		if (ret)
			return ret;
	}
3272

3273
	/* Just update our place in the LRU if our fence is getting reused. */
3274 3275
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3276
		if (!obj->fence_dirty) {
3277 3278 3279 3280 3281 3282
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3283 3284
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3285

3286 3287 3288
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3289
			ret = i915_gem_object_wait_fence(old);
3290 3291 3292
			if (ret)
				return ret;

3293
			i915_gem_object_fence_lost(old);
3294
		}
3295
	} else
3296 3297
		return 0;

3298 3299
	i915_gem_object_update_fence(obj, reg, enable);

3300
	return 0;
3301 3302
}

3303 3304 3305 3306 3307 3308 3309 3310
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3311
	 * crossing memory domains and dying.
3312 3313 3314 3315
	 */
	if (HAS_LLC(dev))
		return true;

3316
	if (!drm_mm_node_allocated(gtt_space))
3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3340
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3341 3342 3343 3344 3345 3346 3347 3348
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3349 3350
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3361 3362
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3373 3374 3375
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
3376
static struct i915_vma *
3377 3378 3379
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
3380
			   uint64_t flags)
3381
{
3382
	struct drm_device *dev = obj->base.dev;
3383
	struct drm_i915_private *dev_priv = dev->dev_private;
3384
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3385 3386 3387
	unsigned long start =
		flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
	unsigned long end =
3388
		flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3389
	struct i915_vma *vma;
3390
	int ret;
3391

3392 3393 3394 3395 3396
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3397
						     obj->tiling_mode, true);
3398
	unfenced_alignment =
3399
		i915_gem_get_gtt_alignment(dev,
3400 3401
					   obj->base.size,
					   obj->tiling_mode, false);
3402

3403
	if (alignment == 0)
3404
		alignment = flags & PIN_MAPPABLE ? fence_alignment :
3405
						unfenced_alignment;
3406
	if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3407
		DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
3408
		return ERR_PTR(-EINVAL);
3409 3410
	}

3411
	size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3412

3413 3414 3415
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3416 3417
	if (obj->base.size > end) {
		DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
3418
			  obj->base.size,
3419
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3420
			  end);
3421
		return ERR_PTR(-E2BIG);
3422 3423
	}

3424
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3425
	if (ret)
3426
		return ERR_PTR(ret);
C
Chris Wilson 已提交
3427

3428 3429
	i915_gem_object_pin_pages(obj);

3430
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3431
	if (IS_ERR(vma))
3432
		goto err_unpin;
B
Ben Widawsky 已提交
3433

3434
search_free:
3435
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3436
						  size, alignment,
3437 3438
						  obj->cache_level,
						  start, end,
3439 3440
						  DRM_MM_SEARCH_DEFAULT,
						  DRM_MM_CREATE_DEFAULT);
3441
	if (ret) {
3442
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3443 3444 3445
					       obj->cache_level,
					       start, end,
					       flags);
3446 3447
		if (ret == 0)
			goto search_free;
3448

3449
		goto err_free_vma;
3450
	}
B
Ben Widawsky 已提交
3451
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3452
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3453
		ret = -EINVAL;
3454
		goto err_remove_node;
3455 3456
	}

3457
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3458
	if (ret)
3459
		goto err_remove_node;
3460

3461
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3462
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3463

3464 3465
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3466

3467 3468
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3469

3470 3471
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3472

3473
		obj->map_and_fenceable = mappable && fenceable;
3474
	}
3475

3476
	WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3477

3478
	trace_i915_vma_bind(vma, flags);
3479 3480 3481
	vma->bind_vma(vma, obj->cache_level,
		      flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);

3482
	i915_gem_verify_gtt(dev);
3483
	return vma;
B
Ben Widawsky 已提交
3484

3485
err_remove_node:
3486
	drm_mm_remove_node(&vma->node);
3487
err_free_vma:
B
Ben Widawsky 已提交
3488
	i915_gem_vma_destroy(vma);
3489
	vma = ERR_PTR(ret);
3490
err_unpin:
B
Ben Widawsky 已提交
3491
	i915_gem_object_unpin_pages(obj);
3492
	return vma;
3493 3494
}

3495
bool
3496 3497
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3498 3499 3500 3501 3502
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3503
	if (obj->pages == NULL)
3504
		return false;
3505

3506 3507 3508 3509 3510
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3511
		return false;
3512

3513 3514 3515 3516 3517 3518 3519 3520
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3521
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3522
		return false;
3523

C
Chris Wilson 已提交
3524
	trace_i915_gem_object_clflush(obj);
3525
	drm_clflush_sg(obj->pages);
3526 3527

	return true;
3528 3529 3530 3531
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3532
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3533
{
C
Chris Wilson 已提交
3534 3535
	uint32_t old_write_domain;

3536
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3537 3538
		return;

3539
	/* No actual flushing is required for the GTT write domain.  Writes
3540 3541
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3542 3543 3544 3545
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3546
	 */
3547 3548
	wmb();

3549 3550
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3551 3552

	trace_i915_gem_object_change_domain(obj,
3553
					    obj->base.read_domains,
C
Chris Wilson 已提交
3554
					    old_write_domain);
3555 3556 3557 3558
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3559 3560
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3561
{
C
Chris Wilson 已提交
3562
	uint32_t old_write_domain;
3563

3564
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3565 3566
		return;

3567 3568 3569
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3570 3571
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3572 3573

	trace_i915_gem_object_change_domain(obj,
3574
					    obj->base.read_domains,
C
Chris Wilson 已提交
3575
					    old_write_domain);
3576 3577
}

3578 3579 3580 3581 3582 3583
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3584
int
3585
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3586
{
3587
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3588
	uint32_t old_write_domain, old_read_domains;
3589
	int ret;
3590

3591
	/* Not valid to be called on unbound objects. */
3592
	if (!i915_gem_obj_bound_any(obj))
3593 3594
		return -EINVAL;

3595 3596 3597
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3598
	ret = i915_gem_object_wait_rendering(obj, !write);
3599 3600 3601
	if (ret)
		return ret;

3602
	i915_gem_object_retire(obj);
3603
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3604

3605 3606 3607 3608 3609 3610 3611
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3612 3613
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3614

3615 3616 3617
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3618 3619
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3620
	if (write) {
3621 3622 3623
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3624 3625
	}

C
Chris Wilson 已提交
3626 3627 3628 3629
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3630
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3631
	if (i915_gem_object_is_inactive(obj)) {
3632
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3633 3634 3635 3636 3637
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3638

3639 3640 3641
	return 0;
}

3642 3643 3644
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3645
	struct drm_device *dev = obj->base.dev;
3646
	struct i915_vma *vma, *next;
3647 3648 3649 3650 3651
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3652
	if (i915_gem_obj_is_pinned(obj)) {
3653 3654 3655 3656
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3657
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
3658
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3659
			ret = i915_vma_unbind(vma);
3660 3661 3662
			if (ret)
				return ret;
		}
3663 3664
	}

3665
	if (i915_gem_obj_bound_any(obj)) {
3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3676
		if (INTEL_INFO(dev)->gen < 6) {
3677 3678 3679 3680 3681
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3682
		list_for_each_entry(vma, &obj->vma_list, vma_link)
3683 3684 3685
			if (drm_mm_node_allocated(&vma->node))
				vma->bind_vma(vma, cache_level,
					      obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
3686 3687
	}

3688 3689 3690 3691 3692
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3693 3694 3695 3696 3697 3698 3699 3700
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
3701
		i915_gem_object_retire(obj);
3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3715
	i915_gem_verify_gtt(dev);
3716 3717 3718
	return 0;
}

B
Ben Widawsky 已提交
3719 3720
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3721
{
B
Ben Widawsky 已提交
3722
	struct drm_i915_gem_caching *args = data;
3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3736 3737 3738 3739 3740 3741
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3742 3743 3744 3745
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3746 3747 3748 3749
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3750 3751 3752 3753 3754 3755 3756

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3757 3758
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3759
{
B
Ben Widawsky 已提交
3760
	struct drm_i915_gem_caching *args = data;
3761 3762 3763 3764
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3765 3766
	switch (args->caching) {
	case I915_CACHING_NONE:
3767 3768
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3769
	case I915_CACHING_CACHED:
3770 3771
		level = I915_CACHE_LLC;
		break;
3772 3773 3774
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3775 3776 3777 3778
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3779 3780 3781 3782
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3797 3798
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
3799 3800 3801 3802 3803 3804 3805 3806 3807
	struct i915_vma *vma;

	if (list_empty(&obj->vma_list))
		return false;

	vma = i915_gem_obj_to_ggtt(obj);
	if (!vma)
		return false;

3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
3819
	return vma->pin_count - !!obj->user_pin_count;
3820 3821
}

3822
/*
3823 3824 3825
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3826 3827
 */
int
3828 3829
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3830
				     struct intel_engine_cs *pipelined)
3831
{
3832
	u32 old_read_domains, old_write_domain;
3833
	bool was_pin_display;
3834 3835
	int ret;

3836
	if (pipelined != obj->ring) {
3837 3838
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3839 3840 3841
			return ret;
	}

3842 3843 3844
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
3845
	was_pin_display = obj->pin_display;
3846 3847
	obj->pin_display = true;

3848 3849 3850 3851 3852 3853 3854 3855 3856
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3857 3858
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3859
	if (ret)
3860
		goto err_unpin_display;
3861

3862 3863 3864 3865
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3866
	ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
3867
	if (ret)
3868
		goto err_unpin_display;
3869

3870
	i915_gem_object_flush_cpu_write_domain(obj, true);
3871

3872
	old_write_domain = obj->base.write_domain;
3873
	old_read_domains = obj->base.read_domains;
3874 3875 3876 3877

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3878
	obj->base.write_domain = 0;
3879
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3880 3881 3882

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3883
					    old_write_domain);
3884 3885

	return 0;
3886 3887

err_unpin_display:
3888 3889
	WARN_ON(was_pin_display != is_pin_display(obj));
	obj->pin_display = was_pin_display;
3890 3891 3892 3893 3894 3895
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3896
	i915_gem_object_ggtt_unpin(obj);
3897
	obj->pin_display = is_pin_display(obj);
3898 3899
}

3900
int
3901
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3902
{
3903 3904
	int ret;

3905
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3906 3907
		return 0;

3908
	ret = i915_gem_object_wait_rendering(obj, false);
3909 3910 3911
	if (ret)
		return ret;

3912 3913
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3914
	return 0;
3915 3916
}

3917 3918 3919 3920 3921 3922
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3923
int
3924
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3925
{
C
Chris Wilson 已提交
3926
	uint32_t old_write_domain, old_read_domains;
3927 3928
	int ret;

3929 3930 3931
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3932
	ret = i915_gem_object_wait_rendering(obj, !write);
3933 3934 3935
	if (ret)
		return ret;

3936
	i915_gem_object_retire(obj);
3937
	i915_gem_object_flush_gtt_write_domain(obj);
3938

3939 3940
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3941

3942
	/* Flush the CPU cache if it's still invalid. */
3943
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3944
		i915_gem_clflush_object(obj, false);
3945

3946
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3947 3948 3949 3950 3951
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3952
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3953 3954 3955 3956 3957

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3958 3959
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3960
	}
3961

C
Chris Wilson 已提交
3962 3963 3964 3965
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3966 3967 3968
	return 0;
}

3969 3970 3971
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3972 3973 3974 3975
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3976 3977 3978
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3979
static int
3980
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3981
{
3982 3983
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3984
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3985
	struct drm_i915_gem_request *request;
3986
	struct intel_engine_cs *ring = NULL;
3987
	unsigned reset_counter;
3988 3989
	u32 seqno = 0;
	int ret;
3990

3991 3992 3993 3994 3995 3996 3997
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3998

3999
	spin_lock(&file_priv->mm.lock);
4000
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
4001 4002
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
4003

4004 4005
		ring = request->ring;
		seqno = request->seqno;
4006
	}
4007
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
4008
	spin_unlock(&file_priv->mm.lock);
4009

4010 4011
	if (seqno == 0)
		return 0;
4012

4013
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
4014 4015
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
4016 4017 4018 4019

	return ret;
}

4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
static bool
i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
{
	struct drm_i915_gem_object *obj = vma->obj;

	if (alignment &&
	    vma->node.start & (alignment - 1))
		return true;

	if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
		return true;

	if (flags & PIN_OFFSET_BIAS &&
	    vma->node.start < (flags & PIN_OFFSET_MASK))
		return true;

	return false;
}

4039
int
4040
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4041
		    struct i915_address_space *vm,
4042
		    uint32_t alignment,
4043
		    uint64_t flags)
4044
{
4045
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4046
	struct i915_vma *vma;
4047 4048
	int ret;

4049 4050 4051
	if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
		return -ENODEV;

4052
	if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
4053
		return -EINVAL;
4054 4055 4056

	vma = i915_gem_obj_to_vma(obj, vm);
	if (vma) {
B
Ben Widawsky 已提交
4057 4058 4059
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

4060
		if (i915_vma_misplaced(vma, alignment, flags)) {
B
Ben Widawsky 已提交
4061
			WARN(vma->pin_count,
4062
			     "bo is already pinned with incorrect alignment:"
4063
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
4064
			     " obj->map_and_fenceable=%d\n",
4065
			     i915_gem_obj_offset(obj, vm), alignment,
4066
			     !!(flags & PIN_MAPPABLE),
4067
			     obj->map_and_fenceable);
4068
			ret = i915_vma_unbind(vma);
4069 4070
			if (ret)
				return ret;
4071 4072

			vma = NULL;
4073 4074 4075
		}
	}

4076
	if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
4077 4078 4079
		vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
		if (IS_ERR(vma))
			return PTR_ERR(vma);
4080
	}
J
Jesse Barnes 已提交
4081

4082 4083
	if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
4084

4085
	vma->pin_count++;
4086 4087
	if (flags & PIN_MAPPABLE)
		obj->pin_mappable |= true;
4088 4089 4090 4091 4092

	return 0;
}

void
B
Ben Widawsky 已提交
4093
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
4094
{
B
Ben Widawsky 已提交
4095
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
4096

B
Ben Widawsky 已提交
4097 4098 4099 4100 4101
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
4102
		obj->pin_mappable = false;
4103 4104
}

4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
bool
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);

		WARN_ON(!ggtt_vma ||
			dev_priv->fence_regs[obj->fence_reg].pin_count >
			ggtt_vma->pin_count);
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
		return true;
	} else
		return false;
}

void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

4131 4132
int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4133
		   struct drm_file *file)
4134 4135
{
	struct drm_i915_gem_pin *args = data;
4136
	struct drm_i915_gem_object *obj;
4137 4138
	int ret;

4139 4140 4141
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

4142 4143 4144
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4145

4146
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4147
	if (&obj->base == NULL) {
4148 4149
		ret = -ENOENT;
		goto unlock;
4150 4151
	}

4152
	if (obj->madv != I915_MADV_WILLNEED) {
4153
		DRM_DEBUG("Attempting to pin a purgeable buffer\n");
4154
		ret = -EFAULT;
4155
		goto out;
4156 4157
	}

4158
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
4159
		DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
4160
			  args->handle);
4161 4162
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4163 4164
	}

4165 4166 4167 4168 4169
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

4170
	if (obj->user_pin_count == 0) {
4171
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
4172 4173
		if (ret)
			goto out;
4174 4175
	}

4176 4177 4178
	obj->user_pin_count++;
	obj->pin_filp = file;

4179
	args->offset = i915_gem_obj_ggtt_offset(obj);
4180
out:
4181
	drm_gem_object_unreference(&obj->base);
4182
unlock:
4183
	mutex_unlock(&dev->struct_mutex);
4184
	return ret;
4185 4186 4187 4188
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4189
		     struct drm_file *file)
4190 4191
{
	struct drm_i915_gem_pin *args = data;
4192
	struct drm_i915_gem_object *obj;
4193
	int ret;
4194

4195 4196 4197
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4198

4199
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4200
	if (&obj->base == NULL) {
4201 4202
		ret = -ENOENT;
		goto unlock;
4203
	}
4204

4205
	if (obj->pin_filp != file) {
4206
		DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
4207
			  args->handle);
4208 4209
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4210
	}
4211 4212 4213
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
4214
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
4215
	}
4216

4217
out:
4218
	drm_gem_object_unreference(&obj->base);
4219
unlock:
4220
	mutex_unlock(&dev->struct_mutex);
4221
	return ret;
4222 4223 4224 4225
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4226
		    struct drm_file *file)
4227 4228
{
	struct drm_i915_gem_busy *args = data;
4229
	struct drm_i915_gem_object *obj;
4230 4231
	int ret;

4232
	ret = i915_mutex_lock_interruptible(dev);
4233
	if (ret)
4234
		return ret;
4235

4236 4237
	intel_edp_psr_exit(dev, true);

4238
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4239
	if (&obj->base == NULL) {
4240 4241
		ret = -ENOENT;
		goto unlock;
4242
	}
4243

4244 4245 4246 4247
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4248
	 */
4249
	ret = i915_gem_object_flush_active(obj);
4250

4251
	args->busy = obj->active;
4252 4253 4254 4255
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4256

4257
	drm_gem_object_unreference(&obj->base);
4258
unlock:
4259
	mutex_unlock(&dev->struct_mutex);
4260
	return ret;
4261 4262 4263 4264 4265 4266
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4267
	return i915_gem_ring_throttle(dev, file_priv);
4268 4269
}

4270 4271 4272 4273 4274
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4275
	struct drm_i915_gem_object *obj;
4276
	int ret;
4277 4278 4279 4280 4281 4282 4283 4284 4285

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4286 4287 4288 4289
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4290
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4291
	if (&obj->base == NULL) {
4292 4293
		ret = -ENOENT;
		goto unlock;
4294 4295
	}

B
Ben Widawsky 已提交
4296
	if (i915_gem_obj_is_pinned(obj)) {
4297 4298
		ret = -EINVAL;
		goto out;
4299 4300
	}

4301 4302
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4303

C
Chris Wilson 已提交
4304 4305
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4306 4307
		i915_gem_object_truncate(obj);

4308
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4309

4310
out:
4311
	drm_gem_object_unreference(&obj->base);
4312
unlock:
4313
	mutex_unlock(&dev->struct_mutex);
4314
	return ret;
4315 4316
}

4317 4318
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4319
{
4320
	INIT_LIST_HEAD(&obj->global_list);
4321
	INIT_LIST_HEAD(&obj->ring_list);
4322
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4323
	INIT_LIST_HEAD(&obj->vma_list);
4324

4325 4326
	obj->ops = ops;

4327 4328 4329 4330 4331 4332 4333 4334
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4335 4336 4337 4338 4339
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4340 4341
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4342
{
4343
	struct drm_i915_gem_object *obj;
4344
	struct address_space *mapping;
D
Daniel Vetter 已提交
4345
	gfp_t mask;
4346

4347
	obj = i915_gem_object_alloc(dev);
4348 4349
	if (obj == NULL)
		return NULL;
4350

4351
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4352
		i915_gem_object_free(obj);
4353 4354
		return NULL;
	}
4355

4356 4357 4358 4359 4360 4361 4362
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4363
	mapping = file_inode(obj->base.filp)->i_mapping;
4364
	mapping_set_gfp_mask(mapping, mask);
4365

4366
	i915_gem_object_init(obj, &i915_gem_object_ops);
4367

4368 4369
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4370

4371 4372
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4388 4389
	trace_i915_gem_object_create(obj);

4390
	return obj;
4391 4392
}

4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416
static bool discard_backing_storage(struct drm_i915_gem_object *obj)
{
	/* If we are the last user of the backing storage (be it shmemfs
	 * pages or stolen etc), we know that the pages are going to be
	 * immediately released. In this case, we can then skip copying
	 * back the contents from the GPU.
	 */

	if (obj->madv != I915_MADV_WILLNEED)
		return false;

	if (obj->base.filp == NULL)
		return true;

	/* At first glance, this looks racy, but then again so would be
	 * userspace racing mmap against close. However, the first external
	 * reference to the filp can only be obtained through the
	 * i915_gem_mmap_ioctl() which safeguards us against the user
	 * acquiring such a reference whilst we are in the middle of
	 * freeing the object.
	 */
	return atomic_long_read(&obj->base.filp->f_count) == 1;
}

4417
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4418
{
4419
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4420
	struct drm_device *dev = obj->base.dev;
4421
	struct drm_i915_private *dev_priv = dev->dev_private;
4422
	struct i915_vma *vma, *next;
4423

4424 4425
	intel_runtime_pm_get(dev_priv);

4426 4427
	trace_i915_gem_object_destroy(obj);

4428
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4429 4430 4431 4432
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4433 4434
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4435

4436 4437
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4438

4439
			WARN_ON(i915_vma_unbind(vma));
4440

4441 4442
			dev_priv->mm.interruptible = was_interruptible;
		}
4443 4444
	}

4445 4446
	i915_gem_object_detach_phys(obj);

B
Ben Widawsky 已提交
4447 4448 4449 4450 4451
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4452 4453
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4454
	if (discard_backing_storage(obj))
4455
		obj->madv = I915_MADV_DONTNEED;
4456
	i915_gem_object_put_pages(obj);
4457
	i915_gem_object_free_mmap_offset(obj);
4458

4459 4460
	BUG_ON(obj->pages);

4461 4462
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4463

4464 4465 4466
	if (obj->ops->release)
		obj->ops->release(obj);

4467 4468
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4469

4470
	kfree(obj->bit_17);
4471
	i915_gem_object_free(obj);
4472 4473

	intel_runtime_pm_put(dev_priv);
4474 4475
}

4476
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4477
				     struct i915_address_space *vm)
4478 4479 4480 4481 4482 4483 4484 4485 4486
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4487 4488 4489
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4490 4491 4492 4493 4494

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4495
	list_del(&vma->vma_link);
4496

B
Ben Widawsky 已提交
4497 4498 4499
	kfree(vma);
}

4500 4501 4502 4503
static void
i915_gem_stop_ringbuffers(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4504
	struct intel_engine_cs *ring;
4505 4506 4507 4508 4509 4510
	int i;

	for_each_ring(ring, dev_priv, i)
		intel_stop_ring_buffer(ring);
}

4511
int
4512
i915_gem_suspend(struct drm_device *dev)
4513
{
4514
	struct drm_i915_private *dev_priv = dev->dev_private;
4515
	int ret = 0;
4516

4517
	mutex_lock(&dev->struct_mutex);
4518
	if (dev_priv->ums.mm_suspended)
4519
		goto err;
4520

4521
	ret = i915_gpu_idle(dev);
4522
	if (ret)
4523
		goto err;
4524

4525
	i915_gem_retire_requests(dev);
4526

4527
	/* Under UMS, be paranoid and evict. */
4528
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4529
		i915_gem_evict_everything(dev);
4530 4531

	i915_kernel_lost_context(dev);
4532
	i915_gem_stop_ringbuffers(dev);
4533

4534 4535 4536 4537 4538 4539 4540 4541 4542
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4543
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4544
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4545

4546
	return 0;
4547 4548 4549 4550

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4551 4552
}

4553
int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
B
Ben Widawsky 已提交
4554
{
4555
	struct drm_device *dev = ring->dev;
4556
	struct drm_i915_private *dev_priv = dev->dev_private;
4557 4558
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4559
	int i, ret;
B
Ben Widawsky 已提交
4560

4561
	if (!HAS_L3_DPF(dev) || !remap_info)
4562
		return 0;
B
Ben Widawsky 已提交
4563

4564 4565 4566
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4567

4568 4569 4570 4571 4572
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4573
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4574 4575 4576
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4577 4578
	}

4579
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4580

4581
	return ret;
B
Ben Widawsky 已提交
4582 4583
}

4584 4585
void i915_gem_init_swizzling(struct drm_device *dev)
{
4586
	struct drm_i915_private *dev_priv = dev->dev_private;
4587

4588
	if (INTEL_INFO(dev)->gen < 5 ||
4589 4590 4591 4592 4593 4594
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4595 4596 4597
	if (IS_GEN5(dev))
		return;

4598 4599
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4600
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4601
	else if (IS_GEN7(dev))
4602
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4603 4604
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4605 4606
	else
		BUG();
4607
}
D
Daniel Vetter 已提交
4608

4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4625
static int i915_gem_init_rings(struct drm_device *dev)
4626
{
4627
	struct drm_i915_private *dev_priv = dev->dev_private;
4628
	int ret;
4629

4630
	ret = intel_init_render_ring_buffer(dev);
4631
	if (ret)
4632
		return ret;
4633 4634

	if (HAS_BSD(dev)) {
4635
		ret = intel_init_bsd_ring_buffer(dev);
4636 4637
		if (ret)
			goto cleanup_render_ring;
4638
	}
4639

4640
	if (intel_enable_blt(dev)) {
4641 4642 4643 4644 4645
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4646 4647 4648 4649 4650 4651
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}

4652 4653 4654 4655 4656
	if (HAS_BSD2(dev)) {
		ret = intel_init_bsd2_ring_buffer(dev);
		if (ret)
			goto cleanup_vebox_ring;
	}
B
Ben Widawsky 已提交
4657

4658
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4659
	if (ret)
4660
		goto cleanup_bsd2_ring;
4661 4662 4663

	return 0;

4664 4665
cleanup_bsd2_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
B
Ben Widawsky 已提交
4666 4667
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
4681
	struct drm_i915_private *dev_priv = dev->dev_private;
4682
	int ret, i;
4683 4684 4685 4686

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4687
	if (dev_priv->ellc_size)
4688
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4689

4690 4691 4692
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4693

4694
	if (HAS_PCH_NOP(dev)) {
4695 4696 4697 4698 4699 4700 4701 4702 4703
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4704 4705
	}

4706 4707 4708
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4709 4710 4711
	if (ret)
		return ret;

4712 4713 4714
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4715
	/*
4716 4717 4718 4719 4720
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4721
	 */
4722
	ret = i915_gem_context_enable(dev_priv);
4723
	if (ret && ret != -EIO) {
4724
		DRM_ERROR("Context enable failed %d\n", ret);
4725
		i915_gem_cleanup_ringbuffer(dev);
4726
	}
D
Daniel Vetter 已提交
4727

4728
	return ret;
4729 4730
}

4731 4732 4733 4734 4735 4736
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4737 4738 4739

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
4740 4741 4742
		I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
			      VLV_GTLC_ALLOWWAKEACK), 10))
4743 4744 4745
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4746
	i915_gem_init_userptr(dev);
4747
	i915_gem_init_global_gtt(dev);
4748

4749
	ret = i915_gem_context_init(dev);
4750 4751
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4752
		return ret;
4753
	}
4754

4755
	ret = i915_gem_init_hw(dev);
4756 4757 4758 4759 4760 4761 4762 4763
	if (ret == -EIO) {
		/* Allow ring initialisation to fail by marking the GPU as
		 * wedged. But we only want to do this where the GPU is angry,
		 * for all other failure, such as an allocation failure, bail.
		 */
		DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
		atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
		ret = 0;
4764
	}
4765
	mutex_unlock(&dev->struct_mutex);
4766

4767 4768 4769
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4770
	return ret;
4771 4772
}

4773 4774 4775
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
4776
	struct drm_i915_private *dev_priv = dev->dev_private;
4777
	struct intel_engine_cs *ring;
4778
	int i;
4779

4780 4781
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4782 4783
}

4784 4785 4786 4787
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4788
	struct drm_i915_private *dev_priv = dev->dev_private;
4789
	int ret;
4790

J
Jesse Barnes 已提交
4791 4792 4793
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4794
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4795
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4796
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4797 4798 4799
	}

	mutex_lock(&dev->struct_mutex);
4800
	dev_priv->ums.mm_suspended = 0;
4801

4802
	ret = i915_gem_init_hw(dev);
4803 4804
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4805
		return ret;
4806
	}
4807

4808
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4809

4810
	ret = drm_irq_install(dev, dev->pdev->irq);
4811 4812
	if (ret)
		goto cleanup_ringbuffer;
4813
	mutex_unlock(&dev->struct_mutex);
4814

4815
	return 0;
4816 4817 4818

cleanup_ringbuffer:
	i915_gem_cleanup_ringbuffer(dev);
4819
	dev_priv->ums.mm_suspended = 1;
4820 4821 4822
	mutex_unlock(&dev->struct_mutex);

	return ret;
4823 4824 4825 4826 4827 4828
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4829 4830 4831
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4832
	mutex_lock(&dev->struct_mutex);
4833
	drm_irq_uninstall(dev);
4834
	mutex_unlock(&dev->struct_mutex);
4835

4836
	return i915_gem_suspend(dev);
4837 4838 4839 4840 4841 4842 4843
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4844 4845 4846
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4847
	ret = i915_gem_suspend(dev);
4848 4849
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4850 4851
}

4852
static void
4853
init_ring_lists(struct intel_engine_cs *ring)
4854 4855 4856 4857 4858
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4859 4860
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4861
{
4862 4863
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4864 4865 4866 4867
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4868
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4869 4870
}

4871 4872 4873
void
i915_gem_load(struct drm_device *dev)
{
4874
	struct drm_i915_private *dev_priv = dev->dev_private;
4875 4876 4877 4878 4879 4880 4881
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4882

B
Ben Widawsky 已提交
4883 4884 4885
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4886
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4887 4888
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4889
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4890 4891
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4892
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4893
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4894 4895
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4896 4897
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4898
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4899

4900
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4901
	if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
4902 4903
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4904 4905
	}

4906 4907
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4908
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4909 4910
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4911

4912 4913 4914
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4915 4916 4917 4918
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4919
	/* Initialize fence registers to zero */
4920 4921
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4922

4923
	i915_gem_detect_bit_6_swizzle(dev);
4924
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4925

4926 4927
	dev_priv->mm.interruptible = true;

4928 4929 4930 4931
	dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
	dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
	dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.shrinker);
4932 4933 4934

	dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
	register_oom_notifier(&dev_priv->mm.oom_notifier);
4935
}
4936

4937
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4938
{
4939
	struct drm_i915_file_private *file_priv = file->driver_priv;
4940

4941 4942
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4943 4944 4945 4946
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4947
	spin_lock(&file_priv->mm.lock);
4948 4949 4950 4951 4952 4953 4954 4955 4956
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4957
	spin_unlock(&file_priv->mm.lock);
4958
}
4959

4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4972
	int ret;
4973 4974 4975 4976 4977 4978 4979 4980 4981

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;
4982
	file_priv->file = file;
4983 4984 4985 4986 4987 4988

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4989 4990 4991
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4992

4993
	return ret;
4994 4995
}

4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024
static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
{
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return false;

		if (to_i915(dev)->mm.shrinker_no_lock_stealing)
			return false;

		*unlock = false;
	} else
		*unlock = true;

	return true;
}

5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036
static int num_vma_bound(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;
	int count = 0;

	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
			count++;

	return count;
}

5037
static unsigned long
5038
i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
5039
{
5040
	struct drm_i915_private *dev_priv =
5041
		container_of(shrinker, struct drm_i915_private, mm.shrinker);
5042
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
5043
	struct drm_i915_gem_object *obj;
5044
	unsigned long count;
5045
	bool unlock;
5046

5047 5048
	if (!i915_gem_shrinker_lock(dev, &unlock))
		return 0;
5049

5050
	count = 0;
5051
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
5052
		if (obj->pages_pin_count == 0)
5053
			count += obj->base.size >> PAGE_SHIFT;
5054 5055

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5056 5057
		if (!i915_gem_obj_is_pinned(obj) &&
		    obj->pages_pin_count == num_vma_bound(obj))
5058
			count += obj->base.size >> PAGE_SHIFT;
5059
	}
5060

5061 5062
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5063

5064
	return count;
5065
}
5066 5067 5068 5069 5070 5071 5072 5073

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5074 5075
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
5093
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5094 5095 5096 5097 5098 5099 5100
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
5101
	struct i915_vma *vma;
5102

5103 5104
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5116 5117
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5129
static unsigned long
5130
i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
5131 5132
{
	struct drm_i915_private *dev_priv =
5133
		container_of(shrinker, struct drm_i915_private, mm.shrinker);
5134 5135
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
5136
	bool unlock;
5137

5138 5139
	if (!i915_gem_shrinker_lock(dev, &unlock))
		return SHRINK_STOP;
5140

5141 5142 5143 5144 5145
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
5146 5147
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5148

5149 5150
	return freed;
}
5151

5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215
static int
i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
{
	struct drm_i915_private *dev_priv =
		container_of(nb, struct drm_i915_private, mm.oom_notifier);
	struct drm_device *dev = dev_priv->dev;
	struct drm_i915_gem_object *obj;
	unsigned long timeout = msecs_to_jiffies(5000) + 1;
	unsigned long pinned, bound, unbound, freed;
	bool was_interruptible;
	bool unlock;

	while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout)
		schedule_timeout_killable(1);
	if (timeout == 0) {
		pr_err("Unable to purge GPU memory due lock contention.\n");
		return NOTIFY_DONE;
	}

	was_interruptible = dev_priv->mm.interruptible;
	dev_priv->mm.interruptible = false;

	freed = i915_gem_shrink_all(dev_priv);

	dev_priv->mm.interruptible = was_interruptible;

	/* Because we may be allocating inside our own driver, we cannot
	 * assert that there are no objects with pinned pages that are not
	 * being pointed to by hardware.
	 */
	unbound = bound = pinned = 0;
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (!obj->base.filp) /* not backed by a freeable object */
			continue;

		if (obj->pages_pin_count)
			pinned += obj->base.size;
		else
			unbound += obj->base.size;
	}
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (!obj->base.filp)
			continue;

		if (obj->pages_pin_count)
			pinned += obj->base.size;
		else
			bound += obj->base.size;
	}

	if (unlock)
		mutex_unlock(&dev->struct_mutex);

	pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
		freed, pinned);
	if (unbound || bound)
		pr_err("%lu and %lu bytes still available in the "
		       "bound and unbound GPU page lists.\n",
		       bound, unbound);

	*(unsigned long *)ptr += freed;
	return NOTIFY_DONE;
}

5216 5217 5218 5219
struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

5220 5221 5222
	/* This WARN has probably outlived its usefulness (callers already
	 * WARN if they don't find the GGTT vma they expect). When removing,
	 * remember to remove the pre-check in is_pin_display() as well */
5223 5224 5225 5226
	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5227
	if (vma->vm != obj_to_ggtt(obj))
5228 5229 5230 5231
		return NULL;

	return vma;
}