i915_gem.c 129.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
46 47 48
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj);

49 50
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
51
				struct drm_i915_gem_pwrite *args,
52
				struct drm_file *file);
53

54 55 56 57 58 59
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

60 61 62 63
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
64 65
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
66
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
67

68 69 70 71 72 73
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

74 75 76 77 78 79 80 81
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

82 83 84 85 86 87 88 89
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
90
	obj->fence_dirty = false;
91 92 93
	obj->fence_reg = I915_FENCE_REG_NONE;
}

94 95 96 97
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
98
	spin_lock(&dev_priv->mm.object_stat_lock);
99 100
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
101
	spin_unlock(&dev_priv->mm.object_stat_lock);
102 103 104 105 106
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
107
	spin_lock(&dev_priv->mm.object_stat_lock);
108 109
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
110
	spin_unlock(&dev_priv->mm.object_stat_lock);
111 112
}

113
static int
114
i915_gem_wait_for_error(struct i915_gpu_error *error)
115 116 117
{
	int ret;

118 119
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
120
	if (EXIT_COND)
121 122
		return 0;

123 124 125 126 127
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
128 129 130
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
131 132 133 134
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
135
		return ret;
136
	}
137
#undef EXIT_COND
138

139
	return 0;
140 141
}

142
int i915_mutex_lock_interruptible(struct drm_device *dev)
143
{
144
	struct drm_i915_private *dev_priv = dev->dev_private;
145 146
	int ret;

147
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
148 149 150 151 152 153 154
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

155
	WARN_ON(i915_verify_lists(dev));
156 157
	return 0;
}
158

159
static inline bool
160
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
161
{
162
	return i915_gem_obj_bound_any(obj) && !obj->active;
163 164
}

J
Jesse Barnes 已提交
165 166
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
167
		    struct drm_file *file)
J
Jesse Barnes 已提交
168
{
169
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
170
	struct drm_i915_gem_init *args = data;
171

172 173 174
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

175 176 177
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
178

179 180 181 182
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
183
	mutex_lock(&dev->struct_mutex);
184 185
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
186
	dev_priv->gtt.mappable_end = args->gtt_end;
187 188
	mutex_unlock(&dev->struct_mutex);

189
	return 0;
190 191
}

192 193
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
194
			    struct drm_file *file)
195
{
196
	struct drm_i915_private *dev_priv = dev->dev_private;
197
	struct drm_i915_gem_get_aperture *args = data;
198 199
	struct drm_i915_gem_object *obj;
	size_t pinned;
200

201
	pinned = 0;
202
	mutex_lock(&dev->struct_mutex);
203
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
204
		if (i915_gem_obj_is_pinned(obj))
205
			pinned += i915_gem_obj_ggtt_size(obj);
206
	mutex_unlock(&dev->struct_mutex);
207

208
	args->aper_size = dev_priv->gtt.base.total;
209
	args->aper_available_size = args->aper_size - pinned;
210

211 212 213
	return 0;
}

214 215 216
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
217
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
218 219 220 221 222 223 224 225
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

226 227 228 229 230
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
231
{
232
	struct drm_i915_gem_object *obj;
233 234
	int ret;
	u32 handle;
235

236
	size = roundup(size, PAGE_SIZE);
237 238
	if (size == 0)
		return -EINVAL;
239 240

	/* Allocate the new object */
241
	obj = i915_gem_alloc_object(dev, size);
242 243 244
	if (obj == NULL)
		return -ENOMEM;

245
	ret = drm_gem_handle_create(file, &obj->base, &handle);
246
	/* drop reference from allocate - handle holds it now */
247 248 249
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
250

251
	*handle_p = handle;
252 253 254
	return 0;
}

255 256 257 258 259 260
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
261
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
262 263 264 265 266 267 268 269 270 271 272 273 274
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
275

276 277 278 279
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

306
static inline int
307 308
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
/*
 * Pins the specified object's pages and synchronizes the object with
 * GPU accesses. Sets needs_clflush to non-zero if the caller should
 * flush the object from the CPU cache.
 */
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush)
{
	int ret;

	*needs_clflush = 0;

	if (!obj->base.filp)
		return -EINVAL;

	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		*needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
							obj->cache_level);
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
357 358

		i915_gem_object_retire(obj);
359 360 361 362 363 364 365 366 367 368 369
	}

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

	return ret;
}

370 371 372
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
373
static int
374 375 376 377 378 379 380
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

381
	if (unlikely(page_do_bit17_swizzling))
382 383 384 385 386 387 388 389 390 391 392
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

393
	return ret ? -EFAULT : 0;
394 395
}

396 397 398 399
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
400
	if (unlikely(swizzled)) {
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

418 419 420 421 422 423 424 425 426 427 428 429
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
430 431 432
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
433 434 435 436 437 438 439 440 441 442 443

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

444
	return ret ? - EFAULT : 0;
445 446
}

447
static int
448 449 450 451
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
452
{
453
	char __user *user_data;
454
	ssize_t remain;
455
	loff_t offset;
456
	int shmem_page_offset, page_length, ret = 0;
457
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
458
	int prefaulted = 0;
459
	int needs_clflush = 0;
460
	struct sg_page_iter sg_iter;
461

V
Ville Syrjälä 已提交
462
	user_data = to_user_ptr(args->data_ptr);
463 464
	remain = args->size;

465
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
466

467
	ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
468 469 470
	if (ret)
		return ret;

471
	offset = args->offset;
472

473 474
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
475
		struct page *page = sg_page_iter_page(&sg_iter);
476 477 478 479

		if (remain <= 0)
			break;

480 481 482 483 484
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
485
		shmem_page_offset = offset_in_page(offset);
486 487 488 489
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

490 491 492
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

493 494 495 496 497
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
498 499 500

		mutex_unlock(&dev->struct_mutex);

501
		if (likely(!i915.prefault_disable) && !prefaulted) {
502
			ret = fault_in_multipages_writeable(user_data, remain);
503 504 505 506 507 508 509
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
510

511 512 513
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
514

515
		mutex_lock(&dev->struct_mutex);
516 517

		if (ret)
518 519
			goto out;

520
next_page:
521
		remain -= page_length;
522
		user_data += page_length;
523 524 525
		offset += page_length;
	}

526
out:
527 528
	i915_gem_object_unpin_pages(obj);

529 530 531
	return ret;
}

532 533 534 535 536 537 538
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
539
		     struct drm_file *file)
540 541
{
	struct drm_i915_gem_pread *args = data;
542
	struct drm_i915_gem_object *obj;
543
	int ret = 0;
544

545 546 547 548
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
549
		       to_user_ptr(args->data_ptr),
550 551 552
		       args->size))
		return -EFAULT;

553
	ret = i915_mutex_lock_interruptible(dev);
554
	if (ret)
555
		return ret;
556

557
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
558
	if (&obj->base == NULL) {
559 560
		ret = -ENOENT;
		goto unlock;
561
	}
562

563
	/* Bounds check source.  */
564 565
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
566
		ret = -EINVAL;
567
		goto out;
C
Chris Wilson 已提交
568 569
	}

570 571 572 573 574 575 576 577
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
578 579
	trace_i915_gem_object_pread(obj, args->offset, args->size);

580
	ret = i915_gem_shmem_pread(dev, obj, args, file);
581

582
out:
583
	drm_gem_object_unreference(&obj->base);
584
unlock:
585
	mutex_unlock(&dev->struct_mutex);
586
	return ret;
587 588
}

589 590
/* This is the fast write path which cannot handle
 * page faults in the source data
591
 */
592 593 594 595 596 597

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
598
{
599 600
	void __iomem *vaddr_atomic;
	void *vaddr;
601
	unsigned long unwritten;
602

P
Peter Zijlstra 已提交
603
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
604 605 606
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
607
						      user_data, length);
P
Peter Zijlstra 已提交
608
	io_mapping_unmap_atomic(vaddr_atomic);
609
	return unwritten;
610 611
}

612 613 614 615
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
616
static int
617 618
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
619
			 struct drm_i915_gem_pwrite *args,
620
			 struct drm_file *file)
621
{
622
	struct drm_i915_private *dev_priv = dev->dev_private;
623
	ssize_t remain;
624
	loff_t offset, page_base;
625
	char __user *user_data;
D
Daniel Vetter 已提交
626 627
	int page_offset, page_length, ret;

628
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
D
Daniel Vetter 已提交
629 630 631 632 633 634 635 636 637 638
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
639

V
Ville Syrjälä 已提交
640
	user_data = to_user_ptr(args->data_ptr);
641 642
	remain = args->size;

643
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
644 645 646 647

	while (remain > 0) {
		/* Operation in this page
		 *
648 649 650
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
651
		 */
652 653
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
654 655 656 657 658
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
659 660
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
661
		 */
B
Ben Widawsky 已提交
662
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
663 664 665 666
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
667

668 669 670
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
671 672
	}

D
Daniel Vetter 已提交
673
out_unpin:
B
Ben Widawsky 已提交
674
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
675
out:
676
	return ret;
677 678
}

679 680 681 682
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
683
static int
684 685 686 687 688
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
689
{
690
	char *vaddr;
691
	int ret;
692

693
	if (unlikely(page_do_bit17_swizzling))
694
		return -EINVAL;
695

696 697 698 699
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
700 701
	ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
					user_data, page_length);
702 703 704 705
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
706

707
	return ret ? -EFAULT : 0;
708 709
}

710 711
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
712
static int
713 714 715 716 717
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
718
{
719 720
	char *vaddr;
	int ret;
721

722
	vaddr = kmap(page);
723
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
724 725 726
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
727 728
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
729 730
						user_data,
						page_length);
731 732 733 734 735
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
736 737 738
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
739
	kunmap(page);
740

741
	return ret ? -EFAULT : 0;
742 743 744
}

static int
745 746 747 748
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
749 750
{
	ssize_t remain;
751 752
	loff_t offset;
	char __user *user_data;
753
	int shmem_page_offset, page_length, ret = 0;
754
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
755
	int hit_slowpath = 0;
756 757
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
758
	struct sg_page_iter sg_iter;
759

V
Ville Syrjälä 已提交
760
	user_data = to_user_ptr(args->data_ptr);
761 762
	remain = args->size;

763
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
764

765 766 767 768 769
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
770
		needs_clflush_after = cpu_write_needs_clflush(obj);
771 772 773
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
774 775

		i915_gem_object_retire(obj);
776
	}
777 778 779 780 781
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
782

783 784 785 786 787 788
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

789
	offset = args->offset;
790
	obj->dirty = 1;
791

792 793
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
794
		struct page *page = sg_page_iter_page(&sg_iter);
795
		int partial_cacheline_write;
796

797 798 799
		if (remain <= 0)
			break;

800 801 802 803 804
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
805
		shmem_page_offset = offset_in_page(offset);
806 807 808 809 810

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

811 812 813 814 815 816 817
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

818 819 820
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

821 822 823 824 825 826
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
827 828 829

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
830 831 832 833
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
834

835
		mutex_lock(&dev->struct_mutex);
836 837

		if (ret)
838 839
			goto out;

840
next_page:
841
		remain -= page_length;
842
		user_data += page_length;
843
		offset += page_length;
844 845
	}

846
out:
847 848
	i915_gem_object_unpin_pages(obj);

849
	if (hit_slowpath) {
850 851 852 853 854 855 856
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
857 858
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
859
		}
860
	}
861

862
	if (needs_clflush_after)
863
		i915_gem_chipset_flush(dev);
864

865
	return ret;
866 867 868 869 870 871 872 873 874
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
875
		      struct drm_file *file)
876 877
{
	struct drm_i915_gem_pwrite *args = data;
878
	struct drm_i915_gem_object *obj;
879 880 881 882 883 884
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
885
		       to_user_ptr(args->data_ptr),
886 887 888
		       args->size))
		return -EFAULT;

889
	if (likely(!i915.prefault_disable)) {
890 891 892 893 894
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
895

896
	ret = i915_mutex_lock_interruptible(dev);
897
	if (ret)
898
		return ret;
899

900
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
901
	if (&obj->base == NULL) {
902 903
		ret = -ENOENT;
		goto unlock;
904
	}
905

906
	/* Bounds check destination. */
907 908
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
909
		ret = -EINVAL;
910
		goto out;
C
Chris Wilson 已提交
911 912
	}

913 914 915 916 917 918 919 920
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
921 922
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
923
	ret = -EFAULT;
924 925 926 927 928 929
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
930
	if (obj->phys_obj) {
931
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
932 933 934
		goto out;
	}

935 936 937
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
938
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
939 940 941
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
942
	}
943

944
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
945
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
946

947
out:
948
	drm_gem_object_unreference(&obj->base);
949
unlock:
950
	mutex_unlock(&dev->struct_mutex);
951 952 953
	return ret;
}

954
int
955
i915_gem_check_wedge(struct i915_gpu_error *error,
956 957
		     bool interruptible)
{
958
	if (i915_reset_in_progress(error)) {
959 960 961 962 963
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

964 965
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
986
	if (seqno == ring->outstanding_lazy_seqno)
987
		ret = i915_add_request(ring, NULL);
988 989 990 991

	return ret;
}

992 993 994 995 996 997 998 999 1000 1001 1002
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

1003 1004 1005 1006 1007 1008 1009 1010
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

1011 1012 1013 1014
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
1015
 * @reset_counter: reset sequence associated with the given seqno
1016 1017 1018
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1019 1020 1021 1022 1023 1024 1025
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1026 1027 1028 1029
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1030
			unsigned reset_counter,
1031 1032 1033
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1034
{
1035
	struct drm_device *dev = ring->dev;
1036
	struct drm_i915_private *dev_priv = dev->dev_private;
1037 1038
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1039 1040
	struct timespec before, now;
	DEFINE_WAIT(wait);
1041
	unsigned long timeout_expire;
1042 1043
	int ret;

1044
	WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
1045

1046 1047 1048
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1049
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1050

1051
	if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
1052 1053 1054 1055 1056 1057 1058
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1059
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1060 1061
		return -ENODEV;

1062 1063
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1064
	getrawmonotonic(&before);
1065 1066
	for (;;) {
		struct timer_list timer;
1067

1068 1069
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1070

1071 1072
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1073 1074 1075 1076 1077 1078 1079 1080
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1081

1082 1083 1084 1085
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1086

1087 1088 1089 1090 1091
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1092
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1093 1094 1095 1096 1097 1098
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1099 1100
			unsigned long expire;

1101
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1102
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1103 1104 1105
			mod_timer(&timer, expire);
		}

1106
		io_schedule();
1107 1108 1109 1110 1111 1112

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1113
	getrawmonotonic(&now);
1114
	trace_i915_gem_request_wait_end(ring, seqno);
1115

1116 1117
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1118 1119

	finish_wait(&ring->irq_queue, &wait);
1120 1121 1122 1123

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1124 1125
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1126 1127
	}

1128
	return ret;
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1146
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1147 1148 1149 1150 1151 1152 1153
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1154 1155
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1156
			    interruptible, NULL, NULL);
1157 1158
}

1159 1160 1161 1162
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
1163 1164
	if (!obj->active)
		return 0;
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;

	return 0;
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1198
	return i915_gem_object_wait_rendering__tail(obj, ring);
1199 1200
}

1201 1202 1203 1204 1205
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1206
					    struct drm_i915_file_private *file_priv,
1207 1208 1209 1210 1211
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1212
	unsigned reset_counter;
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1223
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1224 1225 1226 1227 1228 1229 1230
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1231
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1232
	mutex_unlock(&dev->struct_mutex);
1233
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
1234
	mutex_lock(&dev->struct_mutex);
1235 1236
	if (ret)
		return ret;
1237

1238
	return i915_gem_object_wait_rendering__tail(obj, ring);
1239 1240
}

1241
/**
1242 1243
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1244 1245 1246
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1247
			  struct drm_file *file)
1248 1249
{
	struct drm_i915_gem_set_domain *args = data;
1250
	struct drm_i915_gem_object *obj;
1251 1252
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1253 1254
	int ret;

1255
	/* Only handle setting domains to types used by the CPU. */
1256
	if (write_domain & I915_GEM_GPU_DOMAINS)
1257 1258
		return -EINVAL;

1259
	if (read_domains & I915_GEM_GPU_DOMAINS)
1260 1261 1262 1263 1264 1265 1266 1267
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1268
	ret = i915_mutex_lock_interruptible(dev);
1269
	if (ret)
1270
		return ret;
1271

1272
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1273
	if (&obj->base == NULL) {
1274 1275
		ret = -ENOENT;
		goto unlock;
1276
	}
1277

1278 1279 1280 1281
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1282 1283 1284
	ret = i915_gem_object_wait_rendering__nonblocking(obj,
							  file->driver_priv,
							  !write_domain);
1285 1286 1287
	if (ret)
		goto unref;

1288 1289
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1290 1291 1292 1293 1294 1295 1296

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1297
	} else {
1298
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1299 1300
	}

1301
unref:
1302
	drm_gem_object_unreference(&obj->base);
1303
unlock:
1304 1305 1306 1307 1308 1309 1310 1311 1312
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1313
			 struct drm_file *file)
1314 1315
{
	struct drm_i915_gem_sw_finish *args = data;
1316
	struct drm_i915_gem_object *obj;
1317 1318
	int ret = 0;

1319
	ret = i915_mutex_lock_interruptible(dev);
1320
	if (ret)
1321
		return ret;
1322

1323
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1324
	if (&obj->base == NULL) {
1325 1326
		ret = -ENOENT;
		goto unlock;
1327 1328 1329
	}

	/* Pinned buffers may be scanout, so flush the cache */
1330 1331
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1332

1333
	drm_gem_object_unreference(&obj->base);
1334
unlock:
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1348
		    struct drm_file *file)
1349 1350 1351 1352 1353
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1354
	obj = drm_gem_object_lookup(dev, file, args->handle);
1355
	if (obj == NULL)
1356
		return -ENOENT;
1357

1358 1359 1360 1361 1362 1363 1364 1365
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1366
	addr = vm_mmap(obj->filp, 0, args->size,
1367 1368
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1369
	drm_gem_object_unreference_unlocked(obj);
1370 1371 1372 1373 1374 1375 1376 1377
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1396 1397
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1398
	struct drm_i915_private *dev_priv = dev->dev_private;
1399 1400 1401
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1402
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1403

1404 1405
	intel_runtime_pm_get(dev_priv);

1406 1407 1408 1409
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1410 1411 1412
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1413

C
Chris Wilson 已提交
1414 1415
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1416 1417 1418 1419 1420 1421 1422 1423 1424
	/* Try to flush the object off the GPU first without holding the lock.
	 * Upon reacquiring the lock, we will perform our sanity checks and then
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
	if (ret)
		goto unlock;

1425 1426 1427 1428 1429 1430
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1431
	/* Now bind it into the GTT if needed */
1432
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1433 1434
	if (ret)
		goto unlock;
1435

1436 1437 1438
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1439

1440
	ret = i915_gem_object_get_fence(obj);
1441
	if (ret)
1442
		goto unpin;
1443

1444 1445
	obj->fault_mappable = true;

1446 1447 1448
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1449 1450 1451

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1452
unpin:
B
Ben Widawsky 已提交
1453
	i915_gem_object_ggtt_unpin(obj);
1454
unlock:
1455
	mutex_unlock(&dev->struct_mutex);
1456
out:
1457
	switch (ret) {
1458
	case -EIO:
1459 1460 1461
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1462 1463 1464 1465
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1466
	case -EAGAIN:
D
Daniel Vetter 已提交
1467 1468 1469 1470
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1471
		 */
1472 1473
	case 0:
	case -ERESTARTSYS:
1474
	case -EINTR:
1475 1476 1477 1478 1479
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1480 1481
		ret = VM_FAULT_NOPAGE;
		break;
1482
	case -ENOMEM:
1483 1484
		ret = VM_FAULT_OOM;
		break;
1485
	case -ENOSPC:
1486
	case -EFAULT:
1487 1488
		ret = VM_FAULT_SIGBUS;
		break;
1489
	default:
1490
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1491 1492
		ret = VM_FAULT_SIGBUS;
		break;
1493
	}
1494 1495 1496

	intel_runtime_pm_put(dev_priv);
	return ret;
1497 1498
}

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1515 1516 1517 1518
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1519
 * Preserve the reservation of the mmapping with the DRM core code, but
1520 1521 1522 1523 1524 1525 1526 1527 1528
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1529
void
1530
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1531
{
1532 1533
	if (!obj->fault_mappable)
		return;
1534

1535 1536
	drm_vma_node_unmap(&obj->base.vma_node,
			   obj->base.dev->anon_inode->i_mapping);
1537
	obj->fault_mappable = false;
1538 1539
}

1540
uint32_t
1541
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1542
{
1543
	uint32_t gtt_size;
1544 1545

	if (INTEL_INFO(dev)->gen >= 4 ||
1546 1547
	    tiling_mode == I915_TILING_NONE)
		return size;
1548 1549 1550

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1551
		gtt_size = 1024*1024;
1552
	else
1553
		gtt_size = 512*1024;
1554

1555 1556
	while (gtt_size < size)
		gtt_size <<= 1;
1557

1558
	return gtt_size;
1559 1560
}

1561 1562 1563 1564 1565
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1566
 * potential fence register mapping.
1567
 */
1568 1569 1570
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1571 1572 1573 1574 1575
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1576
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1577
	    tiling_mode == I915_TILING_NONE)
1578 1579
		return 4096;

1580 1581 1582 1583
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1584
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1585 1586
}

1587 1588 1589 1590 1591
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1592
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1593 1594
		return 0;

1595 1596
	dev_priv->mm.shrinker_no_lock_stealing = true;

1597 1598
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1599
		goto out;
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1611
		goto out;
1612 1613

	i915_gem_shrink_all(dev_priv);
1614 1615 1616 1617 1618
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1619 1620 1621 1622 1623 1624 1625
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1626
int
1627 1628 1629 1630
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1631
{
1632
	struct drm_i915_private *dev_priv = dev->dev_private;
1633
	struct drm_i915_gem_object *obj;
1634 1635
	int ret;

1636
	ret = i915_mutex_lock_interruptible(dev);
1637
	if (ret)
1638
		return ret;
1639

1640
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1641
	if (&obj->base == NULL) {
1642 1643 1644
		ret = -ENOENT;
		goto unlock;
	}
1645

B
Ben Widawsky 已提交
1646
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1647
		ret = -E2BIG;
1648
		goto out;
1649 1650
	}

1651
	if (obj->madv != I915_MADV_WILLNEED) {
1652
		DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1653
		ret = -EFAULT;
1654
		goto out;
1655 1656
	}

1657 1658 1659
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1660

1661
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1662

1663
out:
1664
	drm_gem_object_unreference(&obj->base);
1665
unlock:
1666
	mutex_unlock(&dev->struct_mutex);
1667
	return ret;
1668 1669
}

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1694 1695 1696
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1697 1698 1699
{
	struct inode *inode;

1700
	i915_gem_object_free_mmap_offset(obj);
1701

1702 1703
	if (obj->base.filp == NULL)
		return;
1704

D
Daniel Vetter 已提交
1705 1706 1707 1708 1709
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1710
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1711
	shmem_truncate_range(inode, 0, (loff_t)-1);
1712

D
Daniel Vetter 已提交
1713 1714
	obj->madv = __I915_MADV_PURGED;
}
1715

D
Daniel Vetter 已提交
1716 1717 1718 1719
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1720 1721
}

1722
static void
1723
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1724
{
1725 1726
	struct sg_page_iter sg_iter;
	int ret;
1727

1728
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1729

C
Chris Wilson 已提交
1730 1731 1732 1733 1734 1735
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1736
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1737 1738 1739
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1740
	if (i915_gem_object_needs_bit17_swizzle(obj))
1741 1742
		i915_gem_object_save_bit_17_swizzle(obj);

1743 1744
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1745

1746
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1747
		struct page *page = sg_page_iter_page(&sg_iter);
1748

1749
		if (obj->dirty)
1750
			set_page_dirty(page);
1751

1752
		if (obj->madv == I915_MADV_WILLNEED)
1753
			mark_page_accessed(page);
1754

1755
		page_cache_release(page);
1756
	}
1757
	obj->dirty = 0;
1758

1759 1760
	sg_free_table(obj->pages);
	kfree(obj->pages);
1761
}
C
Chris Wilson 已提交
1762

1763
int
1764 1765 1766 1767
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1768
	if (obj->pages == NULL)
1769 1770
		return 0;

1771 1772 1773
	if (obj->pages_pin_count)
		return -EBUSY;

1774
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1775

1776 1777 1778
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1779
	list_del(&obj->global_list);
1780

1781
	ops->put_pages(obj);
1782
	obj->pages = NULL;
1783

C
Chris Wilson 已提交
1784 1785 1786 1787 1788 1789
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1790
static unsigned long
1791 1792
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1793
{
1794 1795
	struct list_head still_in_list;
	struct drm_i915_gem_object *obj;
1796
	unsigned long count = 0;
C
Chris Wilson 已提交
1797

1798
	/*
1799
	 * As we may completely rewrite the (un)bound list whilst unbinding
1800 1801 1802
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
	 *
	 * In particular, we must hold a reference whilst removing the
	 * object as we may end up waiting for and/or retiring the objects.
	 * This might release the final reference (held by the active list)
	 * and result in the object being freed from under us. This is
	 * similar to the precautions the eviction code must take whilst
	 * removing objects.
	 *
	 * Also note that although these lists do not hold a reference to
	 * the object we can safely grab one here: The final object
	 * unreferencing and the bound_list are both protected by the
	 * dev->struct_mutex and so we won't ever be able to observe an
	 * object on the bound_list with a reference count equals 0.
1816
	 */
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	INIT_LIST_HEAD(&still_in_list);
	while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
		obj = list_first_entry(&dev_priv->mm.unbound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_in_list);

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

		drm_gem_object_reference(&obj->base);

		if (i915_gem_object_put_pages(obj) == 0)
			count += obj->base.size >> PAGE_SHIFT;

		drm_gem_object_unreference(&obj->base);
	}
	list_splice(&still_in_list, &dev_priv->mm.unbound_list);

	INIT_LIST_HEAD(&still_in_list);
1836
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1837
		struct i915_vma *vma, *v;
1838

1839 1840
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
1841
		list_move_tail(&obj->global_list, &still_in_list);
1842

1843 1844 1845
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1846 1847
		drm_gem_object_reference(&obj->base);

1848 1849 1850
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1851

1852
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1853
			count += obj->base.size >> PAGE_SHIFT;
1854 1855

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1856
	}
1857
	list_splice(&still_in_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1858 1859 1860 1861

	return count;
}

1862
static unsigned long
1863 1864 1865 1866 1867
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1868
static unsigned long
C
Chris Wilson 已提交
1869 1870 1871
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	i915_gem_evict_everything(dev_priv->dev);
1872
	return __i915_gem_shrink(dev_priv, LONG_MAX, false);
D
Daniel Vetter 已提交
1873 1874
}

1875
static int
C
Chris Wilson 已提交
1876
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1877
{
C
Chris Wilson 已提交
1878
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1879 1880
	int page_count, i;
	struct address_space *mapping;
1881 1882
	struct sg_table *st;
	struct scatterlist *sg;
1883
	struct sg_page_iter sg_iter;
1884
	struct page *page;
1885
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1886
	gfp_t gfp;
1887

C
Chris Wilson 已提交
1888 1889 1890 1891 1892 1893 1894
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1895 1896 1897 1898
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1899
	page_count = obj->base.size / PAGE_SIZE;
1900 1901
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1902
		return -ENOMEM;
1903
	}
1904

1905 1906 1907 1908 1909
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1910
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1911
	gfp = mapping_gfp_mask(mapping);
1912
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1913
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1914 1915 1916
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1927
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1928 1929 1930 1931 1932 1933 1934
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1935
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1936 1937
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1938 1939 1940 1941 1942 1943 1944 1945
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1946 1947 1948 1949 1950 1951 1952 1953 1954
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1955 1956 1957

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1958
	}
1959 1960 1961 1962
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1963 1964
	obj->pages = st;

1965
	if (i915_gem_object_needs_bit17_swizzle(obj))
1966 1967 1968 1969 1970
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1971 1972
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1973
		page_cache_release(sg_page_iter_page(&sg_iter));
1974 1975
	sg_free_table(st);
	kfree(st);
1976
	return PTR_ERR(page);
1977 1978
}

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1993
	if (obj->pages)
1994 1995
		return 0;

1996
	if (obj->madv != I915_MADV_WILLNEED) {
1997
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
1998
		return -EFAULT;
1999 2000
	}

2001 2002
	BUG_ON(obj->pages_pin_count);

2003 2004 2005 2006
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

2007
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2008
	return 0;
2009 2010
}

B
Ben Widawsky 已提交
2011
static void
2012
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
2013
			       struct intel_ring_buffer *ring)
2014
{
2015
	struct drm_device *dev = obj->base.dev;
2016
	struct drm_i915_private *dev_priv = dev->dev_private;
2017
	u32 seqno = intel_ring_get_seqno(ring);
2018

2019
	BUG_ON(ring == NULL);
2020 2021 2022 2023
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2024
	obj->ring = ring;
2025 2026

	/* Add a reference if we're newly entering the active list. */
2027 2028 2029
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2030
	}
2031

2032
	list_move_tail(&obj->ring_list, &ring->active_list);
2033

2034
	obj->last_read_seqno = seqno;
2035

2036
	if (obj->fenced_gpu_access) {
2037 2038
		obj->last_fenced_seqno = seqno;

2039 2040 2041 2042 2043 2044 2045 2046
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2047 2048 2049
	}
}

B
Ben Widawsky 已提交
2050 2051 2052 2053 2054 2055 2056
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2057 2058
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2059
{
B
Ben Widawsky 已提交
2060
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2061 2062
	struct i915_address_space *vm;
	struct i915_vma *vma;
2063

2064
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2065
	BUG_ON(!obj->active);
2066

2067 2068 2069 2070 2071
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2072

2073
	list_del_init(&obj->ring_list);
2074 2075
	obj->ring = NULL;

2076 2077 2078 2079 2080
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2081 2082 2083 2084 2085 2086
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2087
}
2088

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj)
{
	struct intel_ring_buffer *ring = obj->ring;

	if (ring == NULL)
		return;

	if (i915_seqno_passed(ring->get_seqno(ring, true),
			      obj->last_read_seqno))
		i915_gem_object_move_to_inactive(obj);
}

2102
static int
2103
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2104
{
2105 2106 2107
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2108

2109
	/* Carefully retire all requests without writing to the rings */
2110
	for_each_ring(ring, dev_priv, i) {
2111 2112 2113
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2114 2115
	}
	i915_gem_retire_requests(dev);
2116 2117

	/* Finally reset hw state */
2118
	for_each_ring(ring, dev_priv, i) {
2119
		intel_ring_init_seqno(ring, seqno);
2120

2121 2122
		for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
			ring->semaphore.sync_seqno[j] = 0;
2123
	}
2124

2125
	return 0;
2126 2127
}

2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2154 2155
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2156
{
2157 2158 2159 2160
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2161
		int ret = i915_gem_init_seqno(dev, 0);
2162 2163
		if (ret)
			return ret;
2164

2165 2166
		dev_priv->next_seqno = 1;
	}
2167

2168
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2169
	return 0;
2170 2171
}

2172 2173
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2174
		       struct drm_i915_gem_object *obj,
2175
		       u32 *out_seqno)
2176
{
2177
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2178
	struct drm_i915_gem_request *request;
2179
	u32 request_ring_position, request_start;
2180 2181
	int ret;

2182
	request_start = intel_ring_get_tail(ring);
2183 2184 2185 2186 2187 2188 2189
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2190 2191 2192
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2193

2194 2195
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2196
		return -ENOMEM;
2197

2198 2199 2200 2201 2202 2203 2204
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2205
	ret = ring->add_request(ring);
2206
	if (ret)
2207
		return ret;
2208

2209
	request->seqno = intel_ring_get_seqno(ring);
2210
	request->ring = ring;
2211
	request->head = request_start;
2212
	request->tail = request_ring_position;
2213 2214 2215 2216 2217 2218 2219

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2220
	request->batch_obj = obj;
2221

2222 2223 2224 2225
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2226 2227 2228
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2229
	request->emitted_jiffies = jiffies;
2230
	list_add_tail(&request->list, &ring->request_list);
2231
	request->file_priv = NULL;
2232

C
Chris Wilson 已提交
2233 2234 2235
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2236
		spin_lock(&file_priv->mm.lock);
2237
		request->file_priv = file_priv;
2238
		list_add_tail(&request->client_list,
2239
			      &file_priv->mm.request_list);
2240
		spin_unlock(&file_priv->mm.lock);
2241
	}
2242

2243
	trace_i915_gem_request_add(ring, request->seqno);
2244
	ring->outstanding_lazy_seqno = 0;
2245
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2246

2247
	if (!dev_priv->ums.mm_suspended) {
2248 2249
		i915_queue_hangcheck(ring->dev);

2250 2251 2252 2253 2254
		cancel_delayed_work_sync(&dev_priv->mm.idle_work);
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
		intel_mark_busy(dev_priv->dev);
B
Ben Gamari 已提交
2255
	}
2256

2257
	if (out_seqno)
2258
		*out_seqno = request->seqno;
2259
	return 0;
2260 2261
}

2262 2263
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2264
{
2265
	struct drm_i915_file_private *file_priv = request->file_priv;
2266

2267 2268
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2269

2270
	spin_lock(&file_priv->mm.lock);
2271 2272
	list_del(&request->client_list);
	request->file_priv = NULL;
2273
	spin_unlock(&file_priv->mm.lock);
2274 2275
}

2276
static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2277
				   const struct i915_hw_context *ctx)
2278
{
2279
	unsigned long elapsed;
2280

2281 2282 2283
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;

	if (ctx->hang_stats.banned)
2284 2285 2286
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2287
		if (!i915_gem_context_is_default(ctx)) {
2288
			DRM_DEBUG("context hanging too fast, banning!\n");
2289
			return true;
2290 2291 2292
		} else if (i915_stop_ring_allow_ban(dev_priv)) {
			if (i915_stop_ring_allow_warn(dev_priv))
				DRM_ERROR("gpu hanging too fast, banning!\n");
2293
			return true;
2294
		}
2295 2296 2297 2298 2299
	}

	return false;
}

2300 2301
static void i915_set_reset_status(struct drm_i915_private *dev_priv,
				  struct i915_hw_context *ctx,
2302
				  const bool guilty)
2303
{
2304 2305 2306 2307
	struct i915_ctx_hang_stats *hs;

	if (WARN_ON(!ctx))
		return;
2308

2309 2310 2311
	hs = &ctx->hang_stats;

	if (guilty) {
2312
		hs->banned = i915_context_is_banned(dev_priv, ctx);
2313 2314 2315 2316
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2317 2318 2319
	}
}

2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2331 2332
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring)
2333
{
2334
	struct drm_i915_gem_request *request;
2335 2336 2337
	u32 completed_seqno;

	completed_seqno = ring->get_seqno(ring, false);
2338 2339 2340 2341

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2342

2343
		return request;
2344
	}
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354

	return NULL;
}

static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
				       struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_request *request;
	bool ring_hung;

2355
	request = i915_gem_find_active_request(ring);
2356 2357 2358 2359 2360 2361

	if (request == NULL)
		return;

	ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;

2362
	i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2363 2364

	list_for_each_entry_continue(request, &ring->request_list, list)
2365
		i915_set_reset_status(dev_priv, request->ctx, false);
2366
}
2367

2368 2369 2370
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
					struct intel_ring_buffer *ring)
{
2371
	while (!list_empty(&ring->active_list)) {
2372
		struct drm_i915_gem_object *obj;
2373

2374 2375 2376
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2377

2378
		i915_gem_object_move_to_inactive(obj);
2379
	}
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2397 2398 2399 2400 2401

	/* These may not have been flush before the reset, do so now */
	kfree(ring->preallocated_lazy_request);
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
2402 2403
}

2404
void i915_gem_restore_fences(struct drm_device *dev)
2405 2406 2407 2408
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2409
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2410
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2411

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2422 2423 2424
	}
}

2425
void i915_gem_reset(struct drm_device *dev)
2426
{
2427
	struct drm_i915_private *dev_priv = dev->dev_private;
2428
	struct intel_ring_buffer *ring;
2429
	int i;
2430

2431 2432 2433 2434 2435 2436 2437 2438
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2439
	for_each_ring(ring, dev_priv, i)
2440
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2441

2442 2443
	i915_gem_context_reset(dev);

2444
	i915_gem_restore_fences(dev);
2445 2446 2447 2448 2449
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2450
void
C
Chris Wilson 已提交
2451
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2452 2453 2454
{
	uint32_t seqno;

C
Chris Wilson 已提交
2455
	if (list_empty(&ring->request_list))
2456 2457
		return;

C
Chris Wilson 已提交
2458
	WARN_ON(i915_verify_lists(ring->dev));
2459

2460
	seqno = ring->get_seqno(ring, true);
2461

2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2480
	while (!list_empty(&ring->request_list)) {
2481 2482
		struct drm_i915_gem_request *request;

2483
		request = list_first_entry(&ring->request_list,
2484 2485 2486
					   struct drm_i915_gem_request,
					   list);

2487
		if (!i915_seqno_passed(seqno, request->seqno))
2488 2489
			break;

C
Chris Wilson 已提交
2490
		trace_i915_gem_request_retire(ring, request->seqno);
2491 2492 2493 2494 2495 2496
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2497

2498
		i915_gem_free_request(request);
2499
	}
2500

C
Chris Wilson 已提交
2501 2502
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2503
		ring->irq_put(ring);
C
Chris Wilson 已提交
2504
		ring->trace_irq_seqno = 0;
2505
	}
2506

C
Chris Wilson 已提交
2507
	WARN_ON(i915_verify_lists(ring->dev));
2508 2509
}

2510
bool
2511 2512
i915_gem_retire_requests(struct drm_device *dev)
{
2513
	struct drm_i915_private *dev_priv = dev->dev_private;
2514
	struct intel_ring_buffer *ring;
2515
	bool idle = true;
2516
	int i;
2517

2518
	for_each_ring(ring, dev_priv, i) {
2519
		i915_gem_retire_requests_ring(ring);
2520 2521 2522 2523 2524 2525 2526 2527 2528
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2529 2530
}

2531
static void
2532 2533
i915_gem_retire_work_handler(struct work_struct *work)
{
2534 2535 2536
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2537
	bool idle;
2538

2539
	/* Come back later if the device is busy... */
2540 2541 2542 2543
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2544
	}
2545
	if (!idle)
2546 2547
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2548
}
2549

2550 2551 2552 2553 2554 2555 2556
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2557 2558
}

2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2570
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2571 2572 2573 2574 2575 2576 2577 2578 2579
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2605
	struct drm_i915_private *dev_priv = dev->dev_private;
2606 2607 2608
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2609
	struct timespec timeout_stack, *timeout = NULL;
2610
	unsigned reset_counter;
2611 2612 2613
	u32 seqno = 0;
	int ret = 0;

2614 2615 2616 2617
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2629 2630
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2631 2632 2633 2634
	if (ret)
		goto out;

	if (obj->active) {
2635
		seqno = obj->last_read_seqno;
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2651
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2652 2653
	mutex_unlock(&dev->struct_mutex);

2654
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2655
	if (timeout)
2656
		args->timeout_ns = timespec_to_ns(timeout);
2657 2658 2659 2660 2661 2662 2663 2664
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2688
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2689
		return i915_gem_object_wait_rendering(obj, false);
2690 2691 2692

	idx = intel_ring_sync_index(from, to);

2693
	seqno = obj->last_read_seqno;
2694
	if (seqno <= from->semaphore.sync_seqno[idx])
2695 2696
		return 0;

2697 2698 2699
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2700

2701
	trace_i915_gem_ring_sync_to(from, to, seqno);
2702
	ret = to->semaphore.sync_to(to, from, seqno);
2703
	if (!ret)
2704 2705 2706 2707
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
2708
		from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
2709

2710
	return ret;
2711 2712
}

2713 2714 2715 2716 2717 2718 2719
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2720 2721 2722
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2723 2724 2725
	/* Wait for any direct GTT access to complete */
	mb();

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2737
int i915_vma_unbind(struct i915_vma *vma)
2738
{
2739
	struct drm_i915_gem_object *obj = vma->obj;
2740
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2741
	int ret;
2742

2743
	if (list_empty(&vma->vma_link))
2744 2745
		return 0;

2746 2747 2748 2749
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);
		return 0;
	}
2750

B
Ben Widawsky 已提交
2751
	if (vma->pin_count)
2752
		return -EBUSY;
2753

2754 2755
	BUG_ON(obj->pages == NULL);

2756
	ret = i915_gem_object_finish_gpu(obj);
2757
	if (ret)
2758 2759 2760 2761 2762 2763
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2764 2765
	if (i915_is_ggtt(vma->vm)) {
		i915_gem_object_finish_gtt(obj);
2766

2767 2768 2769 2770 2771
		/* release the fence reg _after_ flushing */
		ret = i915_gem_object_put_fence(obj);
		if (ret)
			return ret;
	}
2772

2773
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2774

2775 2776
	vma->unbind_vma(vma);

2777
	i915_gem_gtt_finish_object(obj);
2778

2779
	list_del_init(&vma->mm_list);
2780
	/* Avoid an unnecessary call to unbind on rebind. */
2781 2782
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2783

B
Ben Widawsky 已提交
2784 2785 2786 2787
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2788
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2789 2790
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2791

2792 2793 2794 2795 2796 2797
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2798
	return 0;
2799 2800
}

2801
int i915_gpu_idle(struct drm_device *dev)
2802
{
2803
	struct drm_i915_private *dev_priv = dev->dev_private;
2804
	struct intel_ring_buffer *ring;
2805
	int ret, i;
2806 2807

	/* Flush everything onto the inactive list. */
2808
	for_each_ring(ring, dev_priv, i) {
2809
		ret = i915_switch_context(ring, ring->default_context);
2810 2811 2812
		if (ret)
			return ret;

2813
		ret = intel_ring_idle(ring);
2814 2815 2816
		if (ret)
			return ret;
	}
2817

2818
	return 0;
2819 2820
}

2821 2822
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2823
{
2824
	struct drm_i915_private *dev_priv = dev->dev_private;
2825 2826
	int fence_reg;
	int fence_pitch_shift;
2827

2828 2829 2830 2831 2832 2833 2834 2835
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2850
	if (obj) {
2851
		u32 size = i915_gem_obj_ggtt_size(obj);
2852
		uint64_t val;
2853

2854
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2855
				 0xfffff000) << 32;
2856
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2857
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2858 2859 2860
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2861

2862 2863 2864 2865 2866 2867 2868 2869 2870
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2871 2872
}

2873 2874
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2875
{
2876
	struct drm_i915_private *dev_priv = dev->dev_private;
2877
	u32 val;
2878

2879
	if (obj) {
2880
		u32 size = i915_gem_obj_ggtt_size(obj);
2881 2882
		int pitch_val;
		int tile_width;
2883

2884
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2885
		     (size & -size) != size ||
2886 2887 2888
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2889

2890 2891 2892 2893 2894 2895 2896 2897 2898
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2899
		val = i915_gem_obj_ggtt_offset(obj);
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2915 2916
}

2917 2918
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2919
{
2920
	struct drm_i915_private *dev_priv = dev->dev_private;
2921 2922
	uint32_t val;

2923
	if (obj) {
2924
		u32 size = i915_gem_obj_ggtt_size(obj);
2925
		uint32_t pitch_val;
2926

2927
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2928
		     (size & -size) != size ||
2929 2930 2931
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2932

2933 2934
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2935

2936
		val = i915_gem_obj_ggtt_offset(obj);
2937 2938 2939 2940 2941 2942 2943
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2944

2945 2946 2947 2948
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2949 2950 2951 2952 2953
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2954 2955 2956
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2957 2958 2959 2960 2961 2962 2963 2964
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2965 2966 2967 2968
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2969
	switch (INTEL_INFO(dev)->gen) {
2970
	case 8:
2971
	case 7:
2972
	case 6:
2973 2974 2975 2976
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2977
	default: BUG();
2978
	}
2979 2980 2981 2982 2983 2984

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2985 2986
}

2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2997
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2998 2999 3000
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3001 3002

	if (enable) {
3003
		obj->fence_reg = reg;
3004 3005 3006 3007 3008 3009 3010
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3011
	obj->fence_dirty = false;
3012 3013
}

3014
static int
3015
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3016
{
3017
	if (obj->last_fenced_seqno) {
3018
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3019 3020
		if (ret)
			return ret;
3021 3022 3023 3024

		obj->last_fenced_seqno = 0;
	}

3025
	obj->fenced_gpu_access = false;
3026 3027 3028 3029 3030 3031
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3032
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3033
	struct drm_i915_fence_reg *fence;
3034 3035
	int ret;

3036
	ret = i915_gem_object_wait_fence(obj);
3037 3038 3039
	if (ret)
		return ret;

3040 3041
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3042

3043 3044
	fence = &dev_priv->fence_regs[obj->fence_reg];

3045 3046 3047
	if (WARN_ON(fence->pin_count))
		return -EBUSY;

3048
	i915_gem_object_fence_lost(obj);
3049
	i915_gem_object_update_fence(obj, fence, false);
3050 3051 3052 3053 3054

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3055
i915_find_fence_reg(struct drm_device *dev)
3056 3057
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3058
	struct drm_i915_fence_reg *reg, *avail;
3059
	int i;
3060 3061

	/* First try to find a free reg */
3062
	avail = NULL;
3063 3064 3065
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3066
			return reg;
3067

3068
		if (!reg->pin_count)
3069
			avail = reg;
3070 3071
	}

3072
	if (avail == NULL)
3073
		goto deadlock;
3074 3075

	/* None available, try to steal one or wait for a user to finish */
3076
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3077
		if (reg->pin_count)
3078 3079
			continue;

C
Chris Wilson 已提交
3080
		return reg;
3081 3082
	}

3083 3084 3085 3086 3087 3088
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3089 3090
}

3091
/**
3092
 * i915_gem_object_get_fence - set up fencing for an object
3093 3094 3095 3096 3097 3098 3099 3100 3101
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3102 3103
 *
 * For an untiled surface, this removes any existing fence.
3104
 */
3105
int
3106
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3107
{
3108
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3109
	struct drm_i915_private *dev_priv = dev->dev_private;
3110
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3111
	struct drm_i915_fence_reg *reg;
3112
	int ret;
3113

3114 3115 3116
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3117
	if (obj->fence_dirty) {
3118
		ret = i915_gem_object_wait_fence(obj);
3119 3120 3121
		if (ret)
			return ret;
	}
3122

3123
	/* Just update our place in the LRU if our fence is getting reused. */
3124 3125
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3126
		if (!obj->fence_dirty) {
3127 3128 3129 3130 3131 3132
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3133 3134
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3135

3136 3137 3138
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3139
			ret = i915_gem_object_wait_fence(old);
3140 3141 3142
			if (ret)
				return ret;

3143
			i915_gem_object_fence_lost(old);
3144
		}
3145
	} else
3146 3147
		return 0;

3148 3149
	i915_gem_object_update_fence(obj, reg, enable);

3150
	return 0;
3151 3152
}

3153 3154 3155 3156 3157 3158 3159 3160
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3161
	 * crossing memory domains and dying.
3162 3163 3164 3165
	 */
	if (HAS_LLC(dev))
		return true;

3166
	if (!drm_mm_node_allocated(gtt_space))
3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3190
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3191 3192 3193 3194 3195 3196 3197 3198
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3199 3200
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3211 3212
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3223 3224 3225
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
3226
static struct i915_vma *
3227 3228 3229
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
3230
			   unsigned flags)
3231
{
3232
	struct drm_device *dev = obj->base.dev;
3233
	struct drm_i915_private *dev_priv = dev->dev_private;
3234
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3235
	size_t gtt_max =
3236
		flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3237
	struct i915_vma *vma;
3238
	int ret;
3239

3240 3241 3242 3243 3244
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3245
						     obj->tiling_mode, true);
3246
	unfenced_alignment =
3247
		i915_gem_get_gtt_alignment(dev,
3248 3249
					   obj->base.size,
					   obj->tiling_mode, false);
3250

3251
	if (alignment == 0)
3252
		alignment = flags & PIN_MAPPABLE ? fence_alignment :
3253
						unfenced_alignment;
3254
	if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3255
		DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
3256
		return ERR_PTR(-EINVAL);
3257 3258
	}

3259
	size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3260

3261 3262 3263
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3264
	if (obj->base.size > gtt_max) {
3265
		DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3266
			  obj->base.size,
3267
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3268
			  gtt_max);
3269
		return ERR_PTR(-E2BIG);
3270 3271
	}

3272
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3273
	if (ret)
3274
		return ERR_PTR(ret);
C
Chris Wilson 已提交
3275

3276 3277
	i915_gem_object_pin_pages(obj);

3278
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3279
	if (IS_ERR(vma))
3280
		goto err_unpin;
B
Ben Widawsky 已提交
3281

3282
search_free:
3283
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3284
						  size, alignment,
3285
						  obj->cache_level, 0, gtt_max,
3286 3287
						  DRM_MM_SEARCH_DEFAULT,
						  DRM_MM_CREATE_DEFAULT);
3288
	if (ret) {
3289
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3290
					       obj->cache_level, flags);
3291 3292
		if (ret == 0)
			goto search_free;
3293

3294
		goto err_free_vma;
3295
	}
B
Ben Widawsky 已提交
3296
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3297
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3298
		ret = -EINVAL;
3299
		goto err_remove_node;
3300 3301
	}

3302
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3303
	if (ret)
3304
		goto err_remove_node;
3305

3306
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3307
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3308

3309 3310
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3311

3312 3313
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3314

3315 3316
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3317

3318
		obj->map_and_fenceable = mappable && fenceable;
3319
	}
3320

3321
	WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3322

3323
	trace_i915_vma_bind(vma, flags);
3324 3325 3326
	vma->bind_vma(vma, obj->cache_level,
		      flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);

3327
	i915_gem_verify_gtt(dev);
3328
	return vma;
B
Ben Widawsky 已提交
3329

3330
err_remove_node:
3331
	drm_mm_remove_node(&vma->node);
3332
err_free_vma:
B
Ben Widawsky 已提交
3333
	i915_gem_vma_destroy(vma);
3334
	vma = ERR_PTR(ret);
3335
err_unpin:
B
Ben Widawsky 已提交
3336
	i915_gem_object_unpin_pages(obj);
3337
	return vma;
3338 3339
}

3340
bool
3341 3342
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3343 3344 3345 3346 3347
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3348
	if (obj->pages == NULL)
3349
		return false;
3350

3351 3352 3353 3354 3355
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3356
		return false;
3357

3358 3359 3360 3361 3362 3363 3364 3365
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3366
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3367
		return false;
3368

C
Chris Wilson 已提交
3369
	trace_i915_gem_object_clflush(obj);
3370
	drm_clflush_sg(obj->pages);
3371 3372

	return true;
3373 3374 3375 3376
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3377
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3378
{
C
Chris Wilson 已提交
3379 3380
	uint32_t old_write_domain;

3381
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3382 3383
		return;

3384
	/* No actual flushing is required for the GTT write domain.  Writes
3385 3386
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3387 3388 3389 3390
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3391
	 */
3392 3393
	wmb();

3394 3395
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3396 3397

	trace_i915_gem_object_change_domain(obj,
3398
					    obj->base.read_domains,
C
Chris Wilson 已提交
3399
					    old_write_domain);
3400 3401 3402 3403
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3404 3405
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3406
{
C
Chris Wilson 已提交
3407
	uint32_t old_write_domain;
3408

3409
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3410 3411
		return;

3412 3413 3414
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3415 3416
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3417 3418

	trace_i915_gem_object_change_domain(obj,
3419
					    obj->base.read_domains,
C
Chris Wilson 已提交
3420
					    old_write_domain);
3421 3422
}

3423 3424 3425 3426 3427 3428
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3429
int
3430
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3431
{
3432
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3433
	uint32_t old_write_domain, old_read_domains;
3434
	int ret;
3435

3436
	/* Not valid to be called on unbound objects. */
3437
	if (!i915_gem_obj_bound_any(obj))
3438 3439
		return -EINVAL;

3440 3441 3442
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3443
	ret = i915_gem_object_wait_rendering(obj, !write);
3444 3445 3446
	if (ret)
		return ret;

3447
	i915_gem_object_retire(obj);
3448
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3449

3450 3451 3452 3453 3454 3455 3456
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3457 3458
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3459

3460 3461 3462
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3463 3464
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3465
	if (write) {
3466 3467 3468
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3469 3470
	}

C
Chris Wilson 已提交
3471 3472 3473 3474
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3475
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3476
	if (i915_gem_object_is_inactive(obj)) {
3477
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3478 3479 3480 3481 3482
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3483

3484 3485 3486
	return 0;
}

3487 3488 3489
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3490
	struct drm_device *dev = obj->base.dev;
3491
	struct i915_vma *vma, *next;
3492 3493 3494 3495 3496
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3497
	if (i915_gem_obj_is_pinned(obj)) {
3498 3499 3500 3501
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3502
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
3503
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3504
			ret = i915_vma_unbind(vma);
3505 3506 3507
			if (ret)
				return ret;
		}
3508 3509
	}

3510
	if (i915_gem_obj_bound_any(obj)) {
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3521
		if (INTEL_INFO(dev)->gen < 6) {
3522 3523 3524 3525 3526
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3527
		list_for_each_entry(vma, &obj->vma_list, vma_link)
3528 3529 3530
			if (drm_mm_node_allocated(&vma->node))
				vma->bind_vma(vma, cache_level,
					      obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
3531 3532
	}

3533 3534 3535 3536 3537
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3538 3539 3540 3541 3542 3543 3544 3545
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
3546
		i915_gem_object_retire(obj);
3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3560
	i915_gem_verify_gtt(dev);
3561 3562 3563
	return 0;
}

B
Ben Widawsky 已提交
3564 3565
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3566
{
B
Ben Widawsky 已提交
3567
	struct drm_i915_gem_caching *args = data;
3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3581 3582 3583 3584 3585 3586
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3587 3588 3589 3590
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3591 3592 3593 3594
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3595 3596 3597 3598 3599 3600 3601

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3602 3603
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3604
{
B
Ben Widawsky 已提交
3605
	struct drm_i915_gem_caching *args = data;
3606 3607 3608 3609
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3610 3611
	switch (args->caching) {
	case I915_CACHING_NONE:
3612 3613
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3614
	case I915_CACHING_CACHED:
3615 3616
		level = I915_CACHE_LLC;
		break;
3617 3618 3619
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3620 3621 3622 3623
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3624 3625 3626 3627
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
B
Ben Widawsky 已提交
3655
	return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
3656 3657
}

3658
/*
3659 3660 3661
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3662 3663
 */
int
3664 3665
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3666
				     struct intel_ring_buffer *pipelined)
3667
{
3668
	u32 old_read_domains, old_write_domain;
3669 3670
	int ret;

3671
	if (pipelined != obj->ring) {
3672 3673
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3674 3675 3676
			return ret;
	}

3677 3678 3679 3680 3681
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3682 3683 3684 3685 3686 3687 3688 3689 3690
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3691 3692
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3693
	if (ret)
3694
		goto err_unpin_display;
3695

3696 3697 3698 3699
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3700
	ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
3701
	if (ret)
3702
		goto err_unpin_display;
3703

3704
	i915_gem_object_flush_cpu_write_domain(obj, true);
3705

3706
	old_write_domain = obj->base.write_domain;
3707
	old_read_domains = obj->base.read_domains;
3708 3709 3710 3711

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3712
	obj->base.write_domain = 0;
3713
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3714 3715 3716

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3717
					    old_write_domain);
3718 3719

	return 0;
3720 3721 3722 3723 3724 3725 3726 3727 3728

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3729
	i915_gem_object_ggtt_unpin(obj);
3730
	obj->pin_display = is_pin_display(obj);
3731 3732
}

3733
int
3734
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3735
{
3736 3737
	int ret;

3738
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3739 3740
		return 0;

3741
	ret = i915_gem_object_wait_rendering(obj, false);
3742 3743 3744
	if (ret)
		return ret;

3745 3746
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3747
	return 0;
3748 3749
}

3750 3751 3752 3753 3754 3755
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3756
int
3757
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3758
{
C
Chris Wilson 已提交
3759
	uint32_t old_write_domain, old_read_domains;
3760 3761
	int ret;

3762 3763 3764
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3765
	ret = i915_gem_object_wait_rendering(obj, !write);
3766 3767 3768
	if (ret)
		return ret;

3769
	i915_gem_object_retire(obj);
3770
	i915_gem_object_flush_gtt_write_domain(obj);
3771

3772 3773
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3774

3775
	/* Flush the CPU cache if it's still invalid. */
3776
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3777
		i915_gem_clflush_object(obj, false);
3778

3779
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3780 3781 3782 3783 3784
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3785
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3786 3787 3788 3789 3790

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3791 3792
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3793
	}
3794

C
Chris Wilson 已提交
3795 3796 3797 3798
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3799 3800 3801
	return 0;
}

3802 3803 3804
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3805 3806 3807 3808
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3809 3810 3811
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3812
static int
3813
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3814
{
3815 3816
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3817
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3818 3819
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3820
	unsigned reset_counter;
3821 3822
	u32 seqno = 0;
	int ret;
3823

3824 3825 3826 3827 3828 3829 3830
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3831

3832
	spin_lock(&file_priv->mm.lock);
3833
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3834 3835
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3836

3837 3838
		ring = request->ring;
		seqno = request->seqno;
3839
	}
3840
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3841
	spin_unlock(&file_priv->mm.lock);
3842

3843 3844
	if (seqno == 0)
		return 0;
3845

3846
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3847 3848
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3849 3850 3851 3852

	return ret;
}

3853
int
3854
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3855
		    struct i915_address_space *vm,
3856
		    uint32_t alignment,
3857
		    unsigned flags)
3858
{
3859
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3860
	struct i915_vma *vma;
3861 3862
	int ret;

3863 3864 3865
	if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
		return -ENODEV;

3866
	if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
3867
		return -EINVAL;
3868 3869 3870

	vma = i915_gem_obj_to_vma(obj, vm);
	if (vma) {
B
Ben Widawsky 已提交
3871 3872 3873
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

3874 3875
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3876
		    (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
B
Ben Widawsky 已提交
3877
			WARN(vma->pin_count,
3878
			     "bo is already pinned with incorrect alignment:"
3879
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3880
			     " obj->map_and_fenceable=%d\n",
3881
			     i915_gem_obj_offset(obj, vm), alignment,
3882
			     flags & PIN_MAPPABLE,
3883
			     obj->map_and_fenceable);
3884
			ret = i915_vma_unbind(vma);
3885 3886
			if (ret)
				return ret;
3887 3888

			vma = NULL;
3889 3890 3891
		}
	}

3892
	if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
3893 3894 3895
		vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
		if (IS_ERR(vma))
			return PTR_ERR(vma);
3896
	}
J
Jesse Barnes 已提交
3897

3898 3899
	if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
3900

3901
	vma->pin_count++;
3902 3903
	if (flags & PIN_MAPPABLE)
		obj->pin_mappable |= true;
3904 3905 3906 3907 3908

	return 0;
}

void
B
Ben Widawsky 已提交
3909
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3910
{
B
Ben Widawsky 已提交
3911
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
3912

B
Ben Widawsky 已提交
3913 3914 3915 3916 3917
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
3918
		obj->pin_mappable = false;
3919 3920
}

3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946
bool
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);

		WARN_ON(!ggtt_vma ||
			dev_priv->fence_regs[obj->fence_reg].pin_count >
			ggtt_vma->pin_count);
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
		return true;
	} else
		return false;
}

void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

3947 3948
int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3949
		   struct drm_file *file)
3950 3951
{
	struct drm_i915_gem_pin *args = data;
3952
	struct drm_i915_gem_object *obj;
3953 3954
	int ret;

3955 3956 3957
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

3958 3959 3960
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3961

3962
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3963
	if (&obj->base == NULL) {
3964 3965
		ret = -ENOENT;
		goto unlock;
3966 3967
	}

3968
	if (obj->madv != I915_MADV_WILLNEED) {
3969
		DRM_DEBUG("Attempting to pin a purgeable buffer\n");
3970
		ret = -EFAULT;
3971
		goto out;
3972 3973
	}

3974
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
3975
		DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
3976
			  args->handle);
3977 3978
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3979 3980
	}

3981 3982 3983 3984 3985
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3986
	if (obj->user_pin_count == 0) {
3987
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
3988 3989
		if (ret)
			goto out;
3990 3991
	}

3992 3993 3994
	obj->user_pin_count++;
	obj->pin_filp = file;

3995
	args->offset = i915_gem_obj_ggtt_offset(obj);
3996
out:
3997
	drm_gem_object_unreference(&obj->base);
3998
unlock:
3999
	mutex_unlock(&dev->struct_mutex);
4000
	return ret;
4001 4002 4003 4004
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4005
		     struct drm_file *file)
4006 4007
{
	struct drm_i915_gem_pin *args = data;
4008
	struct drm_i915_gem_object *obj;
4009
	int ret;
4010

4011 4012 4013
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4014

4015
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4016
	if (&obj->base == NULL) {
4017 4018
		ret = -ENOENT;
		goto unlock;
4019
	}
4020

4021
	if (obj->pin_filp != file) {
4022
		DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
4023
			  args->handle);
4024 4025
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4026
	}
4027 4028 4029
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
4030
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
4031
	}
4032

4033
out:
4034
	drm_gem_object_unreference(&obj->base);
4035
unlock:
4036
	mutex_unlock(&dev->struct_mutex);
4037
	return ret;
4038 4039 4040 4041
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4042
		    struct drm_file *file)
4043 4044
{
	struct drm_i915_gem_busy *args = data;
4045
	struct drm_i915_gem_object *obj;
4046 4047
	int ret;

4048
	ret = i915_mutex_lock_interruptible(dev);
4049
	if (ret)
4050
		return ret;
4051

4052
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4053
	if (&obj->base == NULL) {
4054 4055
		ret = -ENOENT;
		goto unlock;
4056
	}
4057

4058 4059 4060 4061
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4062
	 */
4063
	ret = i915_gem_object_flush_active(obj);
4064

4065
	args->busy = obj->active;
4066 4067 4068 4069
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4070

4071
	drm_gem_object_unreference(&obj->base);
4072
unlock:
4073
	mutex_unlock(&dev->struct_mutex);
4074
	return ret;
4075 4076 4077 4078 4079 4080
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4081
	return i915_gem_ring_throttle(dev, file_priv);
4082 4083
}

4084 4085 4086 4087 4088
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4089
	struct drm_i915_gem_object *obj;
4090
	int ret;
4091 4092 4093 4094 4095 4096 4097 4098 4099

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4100 4101 4102 4103
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4104
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4105
	if (&obj->base == NULL) {
4106 4107
		ret = -ENOENT;
		goto unlock;
4108 4109
	}

B
Ben Widawsky 已提交
4110
	if (i915_gem_obj_is_pinned(obj)) {
4111 4112
		ret = -EINVAL;
		goto out;
4113 4114
	}

4115 4116
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4117

C
Chris Wilson 已提交
4118 4119
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4120 4121
		i915_gem_object_truncate(obj);

4122
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4123

4124
out:
4125
	drm_gem_object_unreference(&obj->base);
4126
unlock:
4127
	mutex_unlock(&dev->struct_mutex);
4128
	return ret;
4129 4130
}

4131 4132
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4133
{
4134
	INIT_LIST_HEAD(&obj->global_list);
4135
	INIT_LIST_HEAD(&obj->ring_list);
4136
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4137
	INIT_LIST_HEAD(&obj->vma_list);
4138

4139 4140
	obj->ops = ops;

4141 4142 4143 4144 4145 4146 4147 4148
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4149 4150 4151 4152 4153
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4154 4155
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4156
{
4157
	struct drm_i915_gem_object *obj;
4158
	struct address_space *mapping;
D
Daniel Vetter 已提交
4159
	gfp_t mask;
4160

4161
	obj = i915_gem_object_alloc(dev);
4162 4163
	if (obj == NULL)
		return NULL;
4164

4165
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4166
		i915_gem_object_free(obj);
4167 4168
		return NULL;
	}
4169

4170 4171 4172 4173 4174 4175 4176
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4177
	mapping = file_inode(obj->base.filp)->i_mapping;
4178
	mapping_set_gfp_mask(mapping, mask);
4179

4180
	i915_gem_object_init(obj, &i915_gem_object_ops);
4181

4182 4183
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4184

4185 4186
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4202 4203
	trace_i915_gem_object_create(obj);

4204
	return obj;
4205 4206
}

4207
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4208
{
4209
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4210
	struct drm_device *dev = obj->base.dev;
4211
	struct drm_i915_private *dev_priv = dev->dev_private;
4212
	struct i915_vma *vma, *next;
4213

4214 4215
	intel_runtime_pm_get(dev_priv);

4216 4217
	trace_i915_gem_object_destroy(obj);

4218 4219 4220
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

4221
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4222 4223 4224 4225
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4226 4227
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4228

4229 4230
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4231

4232
			WARN_ON(i915_vma_unbind(vma));
4233

4234 4235
			dev_priv->mm.interruptible = was_interruptible;
		}
4236 4237
	}

B
Ben Widawsky 已提交
4238 4239 4240 4241 4242
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4243 4244
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4245
	i915_gem_object_put_pages(obj);
4246
	i915_gem_object_free_mmap_offset(obj);
4247
	i915_gem_object_release_stolen(obj);
4248

4249 4250
	BUG_ON(obj->pages);

4251 4252
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4253

4254 4255
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4256

4257
	kfree(obj->bit_17);
4258
	i915_gem_object_free(obj);
4259 4260

	intel_runtime_pm_put(dev_priv);
4261 4262
}

4263
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4264
				     struct i915_address_space *vm)
4265 4266 4267 4268 4269 4270 4271 4272 4273
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4274 4275 4276
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4277 4278 4279 4280 4281

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4282
	list_del(&vma->vma_link);
4283

B
Ben Widawsky 已提交
4284 4285 4286
	kfree(vma);
}

4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297
static void
i915_gem_stop_ringbuffers(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		intel_stop_ring_buffer(ring);
}

4298
int
4299
i915_gem_suspend(struct drm_device *dev)
4300
{
4301
	struct drm_i915_private *dev_priv = dev->dev_private;
4302
	int ret = 0;
4303

4304
	mutex_lock(&dev->struct_mutex);
4305
	if (dev_priv->ums.mm_suspended)
4306
		goto err;
4307

4308
	ret = i915_gpu_idle(dev);
4309
	if (ret)
4310
		goto err;
4311

4312
	i915_gem_retire_requests(dev);
4313

4314
	/* Under UMS, be paranoid and evict. */
4315
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4316
		i915_gem_evict_everything(dev);
4317 4318

	i915_kernel_lost_context(dev);
4319
	i915_gem_stop_ringbuffers(dev);
4320

4321 4322 4323 4324 4325 4326 4327 4328 4329
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4330
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4331
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4332

4333
	return 0;
4334 4335 4336 4337

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4338 4339
}

4340
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4341
{
4342
	struct drm_device *dev = ring->dev;
4343
	struct drm_i915_private *dev_priv = dev->dev_private;
4344 4345
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4346
	int i, ret;
B
Ben Widawsky 已提交
4347

4348
	if (!HAS_L3_DPF(dev) || !remap_info)
4349
		return 0;
B
Ben Widawsky 已提交
4350

4351 4352 4353
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4354

4355 4356 4357 4358 4359
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4360
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4361 4362 4363
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4364 4365
	}

4366
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4367

4368
	return ret;
B
Ben Widawsky 已提交
4369 4370
}

4371 4372
void i915_gem_init_swizzling(struct drm_device *dev)
{
4373
	struct drm_i915_private *dev_priv = dev->dev_private;
4374

4375
	if (INTEL_INFO(dev)->gen < 5 ||
4376 4377 4378 4379 4380 4381
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4382 4383 4384
	if (IS_GEN5(dev))
		return;

4385 4386
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4387
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4388
	else if (IS_GEN7(dev))
4389
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4390 4391
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4392 4393
	else
		BUG();
4394
}
D
Daniel Vetter 已提交
4395

4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4412
static int i915_gem_init_rings(struct drm_device *dev)
4413
{
4414
	struct drm_i915_private *dev_priv = dev->dev_private;
4415
	int ret;
4416

4417
	ret = intel_init_render_ring_buffer(dev);
4418
	if (ret)
4419
		return ret;
4420 4421

	if (HAS_BSD(dev)) {
4422
		ret = intel_init_bsd_ring_buffer(dev);
4423 4424
		if (ret)
			goto cleanup_render_ring;
4425
	}
4426

4427
	if (intel_enable_blt(dev)) {
4428 4429 4430 4431 4432
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4433 4434 4435 4436 4437 4438
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}

4439 4440 4441 4442 4443
	if (HAS_BSD2(dev)) {
		ret = intel_init_bsd2_ring_buffer(dev);
		if (ret)
			goto cleanup_vebox_ring;
	}
B
Ben Widawsky 已提交
4444

4445
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4446
	if (ret)
4447
		goto cleanup_bsd2_ring;
4448 4449 4450

	return 0;

4451 4452
cleanup_bsd2_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
B
Ben Widawsky 已提交
4453 4454
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
4468
	struct drm_i915_private *dev_priv = dev->dev_private;
4469
	int ret, i;
4470 4471 4472 4473

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4474
	if (dev_priv->ellc_size)
4475
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4476

4477 4478 4479
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4480

4481
	if (HAS_PCH_NOP(dev)) {
4482 4483 4484 4485 4486 4487 4488 4489 4490
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4491 4492
	}

4493 4494 4495
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4496 4497 4498
	if (ret)
		return ret;

4499 4500 4501
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4502
	/*
4503 4504 4505 4506 4507
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4508
	 */
4509
	ret = i915_gem_context_enable(dev_priv);
4510
	if (ret && ret != -EIO) {
4511
		DRM_ERROR("Context enable failed %d\n", ret);
4512
		i915_gem_cleanup_ringbuffer(dev);
4513
	}
D
Daniel Vetter 已提交
4514

4515
	return ret;
4516 4517
}

4518 4519 4520 4521 4522 4523
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4524 4525 4526

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
4527 4528 4529
		I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
			      VLV_GTLC_ALLOWWAKEACK), 10))
4530 4531 4532
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4533
	i915_gem_init_global_gtt(dev);
4534

4535
	ret = i915_gem_context_init(dev);
4536 4537
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4538
		return ret;
4539
	}
4540

4541
	ret = i915_gem_init_hw(dev);
4542 4543 4544 4545 4546 4547 4548 4549
	if (ret == -EIO) {
		/* Allow ring initialisation to fail by marking the GPU as
		 * wedged. But we only want to do this where the GPU is angry,
		 * for all other failure, such as an allocation failure, bail.
		 */
		DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
		atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
		ret = 0;
4550
	}
4551
	mutex_unlock(&dev->struct_mutex);
4552

4553 4554 4555
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4556
	return ret;
4557 4558
}

4559 4560 4561
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
4562
	struct drm_i915_private *dev_priv = dev->dev_private;
4563
	struct intel_ring_buffer *ring;
4564
	int i;
4565

4566 4567
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4568 4569
}

4570 4571 4572 4573
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4574
	struct drm_i915_private *dev_priv = dev->dev_private;
4575
	int ret;
4576

J
Jesse Barnes 已提交
4577 4578 4579
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4580
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4581
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4582
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4583 4584 4585
	}

	mutex_lock(&dev->struct_mutex);
4586
	dev_priv->ums.mm_suspended = 0;
4587

4588
	ret = i915_gem_init_hw(dev);
4589 4590
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4591
		return ret;
4592
	}
4593

4594
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4595

4596
	ret = drm_irq_install(dev, dev->pdev->irq);
4597 4598
	if (ret)
		goto cleanup_ringbuffer;
4599
	mutex_unlock(&dev->struct_mutex);
4600

4601
	return 0;
4602 4603 4604

cleanup_ringbuffer:
	i915_gem_cleanup_ringbuffer(dev);
4605
	dev_priv->ums.mm_suspended = 1;
4606 4607 4608
	mutex_unlock(&dev->struct_mutex);

	return ret;
4609 4610 4611 4612 4613 4614
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4615 4616 4617
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4618
	mutex_lock(&dev->struct_mutex);
4619
	drm_irq_uninstall(dev);
4620
	mutex_unlock(&dev->struct_mutex);
4621

4622
	return i915_gem_suspend(dev);
4623 4624 4625 4626 4627 4628 4629
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4630 4631 4632
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4633
	ret = i915_gem_suspend(dev);
4634 4635
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4636 4637
}

4638 4639 4640 4641 4642 4643 4644
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4645 4646
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4647
{
4648 4649
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4650 4651 4652 4653
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4654
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4655 4656
}

4657 4658 4659
void
i915_gem_load(struct drm_device *dev)
{
4660
	struct drm_i915_private *dev_priv = dev->dev_private;
4661 4662 4663 4664 4665 4666 4667
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4668

B
Ben Widawsky 已提交
4669 4670 4671
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4672
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4673 4674
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4675
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4676 4677
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4678
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4679
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4680 4681
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4682 4683
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4684
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4685

4686 4687
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4688 4689
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4690 4691
	}

4692 4693
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4694
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4695 4696
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4697

4698 4699 4700
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4701 4702 4703 4704
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4705
	/* Initialize fence registers to zero */
4706 4707
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4708

4709
	i915_gem_detect_bit_6_swizzle(dev);
4710
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4711

4712 4713
	dev_priv->mm.interruptible = true;

4714 4715
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4716 4717
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4718
}
4719 4720 4721 4722 4723

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4724 4725
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4726
{
4727
	struct drm_i915_private *dev_priv = dev->dev_private;
4728 4729 4730 4731 4732 4733
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4734
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4735 4736 4737 4738 4739
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4740
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4753
	kfree(phys_obj);
4754 4755 4756
	return ret;
}

4757
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4758
{
4759
	struct drm_i915_private *dev_priv = dev->dev_private;
4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4782
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4783 4784 4785 4786
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4787
				 struct drm_i915_gem_object *obj)
4788
{
A
Al Viro 已提交
4789
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4790
	char *vaddr;
4791 4792 4793
	int i;
	int page_count;

4794
	if (!obj->phys_obj)
4795
		return;
4796
	vaddr = obj->phys_obj->handle->vaddr;
4797

4798
	page_count = obj->base.size / PAGE_SIZE;
4799
	for (i = 0; i < page_count; i++) {
4800
		struct page *page = shmem_read_mapping_page(mapping, i);
4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4812
	}
4813
	i915_gem_chipset_flush(dev);
4814

4815 4816
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4817 4818 4819 4820
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4821
			    struct drm_i915_gem_object *obj,
4822 4823
			    int id,
			    int align)
4824
{
A
Al Viro 已提交
4825
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4826
	struct drm_i915_private *dev_priv = dev->dev_private;
4827 4828 4829 4830 4831 4832 4833
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4834 4835
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4836 4837 4838 4839 4840 4841 4842
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4843
						obj->base.size, align);
4844
		if (ret) {
4845 4846
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4847
			return ret;
4848 4849 4850 4851
		}
	}

	/* bind to the object */
4852 4853
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4854

4855
	page_count = obj->base.size / PAGE_SIZE;
4856 4857

	for (i = 0; i < page_count; i++) {
4858 4859 4860
		struct page *page;
		char *dst, *src;

4861
		page = shmem_read_mapping_page(mapping, i);
4862 4863
		if (IS_ERR(page))
			return PTR_ERR(page);
4864

4865
		src = kmap_atomic(page);
4866
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4867
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4868
		kunmap_atomic(src);
4869

4870 4871 4872
		mark_page_accessed(page);
		page_cache_release(page);
	}
4873

4874 4875 4876 4877
	return 0;
}

static int
4878 4879
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4880 4881 4882
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4883
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4884
	char __user *user_data = to_user_ptr(args->data_ptr);
4885

4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4899

4900
	i915_gem_chipset_flush(dev);
4901 4902
	return 0;
}
4903

4904
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4905
{
4906
	struct drm_i915_file_private *file_priv = file->driver_priv;
4907

4908 4909
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4910 4911 4912 4913
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4914
	spin_lock(&file_priv->mm.lock);
4915 4916 4917 4918 4919 4920 4921 4922 4923
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4924
	spin_unlock(&file_priv->mm.lock);
4925
}
4926

4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4939
	int ret;
4940 4941 4942 4943 4944 4945 4946 4947 4948

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;
4949
	file_priv->file = file;
4950 4951 4952 4953 4954 4955

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4956 4957 4958
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4959

4960
	return ret;
4961 4962
}

4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4976 4977
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4978
{
4979 4980 4981 4982 4983
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4984
	struct drm_i915_gem_object *obj;
4985
	bool unlock = true;
4986
	unsigned long count;
4987

4988 4989
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4990
			return 0;
4991

4992
		if (dev_priv->mm.shrinker_no_lock_stealing)
4993
			return 0;
4994

4995 4996
		unlock = false;
	}
4997

4998
	count = 0;
4999
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
5000
		if (obj->pages_pin_count == 0)
5001
			count += obj->base.size >> PAGE_SHIFT;
5002 5003 5004 5005 5006

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

B
Ben Widawsky 已提交
5007
		if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
5008
			count += obj->base.size >> PAGE_SHIFT;
5009
	}
5010

5011 5012
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5013

5014
	return count;
5015
}
5016 5017 5018 5019 5020 5021 5022 5023

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5024 5025
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
5043
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5044 5045 5046 5047 5048 5049 5050
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
5051
	struct i915_vma *vma;
5052

5053 5054
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5066 5067
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5092
			return SHRINK_STOP;
5093 5094

		if (dev_priv->mm.shrinker_no_lock_stealing)
5095
			return SHRINK_STOP;
5096 5097 5098 5099

		unlock = false;
	}

5100 5101 5102 5103 5104 5105
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5106 5107 5108 5109
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5110

5111 5112
	return freed;
}
5113 5114 5115 5116 5117 5118 5119 5120 5121

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5122
	if (vma->vm != obj_to_ggtt(obj))
5123 5124 5125 5126
		return NULL;

	return vma;
}