i915_gem.c 108.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
43 44
						    bool map_and_fenceable,
						    bool nonblocking);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89 90
static int
i915_gem_wait_for_error(struct drm_device *dev)
91 92 93 94 95 96 97 98 99
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

100 101 102 103 104 105 106 107 108 109
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
	ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
110
		return ret;
111
	}
112

113 114 115 116 117 118 119 120 121 122 123
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
124 125
}

126
int i915_mutex_lock_interruptible(struct drm_device *dev)
127 128 129
{
	int ret;

130
	ret = i915_gem_wait_for_error(dev);
131 132 133 134 135 136 137
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

138
	WARN_ON(i915_verify_lists(dev));
139 140
	return 0;
}
141

142
static inline bool
143
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144
{
C
Chris Wilson 已提交
145
	return obj->gtt_space && !obj->active;
146 147
}

J
Jesse Barnes 已提交
148 149
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
150
		    struct drm_file *file)
J
Jesse Barnes 已提交
151 152
{
	struct drm_i915_gem_init *args = data;
153

154 155 156
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

157 158 159
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
160

161 162 163 164
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
165
	mutex_lock(&dev->struct_mutex);
166 167
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
168 169
	mutex_unlock(&dev->struct_mutex);

170
	return 0;
171 172
}

173 174
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
175
			    struct drm_file *file)
176
{
177
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct drm_i915_gem_get_aperture *args = data;
179 180
	struct drm_i915_gem_object *obj;
	size_t pinned;
181

182
	pinned = 0;
183
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
184
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
185 186
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
187
	mutex_unlock(&dev->struct_mutex);
188

189
	args->aper_size = dev_priv->mm.gtt_total;
190
	args->aper_available_size = args->aper_size - pinned;
191

192 193 194
	return 0;
}

195 196 197 198 199
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
200
{
201
	struct drm_i915_gem_object *obj;
202 203
	int ret;
	u32 handle;
204

205
	size = roundup(size, PAGE_SIZE);
206 207
	if (size == 0)
		return -EINVAL;
208 209

	/* Allocate the new object */
210
	obj = i915_gem_alloc_object(dev, size);
211 212 213
	if (obj == NULL)
		return -ENOMEM;

214
	ret = drm_gem_handle_create(file, &obj->base, &handle);
215
	if (ret) {
216 217
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
218
		kfree(obj);
219
		return ret;
220
	}
221

222
	/* drop reference from allocate - handle holds it now */
223
	drm_gem_object_unreference(&obj->base);
224 225
	trace_i915_gem_object_create(obj);

226
	*handle_p = handle;
227 228 229
	return 0;
}

230 231 232 233 234 235
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
236
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
257

258 259 260 261
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

262
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
263
{
264
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
265 266

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
267
		obj->tiling_mode != I915_TILING_NONE;
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

296
static inline int
297 298
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

322 323 324
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
325
static int
326 327 328 329 330 331 332
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

333
	if (unlikely(page_do_bit17_swizzling))
334 335 336 337 338 339 340 341 342 343 344
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

345
	return ret ? -EFAULT : 0;
346 347
}

348 349 350 351
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
352
	if (unlikely(swizzled)) {
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

370 371 372 373 374 375 376 377 378 379 380 381
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
382 383 384
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
385 386 387 388 389 390 391 392 393 394 395

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

396
	return ret ? - EFAULT : 0;
397 398
}

399
static int
400 401 402 403
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
404
{
405
	char __user *user_data;
406
	ssize_t remain;
407
	loff_t offset;
408
	int shmem_page_offset, page_length, ret = 0;
409
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
410
	int hit_slowpath = 0;
411
	int prefaulted = 0;
412
	int needs_clflush = 0;
413 414
	struct scatterlist *sg;
	int i;
415

416
	user_data = (char __user *) (uintptr_t) args->data_ptr;
417 418
	remain = args->size;

419
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
420

421 422 423 424 425 426 427
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
428 429 430 431 432
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
433
	}
434

435 436 437 438 439 440
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

441
	offset = args->offset;
442

443
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
444 445
		struct page *page;

446 447 448 449 450 451
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

452 453 454 455 456
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
457
		shmem_page_offset = offset_in_page(offset);
458 459 460 461
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

462
		page = sg_page(sg);
463 464 465
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

466 467 468 469 470
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
471 472 473 474

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);

475
		if (!prefaulted) {
476
			ret = fault_in_multipages_writeable(user_data, remain);
477 478 479 480 481 482 483
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
484

485 486 487
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
488

489
		mutex_lock(&dev->struct_mutex);
490

491
next_page:
492 493
		mark_page_accessed(page);

494
		if (ret)
495 496
			goto out;

497
		remain -= page_length;
498
		user_data += page_length;
499 500 501
		offset += page_length;
	}

502
out:
503 504
	i915_gem_object_unpin_pages(obj);

505 506 507 508 509
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
	}
510 511 512 513

	return ret;
}

514 515 516 517 518 519 520
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
521
		     struct drm_file *file)
522 523
{
	struct drm_i915_gem_pread *args = data;
524
	struct drm_i915_gem_object *obj;
525
	int ret = 0;
526

527 528 529 530 531 532 533 534
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

535
	ret = i915_mutex_lock_interruptible(dev);
536
	if (ret)
537
		return ret;
538

539
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
540
	if (&obj->base == NULL) {
541 542
		ret = -ENOENT;
		goto unlock;
543
	}
544

545
	/* Bounds check source.  */
546 547
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
548
		ret = -EINVAL;
549
		goto out;
C
Chris Wilson 已提交
550 551
	}

552 553 554 555 556 557 558 559
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
560 561
	trace_i915_gem_object_pread(obj, args->offset, args->size);

562
	ret = i915_gem_shmem_pread(dev, obj, args, file);
563

564
out:
565
	drm_gem_object_unreference(&obj->base);
566
unlock:
567
	mutex_unlock(&dev->struct_mutex);
568
	return ret;
569 570
}

571 572
/* This is the fast write path which cannot handle
 * page faults in the source data
573
 */
574 575 576 577 578 579

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
580
{
581 582
	void __iomem *vaddr_atomic;
	void *vaddr;
583
	unsigned long unwritten;
584

P
Peter Zijlstra 已提交
585
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
586 587 588
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
589
						      user_data, length);
P
Peter Zijlstra 已提交
590
	io_mapping_unmap_atomic(vaddr_atomic);
591
	return unwritten;
592 593
}

594 595 596 597
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
598
static int
599 600
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
601
			 struct drm_i915_gem_pwrite *args,
602
			 struct drm_file *file)
603
{
604
	drm_i915_private_t *dev_priv = dev->dev_private;
605
	ssize_t remain;
606
	loff_t offset, page_base;
607
	char __user *user_data;
D
Daniel Vetter 已提交
608 609
	int page_offset, page_length, ret;

610
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
611 612 613 614 615 616 617 618 619 620
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
621 622 623 624

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

625
	offset = obj->gtt_offset + args->offset;
626 627 628 629

	while (remain > 0) {
		/* Operation in this page
		 *
630 631 632
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
633
		 */
634 635
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
636 637 638 639 640
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
641 642
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
643
		 */
644
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
645 646 647 648
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
649

650 651 652
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
653 654
	}

D
Daniel Vetter 已提交
655 656 657
out_unpin:
	i915_gem_object_unpin(obj);
out:
658
	return ret;
659 660
}

661 662 663 664
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
665
static int
666 667 668 669 670
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
671
{
672
	char *vaddr;
673
	int ret;
674

675
	if (unlikely(page_do_bit17_swizzling))
676
		return -EINVAL;
677

678 679 680 681 682 683 684 685 686 687 688
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
689

690
	return ret ? -EFAULT : 0;
691 692
}

693 694
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
695
static int
696 697 698 699 700
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
701
{
702 703
	char *vaddr;
	int ret;
704

705
	vaddr = kmap(page);
706
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
707 708 709
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
710 711
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
712 713
						user_data,
						page_length);
714 715 716 717 718
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
719 720 721
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
722
	kunmap(page);
723

724
	return ret ? -EFAULT : 0;
725 726 727
}

static int
728 729 730 731
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
732 733
{
	ssize_t remain;
734 735
	loff_t offset;
	char __user *user_data;
736
	int shmem_page_offset, page_length, ret = 0;
737
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
738
	int hit_slowpath = 0;
739 740
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
741 742
	int i;
	struct scatterlist *sg;
743

744
	user_data = (char __user *) (uintptr_t) args->data_ptr;
745 746
	remain = args->size;

747
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
748

749 750 751 752 753 754 755
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
756 757 758 759 760
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
761 762 763 764 765 766 767
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

768 769 770 771 772 773
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

774
	offset = args->offset;
775
	obj->dirty = 1;
776

777
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
778
		struct page *page;
779
		int partial_cacheline_write;
780

781 782 783 784 785 786
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

787 788 789 790 791
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
792
		shmem_page_offset = offset_in_page(offset);
793 794 795 796 797

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

798 799 800 801 802 803 804
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

805
		page = sg_page(sg);
806 807 808
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

809 810 811 812 813 814
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
815 816 817

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
818 819 820 821
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
822

823
		mutex_lock(&dev->struct_mutex);
824

825
next_page:
826 827 828
		set_page_dirty(page);
		mark_page_accessed(page);

829
		if (ret)
830 831
			goto out;

832
		remain -= page_length;
833
		user_data += page_length;
834
		offset += page_length;
835 836
	}

837
out:
838 839
	i915_gem_object_unpin_pages(obj);

840 841 842 843 844 845 846 847
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
		/* and flush dirty cachelines in case the object isn't in the cpu write
		 * domain anymore. */
		if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
			i915_gem_clflush_object(obj);
848
			i915_gem_chipset_flush(dev);
849
		}
850
	}
851

852
	if (needs_clflush_after)
853
		i915_gem_chipset_flush(dev);
854

855
	return ret;
856 857 858 859 860 861 862 863 864
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
865
		      struct drm_file *file)
866 867
{
	struct drm_i915_gem_pwrite *args = data;
868
	struct drm_i915_gem_object *obj;
869 870 871 872 873 874 875 876 877 878
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

879 880
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
881 882
	if (ret)
		return -EFAULT;
883

884
	ret = i915_mutex_lock_interruptible(dev);
885
	if (ret)
886
		return ret;
887

888
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
889
	if (&obj->base == NULL) {
890 891
		ret = -ENOENT;
		goto unlock;
892
	}
893

894
	/* Bounds check destination. */
895 896
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
897
		ret = -EINVAL;
898
		goto out;
C
Chris Wilson 已提交
899 900
	}

901 902 903 904 905 906 907 908
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
909 910
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
911
	ret = -EFAULT;
912 913 914 915 916 917
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
918
	if (obj->phys_obj) {
919
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
920 921 922
		goto out;
	}

923
	if (obj->cache_level == I915_CACHE_NONE &&
924
	    obj->tiling_mode == I915_TILING_NONE &&
925
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
926
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
927 928 929
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
930
	}
931

932
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
933
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
934

935
out:
936
	drm_gem_object_unreference(&obj->base);
937
unlock:
938
	mutex_unlock(&dev->struct_mutex);
939 940 941
	return ret;
}

942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
int
i915_gem_check_wedge(struct drm_i915_private *dev_priv,
		     bool interruptible)
{
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

		/* Recovery complete, but still wedged means reset failure. */
		if (recovery_complete)
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
	atomic_read(&dev_priv->mm.wedged))
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

		ret = i915_gem_check_wedge(dev_priv, interruptible);
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

	ret = i915_gem_check_wedge(dev_priv, interruptible);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	return __wait_seqno(ring, seqno, interruptible, NULL);
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return 0;
}

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_gem_check_wedge(dev_priv, true);
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

	mutex_unlock(&dev->struct_mutex);
	ret = __wait_seqno(ring, seqno, true, NULL);
	mutex_lock(&dev->struct_mutex);

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return ret;
}

1176
/**
1177 1178
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1179 1180 1181
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1182
			  struct drm_file *file)
1183 1184
{
	struct drm_i915_gem_set_domain *args = data;
1185
	struct drm_i915_gem_object *obj;
1186 1187
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1188 1189
	int ret;

1190
	/* Only handle setting domains to types used by the CPU. */
1191
	if (write_domain & I915_GEM_GPU_DOMAINS)
1192 1193
		return -EINVAL;

1194
	if (read_domains & I915_GEM_GPU_DOMAINS)
1195 1196 1197 1198 1199 1200 1201 1202
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1203
	ret = i915_mutex_lock_interruptible(dev);
1204
	if (ret)
1205
		return ret;
1206

1207
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1208
	if (&obj->base == NULL) {
1209 1210
		ret = -ENOENT;
		goto unlock;
1211
	}
1212

1213 1214 1215 1216 1217 1218 1219 1220
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1221 1222
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1223 1224 1225 1226 1227 1228 1229

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1230
	} else {
1231
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1232 1233
	}

1234
unref:
1235
	drm_gem_object_unreference(&obj->base);
1236
unlock:
1237 1238 1239 1240 1241 1242 1243 1244 1245
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1246
			 struct drm_file *file)
1247 1248
{
	struct drm_i915_gem_sw_finish *args = data;
1249
	struct drm_i915_gem_object *obj;
1250 1251
	int ret = 0;

1252
	ret = i915_mutex_lock_interruptible(dev);
1253
	if (ret)
1254
		return ret;
1255

1256
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1257
	if (&obj->base == NULL) {
1258 1259
		ret = -ENOENT;
		goto unlock;
1260 1261 1262
	}

	/* Pinned buffers may be scanout, so flush the cache */
1263
	if (obj->pin_count)
1264 1265
		i915_gem_object_flush_cpu_write_domain(obj);

1266
	drm_gem_object_unreference(&obj->base);
1267
unlock:
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1281
		    struct drm_file *file)
1282 1283 1284 1285 1286
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1287
	obj = drm_gem_object_lookup(dev, file, args->handle);
1288
	if (obj == NULL)
1289
		return -ENOENT;
1290

1291 1292 1293 1294 1295 1296 1297 1298
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1299
	addr = vm_mmap(obj->filp, 0, args->size,
1300 1301
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1302
	drm_gem_object_unreference_unlocked(obj);
1303 1304 1305 1306 1307 1308 1309 1310
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1329 1330
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1331
	drm_i915_private_t *dev_priv = dev->dev_private;
1332 1333 1334
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1335
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1336 1337 1338 1339 1340

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1341 1342 1343
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1344

C
Chris Wilson 已提交
1345 1346
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1347
	/* Now bind it into the GTT if needed */
1348 1349 1350
	ret = i915_gem_object_pin(obj, 0, true, false);
	if (ret)
		goto unlock;
1351

1352 1353 1354
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1355

1356
	ret = i915_gem_object_get_fence(obj);
1357
	if (ret)
1358
		goto unpin;
1359

1360 1361
	obj->fault_mappable = true;

1362
	pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1363 1364 1365 1366
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1367 1368
unpin:
	i915_gem_object_unpin(obj);
1369
unlock:
1370
	mutex_unlock(&dev->struct_mutex);
1371
out:
1372
	switch (ret) {
1373
	case -EIO:
1374 1375 1376 1377 1378
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
		if (!atomic_read(&dev_priv->mm.wedged))
			return VM_FAULT_SIGBUS;
1379
	case -EAGAIN:
1380 1381 1382 1383 1384 1385 1386
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1387
		set_need_resched();
1388 1389
	case 0:
	case -ERESTARTSYS:
1390
	case -EINTR:
1391 1392 1393 1394 1395
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1396
		return VM_FAULT_NOPAGE;
1397 1398
	case -ENOMEM:
		return VM_FAULT_OOM;
1399 1400
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1401
	default:
1402
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1403
		return VM_FAULT_SIGBUS;
1404 1405 1406
	}
}

1407 1408 1409 1410
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1411
 * Preserve the reservation of the mmapping with the DRM core code, but
1412 1413 1414 1415 1416 1417 1418 1419 1420
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1421
void
1422
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1423
{
1424 1425
	if (!obj->fault_mappable)
		return;
1426

1427 1428 1429 1430
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1431

1432
	obj->fault_mappable = false;
1433 1434
}

1435
static uint32_t
1436
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1437
{
1438
	uint32_t gtt_size;
1439 1440

	if (INTEL_INFO(dev)->gen >= 4 ||
1441 1442
	    tiling_mode == I915_TILING_NONE)
		return size;
1443 1444 1445

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1446
		gtt_size = 1024*1024;
1447
	else
1448
		gtt_size = 512*1024;
1449

1450 1451
	while (gtt_size < size)
		gtt_size <<= 1;
1452

1453
	return gtt_size;
1454 1455
}

1456 1457 1458 1459 1460
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1461
 * potential fence register mapping.
1462 1463
 */
static uint32_t
1464 1465 1466
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1467 1468 1469 1470 1471
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1472
	if (INTEL_INFO(dev)->gen >= 4 ||
1473
	    tiling_mode == I915_TILING_NONE)
1474 1475
		return 4096;

1476 1477 1478 1479
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1480
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1481 1482
}

1483 1484 1485
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1486 1487 1488
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1489 1490 1491 1492
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1493
uint32_t
1494 1495 1496
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1497 1498 1499 1500 1501
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1502
	    tiling_mode == I915_TILING_NONE)
1503 1504
		return 4096;

1505 1506 1507
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1508
	 */
1509
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1510 1511
}

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
		return ret;

	i915_gem_shrink_all(dev_priv);
	return drm_gem_create_mmap_offset(&obj->base);
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1548
int
1549 1550 1551 1552
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1553
{
1554
	struct drm_i915_private *dev_priv = dev->dev_private;
1555
	struct drm_i915_gem_object *obj;
1556 1557
	int ret;

1558
	ret = i915_mutex_lock_interruptible(dev);
1559
	if (ret)
1560
		return ret;
1561

1562
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1563
	if (&obj->base == NULL) {
1564 1565 1566
		ret = -ENOENT;
		goto unlock;
	}
1567

1568
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1569
		ret = -E2BIG;
1570
		goto out;
1571 1572
	}

1573
	if (obj->madv != I915_MADV_WILLNEED) {
1574
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1575 1576
		ret = -EINVAL;
		goto out;
1577 1578
	}

1579 1580 1581
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1582

1583
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1584

1585
out:
1586
	drm_gem_object_unreference(&obj->base);
1587
unlock:
1588
	mutex_unlock(&dev->struct_mutex);
1589
	return ret;
1590 1591
}

1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1616 1617 1618
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1619 1620 1621
{
	struct inode *inode;

1622
	i915_gem_object_free_mmap_offset(obj);
1623

1624 1625
	if (obj->base.filp == NULL)
		return;
1626

D
Daniel Vetter 已提交
1627 1628 1629 1630 1631
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1632
	inode = obj->base.filp->f_path.dentry->d_inode;
D
Daniel Vetter 已提交
1633
	shmem_truncate_range(inode, 0, (loff_t)-1);
1634

D
Daniel Vetter 已提交
1635 1636
	obj->madv = __I915_MADV_PURGED;
}
1637

D
Daniel Vetter 已提交
1638 1639 1640 1641
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1642 1643
}

1644
static void
1645
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1646
{
1647
	int page_count = obj->base.size / PAGE_SIZE;
1648
	struct scatterlist *sg;
C
Chris Wilson 已提交
1649
	int ret, i;
1650

1651
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1652

C
Chris Wilson 已提交
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1663
	if (i915_gem_object_needs_bit17_swizzle(obj))
1664 1665
		i915_gem_object_save_bit_17_swizzle(obj);

1666 1667
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1668

1669 1670 1671
	for_each_sg(obj->pages->sgl, sg, page_count, i) {
		struct page *page = sg_page(sg);

1672
		if (obj->dirty)
1673
			set_page_dirty(page);
1674

1675
		if (obj->madv == I915_MADV_WILLNEED)
1676
			mark_page_accessed(page);
1677

1678
		page_cache_release(page);
1679
	}
1680
	obj->dirty = 0;
1681

1682 1683
	sg_free_table(obj->pages);
	kfree(obj->pages);
1684
}
C
Chris Wilson 已提交
1685

1686 1687 1688 1689 1690
static int
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1691
	if (obj->pages == NULL)
1692 1693 1694
		return 0;

	BUG_ON(obj->gtt_space);
C
Chris Wilson 已提交
1695

1696 1697 1698
	if (obj->pages_pin_count)
		return -EBUSY;

1699
	ops->put_pages(obj);
1700
	obj->pages = NULL;
1701 1702

	list_del(&obj->gtt_list);
C
Chris Wilson 已提交
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
		if (i915_gem_object_is_purgeable(obj) &&
1719
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj) &&
		    i915_gem_object_unbind(obj) == 0 &&
1731
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1749
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1750 1751
}

1752
static int
C
Chris Wilson 已提交
1753
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1754
{
C
Chris Wilson 已提交
1755
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1756 1757
	int page_count, i;
	struct address_space *mapping;
1758 1759
	struct sg_table *st;
	struct scatterlist *sg;
1760
	struct page *page;
C
Chris Wilson 已提交
1761
	gfp_t gfp;
1762

C
Chris Wilson 已提交
1763 1764 1765 1766 1767 1768 1769
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1770 1771 1772 1773
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1774
	page_count = obj->base.size / PAGE_SIZE;
1775 1776 1777
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1778
		return -ENOMEM;
1779
	}
1780

1781 1782 1783 1784 1785
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
C
Chris Wilson 已提交
1786 1787
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
S
Sedat Dilek 已提交
1788
	gfp |= __GFP_NORETRY | __GFP_NOWARN;
C
Chris Wilson 已提交
1789
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1790
	for_each_sg(st->sgl, sg, page_count, i) {
C
Chris Wilson 已提交
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
S
Sedat Dilek 已提交
1801
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
C
Chris Wilson 已提交
1802 1803 1804 1805 1806 1807 1808
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

S
Sedat Dilek 已提交
1809
			gfp |= __GFP_NORETRY | __GFP_NOWARN;
C
Chris Wilson 已提交
1810 1811
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1812

1813
		sg_set_page(sg, page, PAGE_SIZE, 0);
1814 1815
	}

1816 1817
	obj->pages = st;

1818
	if (i915_gem_object_needs_bit17_swizzle(obj))
1819 1820 1821 1822 1823
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1824 1825 1826 1827
	for_each_sg(st->sgl, sg, i, page_count)
		page_cache_release(sg_page(sg));
	sg_free_table(st);
	kfree(st);
1828
	return PTR_ERR(page);
1829 1830
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1845
	if (obj->pages)
1846 1847
		return 0;

1848 1849
	BUG_ON(obj->pages_pin_count);

1850 1851 1852 1853 1854 1855
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
	return 0;
1856 1857
}

1858
void
1859
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1860 1861
			       struct intel_ring_buffer *ring,
			       u32 seqno)
1862
{
1863
	struct drm_device *dev = obj->base.dev;
1864
	struct drm_i915_private *dev_priv = dev->dev_private;
1865

1866
	BUG_ON(ring == NULL);
1867
	obj->ring = ring;
1868 1869

	/* Add a reference if we're newly entering the active list. */
1870 1871 1872
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1873
	}
1874

1875
	/* Move from whatever list we were on to the tail of execution. */
1876 1877
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1878

1879
	obj->last_read_seqno = seqno;
1880

1881
	if (obj->fenced_gpu_access) {
1882 1883
		obj->last_fenced_seqno = seqno;

1884 1885 1886 1887 1888 1889 1890 1891
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1892 1893 1894 1895 1896
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1897
{
1898
	struct drm_device *dev = obj->base.dev;
1899
	struct drm_i915_private *dev_priv = dev->dev_private;
1900

1901
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1902
	BUG_ON(!obj->active);
1903

1904 1905
	if (obj->pin_count) /* are we a framebuffer? */
		intel_mark_fb_idle(obj);
1906

1907
	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1908

1909
	list_del_init(&obj->ring_list);
1910 1911
	obj->ring = NULL;

1912 1913 1914 1915 1916
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1917 1918 1919 1920 1921 1922
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1923
}
1924

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
static u32
i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

u32
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request == 0)
		ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);

	return ring->outstanding_lazy_request;
}

1947
int
C
Chris Wilson 已提交
1948
i915_add_request(struct intel_ring_buffer *ring,
1949
		 struct drm_file *file,
1950
		 u32 *out_seqno)
1951
{
C
Chris Wilson 已提交
1952
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1953
	struct drm_i915_gem_request *request;
1954
	u32 request_ring_position;
1955
	u32 seqno;
1956
	int was_empty;
1957 1958
	int ret;

1959 1960 1961 1962 1963 1964 1965
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
1966 1967 1968
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
1969

1970 1971 1972
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
1973

1974
	seqno = i915_gem_next_request_seqno(ring);
1975

1976 1977 1978 1979 1980 1981 1982
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

1983
	ret = ring->add_request(ring, &seqno);
1984 1985 1986 1987
	if (ret) {
		kfree(request);
		return ret;
	}
1988

C
Chris Wilson 已提交
1989
	trace_i915_gem_request_add(ring, seqno);
1990 1991

	request->seqno = seqno;
1992
	request->ring = ring;
1993
	request->tail = request_ring_position;
1994
	request->emitted_jiffies = jiffies;
1995 1996
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
1997
	request->file_priv = NULL;
1998

C
Chris Wilson 已提交
1999 2000 2001
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2002
		spin_lock(&file_priv->mm.lock);
2003
		request->file_priv = file_priv;
2004
		list_add_tail(&request->client_list,
2005
			      &file_priv->mm.request_list);
2006
		spin_unlock(&file_priv->mm.lock);
2007
	}
2008

2009
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2010

B
Ben Gamari 已提交
2011
	if (!dev_priv->mm.suspended) {
2012 2013
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
2014
				  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2015
		}
2016
		if (was_empty) {
2017
			queue_delayed_work(dev_priv->wq,
2018 2019
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2020 2021
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2022
	}
2023

2024 2025
	if (out_seqno)
		*out_seqno = seqno;
2026
	return 0;
2027 2028
}

2029 2030
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2031
{
2032
	struct drm_i915_file_private *file_priv = request->file_priv;
2033

2034 2035
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2036

2037
	spin_lock(&file_priv->mm.lock);
2038 2039 2040 2041
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2042
	spin_unlock(&file_priv->mm.lock);
2043 2044
}

2045 2046
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2047
{
2048 2049
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2050

2051 2052 2053
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2054

2055
		list_del(&request->list);
2056
		i915_gem_request_remove_from_client(request);
2057 2058
		kfree(request);
	}
2059

2060
	while (!list_empty(&ring->active_list)) {
2061
		struct drm_i915_gem_object *obj;
2062

2063 2064 2065
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2066

2067
		i915_gem_object_move_to_inactive(obj);
2068 2069 2070
	}
}

2071 2072 2073 2074 2075
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2076
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2077
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2078

2079
		i915_gem_write_fence(dev, i, NULL);
2080

2081 2082
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
2083

2084 2085 2086
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
2087
	}
2088 2089

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2090 2091
}

2092
void i915_gem_reset(struct drm_device *dev)
2093
{
2094
	struct drm_i915_private *dev_priv = dev->dev_private;
2095
	struct drm_i915_gem_object *obj;
2096
	struct intel_ring_buffer *ring;
2097
	int i;
2098

2099 2100
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2101 2102 2103 2104

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
2105
	list_for_each_entry(obj,
2106
			    &dev_priv->mm.inactive_list,
2107
			    mm_list)
2108
	{
2109
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2110
	}
2111 2112

	/* The fence registers are invalidated so clear them out */
2113
	i915_gem_reset_fences(dev);
2114 2115 2116 2117 2118
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2119
void
C
Chris Wilson 已提交
2120
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2121 2122
{
	uint32_t seqno;
2123
	int i;
2124

C
Chris Wilson 已提交
2125
	if (list_empty(&ring->request_list))
2126 2127
		return;

C
Chris Wilson 已提交
2128
	WARN_ON(i915_verify_lists(ring->dev));
2129

2130
	seqno = ring->get_seqno(ring, true);
2131

2132
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
2133 2134 2135
		if (seqno >= ring->sync_seqno[i])
			ring->sync_seqno[i] = 0;

2136
	while (!list_empty(&ring->request_list)) {
2137 2138
		struct drm_i915_gem_request *request;

2139
		request = list_first_entry(&ring->request_list,
2140 2141 2142
					   struct drm_i915_gem_request,
					   list);

2143
		if (!i915_seqno_passed(seqno, request->seqno))
2144 2145
			break;

C
Chris Wilson 已提交
2146
		trace_i915_gem_request_retire(ring, request->seqno);
2147 2148 2149 2150 2151 2152
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2153 2154

		list_del(&request->list);
2155
		i915_gem_request_remove_from_client(request);
2156 2157
		kfree(request);
	}
2158

2159 2160 2161 2162
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2163
		struct drm_i915_gem_object *obj;
2164

2165
		obj = list_first_entry(&ring->active_list,
2166 2167
				      struct drm_i915_gem_object,
				      ring_list);
2168

2169
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2170
			break;
2171

2172
		i915_gem_object_move_to_inactive(obj);
2173
	}
2174

C
Chris Wilson 已提交
2175 2176
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2177
		ring->irq_put(ring);
C
Chris Wilson 已提交
2178
		ring->trace_irq_seqno = 0;
2179
	}
2180

C
Chris Wilson 已提交
2181
	WARN_ON(i915_verify_lists(ring->dev));
2182 2183
}

2184 2185 2186 2187
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2188
	struct intel_ring_buffer *ring;
2189
	int i;
2190

2191 2192
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2193 2194
}

2195
static void
2196 2197 2198 2199
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2200
	struct intel_ring_buffer *ring;
2201 2202
	bool idle;
	int i;
2203 2204 2205 2206 2207

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2208 2209
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2210 2211
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2212 2213
		return;
	}
2214

2215
	i915_gem_retire_requests(dev);
2216

2217 2218
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2219
	 */
2220
	idle = true;
2221
	for_each_ring(ring, dev_priv, i) {
2222 2223
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
2224 2225

		idle &= list_empty(&ring->request_list);
2226 2227
	}

2228
	if (!dev_priv->mm.suspended && !idle)
2229 2230
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2231 2232
	if (idle)
		intel_mark_idle(dev);
2233

2234 2235 2236
	mutex_unlock(&dev->struct_mutex);
}

2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2248
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2249 2250 2251 2252 2253 2254 2255 2256 2257
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2286
	struct timespec timeout_stack, *timeout = NULL;
2287 2288 2289
	u32 seqno = 0;
	int ret = 0;

2290 2291 2292 2293
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2305 2306
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2307 2308 2309 2310
	if (ret)
		goto out;

	if (obj->active) {
2311
		seqno = obj->last_read_seqno;
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

2329 2330 2331 2332 2333
	ret = __wait_seqno(ring, seqno, true, timeout);
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2334 2335 2336 2337 2338 2339 2340 2341
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2365
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2366
		return i915_gem_object_wait_rendering(obj, false);
2367 2368 2369

	idx = intel_ring_sync_index(from, to);

2370
	seqno = obj->last_read_seqno;
2371 2372 2373
	if (seqno <= from->sync_seqno[idx])
		return 0;

2374 2375 2376
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2377

2378
	ret = to->sync_to(to, from, seqno);
2379 2380
	if (!ret)
		from->sync_seqno[idx] = seqno;
2381

2382
	return ret;
2383 2384
}

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2395 2396 2397
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2409 2410 2411
/**
 * Unbinds an object from the GTT aperture.
 */
2412
int
2413
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2414
{
2415
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2416 2417
	int ret = 0;

2418
	if (obj->gtt_space == NULL)
2419 2420
		return 0;

2421 2422
	if (obj->pin_count)
		return -EBUSY;
2423

2424 2425
	BUG_ON(obj->pages == NULL);

2426
	ret = i915_gem_object_finish_gpu(obj);
2427
	if (ret)
2428 2429 2430 2431 2432 2433
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2434
	i915_gem_object_finish_gtt(obj);
2435

2436
	/* release the fence reg _after_ flushing */
2437
	ret = i915_gem_object_put_fence(obj);
2438
	if (ret)
2439
		return ret;
2440

C
Chris Wilson 已提交
2441 2442
	trace_i915_gem_object_unbind(obj);

2443 2444
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2445 2446 2447 2448
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2449
	i915_gem_gtt_finish_object(obj);
2450

C
Chris Wilson 已提交
2451 2452
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2453
	/* Avoid an unnecessary call to unbind on rebind. */
2454
	obj->map_and_fenceable = true;
2455

2456 2457 2458
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2459

2460
	return 0;
2461 2462
}

2463
static int i915_ring_idle(struct intel_ring_buffer *ring)
2464
{
2465
	if (list_empty(&ring->active_list))
2466 2467
		return 0;

2468
	return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
2469 2470
}

2471
int i915_gpu_idle(struct drm_device *dev)
2472 2473
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2474
	struct intel_ring_buffer *ring;
2475
	int ret, i;
2476 2477

	/* Flush everything onto the inactive list. */
2478
	for_each_ring(ring, dev_priv, i) {
2479 2480 2481 2482
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2483
		ret = i915_ring_idle(ring);
2484 2485 2486
		if (ret)
			return ret;
	}
2487

2488
	return 0;
2489 2490
}

2491 2492
static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
					struct drm_i915_gem_object *obj)
2493 2494 2495 2496
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2497 2498
	if (obj) {
		u32 size = obj->gtt_space->size;
2499

2500 2501 2502 2503 2504
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= (uint64_t)((obj->stride / 128) - 1) <<
			SANDYBRIDGE_FENCE_PITCH_SHIFT;
2505

2506 2507 2508 2509 2510
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2511

2512 2513
	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
2514 2515
}

2516 2517
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2518 2519 2520 2521
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint64_t val;

2522 2523
	if (obj) {
		u32 size = obj->gtt_space->size;
2524

2525 2526 2527 2528 2529 2530 2531 2532 2533
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
		val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2534

2535 2536
	I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
	POSTING_READ(FENCE_REG_965_0 + reg * 8);
2537 2538
}

2539 2540
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2541 2542
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2543
	u32 val;
2544

2545 2546 2547 2548
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2549

2550 2551 2552 2553 2554
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2555

2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2581 2582
}

2583 2584
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2585 2586 2587 2588
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2589 2590 2591
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2592

2593 2594 2595 2596 2597
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2598

2599 2600
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2601

2602 2603 2604 2605 2606 2607 2608 2609
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2610

2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
	default: break;
	}
2627 2628
}

2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2655
static int
C
Chris Wilson 已提交
2656
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2657
{
2658
	if (obj->last_fenced_seqno) {
2659
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2660 2661
		if (ret)
			return ret;
2662 2663 2664 2665

		obj->last_fenced_seqno = 0;
	}

2666 2667 2668 2669 2670 2671
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2672
	obj->fenced_gpu_access = false;
2673 2674 2675 2676 2677 2678
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2679
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2680 2681
	int ret;

C
Chris Wilson 已提交
2682
	ret = i915_gem_object_flush_fence(obj);
2683 2684 2685
	if (ret)
		return ret;

2686 2687
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2688

2689 2690 2691 2692
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2693 2694 2695 2696 2697

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2698
i915_find_fence_reg(struct drm_device *dev)
2699 2700
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2701
	struct drm_i915_fence_reg *reg, *avail;
2702
	int i;
2703 2704

	/* First try to find a free reg */
2705
	avail = NULL;
2706 2707 2708
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2709
			return reg;
2710

2711
		if (!reg->pin_count)
2712
			avail = reg;
2713 2714
	}

2715 2716
	if (avail == NULL)
		return NULL;
2717 2718

	/* None available, try to steal one or wait for a user to finish */
2719
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2720
		if (reg->pin_count)
2721 2722
			continue;

C
Chris Wilson 已提交
2723
		return reg;
2724 2725
	}

C
Chris Wilson 已提交
2726
	return NULL;
2727 2728
}

2729
/**
2730
 * i915_gem_object_get_fence - set up fencing for an object
2731 2732 2733 2734 2735 2736 2737 2738 2739
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2740 2741
 *
 * For an untiled surface, this removes any existing fence.
2742
 */
2743
int
2744
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2745
{
2746
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2747
	struct drm_i915_private *dev_priv = dev->dev_private;
2748
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2749
	struct drm_i915_fence_reg *reg;
2750
	int ret;
2751

2752 2753 2754
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2755
	if (obj->fence_dirty) {
2756 2757 2758 2759
		ret = i915_gem_object_flush_fence(obj);
		if (ret)
			return ret;
	}
2760

2761
	/* Just update our place in the LRU if our fence is getting reused. */
2762 2763
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2764
		if (!obj->fence_dirty) {
2765 2766 2767 2768 2769 2770 2771 2772
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2773

2774 2775 2776 2777
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

			ret = i915_gem_object_flush_fence(old);
2778 2779 2780
			if (ret)
				return ret;

2781
			i915_gem_object_fence_lost(old);
2782
		}
2783
	} else
2784 2785
		return 0;

2786
	i915_gem_object_update_fence(obj, reg, enable);
2787
	obj->fence_dirty = false;
2788

2789
	return 0;
2790 2791
}

2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
	 * crossing memory domains and dieing.
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2862 2863 2864 2865
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2866
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2867
			    unsigned alignment,
2868 2869
			    bool map_and_fenceable,
			    bool nonblocking)
2870
{
2871
	struct drm_device *dev = obj->base.dev;
2872 2873
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2874
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2875
	bool mappable, fenceable;
2876
	int ret;
2877

2878
	if (obj->madv != I915_MADV_WILLNEED) {
2879 2880 2881 2882
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2893

2894
	if (alignment == 0)
2895 2896
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2897
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2898 2899 2900 2901
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2902
	size = map_and_fenceable ? fence_size : obj->base.size;
2903

2904 2905 2906
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2907
	if (obj->base.size >
2908
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2909 2910 2911 2912
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2913
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
2914 2915 2916
	if (ret)
		return ret;

2917 2918
	i915_gem_object_pin_pages(obj);

2919
 search_free:
2920
	if (map_and_fenceable)
2921
		free_space =
2922 2923 2924 2925
			drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
							  size, alignment, obj->cache_level,
							  0, dev_priv->mm.gtt_mappable_end,
							  false);
2926
	else
2927 2928 2929
		free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
						      size, alignment, obj->cache_level,
						      false);
2930 2931

	if (free_space != NULL) {
2932
		if (map_and_fenceable)
2933
			obj->gtt_space =
2934
				drm_mm_get_block_range_generic(free_space,
2935
							       size, alignment, obj->cache_level,
2936
							       0, dev_priv->mm.gtt_mappable_end,
2937
							       false);
2938
		else
2939
			obj->gtt_space =
2940 2941 2942
				drm_mm_get_block_generic(free_space,
							 size, alignment, obj->cache_level,
							 false);
2943
	}
2944
	if (obj->gtt_space == NULL) {
2945
		ret = i915_gem_evict_something(dev, size, alignment,
2946
					       obj->cache_level,
2947 2948
					       map_and_fenceable,
					       nonblocking);
2949 2950
		if (ret) {
			i915_gem_object_unpin_pages(obj);
2951
			return ret;
2952
		}
2953

2954 2955
		goto search_free;
	}
2956 2957 2958
	if (WARN_ON(!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level))) {
2959
		i915_gem_object_unpin_pages(obj);
2960 2961
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
2962
		return -EINVAL;
2963 2964 2965
	}


2966
	ret = i915_gem_gtt_prepare_object(obj);
2967
	if (ret) {
2968
		i915_gem_object_unpin_pages(obj);
2969 2970
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
C
Chris Wilson 已提交
2971
		return ret;
2972 2973
	}

2974 2975
	if (!dev_priv->mm.aliasing_ppgtt)
		i915_gem_gtt_bind_object(obj, obj->cache_level);
2976

C
Chris Wilson 已提交
2977
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2978
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2979

2980
	obj->gtt_offset = obj->gtt_space->start;
C
Chris Wilson 已提交
2981

2982
	fenceable =
2983
		obj->gtt_space->size == fence_size &&
2984
		(obj->gtt_space->start & (fence_alignment - 1)) == 0;
2985

2986
	mappable =
2987
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2988

2989
	obj->map_and_fenceable = mappable && fenceable;
2990

2991
	i915_gem_object_unpin_pages(obj);
C
Chris Wilson 已提交
2992
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2993
	i915_gem_verify_gtt(dev);
2994 2995 2996 2997
	return 0;
}

void
2998
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2999 3000 3001 3002 3003
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3004
	if (obj->pages == NULL)
3005 3006
		return;

3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3018
	trace_i915_gem_object_clflush(obj);
3019

3020
	drm_clflush_sg(obj->pages);
3021 3022 3023 3024
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3025
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3026
{
C
Chris Wilson 已提交
3027 3028
	uint32_t old_write_domain;

3029
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3030 3031
		return;

3032
	/* No actual flushing is required for the GTT write domain.  Writes
3033 3034
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3035 3036 3037 3038
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3039
	 */
3040 3041
	wmb();

3042 3043
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3044 3045

	trace_i915_gem_object_change_domain(obj,
3046
					    obj->base.read_domains,
C
Chris Wilson 已提交
3047
					    old_write_domain);
3048 3049 3050 3051
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3052
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3053
{
C
Chris Wilson 已提交
3054
	uint32_t old_write_domain;
3055

3056
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3057 3058 3059
		return;

	i915_gem_clflush_object(obj);
3060
	i915_gem_chipset_flush(obj->base.dev);
3061 3062
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3063 3064

	trace_i915_gem_object_change_domain(obj,
3065
					    obj->base.read_domains,
C
Chris Wilson 已提交
3066
					    old_write_domain);
3067 3068
}

3069 3070 3071 3072 3073 3074
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3075
int
3076
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3077
{
3078
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3079
	uint32_t old_write_domain, old_read_domains;
3080
	int ret;
3081

3082
	/* Not valid to be called on unbound objects. */
3083
	if (obj->gtt_space == NULL)
3084 3085
		return -EINVAL;

3086 3087 3088
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3089
	ret = i915_gem_object_wait_rendering(obj, !write);
3090 3091 3092
	if (ret)
		return ret;

3093
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3094

3095 3096
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3097

3098 3099 3100
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3101 3102
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3103
	if (write) {
3104 3105 3106
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3107 3108
	}

C
Chris Wilson 已提交
3109 3110 3111 3112
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3113 3114 3115 3116
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3117 3118 3119
	return 0;
}

3120 3121 3122
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3123 3124
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3135 3136 3137 3138 3139 3140
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3152
		if (INTEL_INFO(dev)->gen < 6) {
3153 3154 3155 3156 3157
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3158 3159
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3160 3161 3162
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3163 3164

		obj->gtt_space->color = cache_level;
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3191
	i915_gem_verify_gtt(dev);
3192 3193 3194
	return 0;
}

B
Ben Widawsky 已提交
3195 3196
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3197
{
B
Ben Widawsky 已提交
3198
	struct drm_i915_gem_caching *args = data;
3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3212
	args->caching = obj->cache_level != I915_CACHE_NONE;
3213 3214 3215 3216 3217 3218 3219

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3220 3221
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3222
{
B
Ben Widawsky 已提交
3223
	struct drm_i915_gem_caching *args = data;
3224 3225 3226 3227
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3228 3229
	switch (args->caching) {
	case I915_CACHING_NONE:
3230 3231
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3232
	case I915_CACHING_CACHED:
3233 3234 3235 3236 3237 3238
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3239 3240 3241 3242
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3257
/*
3258 3259 3260
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3261 3262
 */
int
3263 3264
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3265
				     struct intel_ring_buffer *pipelined)
3266
{
3267
	u32 old_read_domains, old_write_domain;
3268 3269
	int ret;

3270
	if (pipelined != obj->ring) {
3271 3272
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3273 3274 3275
			return ret;
	}

3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3289 3290 3291 3292
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3293
	ret = i915_gem_object_pin(obj, alignment, true, false);
3294 3295 3296
	if (ret)
		return ret;

3297 3298
	i915_gem_object_flush_cpu_write_domain(obj);

3299
	old_write_domain = obj->base.write_domain;
3300
	old_read_domains = obj->base.read_domains;
3301 3302 3303 3304

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3305
	obj->base.write_domain = 0;
3306
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3307 3308 3309

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3310
					    old_write_domain);
3311 3312 3313 3314

	return 0;
}

3315
int
3316
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3317
{
3318 3319
	int ret;

3320
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3321 3322
		return 0;

3323
	ret = i915_gem_object_wait_rendering(obj, false);
3324 3325 3326
	if (ret)
		return ret;

3327 3328
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3329
	return 0;
3330 3331
}

3332 3333 3334 3335 3336 3337
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3338
int
3339
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3340
{
C
Chris Wilson 已提交
3341
	uint32_t old_write_domain, old_read_domains;
3342 3343
	int ret;

3344 3345 3346
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3347
	ret = i915_gem_object_wait_rendering(obj, !write);
3348 3349 3350
	if (ret)
		return ret;

3351
	i915_gem_object_flush_gtt_write_domain(obj);
3352

3353 3354
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3355

3356
	/* Flush the CPU cache if it's still invalid. */
3357
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3358 3359
		i915_gem_clflush_object(obj);

3360
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3361 3362 3363 3364 3365
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3366
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3367 3368 3369 3370 3371

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3372 3373
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3374
	}
3375

C
Chris Wilson 已提交
3376 3377 3378 3379
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3380 3381 3382
	return 0;
}

3383 3384 3385
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3386 3387 3388 3389
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3390 3391 3392
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3393
static int
3394
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3395
{
3396 3397
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3398
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3399 3400 3401 3402
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3403

3404 3405 3406
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3407
	spin_lock(&file_priv->mm.lock);
3408
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3409 3410
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3411

3412 3413
		ring = request->ring;
		seqno = request->seqno;
3414
	}
3415
	spin_unlock(&file_priv->mm.lock);
3416

3417 3418
	if (seqno == 0)
		return 0;
3419

3420
	ret = __wait_seqno(ring, seqno, true, NULL);
3421 3422
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3423 3424 3425 3426

	return ret;
}

3427
int
3428 3429
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3430 3431
		    bool map_and_fenceable,
		    bool nonblocking)
3432 3433 3434
{
	int ret;

3435 3436
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3437

3438 3439 3440 3441
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3442
			     "bo is already pinned with incorrect alignment:"
3443 3444
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3445
			     obj->gtt_offset, alignment,
3446
			     map_and_fenceable,
3447
			     obj->map_and_fenceable);
3448 3449 3450 3451 3452 3453
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3454
	if (obj->gtt_space == NULL) {
3455
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3456 3457
						  map_and_fenceable,
						  nonblocking);
3458
		if (ret)
3459
			return ret;
3460
	}
J
Jesse Barnes 已提交
3461

3462 3463 3464
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3465
	obj->pin_count++;
3466
	obj->pin_mappable |= map_and_fenceable;
3467 3468 3469 3470 3471

	return 0;
}

void
3472
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3473
{
3474 3475
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3476

3477
	if (--obj->pin_count == 0)
3478
		obj->pin_mappable = false;
3479 3480 3481 3482
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3483
		   struct drm_file *file)
3484 3485
{
	struct drm_i915_gem_pin *args = data;
3486
	struct drm_i915_gem_object *obj;
3487 3488
	int ret;

3489 3490 3491
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3492

3493
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3494
	if (&obj->base == NULL) {
3495 3496
		ret = -ENOENT;
		goto unlock;
3497 3498
	}

3499
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3500
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3501 3502
		ret = -EINVAL;
		goto out;
3503 3504
	}

3505
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3506 3507
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3508 3509
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3510 3511
	}

3512 3513 3514
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3515
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3516 3517
		if (ret)
			goto out;
3518 3519 3520 3521 3522
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3523
	i915_gem_object_flush_cpu_write_domain(obj);
3524
	args->offset = obj->gtt_offset;
3525
out:
3526
	drm_gem_object_unreference(&obj->base);
3527
unlock:
3528
	mutex_unlock(&dev->struct_mutex);
3529
	return ret;
3530 3531 3532 3533
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3534
		     struct drm_file *file)
3535 3536
{
	struct drm_i915_gem_pin *args = data;
3537
	struct drm_i915_gem_object *obj;
3538
	int ret;
3539

3540 3541 3542
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3543

3544
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3545
	if (&obj->base == NULL) {
3546 3547
		ret = -ENOENT;
		goto unlock;
3548
	}
3549

3550
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3551 3552
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3553 3554
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3555
	}
3556 3557 3558
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3559 3560
		i915_gem_object_unpin(obj);
	}
3561

3562
out:
3563
	drm_gem_object_unreference(&obj->base);
3564
unlock:
3565
	mutex_unlock(&dev->struct_mutex);
3566
	return ret;
3567 3568 3569 3570
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3571
		    struct drm_file *file)
3572 3573
{
	struct drm_i915_gem_busy *args = data;
3574
	struct drm_i915_gem_object *obj;
3575 3576
	int ret;

3577
	ret = i915_mutex_lock_interruptible(dev);
3578
	if (ret)
3579
		return ret;
3580

3581
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3582
	if (&obj->base == NULL) {
3583 3584
		ret = -ENOENT;
		goto unlock;
3585
	}
3586

3587 3588 3589 3590
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3591
	 */
3592
	ret = i915_gem_object_flush_active(obj);
3593

3594
	args->busy = obj->active;
3595 3596 3597 3598
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3599

3600
	drm_gem_object_unreference(&obj->base);
3601
unlock:
3602
	mutex_unlock(&dev->struct_mutex);
3603
	return ret;
3604 3605 3606 3607 3608 3609
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3610
	return i915_gem_ring_throttle(dev, file_priv);
3611 3612
}

3613 3614 3615 3616 3617
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3618
	struct drm_i915_gem_object *obj;
3619
	int ret;
3620 3621 3622 3623 3624 3625 3626 3627 3628

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3629 3630 3631 3632
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3633
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3634
	if (&obj->base == NULL) {
3635 3636
		ret = -ENOENT;
		goto unlock;
3637 3638
	}

3639
	if (obj->pin_count) {
3640 3641
		ret = -EINVAL;
		goto out;
3642 3643
	}

3644 3645
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3646

C
Chris Wilson 已提交
3647 3648
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3649 3650
		i915_gem_object_truncate(obj);

3651
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3652

3653
out:
3654
	drm_gem_object_unreference(&obj->base);
3655
unlock:
3656
	mutex_unlock(&dev->struct_mutex);
3657
	return ret;
3658 3659
}

3660 3661
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3662 3663 3664 3665 3666 3667
{
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

3668 3669
	obj->ops = ops;

3670 3671 3672 3673 3674 3675 3676 3677
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3678 3679 3680 3681 3682
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3683 3684
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3685
{
3686
	struct drm_i915_gem_object *obj;
3687
	struct address_space *mapping;
3688
	u32 mask;
3689

3690 3691 3692
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3693

3694 3695 3696 3697
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3698

3699 3700 3701 3702 3703 3704 3705
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3706
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3707
	mapping_set_gfp_mask(mapping, mask);
3708

3709
	i915_gem_object_init(obj, &i915_gem_object_ops);
3710

3711 3712
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3713

3714 3715
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3731
	return obj;
3732 3733 3734 3735 3736
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3737

3738 3739 3740
	return 0;
}

3741
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3742
{
3743
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3744
	struct drm_device *dev = obj->base.dev;
3745
	drm_i915_private_t *dev_priv = dev->dev_private;
3746

3747 3748
	trace_i915_gem_object_destroy(obj);

3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

3764
	obj->pages_pin_count = 0;
3765
	i915_gem_object_put_pages(obj);
3766
	i915_gem_object_free_mmap_offset(obj);
3767

3768 3769
	BUG_ON(obj->pages);

3770 3771
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
3772

3773 3774
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3775

3776 3777
	kfree(obj->bit_17);
	kfree(obj);
3778 3779
}

3780 3781 3782 3783 3784
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3785

3786
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3787

3788
	if (dev_priv->mm.suspended) {
3789 3790
		mutex_unlock(&dev->struct_mutex);
		return 0;
3791 3792
	}

3793
	ret = i915_gpu_idle(dev);
3794 3795
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3796
		return ret;
3797
	}
3798
	i915_gem_retire_requests(dev);
3799

3800
	/* Under UMS, be paranoid and evict. */
3801
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3802
		i915_gem_evict_everything(dev);
3803

3804 3805
	i915_gem_reset_fences(dev);

3806 3807 3808 3809 3810
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3811
	del_timer_sync(&dev_priv->hangcheck_timer);
3812 3813

	i915_kernel_lost_context(dev);
3814
	i915_gem_cleanup_ringbuffer(dev);
3815

3816 3817
	mutex_unlock(&dev->struct_mutex);

3818 3819 3820
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3821 3822 3823
	return 0;
}

B
Ben Widawsky 已提交
3824 3825 3826 3827 3828 3829 3830 3831 3832
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

	if (!IS_IVYBRIDGE(dev))
		return;

3833
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
3834 3835 3836 3837 3838 3839 3840 3841
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3842
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3843 3844
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
3845
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3846
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
3847
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
3848 3849 3850 3851 3852 3853 3854 3855
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3856 3857 3858 3859
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3860
	if (INTEL_INFO(dev)->gen < 5 ||
3861 3862 3863 3864 3865 3866
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3867 3868 3869
	if (IS_GEN5(dev))
		return;

3870 3871
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3872
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3873
	else
3874
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3875
}
D
Daniel Vetter 已提交
3876

3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3893
int
3894
i915_gem_init_hw(struct drm_device *dev)
3895 3896 3897
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3898

3899
	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
D
Daniel Vetter 已提交
3900 3901
		return -EIO;

R
Rodrigo Vivi 已提交
3902 3903 3904
	if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
		I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);

B
Ben Widawsky 已提交
3905 3906
	i915_gem_l3_remap(dev);

3907 3908
	i915_gem_init_swizzling(dev);

3909
	ret = intel_init_render_ring_buffer(dev);
3910
	if (ret)
3911
		return ret;
3912 3913

	if (HAS_BSD(dev)) {
3914
		ret = intel_init_bsd_ring_buffer(dev);
3915 3916
		if (ret)
			goto cleanup_render_ring;
3917
	}
3918

3919
	if (intel_enable_blt(dev)) {
3920 3921 3922 3923 3924
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3925 3926
	dev_priv->next_seqno = 1;

3927 3928 3929 3930 3931
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
3932 3933
	i915_gem_init_ppgtt(dev);

3934 3935
	return 0;

3936
cleanup_bsd_ring:
3937
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3938
cleanup_render_ring:
3939
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3940 3941 3942
	return ret;
}

3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001
static bool
intel_enable_ppgtt(struct drm_device *dev)
{
	if (i915_enable_ppgtt >= 0)
		return i915_enable_ppgtt;

#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;
	int ret;

	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

	mutex_lock(&dev->struct_mutex);
	if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
		/* PPGTT pdes are stolen from global gtt ptes, so shrink the
		 * aperture accordingly when using aliasing ppgtt. */
		gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;

		i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);

		ret = i915_gem_init_aliasing_ppgtt(dev);
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	} else {
		/* Let GEM Manage all of the aperture.
		 *
		 * However, leave one page at the end still bound to the scratch
		 * page.  There are a number of places where the hardware
		 * apparently prefetches past the end of the object, and we've
		 * seen multiple hangs with the GPU head pointer stuck in a
		 * batchbuffer bound at the last page of the aperture.  One page
		 * should be enough to keep any prefetching inside of the
		 * aperture.
		 */
		i915_gem_init_global_gtt(dev, 0, mappable_size,
					 gtt_size);
	}

	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4002 4003 4004
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4005 4006 4007
	return 0;
}

4008 4009 4010 4011
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4012
	struct intel_ring_buffer *ring;
4013
	int i;
4014

4015 4016
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4017 4018
}

4019 4020 4021 4022 4023
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4024
	int ret;
4025

J
Jesse Barnes 已提交
4026 4027 4028
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4029
	if (atomic_read(&dev_priv->mm.wedged)) {
4030
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4031
		atomic_set(&dev_priv->mm.wedged, 0);
4032 4033 4034
	}

	mutex_lock(&dev->struct_mutex);
4035 4036
	dev_priv->mm.suspended = 0;

4037
	ret = i915_gem_init_hw(dev);
4038 4039
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4040
		return ret;
4041
	}
4042

4043
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
4044
	mutex_unlock(&dev->struct_mutex);
4045

4046 4047 4048
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4049

4050
	return 0;
4051 4052 4053 4054 4055 4056 4057 4058

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4059 4060 4061 4062 4063 4064
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4065 4066 4067
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4068
	drm_irq_uninstall(dev);
4069
	return i915_gem_idle(dev);
4070 4071 4072 4073 4074 4075 4076
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4077 4078 4079
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4080 4081 4082
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4083 4084
}

4085 4086 4087 4088 4089 4090 4091
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4092 4093 4094
void
i915_gem_load(struct drm_device *dev)
{
4095
	int i;
4096 4097
	drm_i915_private_t *dev_priv = dev->dev_private;

4098
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4099
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4100 4101
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4102
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4103 4104
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4105
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4106
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4107 4108
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4109
	init_completion(&dev_priv->error_completion);
4110

4111 4112
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4113 4114
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4115 4116
	}

4117 4118
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4119
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4120 4121
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4122

4123
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4124 4125 4126 4127
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4128
	/* Initialize fence registers to zero */
4129
	i915_gem_reset_fences(dev);
4130

4131
	i915_gem_detect_bit_6_swizzle(dev);
4132
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4133

4134 4135
	dev_priv->mm.interruptible = true;

4136 4137 4138
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4139
}
4140 4141 4142 4143 4144

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4145 4146
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4147 4148 4149 4150 4151 4152 4153 4154
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4155
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4156 4157 4158 4159 4160
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4161
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4174
	kfree(phys_obj);
4175 4176 4177
	return ret;
}

4178
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4203
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4204 4205 4206 4207
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4208
				 struct drm_i915_gem_object *obj)
4209
{
4210
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4211
	char *vaddr;
4212 4213 4214
	int i;
	int page_count;

4215
	if (!obj->phys_obj)
4216
		return;
4217
	vaddr = obj->phys_obj->handle->vaddr;
4218

4219
	page_count = obj->base.size / PAGE_SIZE;
4220
	for (i = 0; i < page_count; i++) {
4221
		struct page *page = shmem_read_mapping_page(mapping, i);
4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4233
	}
4234
	i915_gem_chipset_flush(dev);
4235

4236 4237
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4238 4239 4240 4241
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4242
			    struct drm_i915_gem_object *obj,
4243 4244
			    int id,
			    int align)
4245
{
4246
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4247 4248 4249 4250 4251 4252 4253 4254
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4255 4256
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4257 4258 4259 4260 4261 4262 4263
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4264
						obj->base.size, align);
4265
		if (ret) {
4266 4267
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4268
			return ret;
4269 4270 4271 4272
		}
	}

	/* bind to the object */
4273 4274
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4275

4276
	page_count = obj->base.size / PAGE_SIZE;
4277 4278

	for (i = 0; i < page_count; i++) {
4279 4280 4281
		struct page *page;
		char *dst, *src;

4282
		page = shmem_read_mapping_page(mapping, i);
4283 4284
		if (IS_ERR(page))
			return PTR_ERR(page);
4285

4286
		src = kmap_atomic(page);
4287
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4288
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4289
		kunmap_atomic(src);
4290

4291 4292 4293
		mark_page_accessed(page);
		page_cache_release(page);
	}
4294

4295 4296 4297 4298
	return 0;
}

static int
4299 4300
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4301 4302 4303
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4304
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4305
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4306

4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4320

4321
	i915_gem_chipset_flush(dev);
4322 4323
	return 0;
}
4324

4325
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4326
{
4327
	struct drm_i915_file_private *file_priv = file->driver_priv;
4328 4329 4330 4331 4332

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4333
	spin_lock(&file_priv->mm.lock);
4334 4335 4336 4337 4338 4339 4340 4341 4342
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4343
	spin_unlock(&file_priv->mm.lock);
4344
}
4345 4346

static int
4347
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4348
{
4349 4350 4351 4352 4353
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4354
	struct drm_i915_gem_object *obj;
4355
	int nr_to_scan = sc->nr_to_scan;
4356 4357 4358
	int cnt;

	if (!mutex_trylock(&dev->struct_mutex))
4359
		return 0;
4360

C
Chris Wilson 已提交
4361 4362 4363 4364
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4365 4366
	}

4367
	cnt = 0;
C
Chris Wilson 已提交
4368
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4369 4370
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
C
Chris Wilson 已提交
4371
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4372
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4373
			cnt += obj->base.size >> PAGE_SHIFT;
4374 4375

	mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4376
	return cnt;
4377
}