sdhci.c 121.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2
/*
P
Pierre Ossman 已提交
3
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
4
 *
5
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
6
 *
7 8 9
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
10 11 12
 */

#include <linux/delay.h>
13
#include <linux/dmaengine.h>
A
Adrian Hunter 已提交
14
#include <linux/ktime.h>
15
#include <linux/highmem.h>
16
#include <linux/io.h>
17
#include <linux/module.h>
18
#include <linux/dma-mapping.h>
19
#include <linux/slab.h>
20
#include <linux/scatterlist.h>
21
#include <linux/sizes.h>
22
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25
#include <linux/of.h>
26

27 28
#include <linux/leds.h>

29
#include <linux/mmc/mmc.h>
30
#include <linux/mmc/host.h>
31
#include <linux/mmc/card.h>
32
#include <linux/mmc/sdio.h>
33
#include <linux/mmc/slot-gpio.h>
34 35 36 37 38 39

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
40
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
41

42 43 44
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

45 46
#define MAX_TUNING_LOOP 40

47
static unsigned int debug_quirks = 0;
48
static unsigned int debug_quirks2;
49

50 51
static void sdhci_finish_data(struct sdhci_host *);

52
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
53

54
void sdhci_dumpregs(struct sdhci_host *host)
55
{
56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
82 83
	SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
84 85 86 87 88 89 90 91
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
92 93
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
94
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
95 96
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
97 98
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
99

100
	if (host->flags & SDHCI_USE_ADMA) {
101 102 103 104 105 106 107 108 109 110
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
111
	}
112

113
	SDHCI_DUMP("============================================\n");
114
}
115
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
116 117 118 119 120 121 122

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

C
Chunyan Zhang 已提交
123 124 125 126
static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
{
	u16 ctrl2;

127
	ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
C
Chunyan Zhang 已提交
128 129 130 131
	if (ctrl2 & SDHCI_CTRL_V4_MODE)
		return;

	ctrl2 |= SDHCI_CTRL_V4_MODE;
132
	sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
C
Chunyan Zhang 已提交
133 134 135 136 137 138 139 140 141 142 143 144 145
}

/*
 * This can be called before sdhci_add_host() by Vendor's host controller
 * driver to enable v4 mode if supported.
 */
void sdhci_enable_v4_mode(struct sdhci_host *host)
{
	host->v4_mode = true;
	sdhci_do_enable_v4_mode(host);
}
EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);

146 147 148 149 150
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

151 152
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
153
	u32 present;
154

155
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
156
	    !mmc_card_is_removable(host->mmc))
157 158
		return;

159 160 161
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
162

163 164 165 166 167
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
168 169 170

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
171 172 173 174 175 176 177 178 179 180 181 182
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

199
void sdhci_reset(struct sdhci_host *host, u8 mask)
200
{
A
Adrian Hunter 已提交
201
	ktime_t timeout;
202

203
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
204

205
	if (mask & SDHCI_RESET_ALL) {
206
		host->clock = 0;
207 208 209 210
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
211

212
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
213
	timeout = ktime_add_ms(ktime_get(), 100);
214 215

	/* hw clears the bit when it's done */
216 217 218 219 220 221
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
			break;
		if (timedout) {
222
			pr_err("%s: Reset 0x%x never completed.\n",
223 224 225 226
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
227
		udelay(10);
228
	}
229 230 231 232 233 234
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
235 236 237
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
238 239
			return;
	}
240

241
	host->ops->reset(host, mask);
242

243 244 245 246 247 248 249 250
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
251
	}
252 253
}

254
static void sdhci_set_default_irqs(struct sdhci_host *host)
255
{
256 257 258 259 260 261
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

262 263 264 265
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

266 267
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
static void sdhci_config_dma(struct sdhci_host *host)
{
	u8 ctrl;
	u16 ctrl2;

	if (host->version < SDHCI_SPEC_200)
		return;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);

	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (!(host->flags & SDHCI_REQ_USE_DMA))
		goto out;

	/* Note if DMA Select is zero then SDMA is selected */
	if (host->flags & SDHCI_USE_ADMA)
		ctrl |= SDHCI_CTRL_ADMA32;

	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		/*
		 * If v4 mode, all supported DMA can be 64-bit addressing if
		 * controller supports 64-bit system address, otherwise only
		 * ADMA can support 64-bit addressing.
		 */
		if (host->v4_mode) {
			ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
			sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
		} else if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * Don't need to undo SDHCI_CTRL_ADMA32 in order to
			 * set SDHCI_CTRL_ADMA64.
			 */
			ctrl |= SDHCI_CTRL_ADMA64;
		}
	}

out:
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}

316 317 318 319 320 321 322 323 324
static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
325 326 327
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

328
	sdhci_set_default_irqs(host);
329

A
Adrian Hunter 已提交
330 331
	host->cqe_on = false;

332 333 334
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
335
		mmc->ops->set_ios(mmc, &mmc->ios);
336
	}
337
}
338

339 340
static void sdhci_reinit(struct sdhci_host *host)
{
341 342
	u32 cd = host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);

343
	sdhci_init(host, 0);
344
	sdhci_enable_card_detection(host);
345 346 347 348 349 350 351 352 353

	/*
	 * A change to the card detect bits indicates a change in present state,
	 * refer sdhci_set_card_detection(). A card detect interrupt might have
	 * been missed while the host controller was being reset, so trigger a
	 * rescan to check.
	 */
	if (cd != (host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT)))
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
354 355
}

356
static void __sdhci_led_activate(struct sdhci_host *host)
357 358 359
{
	u8 ctrl;

360 361 362
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

363
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
364
	ctrl |= SDHCI_CTRL_LED;
365
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
366 367
}

368
static void __sdhci_led_deactivate(struct sdhci_host *host)
369 370 371
{
	u8 ctrl;

372 373 374
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

375
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
376
	ctrl &= ~SDHCI_CTRL_LED;
377
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
378 379
}

380
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
381
static void sdhci_led_control(struct led_classdev *led,
382
			      enum led_brightness brightness)
383 384 385 386 387 388
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

389 390 391
	if (host->runtime_suspended)
		goto out;

392
	if (brightness == LED_OFF)
393
		__sdhci_led_deactivate(host);
394
	else
395
		__sdhci_led_activate(host);
396
out:
397 398
	spin_unlock_irqrestore(&host->lock, flags);
}
399 400 401 402 403

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

404 405 406
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return 0;

407 408 409 410 411 412 413 414 415 416 417 418 419
	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
420 421 422
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

455 456
#endif

457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

479 480 481 482 483 484
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
485
static void sdhci_read_block_pio(struct sdhci_host *host)
486
{
487 488
	unsigned long flags;
	size_t blksize, len, chunk;
489
	u32 uninitialized_var(scratch);
490
	u8 *buf;
491

P
Pierre Ossman 已提交
492
	DBG("PIO reading\n");
493

P
Pierre Ossman 已提交
494
	blksize = host->data->blksz;
495
	chunk = 0;
496

497
	local_irq_save(flags);
498

P
Pierre Ossman 已提交
499
	while (blksize) {
F
Fabio Estevam 已提交
500
		BUG_ON(!sg_miter_next(&host->sg_miter));
501

502
		len = min(host->sg_miter.length, blksize);
503

504 505
		blksize -= len;
		host->sg_miter.consumed = len;
506

507
		buf = host->sg_miter.addr;
508

509 510
		while (len) {
			if (chunk == 0) {
511
				scratch = sdhci_readl(host, SDHCI_BUFFER);
512
				chunk = 4;
P
Pierre Ossman 已提交
513
			}
514 515 516 517 518 519 520

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
521
		}
P
Pierre Ossman 已提交
522
	}
523 524 525 526

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
527
}
528

P
Pierre Ossman 已提交
529 530
static void sdhci_write_block_pio(struct sdhci_host *host)
{
531 532 533 534
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
535

P
Pierre Ossman 已提交
536 537 538
	DBG("PIO writing\n");

	blksize = host->data->blksz;
539 540
	chunk = 0;
	scratch = 0;
541

542
	local_irq_save(flags);
543

P
Pierre Ossman 已提交
544
	while (blksize) {
F
Fabio Estevam 已提交
545
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
546

547 548 549 550 551 552
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
553

554 555 556 557 558 559 560 561
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
562
				sdhci_writel(host, scratch, SDHCI_BUFFER);
563 564
				chunk = 0;
				scratch = 0;
565 566 567
			}
		}
	}
568 569 570 571

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
572 573 574 575 576 577
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

578
	if (host->blocks == 0)
P
Pierre Ossman 已提交
579 580 581 582 583 584 585
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

586 587 588 589 590 591 592 593 594
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

595
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
596 597 598
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
599 600 601 602
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
603

604 605
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
606 607
			break;
	}
608

P
Pierre Ossman 已提交
609
	DBG("PIO transfer complete.\n");
610 611
}

612
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
613
				  struct mmc_data *data, int cookie)
614 615 616
{
	int sg_count;

617 618 619 620 621
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
622 623
		return data->sg_count;

624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
653 654 655 656 657

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
658
	data->host_cookie = cookie;
659 660 661 662

	return sg_count;
}

663 664 665
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
666
	return kmap_atomic(sg_page(sg)) + sg->offset;
667 668 669 670
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
671
	kunmap_atomic(buffer);
672 673 674
	local_irq_restore(*flags);
}

675 676
void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
			   dma_addr_t addr, int len, unsigned int cmd)
B
Ben Dooks 已提交
677
{
678
	struct sdhci_adma2_64_desc *dma_desc = *desc;
B
Ben Dooks 已提交
679

680
	/* 32-bit and 64-bit descriptors have these members in same position */
681 682
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
683
	dma_desc->addr_lo = cpu_to_le32(lower_32_bits(addr));
684 685

	if (host->flags & SDHCI_USE_64_BIT_DMA)
686
		dma_desc->addr_hi = cpu_to_le32(upper_32_bits(addr));
687 688 689 690 691 692 693 694 695 696 697

	*desc += host->desc_sz;
}
EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);

static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
					   void **desc, dma_addr_t addr,
					   int len, unsigned int cmd)
{
	if (host->ops->adma_write_desc)
		host->ops->adma_write_desc(host, desc, addr, len, cmd);
698 699
	else
		sdhci_adma_write_desc(host, desc, addr, len, cmd);
B
Ben Dooks 已提交
700 701
}

702 703
static void sdhci_adma_mark_end(void *desc)
{
704
	struct sdhci_adma2_64_desc *dma_desc = desc;
705

706
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
707
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
708 709
}

710 711
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
712 713 714
{
	struct scatterlist *sg;
	unsigned long flags;
715 716 717 718
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
719 720 721 722 723 724

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

725
	host->sg_count = sg_count;
726

727
	desc = host->adma_table;
728 729 730 731 732 733 734 735 736
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
737 738 739
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
740 741
		 * alignment.
		 */
742 743
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
744 745 746 747 748 749 750
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
751
			/* tran, valid */
752 753
			__sdhci_adma_write_desc(host, &desc, align_addr,
						offset, ADMA2_TRAN_VALID);
754 755 756

			BUG_ON(offset > 65536);

757 758
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
759 760 761 762 763 764 765

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

766 767 768 769
		/* tran, valid */
		if (len)
			__sdhci_adma_write_desc(host, &desc, addr, len,
						ADMA2_TRAN_VALID);
770 771 772 773 774

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
775
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
776 777
	}

778
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
779
		/* Mark the last descriptor as the terminating descriptor */
780
		if (desc != host->adma_table) {
781
			desc -= host->desc_sz;
782
			sdhci_adma_mark_end(desc);
783 784
		}
	} else {
785
		/* Add a terminating entry - nop, end, valid */
786
		__sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
787
	}
788 789 790 791 792 793 794
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
795
	void *align;
796 797 798
	char *buffer;
	unsigned long flags;

799 800
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
801

802 803 804 805 806 807
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
808

809 810
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
811
					    data->sg_len, DMA_FROM_DEVICE);
812

813
			align = host->align_buffer;
814

815 816 817 818 819 820 821 822
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
823

824 825
					align += SDHCI_ADMA2_ALIGN;
				}
826 827 828 829 830
			}
		}
	}
}

831 832 833 834 835 836 837
static void sdhci_set_adma_addr(struct sdhci_host *host, dma_addr_t addr)
{
	sdhci_writel(host, lower_32_bits(addr), SDHCI_ADMA_ADDRESS);
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		sdhci_writel(host, upper_32_bits(addr), SDHCI_ADMA_ADDRESS_HI);
}

838
static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
839 840 841 842 843 844 845
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

846 847
static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
{
848 849 850
	if (host->v4_mode)
		sdhci_set_adma_addr(host, addr);
	else
851 852 853
		sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
static void sdhci_calc_sw_timeout(struct sdhci_host *host,
				  struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;
	struct mmc_host *mmc = host->mmc;
	struct mmc_ios *ios = &mmc->ios;
	unsigned char bus_width = 1 << ios->bus_width;
	unsigned int blksz;
	unsigned int freq;
	u64 target_timeout;
	u64 transfer_time;

	target_timeout = sdhci_target_timeout(host, cmd, data);
	target_timeout *= NSEC_PER_USEC;

	if (data) {
		blksz = data->blksz;
		freq = host->mmc->actual_clock ? : host->clock;
		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
		do_div(transfer_time, freq);
		/* multiply by '2' to account for any unknowns */
		transfer_time = transfer_time * 2;
		/* calculate timeout for the entire data */
		host->data_timeout = data->blocks * target_timeout +
				     transfer_time;
	} else {
		host->data_timeout = target_timeout;
	}

	if (host->data_timeout)
		host->data_timeout += MMC_CMD_TRANSFER_TIME;
}

916 917
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
918
{
919
	u8 count;
920
	struct mmc_data *data;
921
	unsigned target_timeout, current_timeout;
922

923 924
	*too_big = true;

925 926 927 928 929 930
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
931
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
932
		return 0xE;
933

934 935 936 937 938
	/* Unspecified command, asume max */
	if (cmd == NULL)
		return 0xE;

	data = cmd->data;
939
	/* Unspecified timeout, assume max */
940
	if (!data && !cmd->busy_timeout)
941
		return 0xE;
942

943
	/* timeout in us */
944
	target_timeout = sdhci_target_timeout(host, cmd, data);
945

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
966 967 968
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
969
		count = 0xE;
970 971
	} else {
		*too_big = false;
972 973
	}

974 975 976
	return count;
}

977 978 979 980 981 982
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
983
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
984
	else
985 986
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

987 988 989 990 991
	if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
		host->ier |= SDHCI_INT_AUTO_CMD_ERR;
	else
		host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;

992 993
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
994 995
}

996
void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
997 998 999 1000 1001 1002 1003 1004
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
1005
EXPORT_SYMBOL_GPL(sdhci_set_data_timeout_irq);
1006

1007
void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1008
{
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	bool too_big = false;
	u8 count = sdhci_calc_timeout(host, cmd, &too_big);

	if (too_big &&
	    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
		sdhci_calc_sw_timeout(host, cmd);
		sdhci_set_data_timeout_irq(host, false);
	} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
		sdhci_set_data_timeout_irq(host, true);
	}
1019

1020 1021 1022
	sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
}
EXPORT_SYMBOL_GPL(__sdhci_set_timeout);
1023

1024 1025 1026 1027 1028 1029
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	if (host->ops->set_timeout)
		host->ops->set_timeout(host, cmd);
	else
		__sdhci_set_timeout(host, cmd);
1030 1031
}

1032 1033
static void sdhci_initialize_data(struct sdhci_host *host,
				  struct mmc_data *data)
1034
{
1035 1036
	WARN_ON(host->data);

1037 1038 1039 1040 1041 1042 1043
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
1044
	host->data->bytes_xfered = 0;
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
}

static inline void sdhci_set_block_info(struct sdhci_host *host,
					struct mmc_data *data)
{
	/* Set the DMA boundary value and block size */
	sdhci_writew(host,
		     SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
	/*
	 * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
	 * can be supported, in that case 16-bit block count register must be 0.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
	    (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
		if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
			sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
		sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
	} else {
		sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;

	sdhci_initialize_data(host, data);
1073

1074
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1075
		struct scatterlist *sg;
1076
		unsigned int length_mask, offset_mask;
1077
		int i;
1078

1079 1080 1081 1082 1083 1084 1085 1086 1087
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
1088
		length_mask = 0;
1089
		offset_mask = 0;
1090
		if (host->flags & SDHCI_USE_ADMA) {
1091
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1092
				length_mask = 3;
1093 1094 1095 1096 1097 1098 1099
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
1100 1101
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1102
				length_mask = 3;
1103 1104
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
1105 1106
		}

1107
		if (unlikely(length_mask | offset_mask)) {
1108
			for_each_sg(data->sg, sg, data->sg_len, i) {
1109
				if (sg->length & length_mask) {
1110
					DBG("Reverting to PIO because of transfer size (%d)\n",
1111
					    sg->length);
1112 1113 1114
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
1115
				if (sg->offset & offset_mask) {
1116
					DBG("Reverting to PIO because of bad alignment\n");
1117 1118 1119 1120 1121 1122 1123
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

1124
	if (host->flags & SDHCI_REQ_USE_DMA) {
1125
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);
1136
			sdhci_set_adma_addr(host, host->adma_addr);
1137
		} else {
1138
			WARN_ON(sg_cnt != 1);
1139
			sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1140 1141 1142
		}
	}

1143
	sdhci_config_dma(host);
1144

1145
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1146 1147 1148 1149 1150 1151 1152 1153
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1154
		host->blocks = data->blocks;
1155
	}
1156

1157 1158
	sdhci_set_transfer_irqs(host);

1159
	sdhci_set_block_info(host, data);
1160 1161
}

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
#if IS_ENABLED(CONFIG_MMC_SDHCI_EXTERNAL_DMA)

static int sdhci_external_dma_init(struct sdhci_host *host)
{
	int ret = 0;
	struct mmc_host *mmc = host->mmc;

	host->tx_chan = dma_request_chan(mmc->parent, "tx");
	if (IS_ERR(host->tx_chan)) {
		ret = PTR_ERR(host->tx_chan);
		if (ret != -EPROBE_DEFER)
			pr_warn("Failed to request TX DMA channel.\n");
		host->tx_chan = NULL;
		return ret;
	}

	host->rx_chan = dma_request_chan(mmc->parent, "rx");
	if (IS_ERR(host->rx_chan)) {
		if (host->tx_chan) {
			dma_release_channel(host->tx_chan);
			host->tx_chan = NULL;
		}

		ret = PTR_ERR(host->rx_chan);
		if (ret != -EPROBE_DEFER)
			pr_warn("Failed to request RX DMA channel.\n");
		host->rx_chan = NULL;
	}

	return ret;
}

static struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
						   struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

static int sdhci_external_dma_setup(struct sdhci_host *host,
				    struct mmc_command *cmd)
{
	int ret, i;
1204
	enum dma_transfer_direction dir;
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
	struct dma_async_tx_descriptor *desc;
	struct mmc_data *data = cmd->data;
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	dma_cookie_t cookie;
	int sg_cnt;

	if (!host->mapbase)
		return -EINVAL;

	cfg.src_addr = host->mapbase + SDHCI_BUFFER;
	cfg.dst_addr = host->mapbase + SDHCI_BUFFER;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;

	/* Sanity check: all the SG entries must be aligned by block size. */
	for (i = 0; i < data->sg_len; i++) {
		if ((data->sg + i)->length % data->blksz)
			return -EINVAL;
	}

	chan = sdhci_external_dma_channel(host, data);

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
		return ret;

	sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
	if (sg_cnt <= 0)
		return -EINVAL;

1238 1239
	dir = data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
	desc = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len, dir,
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc)
		return -EINVAL;

	desc->callback = NULL;
	desc->callback_param = NULL;

	cookie = dmaengine_submit(desc);
	if (dma_submit_error(cookie))
		ret = cookie;

	return ret;
}

static void sdhci_external_dma_release(struct sdhci_host *host)
{
	if (host->tx_chan) {
		dma_release_channel(host->tx_chan);
		host->tx_chan = NULL;
	}

	if (host->rx_chan) {
		dma_release_channel(host->rx_chan);
		host->rx_chan = NULL;
	}

	sdhci_switch_external_dma(host, false);
}

static void __sdhci_external_dma_prepare_data(struct sdhci_host *host,
					      struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;

	sdhci_initialize_data(host, data);

	host->flags |= SDHCI_REQ_USE_DMA;
	sdhci_set_transfer_irqs(host);

	sdhci_set_block_info(host, data);
}

static void sdhci_external_dma_prepare_data(struct sdhci_host *host,
					    struct mmc_command *cmd)
{
	if (!sdhci_external_dma_setup(host, cmd)) {
		__sdhci_external_dma_prepare_data(host, cmd);
	} else {
		sdhci_external_dma_release(host);
		pr_err("%s: Cannot use external DMA, switch to the DMA/PIO which standard SDHCI provides.\n",
		       mmc_hostname(host->mmc));
		sdhci_prepare_data(host, cmd);
	}
}

static void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
					    struct mmc_command *cmd)
{
	struct dma_chan *chan;

	if (!cmd->data)
		return;

	chan = sdhci_external_dma_channel(host, cmd->data);
	if (chan)
		dma_async_issue_pending(chan);
}

#else

static inline int sdhci_external_dma_init(struct sdhci_host *host)
{
	return -EOPNOTSUPP;
}

static inline void sdhci_external_dma_release(struct sdhci_host *host)
{
}

static inline void sdhci_external_dma_prepare_data(struct sdhci_host *host,
						   struct mmc_command *cmd)
{
	/* This should never happen */
	WARN_ON_ONCE(1);
}

static inline void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
						   struct mmc_command *cmd)
{
}

static inline struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
							  struct mmc_data *data)
{
	return NULL;
}

#endif

void sdhci_switch_external_dma(struct sdhci_host *host, bool en)
{
	host->use_external_dma = en;
}
EXPORT_SYMBOL_GPL(sdhci_switch_external_dma);

1345 1346 1347
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
1348 1349
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
1350 1351
}

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 u16 *mode)
{
	bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
			 (cmd->opcode != SD_IO_RW_EXTENDED);
	bool use_cmd23 = cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
	u16 ctrl2;

	/*
	 * In case of Version 4.10 or later, use of 'Auto CMD Auto
	 * Select' is recommended rather than use of 'Auto CMD12
	 * Enable' or 'Auto CMD23 Enable'.
	 */
	if (host->version >= SDHCI_SPEC_410 && (use_cmd12 || use_cmd23)) {
		*mode |= SDHCI_TRNS_AUTO_SEL;

		ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (use_cmd23)
			ctrl2 |= SDHCI_CMD23_ENABLE;
		else
			ctrl2 &= ~SDHCI_CMD23_ENABLE;
		sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);

		return;
	}

	/*
	 * If we are sending CMD23, CMD12 never gets sent
	 * on successful completion (so no Auto-CMD12).
	 */
	if (use_cmd12)
		*mode |= SDHCI_TRNS_AUTO_CMD12;
	else if (use_cmd23)
		*mode |= SDHCI_TRNS_AUTO_CMD23;
}

1389
static void sdhci_set_transfer_mode(struct sdhci_host *host,
1390
	struct mmc_command *cmd)
1391
{
1392
	u16 mode = 0;
1393
	struct mmc_data *data = cmd->data;
1394

1395
	if (data == NULL) {
1396 1397
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1398 1399 1400
			/* must not clear SDHCI_TRANSFER_MODE when tuning */
			if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1401
		} else {
1402
		/* clear Auto CMD settings for no data CMDs */
1403 1404
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1405
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1406
		}
1407
		return;
1408
	}
1409

1410 1411
	WARN_ON(!host->data);

1412 1413 1414
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1415
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1416
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1417 1418
		sdhci_auto_cmd_select(host, cmd, &mode);
		if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23))
1419
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1420
	}
1421

1422 1423
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1424
	if (host->flags & SDHCI_REQ_USE_DMA)
1425 1426
		mode |= SDHCI_TRNS_DMA;

1427
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1428 1429
}

1430 1431 1432 1433 1434
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
1435
		 (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1436 1437 1438
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1439
static void sdhci_set_mrq_done(struct sdhci_host *host, struct mmc_request *mrq)
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
}

static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

	sdhci_set_mrq_done(host, mrq);
1475

1476 1477 1478 1479
	sdhci_del_timer(host, mrq);

	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
1480 1481
}

1482 1483
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1484
	__sdhci_finish_mrq(host, mrq);
1485

1486
	queue_work(host->complete_wq, &host->complete_work);
1487 1488
}

1489 1490
static void sdhci_finish_data(struct sdhci_host *host)
{
1491 1492
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1493 1494

	host->data = NULL;
1495
	host->data_cmd = NULL;
1496

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	/*
	 * The controller needs a reset of internal state machines upon error
	 * conditions.
	 */
	if (data->error) {
		if (!host->cmd || host->cmd == data_cmd)
			sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

1507 1508 1509
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1510 1511

	/*
1512 1513 1514 1515 1516
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1517
	 */
1518 1519
	if (data->error)
		data->bytes_xfered = 0;
1520
	else
1521
		data->bytes_xfered = data->blksz * data->blocks;
1522

1523 1524
	/*
	 * Need to send CMD12 if -
Y
Yangbo Lu 已提交
1525
	 * a) open-ended multiblock transfer not using auto CMD12 (no CMD23)
1526 1527 1528
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
Y
Yangbo Lu 已提交
1529 1530
	    ((!data->mrq->sbc && !sdhci_auto_cmd12(host, data->mrq)) ||
	     data->error)) {
1531 1532 1533 1534 1535 1536
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
1537
			__sdhci_finish_mrq(host, data->mrq);
1538 1539 1540 1541 1542
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1543
	} else {
1544
		__sdhci_finish_mrq(host, data->mrq);
1545
	}
1546 1547
}

1548
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1549 1550
{
	int flags;
1551
	u32 mask;
1552
	unsigned long timeout;
1553 1554 1555

	WARN_ON(host->cmd);

1556 1557 1558
	/* Initially, a command has no error */
	cmd->error = 0;

1559 1560 1561 1562
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1563
	/* Wait max 10 ms */
1564
	timeout = 10;
1565 1566

	mask = SDHCI_CMD_INHIBIT;
1567
	if (sdhci_data_line_cmd(cmd))
1568 1569 1570 1571
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1572
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1573 1574
		mask &= ~SDHCI_DATA_INHIBIT;

1575
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1576
		if (timeout == 0) {
1577 1578
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1579
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1580
			cmd->error = -EIO;
1581
			sdhci_finish_mrq(host, cmd->mrq);
1582 1583
			return;
		}
1584 1585 1586
		timeout--;
		mdelay(1);
	}
1587 1588

	host->cmd = cmd;
1589
	host->data_timeout = 0;
1590
	if (sdhci_data_line_cmd(cmd)) {
1591 1592
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
1593
		sdhci_set_timeout(host, cmd);
1594
	}
1595

1596 1597 1598 1599 1600 1601
	if (cmd->data) {
		if (host->use_external_dma)
			sdhci_external_dma_prepare_data(host, cmd);
		else
			sdhci_prepare_data(host, cmd);
	}
1602

1603
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1604

1605
	sdhci_set_transfer_mode(host, cmd);
1606

1607
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1608
		pr_err("%s: Unsupported response type!\n",
1609
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1610
		cmd->error = -EINVAL;
1611
		sdhci_finish_mrq(host, cmd->mrq);
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1628 1629

	/* CMD19 is special in that the Data Present Select should be set */
1630 1631
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1632 1633
		flags |= SDHCI_CMD_DATA;

1634 1635 1636 1637 1638 1639 1640 1641 1642
	timeout = jiffies;
	if (host->data_timeout)
		timeout += nsecs_to_jiffies(host->data_timeout);
	else if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
	else
		timeout += 10 * HZ;
	sdhci_mod_timer(host, cmd->mrq, timeout);

1643 1644 1645
	if (host->use_external_dma)
		sdhci_external_dma_pre_transfer(host, cmd);

1646
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1647
}
1648
EXPORT_SYMBOL_GPL(sdhci_send_command);
1649

1650 1651 1652 1653 1654 1655 1656 1657 1658
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1659 1660 1661
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1662 1663 1664 1665 1666 1667 1668 1669
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1670 1671
static void sdhci_finish_command(struct sdhci_host *host)
{
1672
	struct mmc_command *cmd = host->cmd;
1673

1674 1675 1676 1677
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1678
			sdhci_read_rsp_136(host, cmd);
1679
		} else {
1680
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1681 1682 1683
		}
	}

1684 1685 1686
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1697 1698
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1699 1700
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1701 1702
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1703 1704 1705 1706
			return;
		}
	}

1707
	/* Finished CMD23, now send actual command. */
1708 1709
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1710
	} else {
1711

1712 1713 1714
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1715

1716
		if (!cmd->data)
1717
			__sdhci_finish_mrq(host, cmd->mrq);
1718
	}
1719 1720
}

1721 1722
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1723
	u16 preset = 0;
1724

1725 1726
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1727 1728
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1729
	case MMC_TIMING_UHS_SDR25:
1730 1731
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1732
	case MMC_TIMING_UHS_SDR50:
1733 1734
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1735 1736
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1737 1738
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1739
	case MMC_TIMING_UHS_DDR50:
1740
	case MMC_TIMING_MMC_DDR52:
1741 1742
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1743 1744 1745
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1746 1747 1748 1749 1750 1751 1752 1753 1754
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1755 1756
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1757
{
1758
	int div = 0; /* Initialized for compiler warning */
1759
	int real_div = div, clk_mul = 1;
1760
	u16 clk = 0;
1761
	bool switch_base_clk = false;
1762

1763
	if (host->version >= SDHCI_SPEC_300) {
1764
		if (host->preset_enabled) {
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1782 1783 1784 1785 1786
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1787 1788 1789 1790 1791
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1811 1812 1813 1814 1815 1816 1817 1818 1819
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1820
			}
1821
			real_div = div;
1822
			div >>= 1;
1823 1824 1825
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1826 1827 1828
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1829
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1830 1831 1832
			if ((host->max_clk / div) <= clock)
				break;
		}
1833
		real_div = div;
1834
		div >>= 1;
1835 1836
	}

1837
clock_set:
1838
	if (real_div)
1839
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1840
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1841 1842
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1843 1844 1845 1846 1847

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1848
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1849
{
A
Adrian Hunter 已提交
1850
	ktime_t timeout;
1851

1852
	clk |= SDHCI_CLOCK_INT_EN;
1853
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1854

1855 1856
	/* Wait max 150 ms */
	timeout = ktime_add_ms(ktime_get(), 150);
1857 1858 1859 1860 1861 1862 1863
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		if (clk & SDHCI_CLOCK_INT_STABLE)
			break;
		if (timedout) {
1864 1865
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1866 1867 1868
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1869
		udelay(10);
1870
	}
1871

1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode) {
		clk |= SDHCI_CLOCK_PLL_EN;
		clk &= ~SDHCI_CLOCK_INT_STABLE;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

		/* Wait max 150 ms */
		timeout = ktime_add_ms(ktime_get(), 150);
		while (1) {
			bool timedout = ktime_after(ktime_get(), timeout);

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			if (clk & SDHCI_CLOCK_INT_STABLE)
				break;
			if (timedout) {
				pr_err("%s: PLL clock never stabilised.\n",
				       mmc_hostname(host->mmc));
				sdhci_dumpregs(host);
				return;
			}
			udelay(10);
		}
	}

1895
	clk |= SDHCI_CLOCK_CARD_EN;
1896
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1897
}
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1914
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1915

1916 1917
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1918
{
1919
	struct mmc_host *mmc = host->mmc;
1920 1921 1922 1923 1924 1925 1926 1927 1928

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1929 1930
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1931
{
1932
	u8 pwr = 0;
1933

1934 1935
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1936
		case MMC_VDD_165_195:
1937 1938 1939 1940 1941 1942 1943
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1955 1956 1957
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1958 1959 1960 1961
		}
	}

	if (host->pwr == pwr)
1962
		return;
1963

1964 1965 1966
	host->pwr = pwr;

	if (pwr == 0) {
1967
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1968 1969
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1970 1971 1972 1973 1974 1975 1976
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1977

1978 1979 1980 1981 1982 1983 1984
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1985

1986
		pwr |= SDHCI_POWER_ON;
1987

1988
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1989

1990 1991
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1992

1993 1994 1995 1996 1997 1998 1999
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
2000
}
2001
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
2002

2003 2004
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
2005
{
2006 2007
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
2008
	else
2009
		sdhci_set_power_reg(host, mode, vdd);
2010
}
2011
EXPORT_SYMBOL_GPL(sdhci_set_power);
2012

2013 2014 2015 2016 2017 2018
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

A
Aapo Vienamo 已提交
2019
void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
2020 2021
{
	struct sdhci_host *host;
2022
	int present;
2023 2024 2025 2026
	unsigned long flags;

	host = mmc_priv(mmc);

2027
	/* Firstly check card presence */
2028
	present = mmc->ops->get_cd(mmc);
2029

2030 2031
	spin_lock_irqsave(&host->lock, flags);

2032
	sdhci_led_activate(host);
2033

2034
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
2035
		mrq->cmd->error = -ENOMEDIUM;
2036
		sdhci_finish_mrq(host, mrq);
2037
	} else {
2038
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
2039 2040 2041
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
2042
	}
2043 2044 2045

	spin_unlock_irqrestore(&host->lock, flags);
}
A
Aapo Vienamo 已提交
2046
EXPORT_SYMBOL_GPL(sdhci_request);
2047

2048 2049 2050 2051 2052 2053 2054
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
2055
		ctrl |= SDHCI_CTRL_8BITBUS;
2056
	} else {
2057
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
2080
	else if (timing == MMC_TIMING_UHS_SDR25)
2081 2082 2083 2084 2085 2086
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
2087 2088
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
2089 2090 2091 2092
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

2093
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
2094
{
2095
	struct sdhci_host *host = mmc_priv(mmc);
2096 2097
	u8 ctrl;

2098 2099 2100
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
2101
	if (host->flags & SDHCI_DEVICE_DEAD) {
2102 2103
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
2104
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
2105 2106
		return;
	}
P
Pierre Ossman 已提交
2107

2108 2109 2110 2111 2112
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
2113
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
2114
		sdhci_reinit(host);
2115 2116
	}

2117
	if (host->version >= SDHCI_SPEC_300 &&
2118 2119
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
2120 2121
		sdhci_enable_preset_value(host, false);

2122
	if (!ios->clock || ios->clock != host->clock) {
2123
		host->ops->set_clock(host, ios->clock);
2124
		host->clock = ios->clock;
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
2137
	}
2138

2139 2140 2141 2142
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
2143

2144 2145 2146
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

2147
	host->ops->set_bus_width(host, ios->bus_width);
2148

2149
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2150

2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
2165

2166
	if (host->version >= SDHCI_SPEC_300) {
2167 2168
		u16 clk, ctrl_2;

2169
		if (!host->preset_enabled) {
2170
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2171 2172 2173 2174
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
2175
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2176 2177 2178
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
2179 2180
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
2181 2182
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
2183 2184 2185
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
2186 2187
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
2188 2189
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
2190 2191

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
2208
			host->ops->set_clock(host, host->clock);
2209
		}
2210 2211 2212 2213 2214 2215

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

2216
		host->ops->set_uhs_signaling(host, ios->timing);
2217
		host->timing = ios->timing;
2218

2219 2220 2221 2222 2223
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
2224 2225
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
2226 2227 2228 2229 2230 2231 2232 2233
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

2234
		/* Re-enable SD Clock */
2235
		host->ops->set_clock(host, host->clock);
2236 2237
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2238

2239 2240 2241 2242 2243
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
2244
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
2245
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
2246
}
2247
EXPORT_SYMBOL_GPL(sdhci_set_ios);
2248

2249
static int sdhci_get_cd(struct mmc_host *mmc)
2250 2251
{
	struct sdhci_host *host = mmc_priv(mmc);
2252
	int gpio_cd = mmc_gpio_get_cd(mmc);
2253 2254 2255 2256

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

2257
	/* If nonremovable, assume that the card is always present. */
2258
	if (!mmc_card_is_removable(host->mmc))
2259 2260
		return 1;

2261 2262 2263 2264
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
2265
	if (gpio_cd >= 0)
2266 2267
		return !!gpio_cd;

2268 2269 2270 2271
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

2272 2273 2274 2275
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

2276
static int sdhci_check_ro(struct sdhci_host *host)
2277 2278
{
	unsigned long flags;
2279
	int is_readonly;
2280 2281 2282

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
2283
	if (host->flags & SDHCI_DEVICE_DEAD)
2284 2285 2286
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
2287 2288
	else if (mmc_can_gpio_ro(host->mmc))
		is_readonly = mmc_gpio_get_ro(host->mmc);
P
Pierre Ossman 已提交
2289
	else
2290 2291
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
2292 2293 2294

	spin_unlock_irqrestore(&host->lock, flags);

2295 2296 2297
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
2298 2299
}

2300 2301
#define SAMPLE_COUNT	5

2302
static int sdhci_get_ro(struct mmc_host *mmc)
2303
{
2304
	struct sdhci_host *host = mmc_priv(mmc);
2305 2306 2307
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2308
		return sdhci_check_ro(host);
2309 2310 2311

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
2312
		if (sdhci_check_ro(host)) {
2313 2314 2315 2316 2317 2318 2319 2320
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

2321 2322 2323 2324 2325 2326 2327 2328
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

2329 2330
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
2331
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2332
		if (enable)
2333
			host->ier |= SDHCI_INT_CARD_INT;
2334
		else
2335 2336 2337 2338
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2339
	}
2340 2341
}

2342
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2343 2344 2345
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
2346

2347 2348 2349
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

2350 2351
	spin_lock_irqsave(&host->lock, flags);
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
2352
	spin_unlock_irqrestore(&host->lock, flags);
2353 2354 2355

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
2356
}
2357
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
2358

2359 2360 2361 2362 2363 2364
static void sdhci_ack_sdio_irq(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
2365
	sdhci_enable_sdio_irq_nolock(host, true);
2366 2367 2368
	spin_unlock_irqrestore(&host->lock, flags);
}

2369 2370
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
2371
{
2372
	struct sdhci_host *host = mmc_priv(mmc);
2373
	u16 ctrl;
2374
	int ret;
2375

2376 2377 2378 2379 2380 2381
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
2382

2383 2384
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

2385
	switch (ios->signal_voltage) {
2386
	case MMC_SIGNAL_VOLTAGE_330:
2387 2388
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
2389 2390 2391
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2392

2393
		if (!IS_ERR(mmc->supply.vqmmc)) {
2394
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2395
			if (ret) {
J
Joe Perches 已提交
2396 2397
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
2398 2399 2400 2401 2402
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
2403

2404 2405 2406 2407
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
2408

2409
		pr_warn("%s: 3.3V regulator output did not become stable\n",
J
Joe Perches 已提交
2410
			mmc_hostname(mmc));
2411 2412 2413

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
2414 2415
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
2416
		if (!IS_ERR(mmc->supply.vqmmc)) {
2417
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2418
			if (ret) {
J
Joe Perches 已提交
2419 2420
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2421 2422 2423
				return -EIO;
			}
		}
2424 2425 2426 2427 2428

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2429 2430
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2431

2432 2433 2434 2435
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2436 2437 2438 2439
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2440

2441
		pr_warn("%s: 1.8V regulator output did not become stable\n",
J
Joe Perches 已提交
2442
			mmc_hostname(mmc));
2443

2444 2445
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2446 2447
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2448
		if (!IS_ERR(mmc->supply.vqmmc)) {
2449
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2450
			if (ret) {
J
Joe Perches 已提交
2451 2452
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2453
				return -EIO;
2454 2455
			}
		}
2456
		return 0;
2457
	default:
2458 2459
		/* No signal voltage switch required */
		return 0;
2460
	}
2461
}
2462
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2463

2464 2465 2466 2467 2468
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2469
	/* Check whether DAT[0] is 0 */
2470 2471
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2472
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2473 2474
}

2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2487
void sdhci_start_tuning(struct sdhci_host *host)
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}
2510
EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2511

2512
void sdhci_end_tuning(struct sdhci_host *host)
2513 2514 2515 2516
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
2517
EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2518

2519
void sdhci_reset_tuning(struct sdhci_host *host)
2520 2521 2522 2523 2524 2525 2526 2527
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}
2528
EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2529

2530
void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}
2541
EXPORT_SYMBOL_GPL(sdhci_abort_tuning);
2542 2543 2544 2545 2546 2547 2548 2549

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2550
void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2551 2552
{
	struct mmc_host *mmc = host->mmc;
2553 2554
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2555
	unsigned long flags;
2556
	u32 b = host->sdma_boundary;
2557 2558

	spin_lock_irqsave(&host->lock, flags);
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2570 2571
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2572
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2573
	else
2574
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}
2599
EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2600

Y
Yinbo Zhu 已提交
2601
static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2602 2603 2604 2605 2606
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2607
	 * of loops reaches tuning loop count.
A
Adrian Hunter 已提交
2608
	 */
2609
	for (i = 0; i < host->tuning_loop_count; i++) {
A
Adrian Hunter 已提交
2610 2611
		u16 ctrl;

2612
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2613 2614

		if (!host->tuning_done) {
2615 2616
			pr_debug("%s: Tuning timeout, falling back to fixed sampling clock\n",
				 mmc_hostname(host->mmc));
2617
			sdhci_abort_tuning(host, opcode);
Y
Yinbo Zhu 已提交
2618
			return -ETIMEDOUT;
A
Adrian Hunter 已提交
2619 2620
		}

2621 2622 2623 2624
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);

A
Adrian Hunter 已提交
2625 2626 2627
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
Y
Yinbo Zhu 已提交
2628
				return 0; /* Success! */
A
Adrian Hunter 已提交
2629 2630 2631 2632 2633 2634 2635 2636
			break;
		}

	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
Y
Yinbo Zhu 已提交
2637
	return -EAGAIN;
A
Adrian Hunter 已提交
2638 2639
}

2640
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2641
{
2642
	struct sdhci_host *host = mmc_priv(mmc);
2643
	int err = 0;
2644
	unsigned int tuning_count = 0;
2645
	bool hs400_tuning;
2646

2647 2648
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2649 2650 2651
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2652
	/*
W
Weijun Yang 已提交
2653 2654 2655
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2656 2657
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2658
	 */
2659
	switch (host->timing) {
2660
	/* HS400 tuning is done in HS200 mode */
2661
	case MMC_TIMING_MMC_HS400:
2662
		err = -EINVAL;
2663
		goto out;
2664

2665
	case MMC_TIMING_MMC_HS200:
2666 2667 2668 2669 2670 2671 2672 2673
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2674
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2675
	case MMC_TIMING_UHS_DDR50:
2676 2677 2678
		break;

	case MMC_TIMING_UHS_SDR50:
2679
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2680 2681 2682 2683
			break;
		/* FALLTHROUGH */

	default:
2684
		goto out;
2685 2686
	}

2687
	if (host->ops->platform_execute_tuning) {
2688
		err = host->ops->platform_execute_tuning(host, opcode);
2689
		goto out;
2690 2691
	}

A
Adrian Hunter 已提交
2692
	host->mmc->retune_period = tuning_count;
2693

2694 2695 2696
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2697
	sdhci_start_tuning(host);
2698

Y
Yinbo Zhu 已提交
2699
	host->tuning_err = __sdhci_execute_tuning(host, opcode);
2700

2701
	sdhci_end_tuning(host);
2702
out:
2703
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2704

2705 2706
	return err;
}
2707
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2708

2709
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2710 2711 2712 2713 2714 2715 2716 2717 2718
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2719 2720 2721 2722 2723 2724 2725 2726
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2727
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2728 2729 2730 2731 2732 2733 2734

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2735
	}
2736 2737
}

2738 2739 2740 2741 2742 2743
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2744
	if (data->host_cookie != COOKIE_UNMAPPED)
2745
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2746
			     mmc_get_dma_dir(data));
2747 2748

	data->host_cookie = COOKIE_UNMAPPED;
2749 2750
}

2751
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2752 2753 2754
{
	struct sdhci_host *host = mmc_priv(mmc);

2755
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2756

2757 2758 2759 2760 2761 2762
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2763
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2764 2765
}

2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2779
static void sdhci_card_event(struct mmc_host *mmc)
2780
{
2781
	struct sdhci_host *host = mmc_priv(mmc);
2782
	unsigned long flags;
2783
	int present;
2784

2785 2786 2787 2788
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2789
	present = mmc->ops->get_cd(mmc);
2790

2791 2792
	spin_lock_irqsave(&host->lock, flags);

2793 2794
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2795
		pr_err("%s: Card removed during transfer!\n",
2796
			mmc_hostname(host->mmc));
2797
		pr_err("%s: Resetting controller.\n",
2798
			mmc_hostname(host->mmc));
2799

2800 2801
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2802

2803
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2804 2805 2806
	}

	spin_unlock_irqrestore(&host->lock, flags);
2807 2808 2809 2810
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2811 2812
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2813
	.set_ios	= sdhci_set_ios,
2814
	.get_cd		= sdhci_get_cd,
2815 2816 2817
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
2818
	.ack_sdio_irq    = sdhci_ack_sdio_irq,
2819
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2820
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2821 2822
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2823
	.card_busy	= sdhci_card_busy,
2824 2825 2826 2827
};

/*****************************************************************************\
 *                                                                           *
2828
 * Request done                                                              *
2829 2830 2831
 *                                                                           *
\*****************************************************************************/

2832
static bool sdhci_request_done(struct sdhci_host *host)
2833 2834 2835
{
	unsigned long flags;
	struct mmc_request *mrq;
2836
	int i;
2837

2838 2839
	spin_lock_irqsave(&host->lock, flags);

2840 2841
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2842
		if (mrq)
2843
			break;
2844
	}
2845

2846 2847 2848 2849
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2850

2851 2852 2853 2854 2855 2856 2857 2858
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
		if (host->use_external_dma && data &&
		    (mrq->cmd->error || data->error)) {
			struct dma_chan *chan = sdhci_external_dma_channel(host, data);

			host->mrqs_done[i] = NULL;
			spin_unlock_irqrestore(&host->lock, flags);
			dmaengine_terminate_sync(chan);
			spin_lock_irqsave(&host->lock, flags);
			sdhci_set_mrq_done(host, mrq);
		}

2870
		if (data && data->host_cookie == COOKIE_MAPPED) {
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2910 2911 2912 2913
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2914 2915 2916 2917
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2918
	if (sdhci_needs_reset(host, mrq)) {
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2930
		/* Some controllers need this kick or reset won't work here */
2931
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2932
			/* This is to force an update */
2933
			host->ops->set_clock(host, host->clock);
2934 2935 2936

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2937 2938
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2939 2940

		host->pending_reset = false;
2941 2942
	}

2943 2944
	host->mrqs_done[i] = NULL;

2945 2946
	spin_unlock_irqrestore(&host->lock, flags);

2947 2948 2949 2950
	if (host->ops->request_done)
		host->ops->request_done(host, mrq);
	else
		mmc_request_done(host->mmc, mrq);
2951 2952 2953 2954

	return false;
}

2955
static void sdhci_complete_work(struct work_struct *work)
2956
{
2957 2958
	struct sdhci_host *host = container_of(work, struct sdhci_host,
					       complete_work);
2959 2960 2961

	while (!sdhci_request_done(host))
		;
2962 2963
}

2964
static void sdhci_timeout_timer(struct timer_list *t)
2965 2966 2967 2968
{
	struct sdhci_host *host;
	unsigned long flags;

2969
	host = from_timer(host, t, timer);
2970 2971 2972

	spin_lock_irqsave(&host->lock, flags);

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

2985
static void sdhci_timeout_data_timer(struct timer_list *t)
2986 2987 2988 2989
{
	struct sdhci_host *host;
	unsigned long flags;

2990
	host = from_timer(host, t, data_timer);
2991 2992 2993 2994 2995

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2996 2997
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2998 2999 3000
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
3001
			host->data->error = -ETIMEDOUT;
3002
			sdhci_finish_data(host);
3003
			queue_work(host->complete_wq, &host->complete_work);
3004 3005 3006
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
3007
		} else {
3008 3009
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

3022
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
3023
{
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
	/* Handle auto-CMD12 error */
	if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
		struct mmc_request *mrq = host->data_cmd->mrq;
		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
		int data_err_bit = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
				   SDHCI_INT_DATA_TIMEOUT :
				   SDHCI_INT_DATA_CRC;

		/* Treat auto-CMD12 error the same as data error */
		if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
			*intmask_p |= data_err_bit;
			return;
		}
	}

3039
	if (!host->cmd) {
3040 3041 3042 3043 3044 3045 3046
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
3047 3048
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
3049 3050 3051 3052
		sdhci_dumpregs(host);
		return;
	}

3053 3054 3055 3056 3057 3058
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
3059

3060
		/* Treat data command CRC error the same as data CRC error */
3061 3062 3063 3064
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
3065
			*intmask_p |= SDHCI_INT_DATA_CRC;
3066 3067 3068
			return;
		}

3069
		__sdhci_finish_mrq(host, host->cmd->mrq);
3070 3071 3072
		return;
	}

3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
	/* Handle auto-CMD23 error */
	if (intmask & SDHCI_INT_AUTO_CMD_ERR) {
		struct mmc_request *mrq = host->cmd->mrq;
		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
		int err = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
			  -ETIMEDOUT :
			  -EILSEQ;

		if (mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mrq->sbc->error = err;
3083
			__sdhci_finish_mrq(host, mrq);
3084 3085 3086 3087
			return;
		}
	}

3088
	if (intmask & SDHCI_INT_RESPONSE)
3089
		sdhci_finish_command(host);
3090 3091
}

3092
static void sdhci_adma_show_error(struct sdhci_host *host)
3093
{
3094
	void *desc = host->adma_table;
3095
	dma_addr_t dma = host->adma_addr;
3096 3097 3098 3099

	sdhci_dumpregs(host);

	while (true) {
3100 3101 3102
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
3103 3104 3105
			SDHCI_DUMP("%08llx: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    (unsigned long long)dma,
			    le32_to_cpu(dma_desc->addr_hi),
3106 3107 3108 3109
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
3110 3111 3112
			SDHCI_DUMP("%08llx: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    (unsigned long long)dma,
			    le32_to_cpu(dma_desc->addr_lo),
3113 3114
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
3115

3116
		desc += host->desc_sz;
3117
		dma += host->desc_sz;
3118

3119
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
3120 3121 3122 3123
			break;
	}
}

3124 3125
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
3126
	u32 command;
3127

3128 3129
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
3130 3131 3132
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
3133 3134 3135 3136 3137 3138
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

3139
	if (!host->data) {
3140 3141
		struct mmc_command *data_cmd = host->data_cmd;

3142
		/*
3143 3144 3145
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
3146
		 */
3147
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
3148
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
3149
				host->data_cmd = NULL;
3150
				data_cmd->error = -ETIMEDOUT;
3151
				__sdhci_finish_mrq(host, data_cmd->mrq);
3152 3153
				return;
			}
3154
			if (intmask & SDHCI_INT_DATA_END) {
3155
				host->data_cmd = NULL;
3156 3157 3158 3159 3160
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
3161 3162 3163
				if (host->cmd == data_cmd)
					return;

3164
				__sdhci_finish_mrq(host, data_cmd->mrq);
3165 3166 3167
				return;
			}
		}
3168

3169 3170 3171 3172 3173 3174 3175 3176
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

3177 3178
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
3179 3180 3181 3182 3183 3184
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
3185
		host->data->error = -ETIMEDOUT;
3186 3187 3188 3189 3190
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
3191
		host->data->error = -EILSEQ;
3192
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
3193 3194
		pr_err("%s: ADMA error: 0x%08x\n", mmc_hostname(host->mmc),
		       intmask);
3195
		sdhci_adma_show_error(host);
3196
		host->data->error = -EIO;
3197 3198
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
3199
	}
3200

P
Pierre Ossman 已提交
3201
	if (host->data->error)
3202 3203
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
3204
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
3205 3206
			sdhci_transfer_pio(host);

3207 3208 3209 3210
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
3211 3212 3213 3214
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
3215
		 */
3216
		if (intmask & SDHCI_INT_DMA_END) {
3217
			dma_addr_t dmastart, dmanow;
3218 3219

			dmastart = sdhci_sdma_address(host);
3220 3221 3222 3223 3224
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
3225
				~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
3226 3227
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
3228 3229 3230
			DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
			    &dmastart, host->data->bytes_xfered, &dmanow);
			sdhci_set_sdma_addr(host, dmanow);
3231
		}
3232

3233
		if (intmask & SDHCI_INT_DATA_END) {
3234
			if (host->cmd == host->data_cmd) {
3235 3236 3237 3238 3239 3240 3241 3242 3243 3244
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
3245 3246 3247
	}
}

3248 3249 3250 3251 3252
static inline bool sdhci_defer_done(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
	struct mmc_data *data = mrq->data;

3253
	return host->pending_reset || host->always_defer_done ||
3254 3255 3256 3257
	       ((host->flags & SDHCI_REQ_USE_DMA) && data &&
		data->host_cookie == COOKIE_MAPPED);
}

3258
static irqreturn_t sdhci_irq(int irq, void *dev_id)
3259
{
3260
	struct mmc_request *mrqs_done[SDHCI_MAX_MRQS] = {0};
3261
	irqreturn_t result = IRQ_NONE;
3262
	struct sdhci_host *host = dev_id;
3263
	u32 intmask, mask, unexpected = 0;
3264
	int max_loops = 16;
3265
	int i;
3266 3267 3268

	spin_lock(&host->lock);

3269
	if (host->runtime_suspended) {
3270
		spin_unlock(&host->lock);
3271
		return IRQ_NONE;
3272 3273
	}

3274
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3275
	if (!intmask || intmask == 0xffffffff) {
3276 3277 3278 3279
		result = IRQ_NONE;
		goto out;
	}

3280
	do {
A
Adrian Hunter 已提交
3281 3282 3283 3284 3285 3286 3287 3288
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

3289 3290 3291 3292
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
3293

3294 3295 3296
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
3297

3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
3309 3310 3311 3312 3313 3314
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3315 3316 3317

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3318 3319 3320 3321

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
3322
		}
3323

3324
		if (intmask & SDHCI_INT_CMD_MASK)
3325
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3326

3327 3328
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3329

3330 3331 3332
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
3333

3334 3335 3336
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

3337 3338
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
3339
			sdhci_enable_sdio_irq_nolock(host, false);
3340
			sdio_signal_irq(host->mmc);
3341
		}
P
Pierre Ossman 已提交
3342

3343 3344 3345
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3346
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
3347

3348 3349 3350 3351
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
3352
cont:
3353 3354
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
3355

3356 3357
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
3358 3359 3360 3361 3362 3363 3364 3365 3366

	/* Determine if mrqs can be completed immediately */
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		struct mmc_request *mrq = host->mrqs_done[i];

		if (!mrq)
			continue;

		if (sdhci_defer_done(host, mrq)) {
3367
			result = IRQ_WAKE_THREAD;
3368 3369 3370 3371 3372
		} else {
			mrqs_done[i] = mrq;
			host->mrqs_done[i] = NULL;
		}
	}
3373 3374 3375
out:
	spin_unlock(&host->lock);

3376 3377
	/* Process mrqs ready for immediate completion */
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3378 3379 3380 3381 3382 3383
		if (!mrqs_done[i])
			continue;

		if (host->ops->request_done)
			host->ops->request_done(host, mrqs_done[i]);
		else
3384 3385 3386
			mmc_request_done(host->mmc, mrqs_done[i]);
	}

3387 3388 3389 3390 3391
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
3392

3393 3394 3395
	return result;
}

3396 3397 3398 3399 3400 3401
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

3402 3403 3404
	while (!sdhci_request_done(host))
		;

3405 3406 3407 3408 3409
	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

3410
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3411 3412 3413 3414
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
3415 3416
	}

3417
	return IRQ_HANDLED;
3418 3419
}

3420 3421 3422 3423 3424 3425 3426
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
3427 3428 3429 3430 3431 3432 3433 3434

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

3435 3436 3437 3438 3439 3440 3441 3442
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
3443
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3444
{
3445 3446 3447 3448
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
K
Kevin Liu 已提交
3449 3450
	u8 val;

3451
	if (sdhci_cd_irq_can_wakeup(host)) {
3452 3453
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3454
	}
3455

3456 3457 3458 3459 3460 3461 3462
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
3463 3464 3465 3466

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
K
Kevin Liu 已提交
3467
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3468

3469
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3470 3471 3472 3473

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
K
Kevin Liu 已提交
3474 3475
}

3476
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3477 3478 3479 3480 3481 3482 3483 3484
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3485 3486 3487 3488

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
K
Kevin Liu 已提交
3489
}
3490

3491
int sdhci_suspend_host(struct sdhci_host *host)
3492
{
3493 3494
	sdhci_disable_card_detection(host);

3495
	mmc_retune_timer_stop(host->mmc);
3496

3497 3498
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3499 3500 3501
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
3502 3503
		free_irq(host->irq, host);
	}
3504

3505
	return 0;
3506 3507
}

3508
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3509

3510 3511
int sdhci_resume_host(struct sdhci_host *host)
{
3512
	struct mmc_host *mmc = host->mmc;
3513
	int ret = 0;
3514

3515
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3516 3517 3518
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3519

3520 3521 3522 3523 3524 3525
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3526
		mmc->ops->set_ios(mmc, &mmc->ios);
3527 3528 3529
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
	}
3530

3531 3532 3533
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3534 3535 3536 3537 3538 3539 3540
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3541 3542
	sdhci_enable_card_detection(host);

3543
	return ret;
3544 3545
}

3546
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3547 3548 3549 3550 3551

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3552
	mmc_retune_timer_stop(host->mmc);
3553 3554

	spin_lock_irqsave(&host->lock, flags);
3555 3556 3557
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3558 3559
	spin_unlock_irqrestore(&host->lock, flags);

3560
	synchronize_hardirq(host->irq);
3561 3562 3563 3564 3565

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3566
	return 0;
3567 3568 3569
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

3570
int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset)
3571
{
3572
	struct mmc_host *mmc = host->mmc;
3573
	unsigned long flags;
3574
	int host_flags = host->flags;
3575 3576 3577 3578 3579 3580

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

3581
	sdhci_init(host, soft_reset);
3582

3583 3584
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3585 3586 3587 3588 3589
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3590

3591 3592 3593 3594 3595 3596
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3597

3598 3599 3600 3601
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3602

3603 3604 3605 3606 3607
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3608
	if (sdio_irq_claimed(mmc))
3609 3610 3611 3612 3613 3614 3615
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3616
	return 0;
3617 3618 3619
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3620
#endif /* CONFIG_PM */
3621

A
Adrian Hunter 已提交
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
3638 3639 3640 3641 3642 3643 3644 3645
	/*
	 * Host from V4.10 supports ADMA3 DMA type.
	 * ADMA3 performs integrated descriptor which is more suitable
	 * for cmd queuing to fetch both command and transfer descriptors.
	 */
	if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
		ctrl |= SDHCI_CTRL_ADMA3;
	else if (host->flags & SDHCI_USE_64_BIT_DMA)
A
Adrian Hunter 已提交
3646 3647 3648 3649 3650
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3651
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3652 3653 3654
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
3655
	sdhci_set_timeout(host, NULL);
A
Adrian Hunter 已提交
3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3740 3741
/*****************************************************************************\
 *                                                                           *
3742
 * Device allocation/registration                                            *
3743 3744 3745
 *                                                                           *
\*****************************************************************************/

3746 3747
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3748 3749 3750 3751
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3752
	WARN_ON(dev == NULL);
3753

3754
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3755
	if (!mmc)
3756
		return ERR_PTR(-ENOMEM);
3757 3758 3759

	host = mmc_priv(mmc);
	host->mmc = mmc;
3760 3761
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3762

3763 3764
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3765 3766 3767
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3768
	host->tuning_delay = -1;
3769
	host->tuning_loop_count = MAX_TUNING_LOOP;
3770

3771 3772
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3773 3774 3775 3776 3777 3778 3779
	/*
	 * The DMA table descriptor count is calculated as the maximum
	 * number of segments times 2, to allow for an alignment
	 * descriptor for each segment, plus 1 for a nop end descriptor.
	 */
	host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;

3780 3781
	return host;
}
3782

3783
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3784

3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3815 3816
void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
		       const u32 *caps, const u32 *caps1)
3817 3818
{
	u16 v;
3819 3820
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
3835 3836 3837
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

3838 3839 3840 3841 3842
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3843 3844 3845 3846 3847 3848
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3849 3850 3851 3852 3853 3854 3855
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3856 3857 3858 3859

	if (host->version < SDHCI_SPEC_300)
		return;

3860 3861 3862 3863 3864 3865 3866
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3867 3868 3869
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3870
static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
3908
		return;
3909 3910 3911 3912 3913 3914 3915 3916 3917
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
3918
		return;
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);
}

3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
{
	/*
	 * According to SD Host Controller spec v4.10, bit[27] added from
	 * version 4.10 in Capabilities Register is used as 64-bit System
	 * Address support for V4 mode.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
		return host->caps & SDHCI_CAN_64BIT_V4;

	return host->caps & SDHCI_CAN_64BIT;
}

3943
int sdhci_setup_host(struct sdhci_host *host)
3944 3945
{
	struct mmc_host *mmc;
3946 3947
	u32 max_current_caps;
	unsigned int ocr_avail;
3948
	unsigned int override_timeout_clk;
3949
	u32 max_clk;
3950
	int ret;
3951

3952 3953 3954
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3955

3956
	mmc = host->mmc;
3957

3958 3959 3960 3961 3962 3963 3964
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3965
	if (ret)
3966 3967
		return ret;

3968 3969 3970 3971 3972 3973 3974
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3975
	sdhci_read_caps(host);
3976

3977 3978
	override_timeout_clk = host->timeout_clk;

3979
	if (host->version > SDHCI_SPEC_420) {
3980 3981
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3982 3983
	}

3984 3985 3986
	if (host->quirks & SDHCI_QUIRK_BROKEN_CQE)
		mmc->caps2 &= ~MMC_CAP2_CQE;

3987
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3988
		host->flags |= SDHCI_USE_SDMA;
3989
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3990
		DBG("Controller doesn't have SDMA capability\n");
3991
	else
3992
		host->flags |= SDHCI_USE_SDMA;
3993

3994
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3995
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3996
		DBG("Disabling DMA as it is marked broken\n");
3997
		host->flags &= ~SDHCI_USE_SDMA;
3998 3999
	}

4000
	if ((host->version >= SDHCI_SPEC_200) &&
4001
		(host->caps & SDHCI_CAN_DO_ADMA2))
4002
		host->flags |= SDHCI_USE_ADMA;
4003 4004 4005 4006 4007 4008 4009

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

4010
	if (sdhci_can_64bit_dma(host))
4011 4012
		host->flags |= SDHCI_USE_64_BIT_DMA;

4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
	if (host->use_external_dma) {
		ret = sdhci_external_dma_init(host);
		if (ret == -EPROBE_DEFER)
			goto unreg;
		/*
		 * Fall back to use the DMA/PIO integrated in standard SDHCI
		 * instead of external DMA devices.
		 */
		else if (ret)
			sdhci_switch_external_dma(host, false);
		/* Disable internal DMA sources */
		else
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
	}

4028
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
4029 4030 4031 4032
		if (host->ops->set_dma_mask)
			ret = host->ops->set_dma_mask(host);
		else
			ret = sdhci_set_dma_mask(host);
4033 4034 4035 4036 4037 4038 4039 4040 4041 4042

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
4043 4044 4045
		}
	}

4046 4047
	/* SDMA does not support 64-bit DMA if v4 mode not set */
	if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
4048 4049
		host->flags &= ~SDHCI_USE_SDMA;

4050
	if (host->flags & SDHCI_USE_ADMA) {
4051 4052 4053
		dma_addr_t dma;
		void *buf;

4054 4055 4056 4057 4058 4059 4060
		if (!(host->flags & SDHCI_USE_64_BIT_DMA))
			host->alloc_desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		else if (!host->alloc_desc_sz)
			host->alloc_desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);

		host->desc_sz = host->alloc_desc_sz;
		host->adma_table_sz = host->adma_table_cnt * host->desc_sz;
4061

4062
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
4063 4064 4065 4066
		/*
		 * Use zalloc to zero the reserved high 32-bits of 128-bit
		 * descriptors so that they never need to be written.
		 */
4067 4068 4069
		buf = dma_alloc_coherent(mmc_dev(mmc),
					 host->align_buffer_sz + host->adma_table_sz,
					 &dma, GFP_KERNEL);
4070
		if (!buf) {
J
Joe Perches 已提交
4071
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
4072 4073
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
4074 4075
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
4076 4077
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
4078
			host->flags &= ~SDHCI_USE_ADMA;
4079 4080 4081 4082 4083
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
4084

4085 4086 4087
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
4088 4089
	}

4090 4091 4092 4093 4094
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
4095
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
4096
		host->dma_mask = DMA_BIT_MASK(64);
4097
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
4098
	}
4099

4100
	if (host->version >= SDHCI_SPEC_300)
4101
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
4102 4103
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
4104
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
4105 4106
			>> SDHCI_CLOCK_BASE_SHIFT;

4107
	host->max_clk *= 1000000;
4108 4109
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
4110
		if (!host->ops->get_max_clock) {
4111 4112
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
4113 4114
			ret = -ENODEV;
			goto undma;
4115 4116
		}
		host->max_clk = host->ops->get_max_clock(host);
4117
	}
4118

4119 4120 4121 4122
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
4123
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

4135 4136 4137
	/*
	 * Set host parameters.
	 */
4138 4139
	max_clk = host->max_clk;

4140
	if (host->ops->get_min_clock)
4141
		mmc->f_min = host->ops->get_min_clock(host);
4142
	else if (host->version >= SDHCI_SPEC_300) {
4143
		if (host->clk_mul)
4144
			max_clk = host->max_clk * host->clk_mul;
4145 4146 4147 4148 4149
		/*
		 * Divided Clock Mode minimum clock rate is always less than
		 * Programmable Clock Mode minimum clock rate.
		 */
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
4150
	} else
4151
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
4152

4153
	if (!mmc->f_max || mmc->f_max > max_clk)
4154 4155
		mmc->f_max = max_clk;

4156
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
4157
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
4158
					SDHCI_TIMEOUT_CLK_SHIFT;
4159 4160 4161 4162

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

4163
		if (host->timeout_clk == 0) {
4164
			if (!host->ops->get_timeout_clock) {
4165 4166
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
4167 4168
				ret = -ENODEV;
				goto undma;
4169
			}
4170

4171 4172 4173 4174
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
4175

4176 4177 4178
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

4179
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
4180
			host->ops->get_max_timeout_count(host) : 1 << 27;
4181 4182
		mmc->max_busy_timeout /= host->timeout_clk;
	}
4183

4184 4185 4186 4187
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

4188
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
4189
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
4190 4191 4192

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
4193

4194 4195 4196 4197
	/*
	 * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
	 * For v4 mode, SDMA may use Auto-CMD23 as well.
	 */
A
Andrei Warkentin 已提交
4198
	if ((host->version >= SDHCI_SPEC_300) &&
4199
	    ((host->flags & SDHCI_USE_ADMA) ||
4200
	     !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
4201
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
4202
		host->flags |= SDHCI_AUTO_CMD23;
4203
		DBG("Auto-CMD23 available\n");
4204
	} else {
4205
		DBG("Auto-CMD23 unavailable\n");
4206 4207
	}

4208 4209 4210 4211 4212 4213 4214
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
4215
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
4216
		mmc->caps |= MMC_CAP_4_BIT_DATA;
4217

4218 4219 4220
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

4221
	if (host->caps & SDHCI_CAN_DO_HISPD)
4222
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
4223

4224
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
4225
	    mmc_card_is_removable(mmc) &&
4226
	    mmc_gpio_get_cd(host->mmc) < 0)
4227 4228
		mmc->caps |= MMC_CAP_NEEDS_POLL;

4229 4230
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
4231 4232

		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
4233 4234
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
4235 4236 4237
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
4238 4239 4240 4241 4242 4243

		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
						    3600000))
			host->flags &= ~SDHCI_SIGNALING_330;

4244 4245 4246
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
4247
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
4248
		}
4249
	}
4250

4251 4252 4253
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
4264
	}
4265

4266
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
4267 4268
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
4269 4270 4271
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
4272
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
4273
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
4274 4275 4276
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
4277
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
4278
			mmc->caps2 |= MMC_CAP2_HS200;
4279
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
4280
		mmc->caps |= MMC_CAP_UHS_SDR50;
4281
	}
4282

4283
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
4284
	    (host->caps1 & SDHCI_SUPPORT_HS400))
4285 4286
		mmc->caps2 |= MMC_CAP2_HS400;

4287 4288 4289 4290 4291 4292
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

4293 4294
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
4295 4296
		mmc->caps |= MMC_CAP_UHS_DDR50;

4297
	/* Does the host need tuning for SDR50? */
4298
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4299 4300
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

4301
	/* Driver Type(s) (A, C, D) supported by the host */
4302
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4303
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
4304
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4305
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
4306
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4307 4308
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

4309
	/* Initial value for re-tuning timer count */
4310 4311
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
4312 4313 4314 4315 4316 4317 4318 4319 4320

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
4321
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
4322 4323
			     SDHCI_RETUNING_MODE_SHIFT;

4324
	ocr_avail = 0;
4325

4326 4327 4328 4329 4330 4331 4332 4333
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4334
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
4335
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
4349

4350
	if (host->caps & SDHCI_CAN_VDD_330) {
4351
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4352

A
Aaron Lu 已提交
4353
		mmc->max_current_330 = ((max_current_caps &
4354 4355 4356 4357
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4358
	if (host->caps & SDHCI_CAN_VDD_300) {
4359
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4360

A
Aaron Lu 已提交
4361
		mmc->max_current_300 = ((max_current_caps &
4362 4363 4364 4365
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4366
	if (host->caps & SDHCI_CAN_VDD_180) {
4367 4368
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
4369
		mmc->max_current_180 = ((max_current_caps &
4370 4371 4372 4373 4374
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

4375 4376 4377 4378 4379
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
4380
	if (mmc->ocr_avail)
4381
		ocr_avail = mmc->ocr_avail;
4382

4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4395 4396

	if (mmc->ocr_avail == 0) {
4397 4398
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
4399 4400
		ret = -ENODEV;
		goto unreg;
4401 4402
	}

4403 4404 4405 4406 4407 4408 4409 4410 4411
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

4412 4413
	spin_lock_init(&host->lock);

4414 4415 4416 4417 4418 4419 4420
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

4421
	/*
4422 4423
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
4424
	 */
4425
	if (host->flags & SDHCI_USE_ADMA) {
4426
		mmc->max_segs = SDHCI_MAX_SEGS;
4427
	} else if (host->flags & SDHCI_USE_SDMA) {
4428
		mmc->max_segs = 1;
4429 4430 4431 4432 4433 4434 4435
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
4436
		mmc->max_segs = SDHCI_MAX_SEGS;
4437
	}
4438 4439 4440

	/*
	 * Maximum segment size. Could be one segment with the maximum number
4441 4442
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
4443
	 */
4444 4445 4446 4447 4448 4449
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
4450
		mmc->max_seg_size = mmc->max_req_size;
4451
	}
4452

4453 4454 4455 4456
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
4457 4458 4459
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
4460
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4461 4462
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
4463 4464
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
4465 4466 4467 4468 4469
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
4470

4471 4472 4473
	/*
	 * Maximum block count.
	 */
4474
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4475

4476
	if (mmc->max_segs == 1)
4477
		/* This may alter mmc->*_blk_* parameters */
4478
		sdhci_allocate_bounce_buffer(host);
4479

4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4508 4509 4510 4511

	if (host->use_external_dma)
		sdhci_external_dma_release(host);

4512 4513 4514 4515 4516
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

4517 4518
int __sdhci_add_host(struct sdhci_host *host)
{
4519
	unsigned int flags = WQ_UNBOUND | WQ_MEM_RECLAIM | WQ_HIGHPRI;
4520 4521 4522
	struct mmc_host *mmc = host->mmc;
	int ret;

4523 4524 4525 4526 4527
	host->complete_wq = alloc_workqueue("sdhci", flags, 0);
	if (!host->complete_wq)
		return -ENOMEM;

	INIT_WORK(&host->complete_work, sdhci_complete_work);
4528

4529 4530
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4531

4532
	init_waitqueue_head(&host->buf_ready_int);
4533

4534 4535
	sdhci_init(host, 0);

4536 4537
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
4538 4539 4540
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4541
		goto unwq;
4542
	}
4543

4544
	ret = sdhci_led_register(host);
4545 4546 4547
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4548
		goto unirq;
4549
	}
4550

4551 4552 4553
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4554

4555
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4556
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4557
		host->use_external_dma ? "External DMA" :
4558 4559
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4560
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4561

4562 4563
	sdhci_enable_card_detection(host);

4564 4565
	return 0;

4566
unled:
4567
	sdhci_led_unregister(host);
4568
unirq:
4569
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4570 4571
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4572
	free_irq(host->irq, host);
4573 4574
unwq:
	destroy_workqueue(host->complete_wq);
4575

4576 4577
	return ret;
}
4578 4579 4580 4581 4582 4583 4584 4585 4586
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4587

4588 4589 4590 4591 4592 4593 4594 4595 4596 4597
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4598
}
4599
EXPORT_SYMBOL_GPL(sdhci_add_host);
4600

P
Pierre Ossman 已提交
4601
void sdhci_remove_host(struct sdhci_host *host, int dead)
4602
{
4603
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
4604 4605 4606 4607 4608 4609 4610
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4611
		if (sdhci_has_requests(host)) {
4612
			pr_err("%s: Controller removed during "
4613
				" transfer!\n", mmc_hostname(mmc));
4614
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
4615 4616 4617 4618 4619
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4620 4621
	sdhci_disable_card_detection(host);

4622
	mmc_remove_host(mmc);
4623

4624
	sdhci_led_unregister(host);
4625

P
Pierre Ossman 已提交
4626
	if (!dead)
4627
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4628

4629 4630
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4631 4632 4633
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4634
	del_timer_sync(&host->data_timer);
4635

4636
	destroy_workqueue(host->complete_wq);
4637

4638 4639
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4640

4641
	if (host->align_buffer)
4642 4643 4644
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4645

4646 4647 4648
	if (host->use_external_dma)
		sdhci_external_dma_release(host);

4649
	host->adma_table = NULL;
4650
	host->align_buffer = NULL;
4651 4652
}

4653
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4654

4655
void sdhci_free_host(struct sdhci_host *host)
4656
{
4657
	mmc_free_host(host->mmc);
4658 4659
}

4660
EXPORT_SYMBOL_GPL(sdhci_free_host);
4661 4662 4663 4664 4665 4666 4667 4668 4669

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4670
	pr_info(DRIVER_NAME
4671
		": Secure Digital Host Controller Interface driver\n");
4672
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4673

4674
	return 0;
4675 4676 4677 4678 4679 4680 4681 4682 4683
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4684
module_param(debug_quirks, uint, 0444);
4685
module_param(debug_quirks2, uint, 0444);
4686

4687
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4688
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4689
MODULE_LICENSE("GPL");
4690

4691
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4692
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");