sdhci.c 44.6 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/scatterlist.h>
21

22 23
#include <linux/leds.h>

24 25 26 27 28 29 30
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
31
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
32

33 34 35 36 37
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

38
static unsigned int debug_quirks = 0;
39

40 41 42 43 44 45 46 47 48 49 50
static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
	printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
51 52
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
53
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
54 55
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
56
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
57 58
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
59
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
60 61
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
62
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
63 64
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
65
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
66 67
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
68
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
69 70
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
71
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
72 73
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
74
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
75 76
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
77
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Max curr: 0x%08x\n",
78 79
		sdhci_readl(host, SDHCI_CAPABILITIES),
		sdhci_readl(host, SDHCI_MAX_CURRENT));
80 81 82 83 84 85 86 87 88 89

	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
	u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;

	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

131 132
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
133 134
	unsigned long timeout;

135
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
136
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
137 138 139 140
			SDHCI_CARD_PRESENT))
			return;
	}

141
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
142

143
	if (mask & SDHCI_RESET_ALL)
144 145
		host->clock = 0;

146 147 148 149
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
150
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
151
		if (timeout == 0) {
P
Pierre Ossman 已提交
152
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
153 154 155 156 157 158
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
159 160 161 162 163 164 165
	}
}

static void sdhci_init(struct sdhci_host *host)
{
	sdhci_reset(host, SDHCI_RESET_ALL);

166 167
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
168 169
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
P
Pierre Ossman 已提交
170
		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
171
		SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE |
172 173
		SDHCI_INT_ADMA_ERROR);
}
174

175 176 177 178
static void sdhci_reinit(struct sdhci_host *host)
{
	sdhci_init(host);
	sdhci_enable_card_detection(host);
179 180 181 182 183 184
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

185
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
186
	ctrl |= SDHCI_CTRL_LED;
187
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
188 189 190 191 192 193
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

194
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
195
	ctrl &= ~SDHCI_CTRL_LED;
196
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
197 198
}

199
#ifdef SDHCI_USE_LEDS_CLASS
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

217 218 219 220 221 222
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
223
static void sdhci_read_block_pio(struct sdhci_host *host)
224
{
225 226
	unsigned long flags;
	size_t blksize, len, chunk;
227
	u32 uninitialized_var(scratch);
228
	u8 *buf;
229

P
Pierre Ossman 已提交
230
	DBG("PIO reading\n");
231

P
Pierre Ossman 已提交
232
	blksize = host->data->blksz;
233
	chunk = 0;
234

235
	local_irq_save(flags);
236

P
Pierre Ossman 已提交
237
	while (blksize) {
238 239
		if (!sg_miter_next(&host->sg_miter))
			BUG();
240

241
		len = min(host->sg_miter.length, blksize);
242

243 244
		blksize -= len;
		host->sg_miter.consumed = len;
245

246
		buf = host->sg_miter.addr;
247

248 249
		while (len) {
			if (chunk == 0) {
250
				scratch = sdhci_readl(host, SDHCI_BUFFER);
251
				chunk = 4;
P
Pierre Ossman 已提交
252
			}
253 254 255 256 257 258 259

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
260
		}
P
Pierre Ossman 已提交
261
	}
262 263 264 265

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
266
}
267

P
Pierre Ossman 已提交
268 269
static void sdhci_write_block_pio(struct sdhci_host *host)
{
270 271 272 273
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
274

P
Pierre Ossman 已提交
275 276 277
	DBG("PIO writing\n");

	blksize = host->data->blksz;
278 279
	chunk = 0;
	scratch = 0;
280

281
	local_irq_save(flags);
282

P
Pierre Ossman 已提交
283
	while (blksize) {
284 285
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
286

287 288 289 290 291 292
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
293

294 295 296 297 298 299 300 301
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
302
				sdhci_writel(host, scratch, SDHCI_BUFFER);
303 304
				chunk = 0;
				scratch = 0;
305 306 307
			}
		}
	}
308 309 310 311

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
312 313 314 315 316 317 318 319
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

320
	if (host->blocks == 0)
P
Pierre Ossman 已提交
321 322 323 324 325 326 327
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

328 329 330 331 332 333 334 335 336
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

337
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
P
Pierre Ossman 已提交
338 339 340 341
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
342

343 344
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
345 346
			break;
	}
347

P
Pierre Ossman 已提交
348
	DBG("PIO transfer complete.\n");
349 350
}

351 352 353 354 355 356 357 358 359 360 361 362
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

363
static int sdhci_adma_table_pre(struct sdhci_host *host,
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
396
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
397
		goto fail;
398 399 400 401
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
402 403
	if (host->sg_count == 0)
		goto unmap_align;
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
425
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

			desc[7] = (align_addr >> 24) & 0xff;
			desc[6] = (align_addr >> 16) & 0xff;
			desc[5] = (align_addr >> 8) & 0xff;
			desc[4] = (align_addr >> 0) & 0xff;

			BUG_ON(offset > 65536);

			desc[3] = (offset >> 8) & 0xff;
			desc[2] = (offset >> 0) & 0xff;

			desc[1] = 0x00;
			desc[0] = 0x21; /* tran, valid */

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		desc[7] = (addr >> 24) & 0xff;
		desc[6] = (addr >> 16) & 0xff;
		desc[5] = (addr >> 8) & 0xff;
		desc[4] = (addr >> 0) & 0xff;

		BUG_ON(len > 65536);

		desc[3] = (len >> 8) & 0xff;
		desc[2] = (len >> 0) & 0xff;

		desc[1] = 0x00;
		desc[0] = 0x21; /* tran, valid */

		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

	/*
	 * Add a terminating entry.
	 */
	desc[7] = 0;
	desc[6] = 0;
	desc[5] = 0;
	desc[4] = 0;

	desc[3] = 0;
	desc[2] = 0;

	desc[1] = 0x00;
	desc[0] = 0x03; /* nop, end, valid */

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
498
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
499
		goto unmap_entries;
500
	BUG_ON(host->adma_addr & 0x3);
501 502 503 504 505 506 507 508 509 510 511

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
547
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
548 549 550 551 552 553 554 555 556 557 558 559
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

560
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
561
{
562 563
	u8 count;
	unsigned target_timeout, current_timeout;
564

565 566 567 568 569 570 571 572
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL))
		return 0xE;
573

574 575 576
	/* timeout in us */
	target_timeout = data->timeout_ns / 1000 +
		data->timeout_clks / host->clock;
577

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
		printk(KERN_WARNING "%s: Too large timeout requested!\n",
			mmc_hostname(host->mmc));
		count = 0xE;
	}

603 604 605 606 607 608
	return count;
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
{
	u8 count;
609
	u8 ctrl;
610
	int ret;
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625

	WARN_ON(host->data);

	if (data == NULL)
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

	count = sdhci_calc_timeout(host, data);
626
	sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
627

628 629 630
	if (host->flags & SDHCI_USE_DMA)
		host->flags |= SDHCI_REQ_USE_DMA;

631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
659 660 661 662 663 664
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

695 696 697 698 699 700 701 702 703
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
704
				host->flags &= ~SDHCI_REQ_USE_DMA;
705
			} else {
706 707
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
708 709
			}
		} else {
710
			int sg_cnt;
711

712
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
713 714 715 716
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
717
			if (sg_cnt == 0) {
718 719 720 721 722
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
723
				host->flags &= ~SDHCI_REQ_USE_DMA;
724
			} else {
725
				WARN_ON(sg_cnt != 1);
726 727
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
728 729 730 731
			}
		}
	}

732 733 734 735 736 737
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
738
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
739 740 741 742 743 744
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
745
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
746 747
	}

748
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
749 750 751
		sg_miter_start(&host->sg_miter,
			data->sg, data->sg_len, SG_MITER_ATOMIC);
		host->blocks = data->blocks;
752
	}
753

754
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
755 756
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, data->blksz), SDHCI_BLOCK_SIZE);
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
757 758 759 760 761 762 763 764 765 766
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

767 768
	WARN_ON(!host->data);

769 770 771 772 773
	mode = SDHCI_TRNS_BLK_CNT_EN;
	if (data->blocks > 1)
		mode |= SDHCI_TRNS_MULTI;
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
774
	if (host->flags & SDHCI_REQ_USE_DMA)
775 776
		mode |= SDHCI_TRNS_DMA;

777
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
778 779 780 781 782 783 784 785 786 787 788
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

789
	if (host->flags & SDHCI_REQ_USE_DMA) {
790 791 792 793 794 795 796
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
797 798 799
	}

	/*
800 801 802 803 804
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
805
	 */
806 807
	if (data->error)
		data->bytes_xfered = 0;
808
	else
809
		data->bytes_xfered = data->blksz * data->blocks;
810 811 812 813 814 815

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
816
		if (data->error) {
817 818 819 820 821 822 823 824 825 826 827 828
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
829
	u32 mask;
830
	unsigned long timeout;
831 832 833 834

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
835
	timeout = 10;
836 837 838 839 840 841 842 843 844 845

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

846
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
847
		if (timeout == 0) {
848
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
849
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
850
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
851
			cmd->error = -EIO;
852 853 854
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
855 856 857
		timeout--;
		mdelay(1);
	}
858 859 860 861 862 863 864

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

	sdhci_prepare_data(host, cmd->data);

865
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
866

867 868
	sdhci_set_transfer_mode(host, cmd->data);

869
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
870
		printk(KERN_ERR "%s: Unsupported response type!\n",
871
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
872
		cmd->error = -EINVAL;
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

893
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
894 895 896 897 898 899 900 901 902 903 904 905
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
906
				host->cmd->resp[i] = sdhci_readl(host,
907 908 909
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
910
						sdhci_readb(host,
911 912 913
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
914
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
915 916 917
		}
	}

P
Pierre Ossman 已提交
918
	host->cmd->error = 0;
919

920 921 922 923
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
924 925 926 927 928 929 930 931 932
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
933
	unsigned long timeout;
934 935 936 937

	if (clock == host->clock)
		return;

938
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
939 940 941 942 943 944 945 946 947 948 949 950

	if (clock == 0)
		goto out;

	for (div = 1;div < 256;div *= 2) {
		if ((host->max_clk / div) <= clock)
			break;
	}
	div >>= 1;

	clk = div << SDHCI_DIVIDER_SHIFT;
	clk |= SDHCI_CLOCK_INT_EN;
951
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
952 953

	/* Wait max 10 ms */
954
	timeout = 10;
955
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
956 957
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
958 959
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
960 961 962
			sdhci_dumpregs(host);
			return;
		}
963 964 965
		timeout--;
		mdelay(1);
	}
966 967

	clk |= SDHCI_CLOCK_CARD_EN;
968
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
969 970 971 972 973

out:
	host->clock = clock;
}

974 975 976 977 978 979 980
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
	u8 pwr;

	if (host->power == power)
		return;

981
	if (power == (unsigned short)-1) {
982
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
983
		goto out;
984 985 986 987 988 989
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
990
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
991
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
992 993 994

	pwr = SDHCI_POWER_ON;

995
	switch (1 << power) {
996
	case MMC_VDD_165_195:
997 998
		pwr |= SDHCI_POWER_180;
		break;
999 1000
	case MMC_VDD_29_30:
	case MMC_VDD_30_31:
1001 1002
		pwr |= SDHCI_POWER_300;
		break;
1003 1004
	case MMC_VDD_32_33:
	case MMC_VDD_33_34:
1005 1006 1007 1008 1009 1010
		pwr |= SDHCI_POWER_330;
		break;
	default:
		BUG();
	}

1011
	/*
1012
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1013 1014
	 * and set turn on power at the same time, so set the voltage first.
	 */
1015
	if ((host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
1016
		sdhci_writeb(host, pwr & ~SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1017

1018
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1019 1020 1021 1022 1023

out:
	host->power = power;
}

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1041
#ifndef SDHCI_USE_LEDS_CLASS
1042
	sdhci_activate_led(host);
1043
#endif
1044 1045 1046

	host->mrq = mrq;

1047
	if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)
P
Pierre Ossman 已提交
1048
		|| (host->flags & SDHCI_DEVICE_DEAD)) {
P
Pierre Ossman 已提交
1049
		host->mrq->cmd->error = -ENOMEDIUM;
1050 1051 1052 1053
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1054
	mmiowb();
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1068 1069 1070
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1071 1072 1073 1074 1075
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1076
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1077
		sdhci_reinit(host);
1078 1079 1080 1081 1082
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1083
		sdhci_set_power(host, -1);
1084
	else
1085
		sdhci_set_power(host, ios->vdd);
1086

1087
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1088

1089 1090 1091 1092
	if (ios->bus_width == MMC_BUS_WIDTH_4)
		ctrl |= SDHCI_CTRL_4BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1093 1094 1095 1096 1097 1098

	if (ios->timing == MMC_TIMING_SD_HS)
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1099
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1100

1101 1102 1103 1104 1105
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1106
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1107 1108
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1109
out:
1110
	mmiowb();
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
	int present;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1124 1125 1126
	if (host->flags & SDHCI_DEVICE_DEAD)
		present = 0;
	else
1127
		present = sdhci_readl(host, SDHCI_PRESENT_STATE);
1128 1129 1130 1131 1132 1133

	spin_unlock_irqrestore(&host->lock, flags);

	return !(present & SDHCI_WRITE_PROTECT);
}

P
Pierre Ossman 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1143 1144 1145
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1146
	if (enable)
1147 1148 1149
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1150
out:
P
Pierre Ossman 已提交
1151 1152 1153 1154 1155
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1156
static const struct mmc_host_ops sdhci_ops = {
1157 1158 1159
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1160
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1178
	if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1179 1180 1181 1182 1183 1184 1185 1186 1187
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1188
			host->mrq->cmd->error = -ENOMEDIUM;
1189 1190 1191 1192 1193 1194
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1195
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1216 1217 1218 1219 1220
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
		(mrq->cmd->error ||
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1221 1222

		/* Some controllers need this kick or reset won't work here */
1223
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1234 1235 1236 1237 1238 1239 1240 1241
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1242
#ifndef SDHCI_USE_LEDS_CLASS
1243
	sdhci_deactivate_led(host);
1244
#endif
1245

1246
	mmiowb();
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1262 1263
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1264 1265 1266
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1267
			host->data->error = -ETIMEDOUT;
1268 1269 1270
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1271
				host->cmd->error = -ETIMEDOUT;
1272
			else
P
Pierre Ossman 已提交
1273
				host->mrq->cmd->error = -ETIMEDOUT;
1274 1275 1276 1277 1278

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1279
	mmiowb();
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1294 1295 1296
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1297 1298 1299 1300
		sdhci_dumpregs(host);
		return;
	}

1301
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1302 1303 1304 1305
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1306

1307
	if (host->cmd->error) {
1308
		tasklet_schedule(&host->finish_tasklet);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
1327
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
1328
			return;
1329 1330 1331

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
1332 1333 1334
	}

	if (intmask & SDHCI_INT_RESPONSE)
1335
		sdhci_finish_command(host);
1336 1337 1338 1339 1340 1341 1342 1343
}

static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
1344 1345 1346
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
1347
		 */
1348 1349 1350 1351 1352 1353
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
1354

1355 1356 1357
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1358 1359 1360 1361 1362 1363
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1364 1365 1366
		host->data->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
		host->data->error = -EILSEQ;
1367 1368
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		host->data->error = -EIO;
1369

P
Pierre Ossman 已提交
1370
	if (host->data->error)
1371 1372
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1373
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1374 1375
			sdhci_transfer_pio(host);

1376 1377 1378 1379 1380 1381
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
1382 1383
			sdhci_writel(host, sdhci_readl(host, SDHCI_DMA_ADDRESS),
				SDHCI_DMA_ADDRESS);
1384

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1397 1398 1399
	}
}

1400
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1401 1402 1403 1404
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1405
	int cardint = 0;
1406 1407 1408

	spin_lock(&host->lock);

1409
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
1410

1411
	if (!intmask || intmask == 0xffffffff) {
1412 1413 1414 1415
		result = IRQ_NONE;
		goto out;
	}

1416 1417
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1418

1419
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1420 1421
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
			SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
1422
		tasklet_schedule(&host->card_tasklet);
1423
	}
1424

1425
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1426

1427
	if (intmask & SDHCI_INT_CMD_MASK) {
1428 1429
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
1430
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1431 1432 1433
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
1434 1435
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
1436
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1437 1438 1439 1440
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1441 1442
	intmask &= ~SDHCI_INT_ERROR;

1443
	if (intmask & SDHCI_INT_BUS_POWER) {
1444
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1445
			mmc_hostname(host->mmc));
1446
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
1447 1448
	}

1449
	intmask &= ~SDHCI_INT_BUS_POWER;
1450

P
Pierre Ossman 已提交
1451 1452 1453 1454 1455
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1456
	if (intmask) {
P
Pierre Ossman 已提交
1457
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1458
			mmc_hostname(host->mmc), intmask);
1459 1460
		sdhci_dumpregs(host);

1461
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
1462
	}
1463 1464 1465

	result = IRQ_HANDLED;

1466
	mmiowb();
1467 1468 1469
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1470 1471 1472 1473 1474 1475
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1487
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1488
{
1489
	int ret;
1490

1491 1492
	sdhci_disable_card_detection(host);

1493 1494 1495
	ret = mmc_suspend_host(host->mmc, state);
	if (ret)
		return ret;
1496

1497
	free_irq(host->irq, host);
1498 1499 1500 1501

	return 0;
}

1502
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1503

1504 1505 1506
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1507

1508 1509 1510 1511
	if (host->flags & SDHCI_USE_DMA) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1512

1513 1514
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1515 1516
	if (ret)
		return ret;
1517

1518 1519 1520 1521 1522 1523
	sdhci_init(host);
	mmiowb();

	ret = mmc_resume_host(host->mmc);
	if (ret)
		return ret;
1524

1525 1526
	sdhci_enable_card_detection(host);

1527 1528 1529
	return 0;
}

1530
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1531 1532 1533 1534 1535

#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1536
 * Device allocation/registration                                            *
1537 1538 1539
 *                                                                           *
\*****************************************************************************/

1540 1541
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1542 1543 1544 1545
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1546
	WARN_ON(dev == NULL);
1547

1548
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1549
	if (!mmc)
1550
		return ERR_PTR(-ENOMEM);
1551 1552 1553 1554

	host = mmc_priv(mmc);
	host->mmc = mmc;

1555 1556
	return host;
}
1557

1558
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1559

1560 1561 1562 1563 1564
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
	unsigned int caps;
	int ret;
1565

1566 1567 1568
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1569

1570
	mmc = host->mmc;
1571

1572 1573
	if (debug_quirks)
		host->quirks = debug_quirks;
1574

1575 1576
	sdhci_reset(host, SDHCI_RESET_ALL);

1577
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
1578 1579 1580
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
	if (host->version > SDHCI_SPEC_200) {
1581
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1582
			"You may experience problems.\n", mmc_hostname(mmc),
1583
			host->version);
1584 1585
	}

1586
	caps = sdhci_readl(host, SDHCI_CAPABILITIES);
1587

1588
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1589
		host->flags |= SDHCI_USE_DMA;
1590 1591 1592
	else if (!(caps & SDHCI_CAN_DO_DMA))
		DBG("Controller doesn't have DMA capability\n");
	else
1593 1594
		host->flags |= SDHCI_USE_DMA;

1595
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1596
		(host->flags & SDHCI_USE_DMA)) {
R
Rolf Eike Beer 已提交
1597
		DBG("Disabling DMA as it is marked broken\n");
1598 1599 1600
		host->flags &= ~SDHCI_USE_DMA;
	}

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	if (host->flags & SDHCI_USE_DMA) {
		if ((host->version >= SDHCI_SPEC_200) &&
				(caps & SDHCI_CAN_DO_ADMA2))
			host->flags |= SDHCI_USE_ADMA;
	}

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1613
	if (host->flags & SDHCI_USE_DMA) {
1614 1615 1616 1617 1618
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1619
				host->flags &= ~(SDHCI_USE_DMA | SDHCI_USE_ADMA);
1620
			}
1621 1622 1623
		}
	}

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1642 1643 1644 1645 1646 1647 1648 1649 1650
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
	if (!(host->flags & SDHCI_USE_DMA)) {
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1651

1652 1653 1654 1655
	host->max_clk =
		(caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
	if (host->max_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify base clock "
1656
			"frequency.\n", mmc_hostname(mmc));
1657
		return -ENODEV;
1658
	}
1659 1660
	host->max_clk *= 1000000;

1661 1662 1663 1664
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
1665
			"frequency.\n", mmc_hostname(mmc));
1666
		return -ENODEV;
1667 1668 1669
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1670 1671 1672 1673 1674 1675 1676

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
	mmc->f_min = host->max_clk / 256;
	mmc->f_max = host->max_clk;
1677
	mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
1678

1679
	if (caps & SDHCI_CAN_DO_HISPD)
1680 1681
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;

1682 1683 1684
	mmc->ocr_avail = 0;
	if (caps & SDHCI_CAN_VDD_330)
		mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
P
Pierre Ossman 已提交
1685
	if (caps & SDHCI_CAN_VDD_300)
1686
		mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
P
Pierre Ossman 已提交
1687
	if (caps & SDHCI_CAN_VDD_180)
1688
		mmc->ocr_avail |= MMC_VDD_165_195;
1689 1690 1691

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1692
			"support voltages.\n", mmc_hostname(mmc));
1693
		return -ENODEV;
1694 1695
	}

1696 1697 1698
	spin_lock_init(&host->lock);

	/*
1699 1700
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1701
	 */
1702 1703 1704
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_hw_segs = 128;
	else if (host->flags & SDHCI_USE_DMA)
1705
		mmc->max_hw_segs = 1;
1706 1707 1708
	else /* PIO */
		mmc->max_hw_segs = 128;
	mmc->max_phys_segs = 128;
1709 1710

	/*
1711
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1712
	 * size (512KiB).
1713
	 */
1714
	mmc->max_req_size = 524288;
1715 1716 1717

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1718 1719
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1720
	 */
1721 1722 1723 1724
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_seg_size = 65536;
	else
		mmc->max_seg_size = mmc->max_req_size;
1725

1726 1727 1728 1729 1730 1731
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
	mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
	if (mmc->max_blk_size >= 3) {
1732 1733
		printk(KERN_WARNING "%s: Invalid maximum block size, "
			"assuming 512 bytes\n", mmc_hostname(mmc));
1734 1735 1736
		mmc->max_blk_size = 512;
	} else
		mmc->max_blk_size = 512 << mmc->max_blk_size;
1737

1738 1739 1740 1741 1742
	/*
	 * Maximum block count.
	 */
	mmc->max_blk_count = 65535;

1743 1744 1745 1746 1747 1748 1749 1750
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

1751
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
1752

1753
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1754
		mmc_hostname(mmc), host);
1755
	if (ret)
1756
		goto untasklet;
1757 1758 1759 1760 1761 1762 1763

	sdhci_init(host);

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

1764
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
1765 1766 1767
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
1768 1769 1770 1771
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

1772
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
1773 1774 1775 1776
	if (ret)
		goto reset;
#endif

1777 1778
	mmiowb();

1779 1780
	mmc_add_host(mmc);

1781
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s%s\n",
1782
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
1783
		(host->flags & SDHCI_USE_ADMA)?"A":"",
1784 1785
		(host->flags & SDHCI_USE_DMA)?"DMA":"PIO");

1786 1787
	sdhci_enable_card_detection(host);

1788 1789
	return 0;

1790
#ifdef SDHCI_USE_LEDS_CLASS
1791 1792 1793 1794
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
1795
untasklet:
1796 1797 1798 1799 1800 1801
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

1802
EXPORT_SYMBOL_GPL(sdhci_add_host);
1803

P
Pierre Ossman 已提交
1804
void sdhci_remove_host(struct sdhci_host *host, int dead)
1805
{
P
Pierre Ossman 已提交
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

1824 1825
	sdhci_disable_card_detection(host);

1826
	mmc_remove_host(host->mmc);
1827

1828
#ifdef SDHCI_USE_LEDS_CLASS
1829 1830 1831
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
1832 1833
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
1834 1835 1836 1837 1838 1839 1840

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
1841 1842 1843 1844 1845 1846

	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
1847 1848
}

1849
EXPORT_SYMBOL_GPL(sdhci_remove_host);
1850

1851
void sdhci_free_host(struct sdhci_host *host)
1852
{
1853
	mmc_free_host(host->mmc);
1854 1855
}

1856
EXPORT_SYMBOL_GPL(sdhci_free_host);
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
1867
		": Secure Digital Host Controller Interface driver\n");
1868 1869
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

1870
	return 0;
1871 1872 1873 1874 1875 1876 1877 1878 1879
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

1880
module_param(debug_quirks, uint, 0444);
1881

1882
MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
1883
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
1884
MODULE_LICENSE("GPL");
1885

1886
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");